US20120161095A1 - Semiconductor memory device and method of manufacturing the same - Google Patents
Semiconductor memory device and method of manufacturing the same Download PDFInfo
- Publication number
- US20120161095A1 US20120161095A1 US13/392,555 US201013392555A US2012161095A1 US 20120161095 A1 US20120161095 A1 US 20120161095A1 US 201013392555 A US201013392555 A US 201013392555A US 2012161095 A1 US2012161095 A1 US 2012161095A1
- Authority
- US
- United States
- Prior art keywords
- lower electrode
- variable resistance
- layer
- material film
- resistance layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 125
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 43
- 239000010410 layer Substances 0.000 claims abstract description 461
- 239000011229 interlayer Substances 0.000 claims abstract description 74
- 230000000149 penetrating effect Effects 0.000 claims abstract description 10
- 238000000034 method Methods 0.000 claims description 74
- 239000007772 electrode material Substances 0.000 claims description 61
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims description 55
- 239000001301 oxygen Substances 0.000 claims description 55
- 229910052760 oxygen Inorganic materials 0.000 claims description 55
- 229910000314 transition metal oxide Inorganic materials 0.000 claims description 41
- 238000005498 polishing Methods 0.000 claims description 38
- 230000008859 change Effects 0.000 claims description 32
- 239000000463 material Substances 0.000 claims description 30
- 239000000758 substrate Substances 0.000 claims description 18
- 238000000151 deposition Methods 0.000 claims description 12
- 239000000126 substance Substances 0.000 claims description 8
- 230000000994 depressogenic effect Effects 0.000 claims description 5
- 238000000059 patterning Methods 0.000 claims description 2
- 238000001312 dry etching Methods 0.000 claims 1
- 230000008569 process Effects 0.000 description 51
- 230000015556 catabolic process Effects 0.000 description 28
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 18
- 229910001936 tantalum oxide Inorganic materials 0.000 description 18
- 230000015654 memory Effects 0.000 description 12
- 238000005546 reactive sputtering Methods 0.000 description 12
- 238000004544 sputter deposition Methods 0.000 description 12
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 11
- 238000007254 oxidation reaction Methods 0.000 description 10
- MYMOFIZGZYHOMD-UHFFFAOYSA-N Dioxygen Chemical compound O=O MYMOFIZGZYHOMD-UHFFFAOYSA-N 0.000 description 9
- 229910001882 dioxygen Inorganic materials 0.000 description 9
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 9
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 7
- 239000004020 conductor Substances 0.000 description 7
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 6
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 6
- 229910000510 noble metal Inorganic materials 0.000 description 6
- 229910052715 tantalum Inorganic materials 0.000 description 6
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 6
- 230000002950 deficient Effects 0.000 description 5
- 230000002349 favourable effect Effects 0.000 description 5
- 230000006870 function Effects 0.000 description 5
- 229910052741 iridium Inorganic materials 0.000 description 5
- GKOZUEZYRPOHIO-UHFFFAOYSA-N iridium atom Chemical compound [Ir] GKOZUEZYRPOHIO-UHFFFAOYSA-N 0.000 description 5
- 230000009467 reduction Effects 0.000 description 5
- 238000006722 reduction reaction Methods 0.000 description 5
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 5
- 229910052721 tungsten Inorganic materials 0.000 description 5
- 239000010937 tungsten Substances 0.000 description 5
- UQZIWOQVLUASCR-UHFFFAOYSA-N alumane;titanium Chemical compound [AlH3].[Ti] UQZIWOQVLUASCR-UHFFFAOYSA-N 0.000 description 4
- 230000000694 effects Effects 0.000 description 4
- 229910052697 platinum Inorganic materials 0.000 description 4
- 229910052786 argon Inorganic materials 0.000 description 3
- 230000001186 cumulative effect Effects 0.000 description 3
- 230000007547 defect Effects 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- 229910052763 palladium Inorganic materials 0.000 description 3
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 229910000449 hafnium oxide Inorganic materials 0.000 description 2
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- RVTZCBVAJQQJTK-UHFFFAOYSA-N oxygen(2-);zirconium(4+) Chemical compound [O-2].[O-2].[Zr+4] RVTZCBVAJQQJTK-UHFFFAOYSA-N 0.000 description 2
- 239000002245 particle Substances 0.000 description 2
- 238000006479 redox reaction Methods 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 239000007787 solid Substances 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 229910052723 transition metal Inorganic materials 0.000 description 2
- 150000003624 transition metals Chemical class 0.000 description 2
- 229910001928 zirconium oxide Inorganic materials 0.000 description 2
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 229910003134 ZrOx Inorganic materials 0.000 description 1
- 229910006253 ZrOy Inorganic materials 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 229910052731 fluorine Inorganic materials 0.000 description 1
- 239000011737 fluorine Substances 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 238000012827 research and development Methods 0.000 description 1
- 238000001878 scanning electron micrograph Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/021—Formation of switching materials, e.g. deposition of layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/061—Shaping switching materials
- H10N70/063—Shaping switching materials by etching of pre-deposited switching material layers, e.g. lithography
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/841—Electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8833—Binary metal oxides, e.g. TaOx
Definitions
- the present invention relates to a variable resistance semiconductor memory device having a resistance value that changes according to application of a voltage pulse.
- variable resistance element refers to an element having a property in which resistance reversibly changes according to electrical signals, and capable of storing information corresponding to the value of the resistance value in a nonvolatile manner.
- variable resistance element As an example of such a variable resistance element, there is proposed a nonvolatile memory device having a variable resistance layer in which transition metal oxides having different oxygen content percentages are stacked.
- PTL 1 discloses selectively causing oxidation reaction and reduction reaction in an interface where an electrode and a variable resistance layer having a high oxygen content percentage are in contact, to stabilize resistance change.
- the conventional variable resistance element includes a lower electrode, a variable resistance layer, and an upper electrode.
- the variable resistance layer is of a stacked structure including a first variable resistance layer and a second variable resistance layer, and the first and second variable resistance layers include the same type of transition metal oxide.
- the oxygen content percentage of the transition metal oxide in the second variable resistance layer is higher than the oxygen content percentage of the transition metal oxide in the first variable resistance layer.
- the present invention is conceived to solve the problem and has as an object of providing a variable-resistance semiconductor memory device having less variable resistance-change characteristics and a method of manufacturing the variable-resistance semiconductor memory device with reduced variation of resistance change characteristics.
- a semiconductor memory device in order to achieve the object includes: a semiconductor substrate; a first conductive layer formed on the semiconductor substrate; a first interlayer insulating layer formed on the semiconductor substrate so as to cover the first conductive layer; a first contact hole penetrating through the first interlayer insulating layer down to the first conductive layer; a first contact plug formed inside the first contact hole and having a top surface located lower than a top surface of the first interlayer insulating layer; a lower electrode formed on the first interlayer insulating layer so as to cover the first contact plug and having a planarized top surface, the lower electrode being thicker above the first contact plug than above the first interlayer insulating layer; a variable resistance layer formed on the lower electrode; and an upper electrode formed on the variable resistance layer, wherein the lower electrode, the variable resistance layer, and the upper electrode compose a variable resistance element, and the variable resistance layer is composed of a first variable resistance layer comprising a transition metal oxide and a second variable resistance layer comprising a transition metal oxide
- variable resistance layer is caused only by essential variation in the method of forming the variable resistance layer or the method of oxidization, and are therefore not affected by the shape of the layer underlying the variable resistance layer.
- the lower electrode may be composed of a plurality of layers.
- a layer of a conductive material that allows easy planarization of a top surface can be provided as the underlying layer, and a layer of a conductive material that allows the layer to serve as an electrode can be provided as an upper layer.
- the lower electrode may include: a first lower electrode; and a second lower electrode provided on the first lower electrode, wherein a top surface of the first lower electrode above the first contact plug is lower than above the first interlayer insulating layer, and the second lower electrode has a planarized top surface and is thicker above the first contact plug than above the first interlayer insulating layer.
- the first lower electrode may have a planarized top surface and be thicker above the first contact plug than above the first interlayer insulating layer
- the second lower electrode may be as thick above the first contact plug as above the first interlayer insulating layer.
- the lower electrode has a planarized top surface.
- variable resistance layer may be composed of transition metal oxides, and is of a stacked structure including a first variable resistance layer having a lower oxygen content percentage and a second variable resistance layer having a higher oxygen content percentage.
- a method of manufacturing a semiconductor memory device is a method of manufacturing a semiconductor memory device which includes a variable resistance element composed of: a lower electrode; a variable resistance layer formed on the lower electrode and including a first variable resistance layer comprising a transition metal oxide and a second variable resistance layer comprising a transition metal oxide having an oxygen content percentage higher than an oxygen content percentage of the transition metal oxide in the first variable resistance layer; and an upper electrode formed on the variable resistance layer, and the method includes: forming a first lower conductive layer on a semiconductor substrate; forming a first interlayer insulating layer on the semiconductor substrate so as to cover the first conductive layer; forming a first contact hole penetrating through the first interlayer insulating layer down to the first conductive layer; forming a first contact plug inside the first contact hole so that a recess is formed to be depressed from a top surface of the first interlayer insulating layer toward the substrate; depositing the lower electrode material film on the first interlayer insulating layer so as to cover the first contact
- the lower electrode of the semiconductor memory device manufactured using the method may be composed of a plurality of layers including a first lower electrode and a second lower electrode, and the forming of a lower electrode material film which has a planarized top surface may include: depositing a first lower electrode material film on the first interlayer insulating layer so as to cover the first contact plug, the first lower electrode material film being to become the first lower electrode; planarizing, by polishing, a top surface of the deposited first lower electrode material film; and depositing, on the planarized top surface of the first lower electrode material film, a second lower electrode material film which has a uniform thickness and is to become the second lower electrode.
- the lower electrode of the semiconductor memory device manufactured using the method may be composed of a plurality of layers including a first lower electrode and a second lower electrode, and the forming of a lower electrode material film which has a planarized top surface may include: depositing a first lower electrode material film on the first interlayer insulating layer so as to cover the first contact plug, the first lower electrode material film being to become the first lower electrode; depositing a second lower electrode material film on the first lower electrode material film, the second lower electrode material film being to become the second lower electrode; and planarizing, by polishing, a top surface of the second lower electrode material film.
- the top surface of the lower electrode can be made approximately flat above the recess.
- Variation in the shape of the variable resistance layer and variation in the film thickness are caused only by essential variation in the method of forming the variable resistance layer or the method of oxidization, and are therefore not affected by the shape of the layer underlying the variable resistance layer. Thus, it is possible to significantly reduce variation of resistance change characteristics between bits caused by an underlying layer.
- the planarizing of the top surface of one of the lower electrode and the first lower electrode material film is performed by chemical mechanical polishing. This is because polishing the surface by chemical mechanical polishing dramatically increases flatness of the lower electrode.
- the method of manufacturing a semiconductor memory device may include bringing the variable resistance layer into a state to be ready to start resistance change, by locally short-circuiting part of the second variable resistance layer.
- Such a manufacturing method is preferably used especially for manufacturing a variable resistance element including initial breakdown brings the variable resistance layer into a state to be ready to start resistance change.
- the method of manufacturing a semiconductor memory device may be used for manufacturing a semiconductor memory device in which the second variable resistance layer has a thickness which is less than a crosswise width of the recess.
- the semiconductor memory device has reduced variation in the shape and thickness of the variable resistance layer even when recesses are present above the contact plugs below the variable resistance elements and the depths of the recesses are varied. This is achieved by a structure in which the lower electrodes have top surfaces planarized in principle using the method according to the present invention, and thereby variation of resistance change characteristics of the semiconductor memory device is advantageously reduced.
- This can be achieved because the variation in the shape and thickness of the variable resistance layer due to the influence of the shape of an underlying layer can be reduced in principle by forming the variable resistance layer above the planarized lower electrodes. In particular, this can dramatically decreases the probability of bit errors in large-capacity memory of gigabits, so that large-capacity nonvolatile memory can be provided.
- FIG. 1 illustrates a cross-sectional view of an exemplary configuration of a semiconductor memory device according to Embodiment 1 of the present invention.
- FIG. 2 (a) to (k) in FIG. 2 illustrate cross-sectional views for showing a method of manufacturing a main part of the semiconductor memory device according to Embodiment 1 of the present invention.
- FIG. 3 illustrates a cross-sectional view of an exemplary configuration of a semiconductor memory device according to Embodiment 2 of the present invention.
- FIG. 4 (a) to (h) in FIG. 4 illustrate cross-sectional views for showing a method of manufacturing a main part of the semiconductor memory device according to Embodiment 2 of the present invention.
- FIG. 5 (a) and (b) in FIG. 5 show an example of reduction in the depth of a recess in a semiconductor memory device provided by the present invention.
- FIG. 6 (a) in FIG. 6 is a graph showing resistance change characteristics of the semiconductor memory device according to Embodiment 2 of the present invention, and (b) in FIG. 6 is a graph showing initial breakdown characteristics.
- FIG. 7 illustrates a cross-sectional view of an exemplary configuration of a semiconductor memory device according to Embodiment 3 of the present invention.
- FIG. 8 (a) to (h) in FIG. 8 illustrate cross-sectional views for showing a method of manufacturing a main part of the semiconductor memory device according to Embodiment 3 of the present invention.
- FIG. 9 illustrates a cross-sectional view of an exemplary configuration of a semiconductor memory device according to Embodiment 4 of the present invention.
- FIG. 10 ] (a) to (g) in FIG. 10 illustrate cross-sectional views for showing a method of manufacturing a main part of the semiconductor memory device according to Embodiment 4 of the present invention.
- FIG. 11 illustrates a cross-sectional view of an exemplary configuration of a conventional semiconductor memory device.
- FIG. 12 (a) in FIG. 12 illustrates a cross-sectional view of a variable resistance element in the conventional semiconductor memory device. (b) in FIG. 12 is a graph showing initial breakdown characteristics.
- FIG. 11 illustrates a schematic view of a variable resistance semiconductor memory device 40 provided with conventional variable resistance elements among which resistance change characteristics vary.
- a first line 101 is formed on a substrate 100 , and a first interlayer insulating layer 102 is formed covering the first line 101 .
- a first contact hole 103 is formed penetrating through the first interlayer insulating layer 102 down to the first line 101 , and a first contact plug 104 is formed inside the first contact hole 103 .
- a variable resistance element including a lower electrode 105 , a variable resistance layer 106 , and an upper electrode 107 is formed on the first interlayer insulating layer 102 , covering the first contact plug 104 .
- a second interlayer insulating layer 108 is formed covering the variable resistance element, and a second contact plug 110 is formed inside a second contact hole 109 penetrating through the second interlayer insulating layer 108 .
- the second contact plug 110 connects the upper electrode 107 and a second line 111 .
- the variable resistance layer 106 is of a stacked structure including a first variable resistance layer 106 a and a second variable resistance layer 106 b which include the same type of transition metal oxides.
- the oxygen content percentage of the transition metal oxide in the second variable resistance layer 106 b is higher than the oxygen content percentage of the transition metal oxide in the first variable resistance layer 106 a.
- the variable resistance element having such varied resistance change characteristics has a depression at the contact between the first contact plug 104 and the lower electrode 105 .
- FIG. 12 shows a scanning electron microscope (SEM) image of a cross-section of a conventional semiconductor memory device actually having varied resistance change characteristics and the variation in the resistance change characteristics.
- FIG. 12 shows the SEM image of a cross-section of a variable resistance element actually produced as an experimental product for a conventional semiconductor memory device.
- the first contact plug 104 is made of tungsten.
- the lower electrode 105 is a stacked structure of, from top down, a layer of tantalum nitride (TaN), a layer of titanium aluminum nitride (TiAlN), and a layer of titanium nitride.
- the variable resistance layer 106 includes the first variable resistance layer 106 a and the second variable resistance layer which are composed of tantalum oxide.
- the first variable resistance layer 106 a has a relatively low oxygen content percentage compared to the second variable resistance layer 106 b and is composed of oxygen-deficient TaO x (0 ⁇ x ⁇ 2.5).
- the variable resistance layer 106 b with a height of several nanometers has a relatively high oxygen content percentage and is composed of TaO y (x ⁇ y) where y is usually a value close to 2.5.
- the upper electrode 107 is composed of iridium, and the second contact plug 110 is composed of tungsten.
- a depression is created at the contact between the first contact plug 104 and the lower electrode 105 .
- the depression is hereinafter referred to as a recess.
- the dimensions of the recess affect the shape of the lower electrode 105 .
- a depression having a depth of approximately 40 nanometers is created in the top surface of the lower electrode 105 .
- the depression in the lower electrode 105 causes a depression in the variable resistance layer 106 on the lower electrode 105 .
- FIG. 12 shows a graph showing initial breakdown characteristics of a chip including a plurality of variable resistance elements as shown in (a) in FIG. 12 .
- the initial breakdown refers to a process for bringing the variable resistance layer into a state to be ready to start resistance change.
- the process is performed by locally short-circuiting part of the second variable resistance layer 106 b having the higher oxygen content percentage at the time of the first application of voltage to a variable resistance element after its manufacture.
- the curves in (b) in FIG. 12 represent breakdown characteristics of different chips.
- each of the chips includes 256 variable resistance elements for 256bits.
- the horizontal axis in (b) in FIG. 12 indicates cumulative time of pulse voltage (3.3 V) applied to the variable resistance elements (the sum of duration of pulse voltage applied to each of the chips).
- the vertical axis indicates breakdown rates which are the rates of variable resistance elements successfully broken down in the respective chips.
- a curve (A) which is the uppermost curve in (b) in FIG. 12 , indicates that the breakdown rate is approximately 50% at a pulse duration of 10 nanoseconds. This shows that 128 bits (50%) out of 256 bits of all the variable resistance elements in a chip corresponding to the curve (A) were broken down.
- a curve (B) in FIG. 12 indicates that the breakdown rate is approximately 7% at a pulse duration of 10 nanoseconds. This shows that 17 bits (7%) out of 256 bits of all the variable resistance elements in a chip corresponding to the curve (B) were broken down.
- (b) in FIG. 12 thus shows the breakdown rates varied widely among chips even at the same cumulative time of applied pulse voltage. In particular, the variation was large at shorter pulse durations.
- the inventors see the following as a cause of the variation.
- the top surface of the first variable resistance layer 106 a above the contact plug was flat.
- the shape of the first variable resistance layer 106 a reflected the shape of the recess above the contact plug.
- the second variable resistance layer 106 b was formed to have a desired thickness when a recess was not present, and the second variable resistance layer 106 b formed was not as thick as desired when a recess was present. This is because particles sputtered to form the second variable resistance layer 106 b on a depressed area cannot reach the points in the depressed area from a solid angle as wide as in the case where the particles are sputtered onto a flat surface.
- the solid angle for a depressed area becomes smaller as a function of the depth of a recess, and therefore the second variable resistance layer 106 b is less thick when the depth of a recess is larger.
- the second variable resistance layer 106 b having smaller thickness makes breakdown of variable resistance elements at shorter pulse durations easier.
- the variation in the thickness caused mixture of bits (variable resistance elements) which are broken down by voltage application for shorter pulse durations and bits (variable resistance elements) are broken down by voltage application for longer pulse durations in each of the chips, and the mixture proportion was different from one chip to another.
- the inventors presumed that this caused the variation in the breakdown rate as shown in (b) in FIG. 12 .
- variable resistance layer 106 b which dominates most of the resistance value of the variable resistance layer 106 , has a small thickness of several nanometers and the thickness is much less than the width of the recess (the crosswise length of the recess part in (a) in FIG. 12 ), such large variation in the breakdown rate as shown in (b) in FIG. 12 with recesses was a result unpredictable to the inventors who predicted that the variation in thickness of the variable resistance layer 106 b would be small even with the recesses.
- variable resistance elements When all the bits (variable resistance elements) are broken down by voltage application for longer pulse duration, the bits (variable resistance elements) broken down by voltage application for shorter pulse durations receive excessive electric charges in the longer pulse duration, and therefore the variable resistance elements have a wider variation of resistance change characteristics.
- pulse duration is optimized for each bit, the variable resistance elements for bits are uniformly broken down.
- this method is of little practicability for large-capacity memory because it takes large amount of time to conduct a test necessary for optimization of pulse duration for breakdown of all the bits.
- this method contributes to increase in variation of resistance change characteristics of the variable resistance elements because some of the bits (variable resistance element) can be broken down by voltage application for shorter pulse durations can be easily broken down by, for example, noise before controlling the breakdown.
- FIG. 1 illustrates a cross-sectional view of a semiconductor memory device 10 according to Embodiment 1 of the present invention.
- the semiconductor memory device 10 according to Embodiment 1 includes a substrate 100 in which a first line is formed, a first interlayer insulating layer composed of a silicon oxide layer (500 to 1000 nanometers thick, hereinafter dimensions refers to size in the stacking direction unless otherwise noted) on the substrate 100 and covering the first line 101 , and a first contact plug 104 containing tungsten as a primary material and foamed inside a first contact hole 103 (50 to 300 nanometers in diameter) penetrating through the first interlayer insulating layer 102 down to the first line 101 .
- a first interlayer insulating layer composed of a silicon oxide layer (500 to 1000 nanometers thick, hereinafter dimensions refers to size in the stacking direction unless otherwise noted) on the substrate 100 and covering the first line 101
- a first contact plug 104 containing tungsten as a primary material and foame
- the top surface of the first contact plug 104 and the top surface of the first interlayer insulating layer 102 are not continuous, and a recess (5 to 50 nanometers deep) is present in the non-continuous part.
- a variable resistance element is formed on the first interlayer insulating layer 102 , covering the first contact plug 104 .
- the variable resistance element includes a lower electrode 105 (5 to 100 nanometers thick) composed of tantalum nitride, a variable resistance layer 106 (20 to 100 nanometers thick), and an upper electrode 107 (5 to 100 nanometers thick) composed of a noble metal (platinum, iridium, palladium, and the like).
- the top surface of the lower electrode 105 is extremely flat even in the direction traversing the first contact plug 104 , and thus forms a continuous surface.
- a second interlayer insulating layer 108 composed of a silicon oxide film (500 to 1000 nanometers thick) is formed, covering the variable resistance element, and a second contact plug 110 containing tungsten as a primary material is formed inside a second contact hole 109 (50 to 300 nanometers in diameter) penetrating through the second interlayer insulating layer 108 down to the upper electrode 107 .
- a second line 111 is formed on the second interlayer insulating layer 108 , covering the second contact plug 110 .
- the variable resistance layer 106 is of a stacked structure including a first variable resistance layer 106 a and a second variable resistance layer 106 b , and composed of oxygen-deficient transition metal oxide.
- the oxygen content percentage of the transition metal oxide in the second variable resistance layer 106 b is higher than the oxygen content percentage of the transition metal oxide in the first variable resistance layer 106 a.
- the first variable resistance layer 106 a may be composed of TaO x (0.8 ⁇ x ⁇ 1.9), and the second variable resistance layer 106 b may be composed of TaO y (2.1 ⁇ y ⁇ 2.5).
- the first variable resistance layer 106 a may be composed of HfO x (0.9 ⁇ x ⁇ 1.6), and the second variable resistance layer 106 b may be composed of HfO y (1.8 ⁇ y ⁇ 2.0).
- the first variable resistance layer 106 a may be composed of ZrO x (0.9 ⁇ x ⁇ 1.4), and the second variable resistance layer 106 b may be composed of ZrO y (1.9 ⁇ y ⁇ 2.0).
- the first variable resistance layer 106 a has a thickness within an approximate range of 10 nanometers to 100 nanometers.
- the second variable resistance layer 106 b has a thickness within an approximate range of 1 nanometer to 10 nanometers.
- the formed lower electrode 105 resides also in the recess part above the first contact plug 104 inside the first contact hole 103 , and still has a flat top surface.
- the lower electrode 105 is thicker above the first contact plug 104 than above the first interlayer insulating layer 102 .
- the favorable flatness of the top surface of the lower electrode 105 reduces variation in the shape and thickness of the variable resistance layer 106 so that the variation of resistance change characteristics can be reduced.
- the variation in the thickness of the second variable resistance layer 106 b which is thinner and has a higher oxygen content percentage and higher resistance, is significantly reduced so that initial breakdown can be stabilized. This provides even a large-capacity nonvolatile memory with significantly reduced variation among bits.
- the second variable resistance layer 106 b having a higher oxygen content percentage is disposed to form the top surface in contact with the upper electrode 107 and a noble metal having a higher standard electrode potential than that of the transition metal composing the variable resistance layer 106 is selected as a material for the upper electrode 107 so that resistance change may occur preferentially at the interface between the variable resistance layer 106 and the upper electrode 107 .
- the second variable resistance layer 106 b having a higher oxygen content percentage is disposed to form the lower surface in contact with the lower electrode 105 and a noble metal having a higher standard electrode potential is used as a material for the lower electrode 105 so that resistance change may occur preferentially at the interface between the variable resistance layer 106 and the lower electrode 105 .
- FIG. 2 illustrate cross-sectional views for showing a method of manufacturing a main part of the semiconductor memory device 10 according to Embodiment 1 of the present invention
- the method of manufacturing the main part of the semiconductor memory device 10 according to Embodiment 1 shall be described using these drawing.
- the first line 101 is formed using a process in which a conductive layer (400 to 600 nanometers thick) composed of aluminum is formed on the substrate 100 in which a transistor and an underlying line are formed, and the conductive layer is patterned into the first line 101 .
- a conductive layer 400 to 600 nanometers thick
- the first interlayer insulating layer 102 is formed using a process in which an insulating layer is formed on the substrate 100 so as to cover the first line 101 , and then the top surface of the insulating layer is planarized to form the first interlayer insulating layer 102 (500 to 1000 nanometers thick).
- a plasma TEOS film can be used as the first interlayer insulating layer 102
- a fluorine-containing oxide (for example, FSG) or a low-k material can be used for the first interlayer insulating layer 102 in order to reduce parasitic capacitance between lines.
- the first contact hole 103 is formed using a process in which the first interlayer insulating layer 102 is patterned using a desired mask so as to form a first contact hole 103 (50 to 300 nanometers in diameter) penetrating through the first interlayer insulating layer 102 down to the first line 101 .
- the width of the first line 101 is smaller than the diameter of the first contact hole 103 , the area in which the first line 101 and the first contact plug 104 are in contact changes due to the impact of mask misalignment, and thus, for example, variation in cell current may be caused.
- the first line 101 is formed to have a width greater than the diameter of the first contact hole 103 .
- the first contact plug 104 is formed using a process in which first a titanium nitride/titanium (TiN/Ti) layer (5 to 30 nanometers thick) which functions as an adhesion layer and a diffusion barrier is underlaid by sputtering, and a layer (200 to 400 nanometers thick) of tungsten (W), which is the primary material, is overlaid by chemical vapor deposition (CVD).
- the first contact hole 103 is filled with a conductive layer 104 ′ (a layer of a material for the first contact plug) of a stacked structure.
- the conductive layer 104 ′ is to be the first contact plug 104 . It should be noted that the shape of the underlying layer is transferred into the top surface of the conductive layer 104 ′ so that a depression (5 to 100 nanometers deep) is created in the top surface above the first contact hole 103 .
- the first contact plug 104 is formed using a process in which the entire surface of the wafer is planarized by polishing to remove the unnecessary conductive layer 104 ′ on the first interlayer insulating layer 102 by chemical mechanical polishing (CMP) until the first interlayer insulating layer 102 is exposed, and thus the first contact plug 104 is formed inside the first contact hole 103 .
- CMP chemical mechanical polishing
- the top surface of the first contact plug 104 and the top surface of the first interlayer insulating layer 102 are not continuous, and a recess (5 to 50 nanometers deep) is present in the non-continuous part.
- the materials for the first interlayer insulating layer 102 and the materials the first contact plug 104 which are an insulator and a conductor, respectively, are necessarily different, and therefore their polishing rates in the CMP are different. This always occurs when different types of materials are used.
- a conductive layer 105 ′ (a lower electrode material film of 50 to 200 nanometers thick) is formed on the first interlayer insulating layer 102 by sputtering so as to cover the first contact plug 104 .
- the conductive layer 105 ′ is composed of tantalum nitride (TaN) and is to be the lower electrode 105 .
- the conductive layer 105 ′ resides also in the recess part above the first contact plug 104 inside the first contact hole 103 .
- the shape of the underlying layer is transferred into the top surface of the conductive layer 105 ′ so that a depression having is created in the top surface above the first contact plug 104 .
- a conductive layer 105 ′′ (20 to 100 nanometers thick) is formed by planarizing the entire surface of the wafer by chemical mechanical polishing (CMP).
- CMP chemical mechanical polishing
- the conductive layer 105 ′′ is to be the lower electrode 105 after being patterned.
- the point of this process is that the conductive layer 105 ′ is planarized by polishing until the above-described depression shown in (f) in FIG. 2 disappears, and the conductive layer 105 ′′ is left behind throughout the wafer.
- the top surface of the conductive layer 105 ′′ is made extremely flat even in the direction traversing the first contact plug 104 , and thus forms a continuous surface.
- a first variable resistance layer 106 a ′ (a first variable resistance layer material film) composed of a transition metal oxide is formed on the conductive layer 105 ′′.
- the first variable resistance layer 106 a ′ can be composed of, for example, oxygen-deficient tantalum oxide (TaO x , 0 ⁇ x ⁇ 2.5).
- the oxygen-deficient tantalum oxide can be composed by what is called reactive sputtering in which a tantalum target is sputtered in an atmosphere containing argon and oxygen gas.
- the resultant first variable resistance layer 106 a ′ has an oxygen content percentage of 44 to 65 atm %, a resistivity of 2 to 50 m ⁇ cm, and a thickness of 20 to 100 nanometers.
- a second variable resistance layer 106 b ′ (a second variable resistance layer material film) having an oxygen content percentage higher than that of the first variable resistance layer 106 a ′ is formed on the first variable resistance layer 106 a ′.
- the second variable resistance layer 106 b ′ can be also composed of oxygen-deficient tantalum oxide.
- the second variable resistance layer 106 b ′ is formed by reactive sputtering in which a tantalum target is sputtered in an oxygen gas atmosphere.
- the resultant second variable resistance layer 106 b ′ has an oxygen content percentage of 68 to 71 atm %, a resistivity of 1E7 (10 7 ) m ⁇ cm or higher, and a thickness of 3 to 10 nanometers.
- the variable resistance layer may be provided by forming a transition metal oxide layer having a high oxygen content percentage by plasma-oxidizing the surface of the first variable resistance layer 106 a ′. It is difficult to form a film containing oxygen at a rate higher than a stoichiometric rate by sputtering.
- a layer of a transition metal oxide having a higher oxygen content percentage can be formed by injecting oxygen into grain boundaries and defects of tantalum oxide by plasma-oxidization.
- the resulting layer of a transition metal oxide is effective in reduction of leak current.
- the second variable resistance layer 106 b ′ may be formed by reactive sputtering in which a tantalum oxide target is sputtered in an oxygen gas atmosphere.
- a conductive layer 107 ′ (upper electrode material layer) composed of a noble metal (platinum, iridium, palladium, and the like) is formed on the second variable resistance layer 106 b ′.
- the conductive layer 107 ′ is to be the upper electrode 107 after being patterned.
- variable resistance element is formed in a process in which the conductive layer 105 ′′, the first variable resistance layer 106 a ′, the second variable resistance layer 106 b ′, and the conductive layer 107 ′ are patterned using a desired mask so as to form the variable resistance layer 106 of two stacked layers of the first variable resistance layer 106 a and the second variable resistance layer 106 b between the lower electrode 105 and the upper electrode 107 . Since it is difficult to etch a material having standard electrode potential higher than the transition metal composing the variable resistance layer 106 as typified by noble metals, the variable resistance element can also be formed using an upper electrode as a hard mask when the upper mask is made of such a material.
- the layers are collectively patterned using the same mask in the present process, each of the layers may be patterned in each of the above-described processes.
- the second interlayer insulating layer 108 (500 to 1000 nanometers thick) is formed so as to cover the variable resistance element, and the second contact hole 109 and the second contact plug 110 are formed using the same method as shown in (b) in FIG. 2 and (c) in FIG. 2 .
- the second line 111 is formed so as to cover the second contact plug 110 , and the semiconductor memory device 10 is thus completed.
- the top surface of the lower electrode above the recess can be made approximately flat even when a recess is present above the first contact plug.
- Variation in the shape and thickness of the variable resistance layer is caused only by essential variation in the method of forming the variable resistance layer or the method of oxidization, and are therefore not affected by the shape of the layer underlying the variable resistance layer.
- FIG. 3 illustrates a cross-sectional view of a semiconductor memory device 20 according to Embodiment 2 of the present invention.
- the same numerical signs are used for constituent elements that are the same as in FIG. 1 , and description thereof shall be omitted.
- the semiconductor memory device 20 according to Embodiment 2 differs from the semiconductor memory device 10 according to Embodiment 1 in the structure of the lower electrode 105 .
- the lower electrode 105 is of a stacked structure including a first lower electrode 105 a and a second lower electrode 105 b.
- the first lower electrode 105 a (5 to 50 nanometers thick) both functions as a diffusion barrier to prevent diffusion of W in the first contact plug 104 and maintains adhesion to the first interlayer insulating layer 102 .
- the first lower electrode 105 a is of a stacked structure including a layer of titanium aluminum nitride (TiAlN) and a layer of titanium nitride, for example.
- the second lower electrode 105 b (10 to 50 nanometers thick) is composed of tantalum nitride (TaN) to function as an electrode of a variable resistance element.
- the top surface of the lower electrode 105 is extremely flat even in the direction traversing the first contact plug 104 , and thus forming a continuous surface.
- the formed first lower electrode 105 a resides also in the recess part above the first contact plug 104 in the first contact hole 103 , and the second lower electrode 105 b nevertheless has a flat top surface.
- the second lower electrode 105 b is thicker above the first contact plug 104 than above the first interlayer insulating layer 102 .
- the favorable flatness of the top surface of the lower electrode 105 reduces variation in the shape and thickness of the variable resistance layer 106 so that the variation of resistance change characteristics can be reduced.
- the variation in the thickness of the second variable resistance layer 106 b is reduced so that initial breakdown can be stabilized. This provides even a large-capacity nonvolatile memory with significantly reduced variation among bits.
- FIG. 4 illustrate cross-sectional views showing a method of manufacturing a main part of the semiconductor memory device 20 according to Embodiment 2 of the present invention.
- the method of manufacturing the main part of the semiconductor memory device 20 according to Embodiment 2 shall be described using these drawings. Processes preceding the process shown in (a) in FIG. 4 are the same as shown in (a) to (d) in FIG. 2 , and thus description thereof shall be omitted.
- the first contact plug 104 is formed using a process in which the entire surface of the wafer is planarized by polishing to remove the unnecessary conductive layer 104 ′ on the first interlayer insulating layer by CMP, and thus the first contact plug 104 is formed inside the first contact hole 103 .
- the top surface of the first contact plug 104 and the top surface of the first interlayer insulating layer 102 are not continuous, and a recess (5 to 50 nanometers deep) is present in the non-continuous part.
- a conductive layer 105 a ′ (a first lower electrode material film of 20 to 50 nanometers thick) is formed on the first interlayer insulating layer 102 by sputtering so as to cover the first contact plug 104 .
- the conductive layer 105 a ′ is of a stacked structure including a layer of titanium aluminum nitride (TiAlN) and a layer of titanium nitride (TiN) and is to be the first lower electrode 105 a.
- the layer of titanium nitride (TiN) is formed as an adhesion layer on the first contact plug 104 .
- the conductive layer 105 a ′ resides also in the recess part above the first contact plug 104 inside the first contact hole 103 . Furthermore, in the same manner as describe above, the shape of the underlying layer is transferred into the top surface of the conductive layer 105 a ′ so that a depression having is created in the top surface above the first contact plug 104 .
- a conductive layer 105 b ′ (a second lower electrode material film of 50 to 200 nanometers thick) is formed on the first lower electrode 105 a ′ by sputtering.
- the conductive layer 105 b ′ is composed of tantalum nitride (TaN) and is to be the second lower electrode 105 b.
- TaN tantalum nitride
- the shape of the underlying layer is transferred into the top surface of the conductive layer 105 b ′ so that a depression having is created in the top surface above the first contact plug 104 .
- a conductive layer 105 b ′′ (20 to 100 nanometers thick) is formed by planarizing the entire surface of the wafer by chemical mechanical polishing (CMP).
- CMP chemical mechanical polishing
- the conductive layer 105 b ′′ is to be the second lower electrode 105 b after being patterned.
- the point of this process is that the conductive layer 105 b ′ is planarized by polishing until the above-described depression shown in (c) in FIG. 4 disappears, and the conductive layer 105 b ′′ is left behind throughout the wafer.
- the top surface of the conductive layer 105 b ′′ is made extremely flat even in the direction traversing the first contact plug 104 , and thus forms a continuous surface. This can be achieved because, unlike when the first contact plug 104 is formed, only a single material is polished in the polishing because the polishing of the conductive layer 105 b ′′ is stopped along the way, and it is therefore possible in principle to avoid performing CMP on a surface having polishing rates varying from place to place.
- FIG. 5 shows an example of reduction in the depth of a recess in the semiconductor memory device 20 provided by the present invention.
- (a) in FIG. 5 illustrates a cross-sectional view of the semiconductor memory device 40
- (b) in FIG. 5 illustrates a cross-sectional view of the semiconductor memory device 20 in process immediately after the variable resistance element is formed according to Embodiment 2 of the present invention.
- the lower electrode is of a stacked structure including a layer of tantalum nitride (TaN), a layer of titanium aluminum nitride (TiAlN), and a layer of titanium nitride (TiN), the variable resistance layer is composed of the tantalum oxide (TaO x ), and the upper electrode is composed of platinum (Pt).
- the signal graph shown in the lower part of each of (a) and (b) in FIG. 5 was obtained using an atomic force microscope (AFM) after the conductive layer to be the lower electrode is formed.
- AFM atomic force microscope
- the top surface of the lower electrode was planarized as shown in (d) in FIG. 4 .
- the lower electrode in the conventional semiconductor memory device 40 has a depression having a depth of 27 nanometers, reflecting the recess above the first contact plug 104 , and the lower electrode in the semiconductor memory device 20 according to an aspect of the present invention has an approximately flat top surface with no recess.
- FIG. 6 is a graph showing resistance change characteristics of the semiconductor memory device 20 according to Embodiment 2 of the present invention.
- the semiconductor memory device 20 (with an upper electrode of iridium) sampled was formed according to the processes shown in FIG. 4 .
- the vertical axis indicates resistance values of the variable resistance element, and the horizontal axis indicates pulse counts.
- (a) in FIG. 6 shows that the resistance stably changed by one order of magnitude or more for more than 100 times of pulse voltage application.
- (b) in FIG. 6 is a graph showing initial breakdown characteristics of 256 bits of the sampled semiconductor memory device 20 .
- the horizontal axis indicates pulse durations for application of a pulse voltage (3.3 V), and the vertical axis indicates cumulative breakdown rates until breakdown of all of the 256 bits was completed.
- the curves represent breakdown characteristics of different chips.
- (b) in FIG. 6 shows that the variation in time required for breakdown of all of the 256 bits was significantly reduced.
- FIG. 7 illustrates a cross-sectional view of a semiconductor memory device 30 according to Embodiment 3 of the present invention.
- the same numerical signs are used for elements that are the same as in FIG. 3 , and description thereof shall be omitted.
- the semiconductor memory device 30 according to Embodiment 3 is of a stacked structure including the first lower electrode 105 a and the second lower electrode 105 b.
- the semiconductor memory device 30 is different from the semiconductor memory device 20 in that both of the top surface of the first lower electrode 105 a and the top surface of the second lower electrode 105 b are flat. This is achieved by a configuration in which a conductive material that allows easy planarization of the top surface is disposed as a lower layer and a conductive material that serves an electrode of a variable resistance element is disposed as an upper layer.
- the formed first lower electrode 105 a resides also in the recess part above the first contact plug 104 in the first contact hole 103 , and the top surface of the first lower electrode 105 a can be nevertheless made flat.
- the first lower electrode 105 a is thicker above the first contact plug 104 than above the first interlayer insulating layer 102 .
- the favorable flatness of the top surface of the lower electrode reduces variation in the shape and thickness of the variable resistance layer 106 so that the variation of resistance change characteristics can be reduced.
- the variation in the thickness of the second variable resistance layer 106 b which is thinner and has a higher oxygen content percentage and higher resistance, is reduced so that initial breakdown can be stabilized. This provides even a large-capacity nonvolatile memory with significantly reduced variation among bits.
- FIG. 8 illustrates cross-sectional views showing a method of manufacturing main parts of the semiconductor memory device 30 in Embodiment 3 of the present invention.
- the method of manufacturing the main part of the semiconductor memory device 30 according to Embodiment 3 shall be described using these drawings. Processes preceding the process shown in (a) in FIG. 8 are the same as shown in (a) to (d) in FIG. 2 , and thus description thereof shall be omitted.
- the first contact plug 104 is formed using a process in which the entire surface of the wafer is planarized by polishing to remove the unnecessary conductive layer 104 ′ on the first interlayer insulating layer by CMP, and thus the first contact plug 104 is formed inside the first contact hole 103 .
- the top surface of the first contact plug 104 and the top surface of the first interlayer insulating layer 102 are not continuous, and a recess (5 to 50 nanometers deep) is created in the non-continuous part.
- a conductive layer 105 a ′ (a first lower electrode material film of 50 to 200 nanometers thick) is formed on the first interlayer insulating layer 102 by sputtering so as to cover the first contact plug 104 .
- the conductive layer 105 a ′ is of a stacked structure including a layer of tantalum nitride and is to be the first lower electrode 105 .
- the conductive layer 105 a ′ resides also in the recess part above the first contact plug 104 inside the first contact hole 103 .
- the shape of the underlying layer is transferred into the top surface of the conductive layer 105 a ′ so that a depression having is created in the top surface above the first contact plug 104 .
- a conductive layer 105 a ′′ (20 to 100 nanometers thick) is formed by planarizing the entire surface of the wafer by chemical mechanical polishing (CMP).
- CMP chemical mechanical polishing
- the conductive layer 105 a ′′ is to be the first lower electrode 105 a after being patterned.
- the point of this process is that the conductive layer 105 a ′ is planarized by polishing until the above-described depression shown in (b) in FIG. 8 disappears, and the conductive layer 105 a ′′ is left behind throughout the wafer.
- the top surface of the conductive layer 105 a ′′ is made extremely flat even in the direction traversing the first contact plug 104 , and thus forms a continuous surface. This can be achieved because, unlike when the first contact plug 104 is formed, only a single material is polished in the polishing because the polishing of the conductive layer 105 a ′′ is stopped along the way, and it is therefore possible in principle to avoid performing CMP on a surface having polishing rates varying from place to place.
- a conductive layer 105 b ′ (50 to 200 nanometers thick) is formed on the first lower electrode 105 a ′′ by sputtering.
- the conductive layer 105 b ′ is composed of a noble metal (platinum, iridium, palladium, and the like) and is to be the second lower electrode 105 b.
- a second variable resistance layer 106 b ′ composed of a transition metal oxide is formed on the conductive layer 105 b ′.
- the second variable resistance layer 106 b ′ is formed by what is called reactive sputtering in which a tantalum target is sputtered in an argon and oxygen gas atmosphere.
- the resultant second variable resistance layer 106 b ′ has an oxygen content percentage of 68 to 71 atm %, a resistivity of 1E7 (10 7 ) m ⁇ cm or higher, and a thickness of 3 to 10 nanometers.
- a layer of a transition metal oxide having the highest oxygen content percentage may be formed by plasma-oxidizing the film of the transition metal oxide formed by reactive sputtering. It is difficult to form a film containing oxygen at a rate higher than a stoichiometric rate by sputtering.
- a layer of a transition metal oxide having a higher oxygen content percentage can be formed by injecting oxygen into grain boundaries and defects of tantalum oxide by plasma-oxidization. The resulting layer of a transition metal oxide is effective in reduction of leak current.
- a layer of a transition metal oxide may be formed by reactive sputtering in which a tantalum oxide target is sputtered in an oxygen gas atmosphere.
- a first variable resistance layer 106 a ′ having an oxygen content percentage lower than that of the second variable resistance layer 106 b ′ is formed on the second variable resistance layer 106 b ′.
- the first variable resistance layer 106 a ′ is also formed by reactive sputtering a tantalum target in an oxygen gas atmosphere.
- the resultant first variable resistance layer 106 a ′ has an oxygen content percentage of 44 to 65 atm %, a resistivity of 2 to 50 m ⁇ cm, and a thickness of 20 to 100 nanometers.
- a conductive layer 107 ′ composed of tantalum nitride is formed on the first variable resistance layer 106 a ′.
- the conductive layer 107 ′ is to be the upper electrode 107 after being patterned.
- a variable resistance element is formed in a process in which the conductive layer 105 a ′′, the conductive layer 105 b ′, the second variable resistance layer 106 b ′, the first variable resistance layer 106 a ′, and the conductive layer 107 ′ are patterned using a desired mask so as to form a variable resistance layer 106 of two stacked layers of the second variable resistance layer 106 b and the first variable resistance layer 106 a between the lower electrode 105 and the upper electrode 107 .
- the layers are collectively patterned using the same mask in the present process, each of the layers may be patterned in each of the above-described processes.
- a second interlayer insulating layer 108 (500 to 1000 nanometers thick) is formed so as to cover the variable resistance element, and a second contact hole 109 and a second contact plug 110 are formed using the same method as shown in (b) in FIG. 2 and (c) in FIG. 2 . Subsequently, a second line 111 is formed so as to the second contact plug 110 , and a semiconductor memory device is thus completed.
- the top surface of the lower electrode above the recess can be made approximately flat even when there is a recess above the first contact plug.
- Variation in the shape and thickness of the variable resistance layer is caused only by essential variation in the method of forming the variable resistance layer or the method of oxidization, and are therefore not affected by the shape of the layer underlying the variable resistance layer.
- the lower electrode is composed of a plurality of layers including a lower layer of a conductive material that allows easy planarization of the top surface and an upper layer of a conductive material that serves as an electrode of a variable resistance element, the range of material options is dramatically expanded.
- FIG. 9 illustrates a cross-sectional view of a semiconductor memory device 35 in Embodiment 4 of the present invention.
- the same numerical signs are used for elements that are the same as in FIG. 1 , and description thereof shall be omitted.
- the semiconductor memory device 35 according to Embodiment 4 includes the lower electrode 105 of the variable resistance element having a planarized top surface in the same manner as in the semiconductor memory device 10 according to Embodiment 1.
- the semiconductor memory device 35 is different from the semiconductor memory device 10 according to Embodiment 1 in that the semiconductor memory device 35 includes a diode element below the variable resistance element.
- the diode element is composed of a lower electrode 112 of the diode element, a semiconductor layer 113 , and an upper electrode 114 of the diode element.
- the semiconductor memory device 35 includes an element formed by integrating a variable resistance element and a diode element.
- the semiconductor memory device 35 has a structure in which a layer functions both as the upper electrode 114 of the diode element and the lower electrode 105 of the variable resistance element, these electrodes may be provided separately.
- the top surface of the lower electrode 112 of the diode element is flat, and the semiconductor layer 113 , a first variable resistance layer 106 a, and a second variable resistance layer 106 b formed thereabove each have approximately flat top surfaces.
- the formed lower electrode 112 of the diode element resides also in the recess part above the first contact plug 104 in the first contact hole 103 , and the top surface of the lower electrode 112 of the diode element can be nevertheless made flat.
- the lower electrode 112 of the diode element is thicker above the first contact plug 104 than above the first interlayer insulating layer 102 .
- the semiconductor layer 113 With the favorable flatness of the top surface of the lower electrode of the diode element, the semiconductor layer 113 can be made approximately flat so that generation of local leakage paths can be prevented and decrease in rectification properties is thereby avoided. Accordingly, the bit not selected has such a small leakage current that writing in and reading from selected bits can be performed without being affected by such current leakage. It is therefore possible to increase the array size of memory devices for further increase in integration density and capacity.
- the favorable flatness of the top surface of the lower electrode of the variable resistance element thereabove reduces variation in the shape and thickness of the variable resistance layer 106 so that the variation of resistance change characteristics can be reduced.
- the variation in the thickness of the second variable resistance layer 106 b which is thinner and has a higher oxygen content percentage and higher resistance, is reduced so that initial breakdown can be stabilized. This provides even a large-capacity nonvolatile memory with significantly reduced variation among bits.
- FIG. 10 illustrates cross-sectional views showing a method of manufacturing a main part of the semiconductor memory device 35 in Embodiment 4 of the present invention.
- the method of manufacturing the main part of the semiconductor memory device 35 according to Embodiment 4 shall be described using these drawings. Processes preceding (a) in FIG. 10 are the same as shown in FIG. 2 ( a ) to (d), and thus description thereof shall be omitted.
- a first contact plug 104 is formed using a process in which the entire surface of the wafer is planarized by polishing to remove an unnecessary conductive layer 104 ′ on the first interlayer insulating layer by CMP, and thus the first contact plug 104 is formed inside the first contact hole 103 .
- the top surface of the first contact plug 104 and the top surface of a first interlayer insulating layer 102 are not continuous, and a recess (5 to 50 nanometers deep) is created in the non-continuous part.
- a conductive layer 112 ′ (for example, a layer composed of tantalum nitride and having a thickness of 50 to 200 nanometers) is formed on the first interlayer insulating layer 102 by sputtering so as to cover the first contact plug 104 .
- the conductive layer 112 ′ is to be the lower electrode 112 of the diode element.
- the conductive layer 112 ′ resides also in the recess part above the first contact plug 104 inside the first contact hole 103 .
- the shape of the underlying layer is transferred into the top surface of the conductive layer 112 ′ so that a depression having is created in the top surface above the first contact plug 104 .
- a conductive layer 112 ′′ (20 to 100 nanometers thick) is formed by planarizing the entire surface of the wafer by chemical mechanical polishing (CMP).
- CMP chemical mechanical polishing
- the conductive layer 112 ′′ is to be the lower electrode 112 of the diode element after being patterned.
- the point of this process is that the conductive layer 112 ′ is planarized by polishing until the above-described depression shown in (b) in FIG. 10 disappears, and the conductive layer 112 ′′ is left behind throughout the wafer.
- the top surface of the conductive layer 112 ′′ is made extremely flat even in the direction traversing the first contact plug 104 , and thus forms a continuous surface. This can be achieved because, unlike when the first contact plug 104 is formed, only a single material is polished in the polishing because the polishing of the conductive layer 112 ′′ is stopped along the way, and it is therefore possible in principle to avoid performing CMP on a surface having polishing rates varying from place to place.
- a semiconductor layer 113 ′ is deposited on the conductive layer 112 ′′, and the conductive layer 114 ′ is further deposited on the semiconductor layer 113 ′.
- the conductive layer 114 ′ is to be the upper electrode of the diode element.
- the semiconductor layer 113 ′ is formed by depositing, for example, a 5 to 30 nanometer thick layer of nitrogenized silicon (silicon nitride) by sputtering silicon nitride.
- the conductive layer 114 ′ to be the upper electrode of the diode element is formed by depositing, for example, 20 to 50 nanometers of tantalum nitride by sputtering.
- the upper electrode 114 of the diode element also may be configured to serve as the lower electrode 105 of the variable resistance element.
- a first variable resistance layer 106 a ′ composed of a transition metal oxide is formed on the conductive layer 114 ′ ( 105 ′).
- the first variable resistance layer 106 a ′ composed of tantalum oxide, which is the transition metal oxide, is formed by what is called reactive sputtering in which a tantalum target is sputtered in an argon and oxygen gas atmosphere.
- the resultant first variable resistance layer 106 a ′ has an oxygen content percentage of 44 to 65 atm %, a resistivity of 2 to 50 m ⁇ cm, and a thickness of 20 to 100 nanometers.
- a second variable resistance layer 106 b ′ having an oxygen content percentage higher than that of the first variable resistance layer 106 a ′ is formed on the first variable resistance layer 106 a ′.
- the second variable resistance layer 106 b ′ is formed by reactive sputtering a tantalum target in an oxygen gas atmosphere in a manner similar to the process of forming the first variable resistance layer 106 a ′.
- the resultant second variable resistance layer 106 b ′ has an oxygen content percentage of 68 to 71 atm %, a resistivity of 1E7 (10 7 ) m ⁇ cm or higher, and a thickness of 3 to 10 nanometers.
- a layer of a transition metal oxide having the highest oxygen content percentage may be formed by plasma-oxidizing the layer of the transition metal oxide formed by reactive sputtering. It is difficult to form a film containing oxygen at a rate higher than a stoichiometric rate by sputtering.
- a layer of a transition metal oxide having a higher oxygen content percentage can be formed by injecting oxygen into grain boundaries and defects of tantalum oxide by plasma-oxidization. The resulting layer of a transition metal oxide is effective in reduction of leak current.
- a layer of a transition metal oxide may be formed by reactive sputtering in which a tantalum oxide target is sputtered in an oxygen gas atmosphere.
- a conductive layer 107 ′ composed of tantalum nitride is formed on the second variable resistance layer 106 b ′.
- the conductive layer 107 ′ is to be the upper electrode 107 after being patterned.
- a diode element and a variable resistance element are integrally formed in a process in which the conductive layer 112 ′′, the semiconductor layer 113 , the conductive layer 114 , the first variable resistance layer 106 a ′, the second variable resistance layer 106 b ′, and the conductive layer 107 ′ are patterned using a desired mask so as to form the diode element including the semiconductor layer 113 between electrodes, and form the variable resistance element including the variable resistance layer 106 of two stacked layers between electrodes.
- the layers are collectively patterned using the same mask in the present process, each of the layers may be patterned in each of the above-described processes.
- a second interlayer insulating layer 108 (500 to 1000 nanometers thick) is formed so as to cover the variable resistance element, and a second contact hole 109 and a second contact plug 110 are formed using the same method as shown in (b) in FIG. 2 and (c) in FIG. 2 . Subsequently, a second line 111 is formed so as to cover the second contact plug 110 , and the semiconductor memory device is thus completed.
- the top surface of the lower electrode of the diode element above the recess can be made approximately flat even when there is a recess above the first contact plug.
- Variation in the shape and thickness of the semiconductor layer or the variable resistance layer is caused only by essential variation in the method of forming the semiconductor layer or the variable resistance layer or the method of oxidization, and are therefore not affected by the shape of the layer underlying either of the semiconductor layer and the variable resistance layer.
- first variable resistance layer and the second variable resistance layer in the above embodiments have been described as being of a stacked structure including layers of tantalum oxide, hafnium oxide, or zirconium oxide for illustrative purposes, the layers may be composed of another transition metal oxide.
- the structure in which the top surface of the lower electrode is flat in principle and the method for providing the structure are provided in the present invention. The present invention thus produces an advantageous effect that variation in the shape and thickness of the variable resistance layers is reduced and variation of resistance change characteristics is thereby reduced. It is obvious from such mechanism that the advantageous effect of the present invention is not produced only when the variable resistance layers are composed of tantalum oxide, hafnium oxide, or zirconium oxide.
- the present invention provides a variable-resistance semiconductor memory device and a method of manufacturing the variable-resistance semiconductor memory device, and is useful in various electronic device fields that use a nonvolatile memory because the provided nonvolatile memory device operates in a stable manner and is highly reliable.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- The present invention relates to a variable resistance semiconductor memory device having a resistance value that changes according to application of a voltage pulse.
- Recent years have seen further enhancement in functionality of electronic devices such as mobile information devices and information appliances following the development of digital technology. With the enhanced functionality in these electronic devices, miniaturization and increase in speed of semiconductor elements for use therein are rapidly advancing. Among these, application of large-capacity nonvolatile memories represented by a flash memory is rapidly expanding. In addition, as a next-generation new-type nonvolatile memory to replace the flash memory, research and development on a variable resistance semiconductor memory device which uses what is called a variable resistance element is advancing. Here, variable resistance element refers to an element having a property in which resistance reversibly changes according to electrical signals, and capable of storing information corresponding to the value of the resistance value in a nonvolatile manner.
- As an example of such a variable resistance element, there is proposed a nonvolatile memory device having a variable resistance layer in which transition metal oxides having different oxygen content percentages are stacked. For example,
PTL 1 discloses selectively causing oxidation reaction and reduction reaction in an interface where an electrode and a variable resistance layer having a high oxygen content percentage are in contact, to stabilize resistance change. - The conventional variable resistance element includes a lower electrode, a variable resistance layer, and an upper electrode. The variable resistance layer is of a stacked structure including a first variable resistance layer and a second variable resistance layer, and the first and second variable resistance layers include the same type of transition metal oxide. The oxygen content percentage of the transition metal oxide in the second variable resistance layer is higher than the oxygen content percentage of the transition metal oxide in the first variable resistance layer. With such a structure, when voltage is applied to the variable resistance element, most of the voltage is applied to the second variable resistance layer which having a higher oxygen content percentage and exhibits a higher resistance value. Furthermore, oxygen, which can contribute to the reaction, is abundant in the vicinity of the interface. Therefore, oxidation reaction and reduction reaction occur selectively at the interface between the upper electrode and the second variable resistance layer, and resistance thereby changes stably.
- However, there is a problem that resistance change characteristics have varied among the conventional variable resistance nonvolatile memory devices manufactured under conventional conditions.
- The present invention is conceived to solve the problem and has as an object of providing a variable-resistance semiconductor memory device having less variable resistance-change characteristics and a method of manufacturing the variable-resistance semiconductor memory device with reduced variation of resistance change characteristics.
- A semiconductor memory device provided according to an aspect of the present invention in order to achieve the object includes: a semiconductor substrate; a first conductive layer formed on the semiconductor substrate; a first interlayer insulating layer formed on the semiconductor substrate so as to cover the first conductive layer; a first contact hole penetrating through the first interlayer insulating layer down to the first conductive layer; a first contact plug formed inside the first contact hole and having a top surface located lower than a top surface of the first interlayer insulating layer; a lower electrode formed on the first interlayer insulating layer so as to cover the first contact plug and having a planarized top surface, the lower electrode being thicker above the first contact plug than above the first interlayer insulating layer; a variable resistance layer formed on the lower electrode; and an upper electrode formed on the variable resistance layer, wherein the lower electrode, the variable resistance layer, and the upper electrode compose a variable resistance element, and the variable resistance layer is composed of a first variable resistance layer comprising a transition metal oxide and a second variable resistance layer comprising a transition metal oxide having an oxygen content percentage higher than an oxygen content percentage of the transition metal oxide in the first variable resistance layer, the variable resistance layer being brought into a state to be ready to start resistance change, by locally short-circuiting part of the second variable resistance layer.
- With this configuration, even when a recess is present above the first contact plug, the lower electrode above the recess is thick, and thus the top surface of the lower electrode can be made flat. Variation in the shape and thickness of the variable resistance layer and is caused only by essential variation in the method of forming the variable resistance layer or the method of oxidization, and are therefore not affected by the shape of the layer underlying the variable resistance layer. Thus, it is possible to significantly reduce variation of resistance change characteristics between bits caused by an underlying layer.
- In the semiconductor memory device, the lower electrode may be composed of a plurality of layers. With this, a layer of a conductive material that allows easy planarization of a top surface can be provided as the underlying layer, and a layer of a conductive material that allows the layer to serve as an electrode can be provided as an upper layer.
- Here, the lower electrode may include: a first lower electrode; and a second lower electrode provided on the first lower electrode, wherein a top surface of the first lower electrode above the first contact plug is lower than above the first interlayer insulating layer, and the second lower electrode has a planarized top surface and is thicker above the first contact plug than above the first interlayer insulating layer. Alternatively, the first lower electrode may have a planarized top surface and be thicker above the first contact plug than above the first interlayer insulating layer, and the second lower electrode may be as thick above the first contact plug as above the first interlayer insulating layer.
- With either of the configurations, the lower electrode has a planarized top surface.
- Furthermore, in the above-described semiconductor memory devices, the variable resistance layer may be composed of transition metal oxides, and is of a stacked structure including a first variable resistance layer having a lower oxygen content percentage and a second variable resistance layer having a higher oxygen content percentage. This is because the present invention produces an advantageous effect that the initial breakdown characteristics are made extremely stable even for an element that requires an initial breakdown before starting resistance change.
- A method of manufacturing a semiconductor memory device according to an aspect of the present invention is a method of manufacturing a semiconductor memory device which includes a variable resistance element composed of: a lower electrode; a variable resistance layer formed on the lower electrode and including a first variable resistance layer comprising a transition metal oxide and a second variable resistance layer comprising a transition metal oxide having an oxygen content percentage higher than an oxygen content percentage of the transition metal oxide in the first variable resistance layer; and an upper electrode formed on the variable resistance layer, and the method includes: forming a first lower conductive layer on a semiconductor substrate; forming a first interlayer insulating layer on the semiconductor substrate so as to cover the first conductive layer; forming a first contact hole penetrating through the first interlayer insulating layer down to the first conductive layer; forming a first contact plug inside the first contact hole so that a recess is formed to be depressed from a top surface of the first interlayer insulating layer toward the substrate; depositing the lower electrode material film on the first interlayer insulating layer so as to cover the first contact plug; forming a lower electrode having a flat, continuous top surface by planarizing the deposited lower electrode material film by polishing a top surface of the lower electrode material film until a depression in the top surface of the lower electrode material film disappears so that only a single material is polished in the polishing and the lower electrode material film is left behind throughout a wafer, the depression created in the top surface into which a shape of the recess is transferred; forming, on the lower electrode material film, variable resistance layer material films and an upper electrode material film in this order, the variable resistance layer material film being to become the variable resistance layer, and the upper electrode material films to become the upper electrode; and forming the variable resistance element by patterning the lower electrode material film, the variable resistance layer material films, and the upper electrode material film.
- Furthermore, the lower electrode of the semiconductor memory device manufactured using the method may be composed of a plurality of layers including a first lower electrode and a second lower electrode, and the forming of a lower electrode material film which has a planarized top surface may include: depositing a first lower electrode material film on the first interlayer insulating layer so as to cover the first contact plug, the first lower electrode material film being to become the first lower electrode; planarizing, by polishing, a top surface of the deposited first lower electrode material film; and depositing, on the planarized top surface of the first lower electrode material film, a second lower electrode material film which has a uniform thickness and is to become the second lower electrode.
- Furthermore, the lower electrode of the semiconductor memory device manufactured using the method may be composed of a plurality of layers including a first lower electrode and a second lower electrode, and the forming of a lower electrode material film which has a planarized top surface may include: depositing a first lower electrode material film on the first interlayer insulating layer so as to cover the first contact plug, the first lower electrode material film being to become the first lower electrode; depositing a second lower electrode material film on the first lower electrode material film, the second lower electrode material film being to become the second lower electrode; and planarizing, by polishing, a top surface of the second lower electrode material film.
- By using the method, even when there is a recess above the first contact plug, the top surface of the lower electrode can be made approximately flat above the recess. Variation in the shape of the variable resistance layer and variation in the film thickness are caused only by essential variation in the method of forming the variable resistance layer or the method of oxidization, and are therefore not affected by the shape of the layer underlying the variable resistance layer. Thus, it is possible to significantly reduce variation of resistance change characteristics between bits caused by an underlying layer.
- Furthermore, in the method of manufacturing a semiconductor memory device, the planarizing of the top surface of one of the lower electrode and the first lower electrode material film is performed by chemical mechanical polishing. This is because polishing the surface by chemical mechanical polishing dramatically increases flatness of the lower electrode. Furthermore, the method of manufacturing a semiconductor memory device may include bringing the variable resistance layer into a state to be ready to start resistance change, by locally short-circuiting part of the second variable resistance layer.
- Such a manufacturing method is preferably used especially for manufacturing a variable resistance element including initial breakdown brings the variable resistance layer into a state to be ready to start resistance change.
- Furthermore, the method of manufacturing a semiconductor memory device may be used for manufacturing a semiconductor memory device in which the second variable resistance layer has a thickness which is less than a crosswise width of the recess.
- This is because variation in breakdown rates which is caused when the second variable resistance layer has a thickness less than the crosswise width of the recess can be reduced when the semiconductor memory device is manufactured using such a method.
- The semiconductor memory device according to the present invention has reduced variation in the shape and thickness of the variable resistance layer even when recesses are present above the contact plugs below the variable resistance elements and the depths of the recesses are varied. This is achieved by a structure in which the lower electrodes have top surfaces planarized in principle using the method according to the present invention, and thereby variation of resistance change characteristics of the semiconductor memory device is advantageously reduced. This can be achieved because the variation in the shape and thickness of the variable resistance layer due to the influence of the shape of an underlying layer can be reduced in principle by forming the variable resistance layer above the planarized lower electrodes. In particular, this can dramatically decreases the probability of bit errors in large-capacity memory of gigabits, so that large-capacity nonvolatile memory can be provided.
- [
FIG. 1 ]FIG. 1 illustrates a cross-sectional view of an exemplary configuration of a semiconductor memory device according toEmbodiment 1 of the present invention. - [
FIG. 2 ] (a) to (k) inFIG. 2 illustrate cross-sectional views for showing a method of manufacturing a main part of the semiconductor memory device according toEmbodiment 1 of the present invention. - [
FIG. 3 ]FIG. 3 illustrates a cross-sectional view of an exemplary configuration of a semiconductor memory device according toEmbodiment 2 of the present invention. - [
FIG. 4 ] (a) to (h) inFIG. 4 illustrate cross-sectional views for showing a method of manufacturing a main part of the semiconductor memory device according toEmbodiment 2 of the present invention. - [
FIG. 5 ] (a) and (b) inFIG. 5 show an example of reduction in the depth of a recess in a semiconductor memory device provided by the present invention. - [
FIG. 6 ] (a) inFIG. 6 is a graph showing resistance change characteristics of the semiconductor memory device according toEmbodiment 2 of the present invention, and (b) inFIG. 6 is a graph showing initial breakdown characteristics. - [
FIG. 7 ]FIG. 7 illustrates a cross-sectional view of an exemplary configuration of a semiconductor memory device according to Embodiment 3 of the present invention. - [
FIG. 8 ] (a) to (h) inFIG. 8 illustrate cross-sectional views for showing a method of manufacturing a main part of the semiconductor memory device according to Embodiment 3 of the present invention. - [
FIG. 9 ]FIG. 9 illustrates a cross-sectional view of an exemplary configuration of a semiconductor memory device according to Embodiment 4 of the present invention. - [
FIG. 10 ] (a) to (g) inFIG. 10 illustrate cross-sectional views for showing a method of manufacturing a main part of the semiconductor memory device according to Embodiment 4 of the present invention. - [
FIG. 11 ]FIG. 11 illustrates a cross-sectional view of an exemplary configuration of a conventional semiconductor memory device. - [
FIG. 12 ] (a) inFIG. 12 illustrates a cross-sectional view of a variable resistance element in the conventional semiconductor memory device. (b) inFIG. 12 is a graph showing initial breakdown characteristics. - Hereinafter, variation of resistance change characteristics and the cause thereof determined by the inventors shall be described.
-
FIG. 11 illustrates a schematic view of a variable resistancesemiconductor memory device 40 provided with conventional variable resistance elements among which resistance change characteristics vary. Afirst line 101 is formed on asubstrate 100, and a firstinterlayer insulating layer 102 is formed covering thefirst line 101. Afirst contact hole 103 is formed penetrating through the firstinterlayer insulating layer 102 down to thefirst line 101, and afirst contact plug 104 is formed inside thefirst contact hole 103. A variable resistance element including alower electrode 105, avariable resistance layer 106, and anupper electrode 107 is formed on the firstinterlayer insulating layer 102, covering thefirst contact plug 104. A secondinterlayer insulating layer 108 is formed covering the variable resistance element, and asecond contact plug 110 is formed inside asecond contact hole 109 penetrating through the secondinterlayer insulating layer 108. Thesecond contact plug 110 connects theupper electrode 107 and asecond line 111. Thevariable resistance layer 106 is of a stacked structure including a firstvariable resistance layer 106 a and a secondvariable resistance layer 106 b which include the same type of transition metal oxides. The oxygen content percentage of the transition metal oxide in the secondvariable resistance layer 106 b is higher than the oxygen content percentage of the transition metal oxide in the firstvariable resistance layer 106 a. As shown in the schematic view of the variable resistancesemiconductor memory device 40 inFIG. 11 , the variable resistance element having such varied resistance change characteristics has a depression at the contact between thefirst contact plug 104 and thelower electrode 105. -
FIG. 12 shows a scanning electron microscope (SEM) image of a cross-section of a conventional semiconductor memory device actually having varied resistance change characteristics and the variation in the resistance change characteristics. - (a) in
FIG. 12 shows the SEM image of a cross-section of a variable resistance element actually produced as an experimental product for a conventional semiconductor memory device. Thefirst contact plug 104 is made of tungsten. Thelower electrode 105 is a stacked structure of, from top down, a layer of tantalum nitride (TaN), a layer of titanium aluminum nitride (TiAlN), and a layer of titanium nitride. Thevariable resistance layer 106 includes the firstvariable resistance layer 106 a and the second variable resistance layer which are composed of tantalum oxide. The firstvariable resistance layer 106 a has a relatively low oxygen content percentage compared to the secondvariable resistance layer 106 b and is composed of oxygen-deficient TaOx (0<x<2.5). Thevariable resistance layer 106 b with a height of several nanometers has a relatively high oxygen content percentage and is composed of TaOy (x<y) where y is usually a value close to 2.5. Theupper electrode 107 is composed of iridium, and thesecond contact plug 110 is composed of tungsten. - As shown in (a) in
FIG. 12 , a depression is created at the contact between thefirst contact plug 104 and thelower electrode 105. The depression is hereinafter referred to as a recess. The dimensions of the recess affect the shape of thelower electrode 105. In (a) inFIG. 12 , a depression having a depth of approximately 40 nanometers is created in the top surface of thelower electrode 105. The depression in thelower electrode 105 causes a depression in thevariable resistance layer 106 on thelower electrode 105. - (b) in
FIG. 12 shows a graph showing initial breakdown characteristics of a chip including a plurality of variable resistance elements as shown in (a) inFIG. 12 . Here, the initial breakdown refers to a process for bringing the variable resistance layer into a state to be ready to start resistance change. - The process is performed by locally short-circuiting part of the second
variable resistance layer 106 b having the higher oxygen content percentage at the time of the first application of voltage to a variable resistance element after its manufacture. The curves in (b) inFIG. 12 represent breakdown characteristics of different chips. Here, each of the chips includes 256 variable resistance elements for 256bits. - The horizontal axis in (b) in
FIG. 12 indicates cumulative time of pulse voltage (3.3 V) applied to the variable resistance elements (the sum of duration of pulse voltage applied to each of the chips). The vertical axis indicates breakdown rates which are the rates of variable resistance elements successfully broken down in the respective chips. For example, a curve (A), which is the uppermost curve in (b) inFIG. 12 , indicates that the breakdown rate is approximately 50% at a pulse duration of 10 nanoseconds. This shows that 128 bits (50%) out of 256 bits of all the variable resistance elements in a chip corresponding to the curve (A) were broken down. In contrast, a curve (B) inFIG. 12 indicates that the breakdown rate is approximately 7% at a pulse duration of 10 nanoseconds. This shows that 17 bits (7%) out of 256 bits of all the variable resistance elements in a chip corresponding to the curve (B) were broken down. - (b) in
FIG. 12 thus shows the breakdown rates varied widely among chips even at the same cumulative time of applied pulse voltage. In particular, the variation was large at shorter pulse durations. - The inventors see the following as a cause of the variation.
- When the recess was not present, the top surface of the first
variable resistance layer 106 a above the contact plug was flat. When the recess was present, the shape of the firstvariable resistance layer 106 a reflected the shape of the recess above the contact plug. As a result, the secondvariable resistance layer 106 b was formed to have a desired thickness when a recess was not present, and the secondvariable resistance layer 106 b formed was not as thick as desired when a recess was present. This is because particles sputtered to form the secondvariable resistance layer 106 b on a depressed area cannot reach the points in the depressed area from a solid angle as wide as in the case where the particles are sputtered onto a flat surface. The solid angle for a depressed area becomes smaller as a function of the depth of a recess, and therefore the secondvariable resistance layer 106 b is less thick when the depth of a recess is larger. The secondvariable resistance layer 106 b having smaller thickness makes breakdown of variable resistance elements at shorter pulse durations easier. - The second
variable resistance layer 106 b having a thickness of as small as several nanometers varied due to variation in the depths of the recesses. The variation in the thickness caused mixture of bits (variable resistance elements) which are broken down by voltage application for shorter pulse durations and bits (variable resistance elements) are broken down by voltage application for longer pulse durations in each of the chips, and the mixture proportion was different from one chip to another. The inventors presumed that this caused the variation in the breakdown rate as shown in (b) inFIG. 12 . - Since the
variable resistance layer 106 b, which dominates most of the resistance value of thevariable resistance layer 106, has a small thickness of several nanometers and the thickness is much less than the width of the recess (the crosswise length of the recess part in (a) inFIG. 12 ), such large variation in the breakdown rate as shown in (b) inFIG. 12 with recesses was a result unpredictable to the inventors who predicted that the variation in thickness of thevariable resistance layer 106 b would be small even with the recesses. - The variation in pulse duration necessary for breakdown of variable resistance elements also causes the following problem.
- When all the bits (variable resistance elements) are broken down by voltage application for longer pulse duration, the bits (variable resistance elements) broken down by voltage application for shorter pulse durations receive excessive electric charges in the longer pulse duration, and therefore the variable resistance elements have a wider variation of resistance change characteristics. When pulse duration is optimized for each bit, the variable resistance elements for bits are uniformly broken down. However, this method is of little practicability for large-capacity memory because it takes large amount of time to conduct a test necessary for optimization of pulse duration for breakdown of all the bits. Furthermore, this method contributes to increase in variation of resistance change characteristics of the variable resistance elements because some of the bits (variable resistance element) can be broken down by voltage application for shorter pulse durations can be easily broken down by, for example, noise before controlling the breakdown.
- Hereinafter, embodiments of the present invention to solve the problem shall be described with reference to the drawings.
-
FIG. 1 illustrates a cross-sectional view of asemiconductor memory device 10 according toEmbodiment 1 of the present invention. As shown inFIG. 1 , thesemiconductor memory device 10 according toEmbodiment 1 includes asubstrate 100 in which a first line is formed, a first interlayer insulating layer composed of a silicon oxide layer (500 to 1000 nanometers thick, hereinafter dimensions refers to size in the stacking direction unless otherwise noted) on thesubstrate 100 and covering thefirst line 101, and afirst contact plug 104 containing tungsten as a primary material and foamed inside a first contact hole 103 (50 to 300 nanometers in diameter) penetrating through the firstinterlayer insulating layer 102 down to thefirst line 101. The top surface of thefirst contact plug 104 and the top surface of the firstinterlayer insulating layer 102 are not continuous, and a recess (5 to 50 nanometers deep) is present in the non-continuous part. In addition, a variable resistance element is formed on the firstinterlayer insulating layer 102, covering thefirst contact plug 104. The variable resistance element includes a lower electrode 105 (5 to 100 nanometers thick) composed of tantalum nitride, a variable resistance layer 106 (20 to 100 nanometers thick), and an upper electrode 107 (5 to 100 nanometers thick) composed of a noble metal (platinum, iridium, palladium, and the like). The top surface of thelower electrode 105 is extremely flat even in the direction traversing thefirst contact plug 104, and thus forms a continuous surface. A secondinterlayer insulating layer 108 composed of a silicon oxide film (500 to 1000 nanometers thick) is formed, covering the variable resistance element, and asecond contact plug 110 containing tungsten as a primary material is formed inside a second contact hole 109 (50 to 300 nanometers in diameter) penetrating through the secondinterlayer insulating layer 108 down to theupper electrode 107. Asecond line 111 is formed on the secondinterlayer insulating layer 108, covering thesecond contact plug 110. - The
variable resistance layer 106 is of a stacked structure including a firstvariable resistance layer 106 a and a secondvariable resistance layer 106 b, and composed of oxygen-deficient transition metal oxide. The oxygen content percentage of the transition metal oxide in the secondvariable resistance layer 106 b is higher than the oxygen content percentage of the transition metal oxide in the firstvariable resistance layer 106 a. The firstvariable resistance layer 106 a may be composed of TaOx (0.8≦x≦1.9), and the secondvariable resistance layer 106 b may be composed of TaOy (2.1≦y <2.5). Alternatively, the firstvariable resistance layer 106 a may be composed of HfOx (0.9≦x≦1.6), and the secondvariable resistance layer 106 b may be composed of HfOy (1.8<y<2.0). Alternatively, the firstvariable resistance layer 106 a may be composed of ZrOx (0.9≦x≦1.4), and the secondvariable resistance layer 106 b may be composed of ZrOy (1.9<y <2.0). The firstvariable resistance layer 106 a has a thickness within an approximate range of 10 nanometers to 100 nanometers. The secondvariable resistance layer 106 b has a thickness within an approximate range of 1 nanometer to 10 nanometers. - With this configuration, the formed
lower electrode 105 resides also in the recess part above thefirst contact plug 104 inside thefirst contact hole 103, and still has a flat top surface. As a result, thelower electrode 105 is thicker above thefirst contact plug 104 than above the firstinterlayer insulating layer 102. The favorable flatness of the top surface of thelower electrode 105 reduces variation in the shape and thickness of thevariable resistance layer 106 so that the variation of resistance change characteristics can be reduced. In particular, the variation in the thickness of the secondvariable resistance layer 106 b, which is thinner and has a higher oxygen content percentage and higher resistance, is significantly reduced so that initial breakdown can be stabilized. This provides even a large-capacity nonvolatile memory with significantly reduced variation among bits. - It should be noted that in
Embodiment 1, the secondvariable resistance layer 106 b having a higher oxygen content percentage is disposed to form the top surface in contact with theupper electrode 107 and a noble metal having a higher standard electrode potential than that of the transition metal composing thevariable resistance layer 106 is selected as a material for theupper electrode 107 so that resistance change may occur preferentially at the interface between thevariable resistance layer 106 and theupper electrode 107. However, it is also possible the secondvariable resistance layer 106 b having a higher oxygen content percentage is disposed to form the lower surface in contact with thelower electrode 105 and a noble metal having a higher standard electrode potential is used as a material for thelower electrode 105 so that resistance change may occur preferentially at the interface between thevariable resistance layer 106 and thelower electrode 105. - (a) to (k) in
FIG. 2 illustrate cross-sectional views for showing a method of manufacturing a main part of thesemiconductor memory device 10 according toEmbodiment 1 of the present invention The method of manufacturing the main part of thesemiconductor memory device 10 according toEmbodiment 1 shall be described using these drawing. - As shown in (a) in
FIG. 2 , thefirst line 101 is formed using a process in which a conductive layer (400 to 600 nanometers thick) composed of aluminum is formed on thesubstrate 100 in which a transistor and an underlying line are formed, and the conductive layer is patterned into thefirst line 101. - Next, as shown (b) in
FIG. 2 , the firstinterlayer insulating layer 102 is formed using a process in which an insulating layer is formed on thesubstrate 100 so as to cover thefirst line 101, and then the top surface of the insulating layer is planarized to form the first interlayer insulating layer 102 (500 to 1000 nanometers thick). A plasma TEOS film can be used as the firstinterlayer insulating layer 102, and a fluorine-containing oxide (for example, FSG) or a low-k material can be used for the firstinterlayer insulating layer 102 in order to reduce parasitic capacitance between lines. - Next, as shown in (c) in
FIG. 2 , thefirst contact hole 103 is formed using a process in which the firstinterlayer insulating layer 102 is patterned using a desired mask so as to form a first contact hole 103 (50 to 300 nanometers in diameter) penetrating through the firstinterlayer insulating layer 102 down to thefirst line 101. Here, when the width of thefirst line 101 is smaller than the diameter of thefirst contact hole 103, the area in which thefirst line 101 and thefirst contact plug 104 are in contact changes due to the impact of mask misalignment, and thus, for example, variation in cell current may be caused. From the point of view of preventing the variation, thefirst line 101 is formed to have a width greater than the diameter of thefirst contact hole 103. - Next, as shown in (d) in
FIG. 2 , thefirst contact plug 104 is formed using a process in which first a titanium nitride/titanium (TiN/Ti) layer (5 to 30 nanometers thick) which functions as an adhesion layer and a diffusion barrier is underlaid by sputtering, and a layer (200 to 400 nanometers thick) of tungsten (W), which is the primary material, is overlaid by chemical vapor deposition (CVD). In this process, thefirst contact hole 103 is filled with aconductive layer 104′ (a layer of a material for the first contact plug) of a stacked structure. Theconductive layer 104′ is to be thefirst contact plug 104. It should be noted that the shape of the underlying layer is transferred into the top surface of theconductive layer 104′ so that a depression (5 to 100 nanometers deep) is created in the top surface above thefirst contact hole 103. - Next, as shown in (e) in
FIG. 2 , thefirst contact plug 104 is formed using a process in which the entire surface of the wafer is planarized by polishing to remove the unnecessaryconductive layer 104′ on the firstinterlayer insulating layer 102 by chemical mechanical polishing (CMP) until the firstinterlayer insulating layer 102 is exposed, and thus thefirst contact plug 104 is formed inside thefirst contact hole 103. At this time, the top surface of thefirst contact plug 104 and the top surface of the firstinterlayer insulating layer 102 are not continuous, and a recess (5 to 50 nanometers deep) is present in the non-continuous part. This is because, the materials for the firstinterlayer insulating layer 102 and the materials thefirst contact plug 104, which are an insulator and a conductor, respectively, are necessarily different, and therefore their polishing rates in the CMP are different. This always occurs when different types of materials are used. - Next, as shown in (f) in
FIG. 2 , in a process in which thelower electrode 105 is formed, aconductive layer 105′ (a lower electrode material film of 50 to 200 nanometers thick) is formed on the firstinterlayer insulating layer 102 by sputtering so as to cover thefirst contact plug 104. Theconductive layer 105′ is composed of tantalum nitride (TaN) and is to be thelower electrode 105. Theconductive layer 105′ resides also in the recess part above thefirst contact plug 104 inside thefirst contact hole 103. Furthermore, in the same manner as describe above, the shape of the underlying layer is transferred into the top surface of theconductive layer 105′ so that a depression having is created in the top surface above thefirst contact plug 104. - Next, as shown in (g) in
FIG. 2 , in a process in which thelower electrode 105 is formed, aconductive layer 105″ (20 to 100 nanometers thick) is formed by planarizing the entire surface of the wafer by chemical mechanical polishing (CMP). Theconductive layer 105″ is to be thelower electrode 105 after being patterned. The point of this process is that theconductive layer 105′ is planarized by polishing until the above-described depression shown in (f) inFIG. 2 disappears, and theconductive layer 105″ is left behind throughout the wafer. By using such a manufacturing method, the top surface of theconductive layer 105″ is made extremely flat even in the direction traversing thefirst contact plug 104, and thus forms a continuous surface. This can be achieved because, unlike when thefirst contact plug 104 is formed, only a single material is polished in the polishing because the polishing of theconductive layer 105″ is stopped along the way, and it is therefore possible in principle to avoid performing CMP on a surface having polishing rates varying from place to place. - Next, as shown in (h) in
FIG. 2 , in a process in which thevariable resistance layer 106 is formed, a firstvariable resistance layer 106 a′ (a first variable resistance layer material film) composed of a transition metal oxide is formed on theconductive layer 105″. The firstvariable resistance layer 106 a′ can be composed of, for example, oxygen-deficient tantalum oxide (TaOx, 0<x<2.5). In this case, the oxygen-deficient tantalum oxide can be composed by what is called reactive sputtering in which a tantalum target is sputtered in an atmosphere containing argon and oxygen gas. The resultant firstvariable resistance layer 106 a′ has an oxygen content percentage of 44 to 65 atm %, a resistivity of 2 to 50 mΩcm, and a thickness of 20 to 100 nanometers. Next, a secondvariable resistance layer 106 b′ (a second variable resistance layer material film) having an oxygen content percentage higher than that of the firstvariable resistance layer 106 a′ is formed on the firstvariable resistance layer 106 a′. The secondvariable resistance layer 106 b′ can be also composed of oxygen-deficient tantalum oxide. In this case, the secondvariable resistance layer 106 b′ is formed by reactive sputtering in which a tantalum target is sputtered in an oxygen gas atmosphere. The resultant secondvariable resistance layer 106 b′ has an oxygen content percentage of 68 to 71 atm %, a resistivity of 1E7 (107) mΩcm or higher, and a thickness of 3 to 10 nanometers. Although the secondvariable resistance layer 106 b′ is formed by reactive sputtering in the above-described process, the variable resistance layer may be provided by forming a transition metal oxide layer having a high oxygen content percentage by plasma-oxidizing the surface of the firstvariable resistance layer 106 a′. It is difficult to form a film containing oxygen at a rate higher than a stoichiometric rate by sputtering. However, a layer of a transition metal oxide having a higher oxygen content percentage can be formed by injecting oxygen into grain boundaries and defects of tantalum oxide by plasma-oxidization. The resulting layer of a transition metal oxide is effective in reduction of leak current. Alternatively, the secondvariable resistance layer 106 b′ may be formed by reactive sputtering in which a tantalum oxide target is sputtered in an oxygen gas atmosphere. - Next, as shown in (i) in
FIG. 2 , in a process in which theupper electrode 107 is formed, aconductive layer 107′ (upper electrode material layer) composed of a noble metal (platinum, iridium, palladium, and the like) is formed on the secondvariable resistance layer 106 b′. Theconductive layer 107′ is to be theupper electrode 107 after being patterned. - Next, as shown in (j) in
FIG. 2 , a variable resistance element is formed in a process in which theconductive layer 105″, the firstvariable resistance layer 106 a′, the secondvariable resistance layer 106 b′, and theconductive layer 107′ are patterned using a desired mask so as to form thevariable resistance layer 106 of two stacked layers of the firstvariable resistance layer 106 a and the secondvariable resistance layer 106 b between thelower electrode 105 and theupper electrode 107. Since it is difficult to etch a material having standard electrode potential higher than the transition metal composing thevariable resistance layer 106 as typified by noble metals, the variable resistance element can also be formed using an upper electrode as a hard mask when the upper mask is made of such a material. Although the layers are collectively patterned using the same mask in the present process, each of the layers may be patterned in each of the above-described processes. - Finally, as shown in (k) in
FIG. 2 , the second interlayer insulating layer 108 (500 to 1000 nanometers thick) is formed so as to cover the variable resistance element, and thesecond contact hole 109 and thesecond contact plug 110 are formed using the same method as shown in (b) inFIG. 2 and (c) inFIG. 2 . Subsequently, thesecond line 111 is formed so as to cover thesecond contact plug 110, and thesemiconductor memory device 10 is thus completed. - By using the manufacturing method, the top surface of the lower electrode above the recess can be made approximately flat even when a recess is present above the first contact plug. Variation in the shape and thickness of the variable resistance layer is caused only by essential variation in the method of forming the variable resistance layer or the method of oxidization, and are therefore not affected by the shape of the layer underlying the variable resistance layer. Thus, it is possible to significantly reduce variation of resistance change characteristics between each bit caused by the underlying layer, and thus a large-capacity semiconductor memory device can be provided.
-
FIG. 3 illustrates a cross-sectional view of asemiconductor memory device 20 according toEmbodiment 2 of the present invention. InFIG. 3 , the same numerical signs are used for constituent elements that are the same as inFIG. 1 , and description thereof shall be omitted. As shown inFIG. 3 , thesemiconductor memory device 20 according toEmbodiment 2 differs from thesemiconductor memory device 10 according toEmbodiment 1 in the structure of thelower electrode 105. In thesemiconductor memory device 20, thelower electrode 105 is of a stacked structure including a firstlower electrode 105 a and a secondlower electrode 105 b. The firstlower electrode 105 a (5 to 50 nanometers thick) both functions as a diffusion barrier to prevent diffusion of W in thefirst contact plug 104 and maintains adhesion to the firstinterlayer insulating layer 102. The firstlower electrode 105 a is of a stacked structure including a layer of titanium aluminum nitride (TiAlN) and a layer of titanium nitride, for example. The secondlower electrode 105 b (10 to 50 nanometers thick) is composed of tantalum nitride (TaN) to function as an electrode of a variable resistance element. In the same manner as in thesemiconductor memory device 10, the top surface of thelower electrode 105 is extremely flat even in the direction traversing thefirst contact plug 104, and thus forming a continuous surface. - With this configuration, the formed first
lower electrode 105 a resides also in the recess part above thefirst contact plug 104 in thefirst contact hole 103, and the secondlower electrode 105 b nevertheless has a flat top surface. As a result, the secondlower electrode 105 b is thicker above thefirst contact plug 104 than above the firstinterlayer insulating layer 102. The favorable flatness of the top surface of thelower electrode 105 reduces variation in the shape and thickness of thevariable resistance layer 106 so that the variation of resistance change characteristics can be reduced. - In particular, the variation in the thickness of the second
variable resistance layer 106 b, which is thinner and has a higher oxygen content percentage and higher resistance, is reduced so that initial breakdown can be stabilized. This provides even a large-capacity nonvolatile memory with significantly reduced variation among bits. - (a) to (h) in
FIG. 4 illustrate cross-sectional views showing a method of manufacturing a main part of thesemiconductor memory device 20 according toEmbodiment 2 of the present invention. The method of manufacturing the main part of thesemiconductor memory device 20 according toEmbodiment 2 shall be described using these drawings. Processes preceding the process shown in (a) inFIG. 4 are the same as shown in (a) to (d) inFIG. 2 , and thus description thereof shall be omitted. - As shown in (a) in
FIG. 4 , thefirst contact plug 104 is formed using a process in which the entire surface of the wafer is planarized by polishing to remove the unnecessaryconductive layer 104′ on the first interlayer insulating layer by CMP, and thus thefirst contact plug 104 is formed inside thefirst contact hole 103. At this time, the top surface of thefirst contact plug 104 and the top surface of the firstinterlayer insulating layer 102 are not continuous, and a recess (5 to 50 nanometers deep) is present in the non-continuous part. - Next, as shown in (b) in
FIG. 4 , in a process in which the firstlower electrode 105 a is formed, aconductive layer 105 a′ (a first lower electrode material film of 20 to 50 nanometers thick) is formed on the firstinterlayer insulating layer 102 by sputtering so as to cover thefirst contact plug 104. Theconductive layer 105 a′ is of a stacked structure including a layer of titanium aluminum nitride (TiAlN) and a layer of titanium nitride (TiN) and is to be the firstlower electrode 105 a. Here, the layer of titanium nitride (TiN) is formed as an adhesion layer on thefirst contact plug 104. Theconductive layer 105 a′ resides also in the recess part above thefirst contact plug 104 inside thefirst contact hole 103. Furthermore, in the same manner as describe above, the shape of the underlying layer is transferred into the top surface of theconductive layer 105 a′ so that a depression having is created in the top surface above thefirst contact plug 104. - Next, as shown in (c) in
FIG. 4 , in a process in which the secondlower electrode 105 b is formed, aconductive layer 105 b′ (a second lower electrode material film of 50 to 200 nanometers thick) is formed on the firstlower electrode 105 a′ by sputtering. Theconductive layer 105 b′ is composed of tantalum nitride (TaN) and is to be the secondlower electrode 105 b. In the same manner as before, the shape of the underlying layer is transferred into the top surface of theconductive layer 105 b′ so that a depression having is created in the top surface above thefirst contact plug 104. - Next, as shown in (d) in
FIG. 4 , in a process in which the secondlower electrode 105 b is formed, aconductive layer 105 b″ (20 to 100 nanometers thick) is formed by planarizing the entire surface of the wafer by chemical mechanical polishing (CMP). Theconductive layer 105 b″ is to be the secondlower electrode 105 b after being patterned. The point of this process is that theconductive layer 105 b′ is planarized by polishing until the above-described depression shown in (c) inFIG. 4 disappears, and theconductive layer 105 b″ is left behind throughout the wafer. By using such a manufacturing method, the top surface of theconductive layer 105 b″ is made extremely flat even in the direction traversing thefirst contact plug 104, and thus forms a continuous surface. This can be achieved because, unlike when thefirst contact plug 104 is formed, only a single material is polished in the polishing because the polishing of theconductive layer 105 b″ is stopped along the way, and it is therefore possible in principle to avoid performing CMP on a surface having polishing rates varying from place to place. - The processes shown in (e) to (h) in
FIG. 4 following the process shown in (d) inFIG. 4 are the same as shown in (h) to (k) inFIG. 2 , and thus description thereof shall be omitted. - (a) and (b) in
FIG. 5 show an example of reduction in the depth of a recess in thesemiconductor memory device 20 provided by the present invention. (a) inFIG. 5 illustrates a cross-sectional view of thesemiconductor memory device 40, and (b) inFIG. 5 illustrates a cross-sectional view of thesemiconductor memory device 20 in process immediately after the variable resistance element is formed according toEmbodiment 2 of the present invention. In both of the semiconductor memory devices, the lower electrode is of a stacked structure including a layer of tantalum nitride (TaN), a layer of titanium aluminum nitride (TiAlN), and a layer of titanium nitride (TiN), the variable resistance layer is composed of the tantalum oxide (TaOx), and the upper electrode is composed of platinum (Pt). The signal graph shown in the lower part of each of (a) and (b) inFIG. 5 was obtained using an atomic force microscope (AFM) after the conductive layer to be the lower electrode is formed. In the conventionalsemiconductor memory device 40, a conductive layer was simply formed, whereas in thesemiconductor memory device 20 according to an aspect of the present invention, the top surface of the lower electrode was planarized as shown in (d) inFIG. 4 . As shown inFIG. 5 , the lower electrode in the conventionalsemiconductor memory device 40 has a depression having a depth of 27 nanometers, reflecting the recess above thefirst contact plug 104, and the lower electrode in thesemiconductor memory device 20 according to an aspect of the present invention has an approximately flat top surface with no recess. - (a) in
FIG. 6 is a graph showing resistance change characteristics of thesemiconductor memory device 20 according toEmbodiment 2 of the present invention. The semiconductor memory device 20 (with an upper electrode of iridium) sampled was formed according to the processes shown inFIG. 4 . Pulse voltage of −2.0 V (for decreasing resistance) and +3.0 V (for increasing resistance) with respect to the lower electrode was applied to the upper electrode. The vertical axis indicates resistance values of the variable resistance element, and the horizontal axis indicates pulse counts. (a) inFIG. 6 shows that the resistance stably changed by one order of magnitude or more for more than 100 times of pulse voltage application. - (b) in
FIG. 6 is a graph showing initial breakdown characteristics of 256 bits of the sampledsemiconductor memory device 20. The horizontal axis indicates pulse durations for application of a pulse voltage (3.3 V), and the vertical axis indicates cumulative breakdown rates until breakdown of all of the 256 bits was completed. The curves represent breakdown characteristics of different chips. (b) inFIG. 6 shows that the variation in time required for breakdown of all of the 256 bits was significantly reduced. -
FIG. 7 illustrates a cross-sectional view of asemiconductor memory device 30 according to Embodiment 3 of the present invention. InFIG. 7 , the same numerical signs are used for elements that are the same as inFIG. 3 , and description thereof shall be omitted. As shown inFIG. 7 , in the same manner in thesemiconductor memory device 20 according toEmbodiment 2, thesemiconductor memory device 30 according to Embodiment 3 is of a stacked structure including the firstlower electrode 105 a and the secondlower electrode 105 b. However, thesemiconductor memory device 30 is different from thesemiconductor memory device 20 in that both of the top surface of the firstlower electrode 105 a and the top surface of the secondlower electrode 105 b are flat. This is achieved by a configuration in which a conductive material that allows easy planarization of the top surface is disposed as a lower layer and a conductive material that serves an electrode of a variable resistance element is disposed as an upper layer. - With this configuration, the formed first
lower electrode 105 a resides also in the recess part above thefirst contact plug 104 in thefirst contact hole 103, and the top surface of the firstlower electrode 105 a can be nevertheless made flat. As a result, the firstlower electrode 105 a is thicker above thefirst contact plug 104 than above the firstinterlayer insulating layer 102. The favorable flatness of the top surface of the lower electrode reduces variation in the shape and thickness of thevariable resistance layer 106 so that the variation of resistance change characteristics can be reduced. In particular, the variation in the thickness of the secondvariable resistance layer 106 b, which is thinner and has a higher oxygen content percentage and higher resistance, is reduced so that initial breakdown can be stabilized. This provides even a large-capacity nonvolatile memory with significantly reduced variation among bits. - (a) to (h) in
FIG. 8 illustrates cross-sectional views showing a method of manufacturing main parts of thesemiconductor memory device 30 in Embodiment 3 of the present invention. The method of manufacturing the main part of thesemiconductor memory device 30 according to Embodiment 3 shall be described using these drawings. Processes preceding the process shown in (a) inFIG. 8 are the same as shown in (a) to (d) inFIG. 2 , and thus description thereof shall be omitted. - As shown in (a) in
FIG. 8 , thefirst contact plug 104 is formed using a process in which the entire surface of the wafer is planarized by polishing to remove the unnecessaryconductive layer 104′ on the first interlayer insulating layer by CMP, and thus thefirst contact plug 104 is formed inside thefirst contact hole 103. At this time, the top surface of thefirst contact plug 104 and the top surface of the firstinterlayer insulating layer 102 are not continuous, and a recess (5 to 50 nanometers deep) is created in the non-continuous part. - Next, as shown in (b) in
FIG. 8 , in a process in which the firstlower electrode 105 a is formed, aconductive layer 105 a′ (a first lower electrode material film of 50 to 200 nanometers thick) is formed on the firstinterlayer insulating layer 102 by sputtering so as to cover thefirst contact plug 104. Theconductive layer 105 a′ is of a stacked structure including a layer of tantalum nitride and is to be the firstlower electrode 105. Theconductive layer 105 a′ resides also in the recess part above thefirst contact plug 104 inside thefirst contact hole 103. Furthermore, the shape of the underlying layer is transferred into the top surface of theconductive layer 105 a′ so that a depression having is created in the top surface above thefirst contact plug 104. - Next, as shown in (d) in
FIG. 4 , in a process in which the secondlower electrode 105 a is formed, aconductive layer 105 a″ (20 to 100 nanometers thick) is formed by planarizing the entire surface of the wafer by chemical mechanical polishing (CMP). Theconductive layer 105 a″ is to be the firstlower electrode 105 a after being patterned. The point of this process is that theconductive layer 105 a′ is planarized by polishing until the above-described depression shown in (b) inFIG. 8 disappears, and theconductive layer 105 a″ is left behind throughout the wafer. By using such a manufacturing method, the top surface of theconductive layer 105 a″ is made extremely flat even in the direction traversing thefirst contact plug 104, and thus forms a continuous surface. This can be achieved because, unlike when thefirst contact plug 104 is formed, only a single material is polished in the polishing because the polishing of theconductive layer 105 a″ is stopped along the way, and it is therefore possible in principle to avoid performing CMP on a surface having polishing rates varying from place to place. - Next, as shown in (d) in
FIG. 8 , in a process in which the secondlower electrode 105 b is formed, aconductive layer 105 b′ (50 to 200 nanometers thick) is formed on the firstlower electrode 105 a″ by sputtering. Theconductive layer 105 b′ is composed of a noble metal (platinum, iridium, palladium, and the like) and is to be the secondlower electrode 105 b. - Next, as shown in (e) in
FIG. 8 , in a process in which thevariable resistance layer 106 is formed, a secondvariable resistance layer 106 b′ composed of a transition metal oxide is formed on theconductive layer 105 b′. In this case, the secondvariable resistance layer 106 b′ is formed by what is called reactive sputtering in which a tantalum target is sputtered in an argon and oxygen gas atmosphere. The resultant secondvariable resistance layer 106 b′ has an oxygen content percentage of 68 to 71 atm %, a resistivity of 1E7 (107) mΩcm or higher, and a thickness of 3 to 10 nanometers. Furthermore, a layer of a transition metal oxide having the highest oxygen content percentage may be formed by plasma-oxidizing the film of the transition metal oxide formed by reactive sputtering. It is difficult to form a film containing oxygen at a rate higher than a stoichiometric rate by sputtering. However, a layer of a transition metal oxide having a higher oxygen content percentage can be formed by injecting oxygen into grain boundaries and defects of tantalum oxide by plasma-oxidization. The resulting layer of a transition metal oxide is effective in reduction of leak current. Alternatively, a layer of a transition metal oxide may be formed by reactive sputtering in which a tantalum oxide target is sputtered in an oxygen gas atmosphere. Next, a firstvariable resistance layer 106 a′ having an oxygen content percentage lower than that of the secondvariable resistance layer 106 b′ is formed on the secondvariable resistance layer 106 b′. The firstvariable resistance layer 106 a′ is also formed by reactive sputtering a tantalum target in an oxygen gas atmosphere. The resultant firstvariable resistance layer 106 a′ has an oxygen content percentage of 44 to 65 atm %, a resistivity of 2 to 50 mΩcm, and a thickness of 20 to 100 nanometers. - Next, as shown in (f) in
FIG. 8 , in a process in which theupper electrode 107 is formed, aconductive layer 107′ composed of tantalum nitride is formed on the firstvariable resistance layer 106 a′. Theconductive layer 107′ is to be theupper electrode 107 after being patterned. - Next, as shown in (g) in
FIG. 8 , a variable resistance element is formed in a process in which theconductive layer 105 a″, theconductive layer 105 b′, the secondvariable resistance layer 106 b′, the firstvariable resistance layer 106 a′, and theconductive layer 107′ are patterned using a desired mask so as to form avariable resistance layer 106 of two stacked layers of the secondvariable resistance layer 106 b and the firstvariable resistance layer 106 a between thelower electrode 105 and theupper electrode 107. Although the layers are collectively patterned using the same mask in the present process, each of the layers may be patterned in each of the above-described processes. - Finally, as shown in (h) in
FIG. 8 , a second interlayer insulating layer 108 (500 to 1000 nanometers thick) is formed so as to cover the variable resistance element, and asecond contact hole 109 and asecond contact plug 110 are formed using the same method as shown in (b) inFIG. 2 and (c) inFIG. 2 . Subsequently, asecond line 111 is formed so as to thesecond contact plug 110, and a semiconductor memory device is thus completed. - By using the manufacturing method, the top surface of the lower electrode above the recess can be made approximately flat even when there is a recess above the first contact plug. Variation in the shape and thickness of the variable resistance layer is caused only by essential variation in the method of forming the variable resistance layer or the method of oxidization, and are therefore not affected by the shape of the layer underlying the variable resistance layer. Thus, it is possible to significantly reduce variation of resistance change characteristics between each bit caused by the underlying layer, and thus a large-capacity semiconductor memory device can be provided. Furthermore, with the configuration in which the lower electrode is composed of a plurality of layers including a lower layer of a conductive material that allows easy planarization of the top surface and an upper layer of a conductive material that serves as an electrode of a variable resistance element, the range of material options is dramatically expanded.
-
FIG. 9 illustrates a cross-sectional view of asemiconductor memory device 35 in Embodiment 4 of the present invention. InFIG. 9 , the same numerical signs are used for elements that are the same as inFIG. 1 , and description thereof shall be omitted. - As shown in
FIG. 9 , thesemiconductor memory device 35 according to Embodiment 4 includes thelower electrode 105 of the variable resistance element having a planarized top surface in the same manner as in thesemiconductor memory device 10 according toEmbodiment 1. However, thesemiconductor memory device 35 is different from thesemiconductor memory device 10 according toEmbodiment 1 in that thesemiconductor memory device 35 includes a diode element below the variable resistance element. The diode element is composed of alower electrode 112 of the diode element, asemiconductor layer 113, and anupper electrode 114 of the diode element. In other words, thesemiconductor memory device 35 includes an element formed by integrating a variable resistance element and a diode element. Although thesemiconductor memory device 35 has a structure in which a layer functions both as theupper electrode 114 of the diode element and thelower electrode 105 of the variable resistance element, these electrodes may be provided separately. Here, the top surface of thelower electrode 112 of the diode element is flat, and thesemiconductor layer 113, a firstvariable resistance layer 106 a, and a secondvariable resistance layer 106 b formed thereabove each have approximately flat top surfaces. - With this configuration, the formed
lower electrode 112 of the diode element resides also in the recess part above thefirst contact plug 104 in thefirst contact hole 103, and the top surface of thelower electrode 112 of the diode element can be nevertheless made flat. As a result, thelower electrode 112 of the diode element is thicker above thefirst contact plug 104 than above the firstinterlayer insulating layer 102. - With the favorable flatness of the top surface of the lower electrode of the diode element, the
semiconductor layer 113 can be made approximately flat so that generation of local leakage paths can be prevented and decrease in rectification properties is thereby avoided. Accordingly, the bit not selected has such a small leakage current that writing in and reading from selected bits can be performed without being affected by such current leakage. It is therefore possible to increase the array size of memory devices for further increase in integration density and capacity. - Furthermore, the favorable flatness of the top surface of the lower electrode of the variable resistance element thereabove reduces variation in the shape and thickness of the
variable resistance layer 106 so that the variation of resistance change characteristics can be reduced. In particular, the variation in the thickness of the secondvariable resistance layer 106 b, which is thinner and has a higher oxygen content percentage and higher resistance, is reduced so that initial breakdown can be stabilized. This provides even a large-capacity nonvolatile memory with significantly reduced variation among bits. - (a) to (g) in
FIG. 10 illustrates cross-sectional views showing a method of manufacturing a main part of thesemiconductor memory device 35 in Embodiment 4 of the present invention. The method of manufacturing the main part of thesemiconductor memory device 35 according to Embodiment 4 shall be described using these drawings. Processes preceding (a) inFIG. 10 are the same as shown inFIG. 2 (a) to (d), and thus description thereof shall be omitted. - As shown in (a) in
FIG. 10 , afirst contact plug 104 is formed using a process in which the entire surface of the wafer is planarized by polishing to remove an unnecessaryconductive layer 104′ on the first interlayer insulating layer by CMP, and thus thefirst contact plug 104 is formed inside thefirst contact hole 103. At this time, the top surface of thefirst contact plug 104 and the top surface of a firstinterlayer insulating layer 102 are not continuous, and a recess (5 to 50 nanometers deep) is created in the non-continuous part. - Next, as shown in (b) in
FIG. 10 , in a process in which thelower electrode 112 of the diode element is formed, aconductive layer 112′ (for example, a layer composed of tantalum nitride and having a thickness of 50 to 200 nanometers) is formed on the firstinterlayer insulating layer 102 by sputtering so as to cover thefirst contact plug 104. Theconductive layer 112′ is to be thelower electrode 112 of the diode element. Theconductive layer 112′ resides also in the recess part above thefirst contact plug 104 inside thefirst contact hole 103. Furthermore, the shape of the underlying layer is transferred into the top surface of theconductive layer 112′ so that a depression having is created in the top surface above thefirst contact plug 104. - Next, as shown in (c) in
FIG. 10 , in a process in which thelower electrode 112 of the diode element is formed, aconductive layer 112″ (20 to 100 nanometers thick) is formed by planarizing the entire surface of the wafer by chemical mechanical polishing (CMP). Theconductive layer 112″ is to be thelower electrode 112 of the diode element after being patterned. The point of this process is that theconductive layer 112′ is planarized by polishing until the above-described depression shown in (b) inFIG. 10 disappears, and theconductive layer 112″ is left behind throughout the wafer. By using such a manufacturing method, the top surface of theconductive layer 112″ is made extremely flat even in the direction traversing thefirst contact plug 104, and thus forms a continuous surface. This can be achieved because, unlike when thefirst contact plug 104 is formed, only a single material is polished in the polishing because the polishing of theconductive layer 112″ is stopped along the way, and it is therefore possible in principle to avoid performing CMP on a surface having polishing rates varying from place to place. - Next, as shown in (d) in
FIG. 10 , in a process in which thesemiconductor layer 113 and theupper electrode 114 of the diode element are formed, asemiconductor layer 113′ is deposited on theconductive layer 112″, and theconductive layer 114′ is further deposited on thesemiconductor layer 113′. Theconductive layer 114′ is to be the upper electrode of the diode element. Thesemiconductor layer 113′ is formed by depositing, for example, a 5 to 30 nanometer thick layer of nitrogenized silicon (silicon nitride) by sputtering silicon nitride. Furthermore, theconductive layer 114′ to be the upper electrode of the diode element is formed by depositing, for example, 20 to 50 nanometers of tantalum nitride by sputtering. Theupper electrode 114 of the diode element also may be configured to serve as thelower electrode 105 of the variable resistance element. - Next, as shown in (e) in
FIG. 10 , in a process in which avariable resistance layer 106 and anupper electrode 107 are formed, a firstvariable resistance layer 106 a′ composed of a transition metal oxide is formed on theconductive layer 114′ (105′). Here, the firstvariable resistance layer 106 a′ composed of tantalum oxide, which is the transition metal oxide, is formed by what is called reactive sputtering in which a tantalum target is sputtered in an argon and oxygen gas atmosphere. The resultant firstvariable resistance layer 106 a′ has an oxygen content percentage of 44 to 65 atm %, a resistivity of 2 to 50 mΩcm, and a thickness of 20 to 100 nanometers. Next, a secondvariable resistance layer 106 b′ having an oxygen content percentage higher than that of the firstvariable resistance layer 106 a′ is formed on the firstvariable resistance layer 106 a′. The secondvariable resistance layer 106 b′ is formed by reactive sputtering a tantalum target in an oxygen gas atmosphere in a manner similar to the process of forming the firstvariable resistance layer 106 a′. The resultant secondvariable resistance layer 106 b′ has an oxygen content percentage of 68 to 71 atm %, a resistivity of 1E7 (107) mΩcm or higher, and a thickness of 3 to 10 nanometers. Furthermore, a layer of a transition metal oxide having the highest oxygen content percentage may be formed by plasma-oxidizing the layer of the transition metal oxide formed by reactive sputtering. It is difficult to form a film containing oxygen at a rate higher than a stoichiometric rate by sputtering. However, a layer of a transition metal oxide having a higher oxygen content percentage can be formed by injecting oxygen into grain boundaries and defects of tantalum oxide by plasma-oxidization. The resulting layer of a transition metal oxide is effective in reduction of leak current. Alternatively, a layer of a transition metal oxide may be formed by reactive sputtering in which a tantalum oxide target is sputtered in an oxygen gas atmosphere. Next, aconductive layer 107′ composed of tantalum nitride is formed on the secondvariable resistance layer 106 b′. Theconductive layer 107′ is to be theupper electrode 107 after being patterned. - Next, as shown in (f) in
FIG. 10 , a diode element and a variable resistance element are integrally formed in a process in which theconductive layer 112″, thesemiconductor layer 113, theconductive layer 114, the firstvariable resistance layer 106 a′, the secondvariable resistance layer 106 b′, and theconductive layer 107′ are patterned using a desired mask so as to form the diode element including thesemiconductor layer 113 between electrodes, and form the variable resistance element including thevariable resistance layer 106 of two stacked layers between electrodes. Although the layers are collectively patterned using the same mask in the present process, each of the layers may be patterned in each of the above-described processes. - Finally, as shown in (g) in
FIG. 10 , a second interlayer insulating layer 108 (500 to 1000 nanometers thick) is formed so as to cover the variable resistance element, and asecond contact hole 109 and asecond contact plug 110 are formed using the same method as shown in (b) inFIG. 2 and (c) inFIG. 2 . Subsequently, asecond line 111 is formed so as to cover thesecond contact plug 110, and the semiconductor memory device is thus completed. - By using the manufacturing method, the top surface of the lower electrode of the diode element above the recess can be made approximately flat even when there is a recess above the first contact plug. Variation in the shape and thickness of the semiconductor layer or the variable resistance layer is caused only by essential variation in the method of forming the semiconductor layer or the variable resistance layer or the method of oxidization, and are therefore not affected by the shape of the layer underlying either of the semiconductor layer and the variable resistance layer. Thus, it is possible to prevent increase in local current leakage in a diode and significantly reduce variation of resistance change characteristics, and thus a large-capacity semiconductor memory device can be provided.
- It should be noted although the first variable resistance layer and the second variable resistance layer in the above embodiments have been described as being of a stacked structure including layers of tantalum oxide, hafnium oxide, or zirconium oxide for illustrative purposes, the layers may be composed of another transition metal oxide. Provided in the present invention are the structure in which the top surface of the lower electrode is flat in principle and the method for providing the structure. The present invention thus produces an advantageous effect that variation in the shape and thickness of the variable resistance layers is reduced and variation of resistance change characteristics is thereby reduced. It is obvious from such mechanism that the advantageous effect of the present invention is not produced only when the variable resistance layers are composed of tantalum oxide, hafnium oxide, or zirconium oxide.
- The present invention provides a variable-resistance semiconductor memory device and a method of manufacturing the variable-resistance semiconductor memory device, and is useful in various electronic device fields that use a nonvolatile memory because the provided nonvolatile memory device operates in a stable manner and is highly reliable.
-
- 10 Variable resistance semiconductor memory device in
Embodiment 1 of the present invention - 20 Variable resistance semiconductor memory device in
Embodiment 2 of the present invention - 30 Variable resistance semiconductor memory device in Embodiment 3 of the present invention
- 35 Variable resistance semiconductor memory device in Embodiment 4 of the present invention
- 40 Conventional variable resistance semiconductor memory device
- 100 Substrate
- 101 First line
- 102 First interlayer insulating layer
- 103 First contact hole
- 104 First contact plug
- 104′ Conductive layer to become first contact plug
- 105 Lower electrode
- 105, 105″ Conductive layer (lower electrode material film) to become lower electrode
- 105 a First lower electrode
- 105 a′, 105 a″ Conductive layer (first lower electrode material film) to become first lower electrode
- 105 b Second lower electrode
- 105 b′, 105 b″ Conductive layer (second lower electrode material film) to become second lower electrode
- 106 Variable resistance layer
- 106 a, 106 a′ First variable resistance layer (first variable resistance layer material film)
- 106 b, 106 b′ Second variable resistance layer (second variable resistance layer material film)
- 107 Upper electrode
- 107′ Conductive layer (upper electrode material film) to become upper electrode
- 108 Second interlayer insulating layer
- 109 Second contact hole
- 110 Second contact plug
- 111 Second line
- 112 Lower electrode of diode element
- 112, 112″ Conductive layer to become lower electrode of diode element
- 113, 113′ Semiconductor layer
- 114 Upper electrode of diode element
- 114′ Conductive layer to become upper electrode of diode element
Claims (13)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2009197818 | 2009-08-28 | ||
JP2009-197818 | 2009-08-28 | ||
PCT/JP2010/005261 WO2011024455A1 (en) | 2009-08-28 | 2010-08-26 | Semiconductor memory device and production method therefor |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2010/005261 A-371-Of-International WO2011024455A1 (en) | 2009-08-28 | 2010-08-26 | Semiconductor memory device and production method therefor |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/879,625 Division US9570682B2 (en) | 2009-08-28 | 2015-10-09 | Semiconductor memory device and method of manufacturing the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20120161095A1 true US20120161095A1 (en) | 2012-06-28 |
Family
ID=43627574
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/392,555 Abandoned US20120161095A1 (en) | 2009-08-28 | 2010-08-26 | Semiconductor memory device and method of manufacturing the same |
US14/879,625 Active 2030-09-03 US9570682B2 (en) | 2009-08-28 | 2015-10-09 | Semiconductor memory device and method of manufacturing the same |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/879,625 Active 2030-09-03 US9570682B2 (en) | 2009-08-28 | 2015-10-09 | Semiconductor memory device and method of manufacturing the same |
Country Status (4)
Country | Link |
---|---|
US (2) | US20120161095A1 (en) |
JP (1) | JP5417445B2 (en) |
CN (1) | CN102484113B (en) |
WO (1) | WO2011024455A1 (en) |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140113430A1 (en) * | 2011-10-11 | 2014-04-24 | Panasonic Corporation | Method of manufacturing semiconductor memory device |
US8927331B2 (en) | 2011-03-10 | 2015-01-06 | Panasonic Corporation | Method of manufacturing nonvolatile memory device |
US8981333B2 (en) | 2011-10-12 | 2015-03-17 | Panasonic Intellectual Property Management, Co., Ltd. | Nonvolatile semiconductor memory device and method of manufacturing the same |
US20150090949A1 (en) * | 2013-09-30 | 2015-04-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Rram cell structure with laterally offset beva/teva |
US9178144B1 (en) | 2014-04-14 | 2015-11-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | RRAM cell with bottom electrode |
US9209392B1 (en) | 2014-10-14 | 2015-12-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | RRAM cell with bottom electrode |
US9444044B2 (en) | 2014-03-17 | 2016-09-13 | Panasonic Intellectual Property Management Co., Ltd. | Resistive nonvolatile storage device, manufacturing method for same, and resistive nonvolatile storage apparatus |
US9496495B2 (en) * | 2013-11-01 | 2016-11-15 | Micron Technology, Inc. | Memory cells and methods of forming memory cells |
US9570682B2 (en) | 2009-08-28 | 2017-02-14 | Panasonic Intellectual Property Management Co., Ltd. | Semiconductor memory device and method of manufacturing the same |
US9595670B1 (en) * | 2014-07-21 | 2017-03-14 | Crossbar, Inc. | Resistive random access memory (RRAM) cell and method for forming the RRAM cell |
US20190371859A1 (en) * | 2012-12-25 | 2019-12-05 | Sony Corporation | Memory device and memory unit |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5687978B2 (en) * | 2011-09-14 | 2015-03-25 | ルネサスエレクトロニクス株式会社 | Resistance variable nonvolatile memory device, semiconductor device, and resistance variable nonvolatile memory operating method |
WO2013057920A1 (en) * | 2011-10-21 | 2013-04-25 | パナソニック株式会社 | Non-volatile storage element and method for manufacturing same |
US9865806B2 (en) | 2013-06-05 | 2018-01-09 | SK Hynix Inc. | Electronic device and method for fabricating the same |
US10490741B2 (en) | 2013-06-05 | 2019-11-26 | SK Hynix Inc. | Electronic device and method for fabricating the same |
KR102259189B1 (en) * | 2014-11-27 | 2021-06-02 | 에스케이하이닉스 주식회사 | Electronic device and method for fabricating the same |
KR102465967B1 (en) * | 2016-02-22 | 2022-11-10 | 삼성전자주식회사 | Memory device and method for fabricating the same |
KR102552896B1 (en) | 2016-08-02 | 2023-07-07 | 삼성전자주식회사 | Magnetoresistive random access device and method of manufacturing the same |
JP6947550B2 (en) * | 2017-06-27 | 2021-10-13 | 株式会社ジャパンディスプレイ | Display device |
CN109728158B (en) * | 2017-10-27 | 2023-07-07 | 华邦电子股份有限公司 | Resistive memory, its manufacturing method and chemical mechanical polishing process |
US11793316B1 (en) | 2018-03-08 | 2023-10-24 | Hickory Springs Manufacturing Company | Sleeper sofa with a solid support deck |
CN108630810B (en) * | 2018-05-14 | 2022-07-19 | 中国科学院微电子研究所 | 1S1R memory integrated structure and preparation method thereof |
USD931310S1 (en) | 2018-05-18 | 2021-09-21 | Carefusion 303, Inc. | Display screen with graphical user interface for an infusion device |
CN111952445A (en) * | 2019-05-15 | 2020-11-17 | 中芯国际集成电路制造(上海)有限公司 | Structure of resistive random access memory and forming method thereof |
TWI837185B (en) * | 2019-09-27 | 2024-04-01 | 聯華電子股份有限公司 | Embeded non-volatile memory device and method for fabricating the same |
CN113192929B (en) * | 2020-01-14 | 2023-07-25 | 联华电子股份有限公司 | Resistive memory structure and manufacturing method thereof |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040202041A1 (en) * | 2003-04-11 | 2004-10-14 | Sharp Kabushiki Kaisha | Memory cell, memory device and manufacturing method of memory cell |
US20090321711A1 (en) * | 2006-10-16 | 2009-12-31 | Takeshi Takagi | Nonvolatile memory element and manufacturing method thereof |
US20100038617A1 (en) * | 2008-08-13 | 2010-02-18 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100230418B1 (en) | 1997-04-17 | 1999-11-15 | 윤종용 | Platinum group metal layer formation method and capacitor manufacturing method using the same |
JP3082722B2 (en) | 1997-10-07 | 2000-08-28 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
JP4552745B2 (en) * | 2005-05-10 | 2010-09-29 | ソニー株式会社 | Memory element and manufacturing method thereof |
JP4605056B2 (en) * | 2006-03-14 | 2011-01-05 | セイコーエプソン株式会社 | Method for manufacturing ferroelectric memory device |
JP4699932B2 (en) | 2006-04-13 | 2011-06-15 | パナソニック株式会社 | Resistance change element, resistance change memory using the same, and manufacturing method thereof |
JP2006303544A (en) | 2006-08-03 | 2006-11-02 | Matsushita Electric Ind Co Ltd | Semiconductor memory device and method of manufacturing the same |
JP2008192995A (en) * | 2007-02-07 | 2008-08-21 | Matsushita Electric Ind Co Ltd | Resistance change element, method of manufacturing the same, and resistance change memory using the same |
JP2008198941A (en) * | 2007-02-15 | 2008-08-28 | Fujitsu Ltd | Semiconductor device and manufacturing method of semiconductor device |
JP5345052B2 (en) * | 2007-03-23 | 2013-11-20 | 富士通株式会社 | Resistance memory element and nonvolatile semiconductor memory device |
WO2008149605A1 (en) | 2007-06-04 | 2008-12-11 | Nec Corporation | Variable resistance element and semiconductor device comprising the same |
EP2063467B1 (en) | 2007-06-05 | 2011-05-04 | Panasonic Corporation | Nonvolatile storage element, its manufacturing method, and nonvolatile semiconductor device using the nonvolatile storage element |
JP2009004725A (en) * | 2007-09-25 | 2009-01-08 | Panasonic Corp | Variable resistance nonvolatile memory device |
US8373149B2 (en) | 2008-04-07 | 2013-02-12 | Nec Corporation | Resistance change element and manufacturing method thereof |
JP5417445B2 (en) | 2009-08-28 | 2014-02-12 | パナソニック株式会社 | Manufacturing method of semiconductor memory device |
-
2010
- 2010-08-26 JP JP2011528646A patent/JP5417445B2/en active Active
- 2010-08-26 WO PCT/JP2010/005261 patent/WO2011024455A1/en active Application Filing
- 2010-08-26 CN CN201080037465.4A patent/CN102484113B/en active Active
- 2010-08-26 US US13/392,555 patent/US20120161095A1/en not_active Abandoned
-
2015
- 2015-10-09 US US14/879,625 patent/US9570682B2/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040202041A1 (en) * | 2003-04-11 | 2004-10-14 | Sharp Kabushiki Kaisha | Memory cell, memory device and manufacturing method of memory cell |
US20090321711A1 (en) * | 2006-10-16 | 2009-12-31 | Takeshi Takagi | Nonvolatile memory element and manufacturing method thereof |
US20100038617A1 (en) * | 2008-08-13 | 2010-02-18 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9570682B2 (en) | 2009-08-28 | 2017-02-14 | Panasonic Intellectual Property Management Co., Ltd. | Semiconductor memory device and method of manufacturing the same |
US8927331B2 (en) | 2011-03-10 | 2015-01-06 | Panasonic Corporation | Method of manufacturing nonvolatile memory device |
US20140113430A1 (en) * | 2011-10-11 | 2014-04-24 | Panasonic Corporation | Method of manufacturing semiconductor memory device |
US9142775B2 (en) * | 2011-10-11 | 2015-09-22 | Panasonic Intellectual Property Management Co., Ltd. | Method of manufacturing semiconductor memory device |
US8981333B2 (en) | 2011-10-12 | 2015-03-17 | Panasonic Intellectual Property Management, Co., Ltd. | Nonvolatile semiconductor memory device and method of manufacturing the same |
US10879312B2 (en) * | 2012-12-25 | 2020-12-29 | Sony Corporation | Memory device and memory unit |
US20190371859A1 (en) * | 2012-12-25 | 2019-12-05 | Sony Corporation | Memory device and memory unit |
US9112148B2 (en) * | 2013-09-30 | 2015-08-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | RRAM cell structure with laterally offset BEVA/TEVA |
US9425392B2 (en) * | 2013-09-30 | 2016-08-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | RRAM cell structure with laterally offset BEVA/TEVA |
US20150325786A1 (en) * | 2013-09-30 | 2015-11-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Rram cell structure with laterally offset beva/teva |
US10199575B2 (en) | 2013-09-30 | 2019-02-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | RRAM cell structure with laterally offset BEVA/TEVA |
US10700275B2 (en) | 2013-09-30 | 2020-06-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | RRAM cell structure with laterally offset BEVA/TEVA |
US20150090949A1 (en) * | 2013-09-30 | 2015-04-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Rram cell structure with laterally offset beva/teva |
US11723292B2 (en) | 2013-09-30 | 2023-08-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | RRAM cell structure with laterally offset BEVA/TEVA |
US9496495B2 (en) * | 2013-11-01 | 2016-11-15 | Micron Technology, Inc. | Memory cells and methods of forming memory cells |
US9444044B2 (en) | 2014-03-17 | 2016-09-13 | Panasonic Intellectual Property Management Co., Ltd. | Resistive nonvolatile storage device, manufacturing method for same, and resistive nonvolatile storage apparatus |
US9178144B1 (en) | 2014-04-14 | 2015-11-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | RRAM cell with bottom electrode |
US9595670B1 (en) * | 2014-07-21 | 2017-03-14 | Crossbar, Inc. | Resistive random access memory (RRAM) cell and method for forming the RRAM cell |
US9209392B1 (en) | 2014-10-14 | 2015-12-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | RRAM cell with bottom electrode |
Also Published As
Publication number | Publication date |
---|---|
WO2011024455A1 (en) | 2011-03-03 |
US9570682B2 (en) | 2017-02-14 |
CN102484113A (en) | 2012-05-30 |
CN102484113B (en) | 2014-11-26 |
US20160035976A1 (en) | 2016-02-04 |
JPWO2011024455A1 (en) | 2013-01-24 |
JP5417445B2 (en) | 2014-02-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9570682B2 (en) | Semiconductor memory device and method of manufacturing the same | |
US8492743B2 (en) | Nonvolatile memory device and method of manufacturing the same | |
CN103168359B (en) | Non-volatile memory device and Nonvolatile memory devices and their manufacture method | |
US8445883B2 (en) | Nonvolatile semiconductor memory device and manufacturing method thereof | |
US8952350B2 (en) | Non-volatile memory device and manufacturing method thereof | |
US9130167B2 (en) | Method of manufacturing a nonvolatile memory device having a variable resistance element whose resistance value changes reversibly upon application of an electric pulse | |
US8450182B2 (en) | Method of manufacturing non-volatile semiconductor memory element and method of manufacturing non-volatile semiconductor memory device | |
JP6489480B2 (en) | Nonvolatile memory device and manufacturing method thereof | |
US8871561B2 (en) | Variable resistance nonvolatile storage device and method for manufacturing the same | |
US20130149815A1 (en) | Nonvolatile memory element manufacturing method and nonvolatile memory element | |
US9082974B2 (en) | Nonvolatile memory element, nonvolatile memory device, and methods of manufacturing the same | |
US20140264225A1 (en) | Resistance-variable memory device | |
JP5324724B2 (en) | Method for manufacturing nonvolatile memory device | |
US8999808B2 (en) | Nonvolatile memory element and method for manufacturing the same | |
JP5555821B1 (en) | Nonvolatile memory element and manufacturing method thereof | |
JP2013168454A (en) | Semiconductor memory device and method for manufacturing the same | |
JP2014207440A (en) | Nonvolatile storage device and method for manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: PANASONIC CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MIKAWA, TAKUMI;OKADA, TAKASHI;SIGNING DATES FROM 20120216 TO 20120217;REEL/FRAME:028162/0254 |
|
AS | Assignment |
Owner name: PANASONIC INTELLECTUAL PROPERTY MANAGEMENT CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PANASONIC CORPORATION;REEL/FRAME:034194/0143 Effective date: 20141110 Owner name: PANASONIC INTELLECTUAL PROPERTY MANAGEMENT CO., LT Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PANASONIC CORPORATION;REEL/FRAME:034194/0143 Effective date: 20141110 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: PANASONIC INTELLECTUAL PROPERTY MANAGEMENT CO., LTD., JAPAN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ERRONEOUSLY FILED APPLICATION NUMBERS 13/384239, 13/498734, 14/116681 AND 14/301144 PREVIOUSLY RECORDED ON REEL 034194 FRAME 0143. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNOR:PANASONIC CORPORATION;REEL/FRAME:056788/0362 Effective date: 20141110 |