US20120112756A1 - Optoelectronic memory device and method for manufacturing and measuring the same - Google Patents
Optoelectronic memory device and method for manufacturing and measuring the same Download PDFInfo
- Publication number
- US20120112756A1 US20120112756A1 US13/350,657 US201213350657A US2012112756A1 US 20120112756 A1 US20120112756 A1 US 20120112756A1 US 201213350657 A US201213350657 A US 201213350657A US 2012112756 A1 US2012112756 A1 US 2012112756A1
- Authority
- US
- United States
- Prior art keywords
- memory device
- optoelectronic memory
- active layer
- drain electrode
- optoelectronic
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000005693 optoelectronics Effects 0.000 title claims abstract description 60
- 238000000034 method Methods 0.000 title claims abstract description 30
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 15
- 239000002096 quantum dot Substances 0.000 claims abstract description 34
- 238000009413 insulation Methods 0.000 claims abstract description 26
- 239000000758 substrate Substances 0.000 claims abstract description 21
- 239000002131 composite material Substances 0.000 claims abstract description 15
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 19
- UHYPYGJEEGLRJD-UHFFFAOYSA-N cadmium(2+);selenium(2-) Chemical compound [Se-2].[Cd+2] UHYPYGJEEGLRJD-UHFFFAOYSA-N 0.000 claims description 13
- 239000000463 material Substances 0.000 claims description 11
- 229920000123 polythiophene Polymers 0.000 claims description 10
- 239000000377 silicon dioxide Substances 0.000 claims description 10
- 230000003287 optical effect Effects 0.000 claims description 8
- 239000002861 polymer material Substances 0.000 claims description 8
- 229920000547 conjugated polymer Polymers 0.000 claims description 7
- 239000004065 semiconductor Substances 0.000 claims description 7
- 235000012239 silicon dioxide Nutrition 0.000 claims description 7
- FFUAGWLWBBFQJT-UHFFFAOYSA-N hexamethyldisilazane Chemical compound C[Si](C)(C)N[Si](C)(C)C FFUAGWLWBBFQJT-UHFFFAOYSA-N 0.000 claims description 6
- HEDRZPFGACZZDS-UHFFFAOYSA-N Chloroform Chemical compound ClC(Cl)Cl HEDRZPFGACZZDS-UHFFFAOYSA-N 0.000 claims description 2
- 229960001701 chloroform Drugs 0.000 claims description 2
- 238000001947 vapour-phase growth Methods 0.000 claims description 2
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 claims 2
- 239000011248 coating agent Substances 0.000 claims 1
- 238000000576 coating method Methods 0.000 claims 1
- 238000004090 dissolution Methods 0.000 claims 1
- 229910052757 nitrogen Inorganic materials 0.000 claims 1
- 229920000301 poly(3-hexylthiophene-2,5-diyl) polymer Polymers 0.000 claims 1
- 229920001940 conductive polymer Polymers 0.000 abstract description 3
- 238000005286 illumination Methods 0.000 description 14
- 230000005669 field effect Effects 0.000 description 6
- 239000000969 carrier Substances 0.000 description 5
- 239000010409 thin film Substances 0.000 description 5
- 230000005684 electric field Effects 0.000 description 4
- 238000000691 measurement method Methods 0.000 description 4
- 230000008569 process Effects 0.000 description 4
- 238000012360 testing method Methods 0.000 description 4
- 239000010408 film Substances 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 229910021392 nanocarbon Inorganic materials 0.000 description 3
- 238000003860 storage Methods 0.000 description 3
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- 238000000137 annealing Methods 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 229910052681 coesite Inorganic materials 0.000 description 2
- 229910052906 cristobalite Inorganic materials 0.000 description 2
- 238000005259 measurement Methods 0.000 description 2
- 229920000642 polymer Polymers 0.000 description 2
- 229910052682 stishovite Inorganic materials 0.000 description 2
- 229910052905 tridymite Inorganic materials 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 238000000862 absorption spectrum Methods 0.000 description 1
- 239000008186 active pharmaceutical agent Substances 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 239000002041 carbon nanotube Substances 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000005284 excitation Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 230000006386 memory function Effects 0.000 description 1
- 229910021404 metallic carbon Inorganic materials 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000002071 nanotube Substances 0.000 description 1
- 238000005215 recombination Methods 0.000 description 1
- 230000006798 recombination Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 235000015096 spirit Nutrition 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/10—Semiconductor bodies
- H10F77/12—Active materials
- H10F77/123—Active materials comprising only Group II-VI materials, e.g. CdS, ZnS or HgCdTe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/10—Semiconductor bodies
- H10F77/14—Shape of semiconductor bodies; Shapes, relative sizes or dispositions of semiconductor regions within semiconductor bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K10/00—Organic devices specially adapted for rectifying, amplifying, oscillating or switching; Organic capacitors or resistors having potential barriers
- H10K10/40—Organic transistors
- H10K10/46—Field-effect transistors, e.g. organic thin-film transistors [OTFT]
- H10K10/462—Insulated gate field-effect transistors [IGFETs]
- H10K10/484—Insulated gate field-effect transistors [IGFETs] characterised by the channel regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K10/00—Organic devices specially adapted for rectifying, amplifying, oscillating or switching; Organic capacitors or resistors having potential barriers
- H10K10/50—Bistable switching devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K85/00—Organic materials used in the body or electrodes of devices covered by this subclass
- H10K85/10—Organic polymers or oligomers
- H10K85/111—Organic polymers or oligomers comprising aromatic, heteroaromatic, or aryl chains, e.g. polyaniline, polyphenylene or polyphenylene vinylene
- H10K85/113—Heteroaromatic compounds comprising sulfur or selene, e.g. polythiophene
- H10K85/1135—Polyethylene dioxythiophene [PEDOT]; Derivatives thereof
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/734—Fullerenes, i.e. graphene-based structures, such as nanohorns, nanococoons, nanoscrolls or fullerene-like structures, e.g. WS2 or MoS2 chalcogenide nanotubes, planar C3N4, etc.
- Y10S977/742—Carbon nanotubes, CNTs
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/773—Nanoparticle, i.e. structure having three dimensions of 100 nm or less
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/773—Nanoparticle, i.e. structure having three dimensions of 100 nm or less
- Y10S977/774—Exhibiting three-dimensional carrier confinement, e.g. quantum dots
Definitions
- the present invention relates to an optoelectronic device, its manufacturing method and measurement method, more specifically, the present invention relates to a polymer optoelectronic memory device that is doped with quantum dot, its manufacturing method and measurement method.
- Nano tube optoelectronic memory device as disclosed in U.S. Pat. No. 5,327,373 uses nano carbon tube as field effect transistor, and then the optical sensitive film is coated on the carbon tube surface. Since nano carbon tube has both the characteristics of metal and semiconductor, hence, according to the current technology, it is still difficult to separate semiconductor and metal nano carbon tube; but if metallic carbon nano tube is used as field effect transistor, the memory characteristic itself will be lost.
- the first scope of the present invention is to provide an optoelectronic memory device having longer memory time, easier manufacturing process and low cost.
- the optoelectronic memory device includes a substrate, an insulation layer, an active layer, a source electrode and a drain electrode.
- the substrate includes a gate electrode.
- the insulation layer is formed above the substrate, and the active layer, the source electrode and the drain electrode are all formed above the insulation layer.
- the active layer is formed by a composite material made up of a conjugated polymer material and a quantum dot material.
- the source electrode is electrically connected to the active layer
- the drain electrode is electrically connected to the active layer.
- the second scope of the present invention provides a method for manufacturing the above mentioned optoelectronic memory device.
- the method further comprising of the following steps: First, a substrate is formed, which includes a gate electrode. Next, an insulation layer is formed on the substrate, then a source electrode and a drain electrode are formed respectively on the insulation layer. Finally, a composite material is coated on the insulation layer so as to form an active layer, wherein the composite material further comprising of a conjugated polymer material and a quantum dot material. Please notice that in practice, the order of those steps can be changed according to the real situation and it is not necessary to follow the order as listed here.
- the third scope of the present invention is to provide a method for measuring the above mentioned optoelectronic memory device.
- the method includes the following steps: First, the source electrode is grounded, then a drain electrode voltage is applied onto the drain electrode and a first current is measured at the drain electrode. Next, use an optical source to illuminate the optoelectronic memory device and measure a second current at the drain electrode. Finally, compare the sizes of the first current and the second current so as to judge the functional parameter of the optoelectronic memory device.
- functional parameter can be, but is not limited to, for example, the storage time of memory, the memory window size, etc.
- FIG. 1 illustrates the process flow of the method for manufacturing optoelectronic memory device according to one embodiment of the present invention.
- FIG. 2 illustrates the atomic microscope photo of polythiophene (P3HT) thin film that is doped with CdSe quantum dot according to the present invention.
- FIG. 3 illustrates the partial cross section of the optoelectronic memory device of one embodiment of the present invention.
- FIG. 4 illustrates the process flow of one embodiment of the present invention for measuring optoelectronic memory device.
- FIG. 5 which plots drain electrode to source electrode current I DS versus gate electrode to source electrode voltage V GS for the optoelectronic memory device of the present invention with the light illumination and without the light illumination.
- FIG. 6 illustrates the memory time test when the gate electrode of the optoelectronic memory device of the present invention is applied with a voltage of 15V.
- FIG. 7 illustrates the memory time test when the gate electrode of the optoelectronic memory device of the present invention is not applied with a voltage.
- FIG. 8 illustrates the measurement of the current of the drain electrode for the optoelectronic memory device of the present invention with and without the light illumination.
- the present invention provides an optoelectronic memory device, its manufacturing method and measurement method.
- the embodiments and real application cases of the present invention are going to be described in details so as to describe fully the features, spirits and advantages of the present invention.
- FIG. 1 illustrates the process flow of the method for manufacturing optoelectronic memory device according to one embodiment of the present invention. As shown in the figure, the method can include the following steps:
- Step S 10 for forming a substrate which includes a gate electrode
- Step S 12 for forming an insulation layer on the substrate further comprising of the following two steps: (1) Forming a SiO 2 layer on the substrate; (2) Forming a HMDS layer on the SiO 2 layer.
- Step S 14 forming respectively a source electrode and a drain electrode on the insulation layer.
- Step S 16 forming a composite material on the insulation layer so as to form an active layer.
- the composite material includes a conjugated polymer material and a quantum dot material.
- the insulation layer includes the HMDS layer
- the source electrode, the drain electrode and the active layer are all formed above the HMDS layer.
- Step S 18 the carryout of annealing treatment.
- annealing treatment can be carried out under N 2 environment by aiming at active layer at 150° C. for continuous 5 minutes.
- the method for manufacturing optoelectronic memory device in the present invention can include the following steps:
- FIG. 2 illustrates the atomic microscope photo of polythiophene (P3HT) thin film that is doped with CdSe quantum dot according to the present invention.
- the optoelectronic memory device 5 includes the substrate 50 , the insulation layer 52 , the active layer 54 , the source electrode 56 and the drain electrode 58 .
- the insulation layer 52 is formed above the substrate 50
- the active layer 54 , the source electrode 56 and the drain electrode 58 are all formed above the insulation layer 52 .
- the substrate 50 includes a gate electrode 500 and the active layer 54 includes some quantum dots 540 .
- the source electrode 56 and the drain electrode 58 are all connected to the active layer 54 .
- the source electrode 56 and the drain electrode 58 all adopt finger shape electrodes and are arranged among the active layers 54 in staggered way.
- the active layer 54 is formed by a composite material that includes conjugated polymer material and quantum dot 540
- the substrate 50 can be flexible and can be made up of Si, glass or other suitable materials.
- the insulation layer 52 can be made up of silicon dioxide, silicon nitride or other appropriate materials.
- conjugated polymer material includes polythiophene (P3HT), moreover, quantum dot can be metal quantum dot or semiconductor quantum dot, for example, the above mentioned CdSe quantum dot, or other appropriate quantum dot.
- the present invention provides a method for measuring optoelectronic memory device.
- FIG. 4 illustrates the process flow of one embodiment of the present invention for measuring optoelectronic memory device.
- the method is used to measure, as mentioned above, the optoelectronic memory device of the present invention. As shown in the figure, the method includes the following steps:
- Step S 20 is to ground the source electrode of the optoelectronic memory device.
- Step S 22 is to apply a drain electrode voltage on the drain electrode and to measure a first current at the drain electrode.
- Step S 24 is to use an optical source to illuminate the optoelectronic memory device and to measure a second current at the drain electrode.
- Step S 26 is to compare the sizes of the first current and the second current so as to judge the functional parameter of the optoelectronic memory device, for example, the storage time of the memory, the size of the memory window, etc.
- Step S 28 is to apply a pulse voltage to erase the memory state of the optoelectronic memory device.
- the measurement method of the present invention can be used to measure other optoelectronic memory devices too.
- FIG. 5 which the plots drain electrode to the source electrode current I DS versus the gate electrode to the source electrode voltage V GS for the optoelectronic memory device of the present invention with the light illumination and without the light illumination.
- the characteristic transfer curve of the optoelectronic memory device of the present invention wherein the drain electrode to the source electrode voltage V DS is ⁇ 20V, and the device shows the characteristic of P type field effect transistor.
- the optoelectronic memory device of the present invention under the light illumination, shows obvious hysteresis phenomenon, however, without the light illumination, the hysteresis phenomenon is not significant.
- the reason that the hysteresis phenomenon becomes more significant under the light illumination is mainly because that under the light illumination, the increase in the number of carriers in the active layer will make the catch of carriers easier at the interface of polythiophene (P3HT)-silicon dioxide or within silicon dioxide.
- P3HT polythiophene
- FIG. 6 illustrates the memory time test when the gate electrode of the optoelectronic memory device of the present invention is applied with a voltage of 15V.
- the impulse light source when the impulse light source is turned on, the drain electrode current will rises quickly; moreover, the current of drain electrode that is doped with CdSe quantum dot device will have a larger change with the main reason due to effective separation of electron and hole caused by the built-in electric field between pure polythiophene (P3HT) and the doped CdSe quantum dot; when the impulse light source is turned off, the drain and source electrode currents of both devices will all reach stable states; in addition, device CdSe doped quantum dot device will have larger photo current/dark current (I photo /I dark ) ratio, that is, the device memory window is larger.
- P3HT pure polythiophene
- FIG. 7 illustrates the memory time test of the optoelectronic memory device of the present invention when the gate electrode is not applied with voltage.
- P3HT pure polythiophene
- FIG. 8 illustrates the measurement of the current of the drain electrode for the optoelectronic memory device of the present invention with and without the light illumination.
- the drain electrode current of the optoelectronic memory device of the present invention will rise from 1.5 to 415 nA.
- the drain electrode current will drop slowly to a stable state. This stable state can be effectively removed through the use of pulse voltage ( ⁇ 15V, 100 ms).
- the above mentioned light source can be selected, according to the optical absorption spectrum characteristic of the active layer material, as white light, ultraviolet light, infrared or other appropriate light sources.
- the gate electrode voltage will be positive.
- the gate electrode voltage will be negative.
- the optoelectronic memory device of the present invention uses quantum dot to be doped into conjugated conductive polymer material as the active layer, after the light illumination, electrons will be transferred to quantum dot and get stored within quantum dot, then after the application of appropriate gate electrode voltage, electrons will escape from quantum dot.
- quantum dots of different sizes and different types of quantum dots or conjugated conductive polymers of different energy band gaps the optical writing wavelengths of different devices can be improved.
- the trap time of electrons in quantum dots can be increased, and the storage time of the memory can be enhanced too.
- the optoelectronic memory device of the present invention is much easier to be manufactured and much cheaper than conventional transistors.
Landscapes
- Semiconductor Memories (AREA)
Abstract
The present invention provides an optoelectronic memory device, the method for manufacturing and evaluating the same. The optoelectronic memory device according to the present invention includes a substrate, an insulation layer, an active layer, source electrode and drain electrode. The substrate includes a gate, and the insulation layer is formed on the substrate. The active layer is formed on the insulation layer, and more particularly, the active layer is formed of a composite material comprising conjugated conductive polymers and quantum dots. Moreover, both of the source and the drain are formed on the insulation layer, and electrically connected to the active layer.
Description
- The present invention relates to an optoelectronic device, its manufacturing method and measurement method, more specifically, the present invention relates to a polymer optoelectronic memory device that is doped with quantum dot, its manufacturing method and measurement method.
- In the prior art memory device with organic optically sensitive field effect transistor structure, some of the carriers will be stored in between the active layer and the dielectric layer after light illumination; therefore, in order to let carries be stored at the interface stably, the gate voltage needs to be applied so as to maintain memory time, but this will consume additional power. On the contrary, if the gate electrode voltage is not applied, carriers on the interface will combine quickly with the majority carriers in the active layer and get disappeared, hence, the device will lose the memory function and it is thus not suitable to be applied in general portable product.
- For example, the optoelectronic memory having optically conductive film as of U.S. Patent No. 20060278866, which uses optically sensitive film as dynamic random access memory, hence, after each signal reading, carrier needs to be supplied.
- Nano tube optoelectronic memory device as disclosed in U.S. Pat. No. 5,327,373 uses nano carbon tube as field effect transistor, and then the optical sensitive film is coated on the carbon tube surface. Since nano carbon tube has both the characteristics of metal and semiconductor, hence, according to the current technology, it is still difficult to separate semiconductor and metal nano carbon tube; but if metallic carbon nano tube is used as field effect transistor, the memory characteristic itself will be lost.
- In U.S. Pat. No. 6,992,322, optically reactive type organic field effect transistor is disclosed, which uses organic thin film as the field effect transistor; moreover, when different gate electrode voltages are applied, the effects on the response time and memory time to light are discussed. However, the result as disclosed in the embodiment of the patent shows a very short memory time (<60 seconds).
- The first scope of the present invention is to provide an optoelectronic memory device having longer memory time, easier manufacturing process and low cost.
- According to one embodiment of the present invention, the optoelectronic memory device includes a substrate, an insulation layer, an active layer, a source electrode and a drain electrode. The substrate includes a gate electrode. The insulation layer is formed above the substrate, and the active layer, the source electrode and the drain electrode are all formed above the insulation layer. More specifically, the active layer is formed by a composite material made up of a conjugated polymer material and a quantum dot material. In addition, the source electrode is electrically connected to the active layer, and the drain electrode is electrically connected to the active layer.
- The second scope of the present invention provides a method for manufacturing the above mentioned optoelectronic memory device.
- According to one embodiment of the present invention, the method further comprising of the following steps: First, a substrate is formed, which includes a gate electrode. Next, an insulation layer is formed on the substrate, then a source electrode and a drain electrode are formed respectively on the insulation layer. Finally, a composite material is coated on the insulation layer so as to form an active layer, wherein the composite material further comprising of a conjugated polymer material and a quantum dot material. Please notice that in practice, the order of those steps can be changed according to the real situation and it is not necessary to follow the order as listed here.
- The third scope of the present invention is to provide a method for measuring the above mentioned optoelectronic memory device.
- According to one embodiment of the present invention, the method includes the following steps: First, the source electrode is grounded, then a drain electrode voltage is applied onto the drain electrode and a first current is measured at the drain electrode. Next, use an optical source to illuminate the optoelectronic memory device and measure a second current at the drain electrode. Finally, compare the sizes of the first current and the second current so as to judge the functional parameter of the optoelectronic memory device. During the real application, functional parameter can be, but is not limited to, for example, the storage time of memory, the memory window size, etc.
- In addition, during the actual application and depending on the real situation, we can apply a gate electrode voltage through the gate electrode before the source electrode is grounded so as to deplete the active layer. In addition, after the completion of the above mentioned steps, we can, depending on the real situation, apply a pulse voltage so as to erase the memory state of the optoelectronic memory device.
- The advantage and spirit of the present invention can be further understood through the following detailed descriptions of the invention and the drawings attached.
-
FIG. 1 illustrates the process flow of the method for manufacturing optoelectronic memory device according to one embodiment of the present invention. -
FIG. 2 illustrates the atomic microscope photo of polythiophene (P3HT) thin film that is doped with CdSe quantum dot according to the present invention. -
FIG. 3 illustrates the partial cross section of the optoelectronic memory device of one embodiment of the present invention. -
FIG. 4 illustrates the process flow of one embodiment of the present invention for measuring optoelectronic memory device. -
FIG. 5 which plots drain electrode to source electrode current IDS versus gate electrode to source electrode voltage VGS for the optoelectronic memory device of the present invention with the light illumination and without the light illumination. -
FIG. 6 illustrates the memory time test when the gate electrode of the optoelectronic memory device of the present invention is applied with a voltage of 15V. -
FIG. 7 illustrates the memory time test when the gate electrode of the optoelectronic memory device of the present invention is not applied with a voltage. -
FIG. 8 illustrates the measurement of the current of the drain electrode for the optoelectronic memory device of the present invention with and without the light illumination. - The present invention provides an optoelectronic memory device, its manufacturing method and measurement method. In the followings, the embodiments and real application cases of the present invention are going to be described in details so as to describe fully the features, spirits and advantages of the present invention.
- Please refer to
FIG. 1 , which illustrates the process flow of the method for manufacturing optoelectronic memory device according to one embodiment of the present invention. As shown in the figure, the method can include the following steps: - Step S10 for forming a substrate which includes a gate electrode.
- Step S12 for forming an insulation layer on the substrate. In practice, this step further comprising of the following two steps: (1) Forming a SiO2 layer on the substrate; (2) Forming a HMDS layer on the SiO2 layer.
- Step S14, forming respectively a source electrode and a drain electrode on the insulation layer.
- Step S16, forming a composite material on the insulation layer so as to form an active layer. More specifically, the composite material includes a conjugated polymer material and a quantum dot material. In practice, when the insulation layer includes the HMDS layer, the source electrode, the drain electrode and the active layer are all formed above the HMDS layer.
- Step S18, the carryout of annealing treatment. In practice, annealing treatment can be carried out under N2 environment by aiming at active layer at 150° C. for continuous 5 minutes.
- In one embodiment, the method for manufacturing optoelectronic memory device in the present invention can include the following steps:
- First, dissolve polythiophene (P3HT) and CdSe quantum dot (with diameter 3.5±0.5 nm) into trichloro methane with a solution concentration of 5 mg/ml. Next, use n type silicon wafer (<0.005 Ωcm) to form substrate material and gate electrode; therefore, optoelectronic memory device manufactured by the present embodiment uses the following gate electrode structure.
- Later on, 900 Å of silicon dioxide is grown as dielectric layer, and vapor phase deposition method is used to prime HMDS on to the surface of silicon dioxide so as to form an insulation layer. Next, source electrode and drain electrode are formed above the insulation layer. Further next, spin coating method is used to deposit the prepared polythiophene (P3HT) and CdSe quantum dot solutions onto the insulation layer with thin film thickness about 100 nm. Finally, under N2 environment, the thin film is annealed at 150° C. for continuous 5 minutes. Please refer to
FIG. 2 , which illustrates the atomic microscope photo of polythiophene (P3HT) thin film that is doped with CdSe quantum dot according to the present invention. - Please refer again to
FIG. 3 , which illustrates the partial cross section of an optoelectronic memory device according to an embodiment of the present invention. As shown in the figure, theoptoelectronic memory device 5 includes thesubstrate 50, theinsulation layer 52, theactive layer 54, thesource electrode 56 and thedrain electrode 58. Wherein theinsulation layer 52 is formed above thesubstrate 50, and theactive layer 54, thesource electrode 56 and thedrain electrode 58 are all formed above theinsulation layer 52. - The
substrate 50 includes agate electrode 500 and theactive layer 54 includes somequantum dots 540. In addition, thesource electrode 56 and thedrain electrode 58 are all connected to theactive layer 54. In the current embodiment, thesource electrode 56 and thedrain electrode 58 all adopt finger shape electrodes and are arranged among theactive layers 54 in staggered way. As described above, one of the features of the current invention is that theactive layer 54 is formed by a composite material that includes conjugated polymer material andquantum dot 540 - In addition, in practice, the
substrate 50 can be flexible and can be made up of Si, glass or other suitable materials. In addition, in practice, theinsulation layer 52 can be made up of silicon dioxide, silicon nitride or other appropriate materials. As mentioned above, conjugated polymer material includes polythiophene (P3HT), moreover, quantum dot can be metal quantum dot or semiconductor quantum dot, for example, the above mentioned CdSe quantum dot, or other appropriate quantum dot. - As mentioned above, the present invention provides a method for measuring optoelectronic memory device. Please refer to
FIG. 4 , which illustrates the process flow of one embodiment of the present invention for measuring optoelectronic memory device. In this embodiment, the method is used to measure, as mentioned above, the optoelectronic memory device of the present invention. As shown in the figure, the method includes the following steps: - Step S20, is to ground the source electrode of the optoelectronic memory device.
- Step S22, is to apply a drain electrode voltage on the drain electrode and to measure a first current at the drain electrode.
- Step S24, is to use an optical source to illuminate the optoelectronic memory device and to measure a second current at the drain electrode.
- Step S26, is to compare the sizes of the first current and the second current so as to judge the functional parameter of the optoelectronic memory device, for example, the storage time of the memory, the size of the memory window, etc.
- Step S28, is to apply a pulse voltage to erase the memory state of the optoelectronic memory device.
- Of course, in practice, the measurement method of the present invention can be used to measure other optoelectronic memory devices too.
- Please refer to
FIG. 5 , which the plots drain electrode to the source electrode current IDS versus the gate electrode to the source electrode voltage VGS for the optoelectronic memory device of the present invention with the light illumination and without the light illumination. In other words, it is the characteristic transfer curve of the optoelectronic memory device of the present invention, wherein the drain electrode to the source electrode voltage VDS is −20V, and the device shows the characteristic of P type field effect transistor. As shown in the figure, the optoelectronic memory device of the present invention, under the light illumination, shows obvious hysteresis phenomenon, however, without the light illumination, the hysteresis phenomenon is not significant. The reason that the hysteresis phenomenon becomes more significant under the light illumination is mainly because that under the light illumination, the increase in the number of carriers in the active layer will make the catch of carriers easier at the interface of polythiophene (P3HT)-silicon dioxide or within silicon dioxide. - Please refer to
FIG. 6 , which illustrates the memory time test when the gate electrode of the optoelectronic memory device of the present invention is applied with a voltage of 15V. As shown in the figure, when the impulse light source is turned on, the drain electrode current will rises quickly; moreover, the current of drain electrode that is doped with CdSe quantum dot device will have a larger change with the main reason due to effective separation of electron and hole caused by the built-in electric field between pure polythiophene (P3HT) and the doped CdSe quantum dot; when the impulse light source is turned off, the drain and source electrode currents of both devices will all reach stable states; in addition, device CdSe doped quantum dot device will have larger photo current/dark current (Iphoto/Idark) ratio, that is, the device memory window is larger. - Please refer to
FIG. 7 , which illustrates the memory time test of the optoelectronic memory device of the present invention when the gate electrode is not applied with voltage. As shown in the figure, after the light is turned off for 100 seconds, since the current of pure polythiophene (P3HT) device will go back to the initial state, hence, when the gate electrode voltage is not applied, there is no external electric field to attract electrons. Therefore, the caught electrons will escape from this trap center, which will lead to the current reduction at the drain electrode of the pure polythiophene (P3HT) device. Relative to doped CdSe quantum dot device, under the light illumination, electrons, in addition to get stored in the interface of oxide layer, will get caught by CdSe quantum dot. Several minutes after the light excitation, the caught electrons will escape from this trap center. Relatively, within CdSe quantum dot, it is very difficult for electrons to jump back to polymers due to energy barrier. Even the bias on gate electrode does not exist, the stable state can stay for several hours. - Please refer to
FIG. 8 , which illustrates the measurement of the current of the drain electrode for the optoelectronic memory device of the present invention with and without the light illumination. As shown in the figure, after the light illumination, the drain electrode current of the optoelectronic memory device of the present invention will rise from 1.5 to 415 nA. Moreover, after the turnoff of the light source, the drain electrode current will drop slowly to a stable state. This stable state can be effectively removed through the use of pulse voltage (−15V, 100 ms). When the negative gate electrode impulse bias is applied, the caught electrons will recombine quickly with most of the electrons coming from the trap center; after the application of the negative electric field, the Fermi energy of CdSe quantum dot will be adjusted to conduction band, the build-in electric field will be reduced too, hence, electron-hole pair recombination will be reinforced. Under the basis of such operation model, we can operate the optoelectronic memory device quickly through the optical writing and the electrical erasing. - In practice, the above mentioned light source can be selected, according to the optical absorption spectrum characteristic of the active layer material, as white light, ultraviolet light, infrared or other appropriate light sources. In addition, during the actual application, when the composite material includes P type semiconductor material, the gate electrode voltage will be positive. On the contrary, when the composite material includes N type semiconductor, the gate electrode voltage will be negative.
- To sum up, it can be seen that the optoelectronic memory device of the present invention uses quantum dot to be doped into conjugated conductive polymer material as the active layer, after the light illumination, electrons will be transferred to quantum dot and get stored within quantum dot, then after the application of appropriate gate electrode voltage, electrons will escape from quantum dot. Through the adoption of quantum dots of different sizes and different types of quantum dots or conjugated conductive polymers of different energy band gaps, the optical writing wavelengths of different devices can be improved. Moreover, through the use of quantum dots of different structures, the trap time of electrons in quantum dots can be increased, and the storage time of the memory can be enhanced too. In addition, the optoelectronic memory device of the present invention is much easier to be manufactured and much cheaper than conventional transistors.
- Although the present invention is disclosed by better embodiment as above, yet it is not used to limit the scope of the present invention; anyone who is familiar with the prior art, without deviating the spirit and scope of the present invention, can make any kinds of changes and modifications; therefore, the protection scope of this invention, should rely on what is defined by “what is claimed” as attached below.
Claims (11)
1. A method for manufacturing optoelectronic memory device comprising of the following steps:
(a) Forming a substrate which includes a gate electrode;
(b) Forming an insulation layer above the substrate;
(c) Forming a source electrode and a drain electrode respectively on the insulation layer; and
(d) Coating a composite material on the insulation layer so as to form an active layer, wherein the composite material includes a conjugated polymer material and a quantum dot material; wherein the source electrode and the drain electrode are all electrically connected to the active layer.
2. The method for manufacturing optoelectronic memory device of claim 1 wherein it further includes the following steps:
(e) Under nitrogen environment, the active layer is annealed at 150° C. for a continuous period of 5 minutes.
3. The method for manufacturing optoelectronic memory device of claim 1 wherein step (b) further includes the following steps:
(b1) forming above the substrate a silicon dioxide layer; and
(b2) forming a HMDS layer above the silicon dioxide layer.
4. The method for manufacturing optoelectronic memory device of claim 3 wherein the HMDS layer is formed by vapor phase deposition method on the silicon dioxide layer.
5. The method for manufacturing optoelectronic memory device of claim 1 wherein the composite material is formed through the dissolution of polythiophene (P3HT) and CdSe quantum dot in trichloro methane.
6. A method for measuring an optoelectronic memory device wherein the optoelectronic memory device includes a substrate, which further includes a gate electrode; then an insulation layer is formed above the substrate; moreover, a source electrode, a drain electrode and an active layer are formed above the insulation layer; the active layer is made up of a composite material that comprises of a conjugated polymer material and a quantum dot material; moreover, the source electrode and the drain electrode are all electrically connected to the active layer, and the method includes the followings steps:
(a) Ground the source electrode;
(b) Apply a drain electrode voltage to the drain and measure a first current at the drain electrode;
(c) Use an optical source to illuminate the optoelectronic memory device and measure a first and a second current at the drain electrode; and
(d) Compare the sizes of the first current and the second current so as to judge the functional parameters of the optoelectronic memory device.
7. The method for measuring an optoelectronic memory device of claim 6 wherein one step prior to step (a) further includes the following steps:
(a′) Apply a gate electrode voltage through the gate electrode so as to deplete the active layer.
8. The method for measuring an optoelectronic memory device of claim 7 wherein when the composite material includes P type semiconductor material, the gate electrode voltage will be positive.
9. The method for measuring an optoelectronic memory device of claim 7 wherein when the composite material includes N type semiconductor, the gate electrode voltage will be negative.
10. The method for measuring an optoelectronic memory device of claim 6 wherein it further includes the following steps:
(e) Applying a pulse voltage to delete the memory state of the optoelectronic memory device.
11. The method for measuring an optoelectronic memory device of claim 6 wherein the optical sources are white light, ultraviolet light or infrared light.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/350,657 US8247265B2 (en) | 2008-08-26 | 2012-01-13 | Method for manufacturing optoelectronic memory device |
US13/559,025 US8389302B2 (en) | 2008-08-26 | 2012-07-26 | Method for measuring optoelectronic memory device |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW97132581A | 2008-08-26 | ||
TW097132581A TWI394306B (en) | 2008-08-26 | 2008-08-26 | Photoelectric memory element, its manufacture and measurement method |
TW097132581 | 2008-08-26 | ||
US12/484,606 US8178866B2 (en) | 2008-08-26 | 2009-06-15 | Optoelectronic memory device and method for manufacturing and measuring the same |
US13/350,657 US8247265B2 (en) | 2008-08-26 | 2012-01-13 | Method for manufacturing optoelectronic memory device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/484,606 Division US8178866B2 (en) | 2008-08-26 | 2009-06-15 | Optoelectronic memory device and method for manufacturing and measuring the same |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/559,025 Division US8389302B2 (en) | 2008-08-26 | 2012-07-26 | Method for measuring optoelectronic memory device |
Publications (2)
Publication Number | Publication Date |
---|---|
US20120112756A1 true US20120112756A1 (en) | 2012-05-10 |
US8247265B2 US8247265B2 (en) | 2012-08-21 |
Family
ID=41724363
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/484,606 Expired - Fee Related US8178866B2 (en) | 2008-08-26 | 2009-06-15 | Optoelectronic memory device and method for manufacturing and measuring the same |
US13/350,657 Expired - Fee Related US8247265B2 (en) | 2008-08-26 | 2012-01-13 | Method for manufacturing optoelectronic memory device |
US13/559,025 Expired - Fee Related US8389302B2 (en) | 2008-08-26 | 2012-07-26 | Method for measuring optoelectronic memory device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/484,606 Expired - Fee Related US8178866B2 (en) | 2008-08-26 | 2009-06-15 | Optoelectronic memory device and method for manufacturing and measuring the same |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/559,025 Expired - Fee Related US8389302B2 (en) | 2008-08-26 | 2012-07-26 | Method for measuring optoelectronic memory device |
Country Status (2)
Country | Link |
---|---|
US (3) | US8178866B2 (en) |
TW (1) | TWI394306B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104993051A (en) * | 2015-05-28 | 2015-10-21 | 福州大学 | Preparation method of metal membrane sheet array/organic semiconductor composite conducting channel thin film transistor |
CN106531886A (en) * | 2016-09-29 | 2017-03-22 | 南京邮电大学 | Quantum dot-based organic field effect transistor photosensitive memory and preparation method thereof |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102456592A (en) * | 2010-10-15 | 2012-05-16 | 北京京东方光电科技有限公司 | Method and device for testing characteristics of thin film transistor on array substrate |
CN104882541B (en) * | 2015-05-28 | 2017-10-20 | 福州大学 | A kind of preparation method of metal quantum point/organic semiconductor composite conducting channel thin-film transistor |
CN105200523A (en) * | 2015-08-28 | 2015-12-30 | 内蒙古工业大学 | Method for synthesizing CdSe/P3HT composite nanocrystals by direct growth method |
KR101874187B1 (en) * | 2016-08-24 | 2018-07-03 | 한양대학교 산학협력단 | Memristor Device of performing Conditioned Response and Method of driving the same |
TWI774361B (en) * | 2021-05-07 | 2022-08-11 | 國立成功大學 | Photo-sensing, storage and computation device |
Family Cites Families (32)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB392493A (en) | 1932-04-21 | 1933-05-18 | Spalding & Bros British Ltd Ag | Improvements in or relating to golf clubs |
GB443439A (en) | 1934-08-31 | 1936-02-28 | George Edward Bowser | Improved self-aligning attaching, connecting or coupling means |
US2219670A (en) | 1939-01-25 | 1940-10-29 | William L Wettlaufer | Golf club |
US3206206A (en) | 1963-05-09 | 1965-09-14 | James W Santosuosso | Golf putter including angularly and rotatably relatively adjustable head and shaft |
GB8816900D0 (en) | 1988-07-15 | 1988-08-17 | Xcalibre Sport Ltd | Improvements in golf clubs |
US6110055A (en) | 1996-05-31 | 2000-08-29 | Tidymake Limited | Golf club |
US5924937A (en) | 1997-11-20 | 1999-07-20 | Kuo; Wen-Hai | Club |
GB9808061D0 (en) * | 1998-04-16 | 1998-06-17 | Cambridge Display Tech Ltd | Polymer devices |
US6669573B2 (en) | 1998-05-22 | 2003-12-30 | Golfsmith Licensing, L.L.C. | Hosel construction and method of making same |
JP2000024143A (en) | 1998-07-13 | 2000-01-25 | Fumio Ito | Golf club and racket |
US20010007835A1 (en) | 1998-12-24 | 2001-07-12 | Baron George Alfred | Modular golf club system and method |
US6352482B1 (en) | 2000-08-31 | 2002-03-05 | Callaway Golf Company | Golf club with hosel liner |
US7578747B2 (en) | 2000-09-29 | 2009-08-25 | Reilly Hugh A | Exercise and stretching pole with flexible handle |
US6908401B2 (en) | 2001-02-28 | 2005-06-21 | Michael H. L. Cheng | Shaft for use in golf clubs and other shaft-based instruments and method of making the same |
KR20040038985A (en) | 2001-07-18 | 2004-05-08 | 시몬 게리 무어 | Adjustable length golf putter with self locking design |
US7777303B2 (en) * | 2002-03-19 | 2010-08-17 | The Regents Of The University Of California | Semiconductor-nanocrystal/conjugated polymer thin films |
JP2003250932A (en) | 2002-02-28 | 2003-09-09 | Bridgestone Sports Co Ltd | Golf club shaft tip diameter adjuster, golf club shaft and golf club |
US6652388B1 (en) | 2003-01-29 | 2003-11-25 | Callaway Golf Company | Method and apparatus for assembling a shaft to a golf club head and a golf club having such assembly |
US6786834B1 (en) | 2003-06-11 | 2004-09-07 | Joel Matheson | Joint optionally usable to form a jointed golf club |
KR100541657B1 (en) * | 2004-06-29 | 2006-01-11 | 삼성전자주식회사 | Multi-gate transistor fabrication method and multi-gate transistor fabricated thereby |
JP2006042951A (en) | 2004-08-02 | 2006-02-16 | Seiko S-Yard Co Ltd | Golf club |
US7083529B2 (en) | 2004-11-17 | 2006-08-01 | Callaway Golf Company | Golf club with interchangeable head-shaft connections |
US7335113B2 (en) | 2004-11-17 | 2008-02-26 | Callaway Golf Company | Golf club with interchangeable head-shaft connection |
US7326126B2 (en) | 2004-11-17 | 2008-02-05 | Callaway Golf Company | Iron-type golf club with interchangeable head-shaft connection |
US7427239B2 (en) | 2004-11-17 | 2008-09-23 | Callaway Golf Company | Golf club with interchangeable head-shaft connection |
US7300359B2 (en) | 2004-11-17 | 2007-11-27 | Callaway Golf Company | Golf club with interchangeable head-shaft connection |
EP1854140A4 (en) * | 2005-02-10 | 2008-06-04 | Semiconductor Energy Lab | Memory element and semiconductor device |
US20080280693A1 (en) | 2005-08-22 | 2008-11-13 | Dong Hua Chai | Golf Club, Club Head and Body of the Club Head |
JP5167560B2 (en) * | 2006-03-31 | 2013-03-21 | 日本化薬株式会社 | Field effect transistor |
US20090101206A1 (en) * | 2007-10-17 | 2009-04-23 | Quantum Solar System Corp | Process for manufacturing a photovoltaic or a light emitting polymer device |
US20090156325A1 (en) | 2007-11-07 | 2009-06-18 | Spiralock Corporation | Attachment system for detachably securing a component to a shaft-like member |
US20100035700A1 (en) | 2008-08-08 | 2010-02-11 | Shujen Yu | Golf Club Fitting Assembly |
-
2008
- 2008-08-26 TW TW097132581A patent/TWI394306B/en not_active IP Right Cessation
-
2009
- 2009-06-15 US US12/484,606 patent/US8178866B2/en not_active Expired - Fee Related
-
2012
- 2012-01-13 US US13/350,657 patent/US8247265B2/en not_active Expired - Fee Related
- 2012-07-26 US US13/559,025 patent/US8389302B2/en not_active Expired - Fee Related
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104993051A (en) * | 2015-05-28 | 2015-10-21 | 福州大学 | Preparation method of metal membrane sheet array/organic semiconductor composite conducting channel thin film transistor |
CN106531886A (en) * | 2016-09-29 | 2017-03-22 | 南京邮电大学 | Quantum dot-based organic field effect transistor photosensitive memory and preparation method thereof |
Also Published As
Publication number | Publication date |
---|---|
TW201010156A (en) | 2010-03-01 |
US8389302B2 (en) | 2013-03-05 |
US8247265B2 (en) | 2012-08-21 |
TWI394306B (en) | 2013-04-21 |
US8178866B2 (en) | 2012-05-15 |
US20100052654A1 (en) | 2010-03-04 |
US20120286768A1 (en) | 2012-11-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8389302B2 (en) | Method for measuring optoelectronic memory device | |
Chen et al. | Ultrafast responsive and low‐energy‐consumption poly (3‐hexylthiophene)/perovskite quantum dots composite film‐based photonic synapse | |
EP0496672B1 (en) | Sensor for detecting chemical species or photons using a field effect transistor | |
TWI684290B (en) | Materials, fabrication equipment, and methods for stable, sensitive photodetectors and image sensors made therefrom | |
US20060231889A1 (en) | Two-terminal solid-state memory device and two-terminal flexible memory device based on nanocrystals or nanoparticles | |
CN105493295A (en) | Air stable infrared photodetectors from solution-processed inorganic semiconductors | |
Kim et al. | Highly-sensitive solution-processed 2, 8-difluoro-5, 11-bis (triethylsilylethynyl) anthradithiophene (diF-TESADT) phototransistors for optical sensing applications | |
US10224422B2 (en) | Method to fabricate quantum dot field-effect transistors without bias-stress effect | |
Cress et al. | Total ionizing dose-hardened carbon nanotube thin-film transistors with silicon oxynitride gate dielectrics | |
Molina‐Mendoza et al. | Nonvolatile programmable WSe2 photodetector | |
US20190043925A1 (en) | Light emitting phototransistor | |
Kim et al. | Understanding charge trapping/detrapping at the zinc oxide (ZnO)/MAPbI 3 perovskite interface in the dark and under illumination using a ZnO/perovskite/ZnO test platform | |
Hwang et al. | Wide-spectral/dynamic-range skin-compatible phototransistors enabled by floated heterojunction structures with surface functionalized SWCNTs and amorphous oxide semiconductors | |
Bala et al. | Active pixel image sensor array for dual vision using large‐area bilayer WS2 | |
Choi et al. | Negative photoconductivity in SiO 2 films containing Si nanocrystals | |
Moon et al. | Implementation of Photosynaptic and Electrical Memory Functions in Organic Nano‐Floating‐Gate Transistors via a Perovskite‐Nanocrystal‐Based Nanocomposite Tunneling Layer | |
Meyers et al. | Low-voltage DNTT-based thin-film transistors and inverters for flexible electronics | |
Dogan et al. | Short‐channel vertical organic field‐effect transistors with high on/off ratios | |
Qiao et al. | Rapid Charge Storage and Release at Etching‐Assist Electret in Organic Transistors for Memories, Photodetectors, and Artificial Synapses | |
Tian et al. | Overall Enhanced Performance of Polymer Photodetectors by Co‐Modifying ITO with PEIE and ZnO | |
Li et al. | A tricolour photodetecting memory device based on lead sulfide colloidal quantum dots floating gate | |
Sun et al. | Ionic Liquid-Gated Near-Infrared Polymer Phototransistors and Their Persistent Photoconductivity Application in Optical Memory | |
Iqbal et al. | Impact of interfacial trap states on achieving bias stability in polymer field-effect transistors | |
Yu et al. | Investigation of quantum dots light emitting diodes with different transition metal oxide as charge injection layers | |
Han et al. | Light-activated electric bistability for evaporated silver nanoparticles in organic field-effect transistors |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |