US20120032663A1 - Reduction of inrush current due to voltage sags with timing for input power voltage reconnection - Google Patents
Reduction of inrush current due to voltage sags with timing for input power voltage reconnection Download PDFInfo
- Publication number
- US20120032663A1 US20120032663A1 US13/274,845 US201113274845A US2012032663A1 US 20120032663 A1 US20120032663 A1 US 20120032663A1 US 201113274845 A US201113274845 A US 201113274845A US 2012032663 A1 US2012032663 A1 US 2012032663A1
- Authority
- US
- United States
- Prior art keywords
- load
- voltage
- power voltage
- impedance
- magnitude
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 230000009467 reduction Effects 0.000 title description 3
- 238000000034 method Methods 0.000 claims abstract description 16
- 238000001514 detection method Methods 0.000 claims abstract description 5
- 239000003990 capacitor Substances 0.000 claims description 36
- 230000001939 inductive effect Effects 0.000 claims description 4
- 230000000670 limiting effect Effects 0.000 description 29
- 230000015654 memory Effects 0.000 description 27
- 230000006870 function Effects 0.000 description 12
- 230000004044 response Effects 0.000 description 4
- 230000002411 adverse Effects 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 230000002829 reductive effect Effects 0.000 description 3
- 238000003491 array Methods 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 238000010276 construction Methods 0.000 description 2
- 230000000254 damaging effect Effects 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000003287 optical effect Effects 0.000 description 2
- 230000037361 pathway Effects 0.000 description 2
- 230000003068 static effect Effects 0.000 description 2
- 230000001052 transient effect Effects 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 238000013500 data storage Methods 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000002474 experimental method Methods 0.000 description 1
- 230000002349 favourable effect Effects 0.000 description 1
- 230000003116 impacting effect Effects 0.000 description 1
- 238000003780 insertion Methods 0.000 description 1
- 230000037431 insertion Effects 0.000 description 1
- 230000002045 lasting effect Effects 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 230000036961 partial effect Effects 0.000 description 1
- 230000035484 reaction time Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 230000002459 sustained effect Effects 0.000 description 1
- 230000001960 triggered effect Effects 0.000 description 1
- 238000013024 troubleshooting Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02H—EMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
- H02H9/00—Emergency protective circuit arrangements for limiting excess current or voltage without disconnection
- H02H9/02—Emergency protective circuit arrangements for limiting excess current or voltage without disconnection responsive to excess current
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02H—EMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
- H02H9/00—Emergency protective circuit arrangements for limiting excess current or voltage without disconnection
- H02H9/001—Emergency protective circuit arrangements for limiting excess current or voltage without disconnection limiting speed of change of electric quantities, e.g. soft switching on or off
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02H—EMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
- H02H7/00—Emergency protective circuit arrangements specially adapted for specific types of electric machines or apparatus or for sectionalised protection of cable or line systems, and effecting automatic switching in the event of an undesired change from normal working conditions
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02H—EMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
- H02H9/00—Emergency protective circuit arrangements for limiting excess current or voltage without disconnection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01H—ELECTRIC SWITCHES; RELAYS; SELECTORS; EMERGENCY PROTECTIVE DEVICES
- H01H9/00—Details of switching devices, not covered by groups H01H1/00 - H01H7/00
- H01H9/54—Circuit arrangements not adapted to a particular application of the switching device and for which no provision exists elsewhere
- H01H9/541—Contacts shunted by semiconductor devices
- H01H9/542—Contacts shunted by static switch means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01H—ELECTRIC SWITCHES; RELAYS; SELECTORS; EMERGENCY PROTECTIVE DEVICES
- H01H9/00—Details of switching devices, not covered by groups H01H1/00 - H01H7/00
- H01H9/54—Circuit arrangements not adapted to a particular application of the switching device and for which no provision exists elsewhere
- H01H9/56—Circuit arrangements not adapted to a particular application of the switching device and for which no provision exists elsewhere for ensuring operation of the switch at a predetermined point in the AC cycle
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02H—EMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
- H02H3/00—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection
- H02H3/24—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection responsive to undervoltage or no-voltage
- H02H3/247—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection responsive to undervoltage or no-voltage having timing means
Definitions
- a thermistor may typically be employed that limits inrush current upon startup of electronic equipment.
- a thermistor might be operated to inject an impedance such as a resistance into a power circuit to limit the inrush current when the thermistor is cool at startup of the electronic equipment.
- an impedance such as a resistance
- a thermistor is heated, thereby reducing the inserted resistance.
- the thermistor no longer functions as a current inrush limiter. This can be problematic due to the common occurrence of voltage sags. At the end of a voltage sag that occurs after start up, the AC line voltage may abruptly return to normal potentially causing a large current surge that is not limited due to the fact that the thermistor is disengaged after start up.
- FIG. 1 depicts one example of a plot of a line voltage with respect to time that illustrates the timing relating to the insertion and removal of a current limiting impedance in association with the voltage sag according to an embodiment of the present invention
- FIG. 2 is a schematic of one example of a current limiting circuit that operates to time the removal of a current limiting impedance as illustrated, for example, in FIG. 1 according to an embodiment of the present invention
- FIG. 3 is a schematic of another example of a current limiting circuit that operates to time the removal of a current limiting impedance as illustrated, for example, in FIG. 1 according to an embodiment of the present invention
- FIG. 4 is a schematic of yet another example of a current limiting circuit that operates to time the removal of a current limiting impedance as illustrated, for example, in FIG. 1 according to an embodiment of the present invention
- FIG. 5 is a graph that plots one example of an inrush surge current with respect to a duration of a sag in a power voltage such as the voltage sag illustrated in the example depicted in FIG. 1 , where the inrush surge current depicted provides one example basis for determining where the current limiting impedance depicted with respect to FIG. 2 , 3 , or 4 should be removed according to an embodiment of the present invention;
- FIG. 6 is a schematic diagram of one example of a processor circuit that executes gate drive logic as employed in the current limiting circuits of FIG. 2 , 3 , or 4 according to an embodiment of the present invention.
- FIG. 7 is a flow chart of one example of the gate drive logic executed in the processor of FIG. 5 according to an embodiment of the present invention.
- FIG. 1 shown is a chart that plots a power voltage 100 with respect to time to illustrate the various embodiments of the present invention.
- the power voltage 100 is applied to a load that may comprise, for example, an inductive load, a rectifier load, a capacitive load, or other type of electrical load as can be appreciated.
- a load may comprise, for example, an inductive load, a rectifier load, a capacitive load, or other type of electrical load as can be appreciated.
- a voltage is generated across a capacitor associated with the rectifier as can be appreciated.
- the capacitor facilitates the generation of a DC power source in conjunction with the function of the diodes of the rectifier.
- the capacitor voltage 103 is depicted as the DC voltage that exists across a capacitor associated with the rectifier. From time to time during the steady state operation of the load to which the power voltage 100 is applied, a voltage sag 106 may occur in the power voltage 100 . During a voltage sag 106 , the capacitor voltage 103 may steadily decrease as the capacitor itself is drained as it supplies current to the electrical load coupled to the rectifier. At the end of a voltage sag 106 , it is often the case that the power voltage 100 suddenly returns to a nominal voltage 109 . The nominal voltage 109 is the normal operating voltage of the power voltage 100 .
- V D may ultimately result in a significant inrush current as the load resumes steady state operation.
- the load is a rectifier load
- the inrush current occurs due to the fact that the rectifier capacitor needs to be charged up and other components that make up the load may pull more current at the end of the voltage sag 106 .
- the magnitude of the inrush current is affected by various load factors such as, for example, the type of load, the condition of load, the proximity of the load with respect to the power voltage 100 , power supply factors, the duration of the voltage sag 106 , the line impedance, and the location of any transformer associated with the stepping the power voltage 100 up or down, and other factors.
- the magnitude of any inrush current after the occurrence of a voltage sag 106 will depend upon the magnitude of the voltage differential V D that exists at the instant that the power voltage 100 returns to the nominal voltage 109 .
- the nominal voltage 109 is defined herein as a nominal value assigned to a circuit or system for the purpose of conveniently designating its voltage class or type.
- nominal voltage may comprise a standardized voltage specified for various purposes such as power distribution on a power grid, i.e. 120/240 Delta, 480/277 Wye, 120/208 Wye or other specification.
- the nominal voltage may comprise a standardized voltage in a closed system such as, for example, a power system on a vehicle such as an airplane, etc.
- a nominal voltage may be, for example, an AC voltage specified in terms of peak to peak voltage, RMS voltage, and/or frequency.
- a nominal voltage may be a DC voltage specified in terms of a voltage magnitude.
- an impedance is added to the load upon detection of the voltage sag 106 in the power voltage 100 during the steady state operation of the load.
- the power voltage 100 is monitored to detect a voltage sag 106 during the steady state operation of the load. Once an occurrence of a voltage sag 106 is detected, the impedance is added to the load. Thereafter, the impedance is removed when the power voltage 100 has reached a predefined point 113 in the power voltage cycle after the power voltage 100 has returned to the nominal voltage 109 .
- the timing of the removal of the impedance from the load after the power voltage 100 has returned to the nominal voltage 109 is specified to as to minimize an occurrence of an inrush current surge flowing to the load according to various embodiments of the present invention.
- the removal of the impedance from the load is timed at the predefined point on the power voltage cycle of the power voltage 100 .
- the impedance is removed from the load when the power voltage 100 is less than a magnitude of the capacitor voltage 103 across a capacitor associated with a rectifier, where the load is a rectifier load.
- the impedance is removed from the load when the absolute value of the magnitude of the power voltage 100 is less than a magnitude of the voltage 103 across the capacitor associated with the rectifier of the load.
- the respective diodes in the rectifier are reversed biased when the absolute value of the magnitude of the power voltage 100 is less than the magnitude of the voltage 103 across the capacitor associated with the rectifier of the load. Consequently, there is no inrush current when the absolute value of the magnitude of the power voltage 100 is less than the magnitude of the voltage 103 across a capacitor associated with a rectifier of the load.
- the capacitor associated with the rectifier is charged when the normal peaks of the rectified power voltage 100 are applied to the capacitor, rather than experiencing an instantaneous change in the voltage as illustrated by the voltage differential V D depicted in FIG. 1 .
- the impedance is removed from the load at approximately a zero (0) crossing of the power voltage 100 that occurs after the power voltage has returned to the nominal voltage 109 after the end of a voltage sag 106 .
- to be “approximate” to the zero crossing is to be within an acceptable tolerance associated with the zero crossing such that the magnitude of the power voltage 100 is unlikely to be greater than a voltage 103 across a capacitor associated with a rectifier of the load.
- the impedance may be removed from the load at approximately a first one of the many zero crossings that occur after the power voltage 100 as returned to the nominal voltage 109 . This is advantageous as the power is returned to the load as soon as possible but in a manner that minimizes the possibility that a significant inrush current will occur.
- the impedance may be removed from the load at a point on the power voltage cycle that substantially minimizes the differential V D between an absolute value of the magnitude of the power voltage 100 and a magnitude of the voltage 103 across a capacitor associated with a rectifier of the load.
- the impedance may be removed potentially even in a case where the power voltage 100 is on an upswing and is greater than the voltage 103 across the capacitor, as long as the voltage differential V D is small enough so as to result in an acceptable amount of inrush current to the load.
- a maximum voltage differential V D may be specified that results in a maximum allowable inrush current that could be applied to the load, where the impedance would not be removed if the actual voltage differential V D is greater than the maximum voltage differential V D specified.
- the impedance is added to the load during the voltage sag 106 and is removed at the point 113 in the power voltage cycle that occurs at a first zero crossing after the power voltage 100 returns to the nominal voltage 109 according to one embodiment of the present invention.
- the power voltage 100 ( FIG. 1 ) is applied across input nodes 203 as shown.
- the power voltage 100 may be received from a typical outlet or other power source as can be appreciated.
- the current limiting circuit 200 includes a transient voltage surge suppressor 206 that is coupled across the input nodes 203 .
- the current limiting circuit 200 includes a zero crossing detector 209 , a sag detector 213 , and a gate drive 216 .
- the power voltage 100 is received as an input into both the zero crossing detector 209 and the sag detector 213 .
- the output of the zero crossing detector 209 comprises a zero crossing signal 219 that is applied to the gate drive 216 .
- the output of the sag detector 213 is also applied to the gate drive 216 .
- the gate drive 216 controls a thyristor 226 and a relay 229 . In this respect, the gate drive 216 controls whether the thyristor 226 and the relay 229 are turned on or off.
- the relay 229 couples the input nodes 203 to a load 233 .
- the thyristor 226 couples the input nodes 206 to the load 233 through a resister R T .
- the input nodes 203 are coupled to the load 233 through resistor R S that is in parallel with the relay 229 and the thyristor 226 /resistor R T as shown.
- the load 233 as depicted in FIG. 2 comprises a rectifier load having a rectifier 236 .
- the rectifier 236 includes the diodes 239 and the rectifier capacitor 243 .
- the load 233 may include other components 246 that receive DC power as can be appreciated.
- the load 233 may be an inductive load or other type of load.
- the zero crossing detector 209 , the sag detector 213 , and/or the gate drive 216 may be implemented with one or more micro processor circuits, digital logic circuitry, or analog circuitry as can be appreciated.
- the power voltage 100 comprises a nominal voltage 109 is applied to the load and suddenly experiences a voltage sag 106 ( FIG. 1 ).
- the voltage sag 106 lasts a predefined threshold of time where the capacitor voltage 103 ( FIG. 1 ) across the capacitor 243 drains appreciably, a risk is created of a significant inrush current when the power voltage 100 resumes the nominal voltage 109 .
- the relay 229 During steady state operation of the load, the relay 229 is in a closed position and the power voltage 100 is applied directly to the load 233 through the relay 229 . Given that the relay 229 is a direct electrical connection, it presents the path of least resistance for the current flowing to the load 233 . Consequently, the current bypasses the resistor R S . During the steady state operation of the load, the thyristor 226 is also in an off state, thereby preventing current from flowing through the resistance R T . Once the sag detector 213 detects the voltage sag 106 , then the sag detector output 223 directs the gate drive 216 to open the relay 229 . As a result, the voltage at the input nodes 223 is applied to the load 233 through the resistor R S .
- the resistance R S is obviously higher than the near zero resistance presented by the closed relay 229 .
- the resistor R S is added to the load 233 .
- the resistance R S is specified so as to limit the current that can flow to the load 233 . This resistance thus limits any current surge that might occur when the voltage returns to nominal and the voltage sag 106 has ended, thereby minimizing or eliminating the possibility of damage to electrical components of the load 233 such as diodes 239 in the rectifier 236 or other components.
- the resistance R S may also reduce the voltage that is seen by the load 233 during the voltage sag 106 until either the thyristor 226 is closed (turned on) or the relay 229 is closed.
- the resistance R S can exacerbate the reduced voltage experienced by the load 233 during the voltage sag 106 .
- the reduced voltage due to the resistor R S will not be much worse than what can typically be experienced by the load 233 without the resistance R S . This is especially true if the voltage sag 106 lasts for a short time. If the voltage sag 106 lasts for relatively long time such that the operation of the load is disrupted, chances are any reduction in voltage due to the resistance R S would not be of any consequence.
- the current flow through the resistor R S should be low, but as stated above, this might increase the possibility of momentary interference with the load operation.
- the value of the resistance R S is determined based upon a trade off between protection in a multi-load environment and the possibility of nuisance interference with the operation of the load 233 . Experiments show that the resistance R S generally does not interfere with the load operation for voltage sags of short duration lasting less than five (5) cycles or so.
- the current limiting circuit 200 stays in such state until the sag detector 213 detects that the voltage sag 106 has ended. Assuming that the voltage sag 106 has ended, then the sag detector output 223 is appropriately altered. In response, the gate drive 216 does not close the relay 229 right away. Rather, the relay 229 is maintained in an open state. The gate drive 216 waits until a signal is received from the zero crossing detector 209 indicating that a zero crossing has been reached in the power voltage cycle. The zero crossing output 219 applied to the gate drive 216 indicates the occurrence of all zero crossings.
- the gate drive 216 Upon receiving an indication of a zero crossing after receiving an indication that the voltage sag 106 has ended, the gate drive 216 turns on the thyristor 226 to allow current to flow to the load 223 through the thyristor 226 and the resistance R T .
- the resistance R T is specified to protect the thyristor 266 .
- the resistance R T limits the worst case current that flows to the load 233 through the thyristor 226 to within the maximum current rating of the thyristor 226 .
- the resistance R T is less than the resistance R S and effectively allows the nominal power voltage 100 to be applied to the load 233 .
- the thyristor 226 is advantageously employed to cause the power voltage 100 to be reapplied to the load 233 after the end of the voltage sag 106 as the thyristor 226 is much faster in operation than the relay 229 .
- the thyristor 226 can be turned on, for example, within approximately 10 microseconds as opposed to the relay 229 that might take approximately five to ten milliseconds. Because of the speed at which the thyristor 226 can operate, the thyristor 226 allows the current limiting circuit 200 to control exactly where on the power voltage cycle that the power voltage 100 is reapplied to the load 233 .
- the reaction time of the relay 229 in response to a change in the state of the output signal from the gate drive 216 is sufficiently fast or can be estimated with sufficient accuracy, then it may be the case that the relay 229 could be used without the thyristor 229 .
- the relay 229 could be triggered to close (or turned off in the case of a normally closed relay) at a predefined period of time before a zero crossing is to occur with the anticipation that the relay 229 will actually close on or near the zero crossing itself. This embodiment would thus eliminate the need for the thyristor 226 and the resistance R T .
- the gate drive 216 closes the relay 229 to reestablish the conductive pathway between the input nodes 203 and the load 233 . Thereafter, the gate drive 216 turns the thyristor 226 off.
- the thyristor 226 provides the function of supplying the power voltage 100 to the load 233 after the end of the voltage sag 106 .
- the resistance R S is the impedance that is added to the load 233 during the voltage sag 106
- the thyristor 226 acts to remove the impedance R S to resupply the power voltage 100 to the load 233 , where the resistance R T is much less than the resistance R S .
- the relay 229 is closed so that a direct conductive pathway is established to the load 233 without any loss to either of the resistances R S or R T .
- the current limiting circuit 200 illustrates the operation of an embodiment in which the inrush current that flows to the load 233 is minimized after the end of the voltage sag 106 , where the impedance represented by the resistance R S that was added to the load 233 is removed from the load 233 at approximately the zero crossing of the power voltage 100 after the power voltage 100 has returned to the nominal voltage 109 .
- the precise zero crossing detected by the zero crossing detector 209 at which the thyristor 226 is turned on may be the first zero crossing that occurs after the power voltage 100 has returned to the nominal voltage 109 .
- the zero crossing at which the thyristor 226 is turned on may be any zero crossing that occurs after the power voltage 100 has returned to the nominal voltage 109 with the understanding that it may be favorable to turn the thyristor 226 on as soon as possible so as to reestablish the power voltage 100 at the load 233 so that the load is not adversely affected.
- the resistance R T is specified so that the thyristor 226 does not experience currents that are too high that may adversely affect its operation, taking into account how long the thyristor 226 would have to stay on given the zero crossing or other point at which the thyristor 226 would be turned on after the voltage sag 106 has ended.
- a current limiting circuit 300 is similar in function with respect to the current limiting function 200 , except that the resistance R S is not employed.
- the impedance added to the load 233 is the equivalent of an infinite resistance or an open circuit.
- the operation of the current limiting circuit 300 is the same as described above with respect to FIG. 2 .
- the current limiting circuit 300 provides additional capability in that it can isolate the load 233 from the power voltage 100 such as might be desirable in a case where sustained undervoltages or overvoltages occur that may be dangerous for the load 233 .
- the current limiting circuit 200 ( FIG. 2 ) may also be configured isolate the load 233 in the case of an undervoltage or overvoltage that might present a danger for the load 233 by including a second relay in series with the resistance R S that would open up to isolate the load 233 from the power voltage 100 . In case an undervoltage or overvoltage is detected, a relay may be opened at the same time that the relay 229 is opened.
- FIG. 4 shown is a current limiting circuit 400 according to yet another embodiment of the present invention.
- the current limiting circuit 400 is similar to the current limiting circuit 300 ( FIG. 3 ) with the exception that the zero crossing detector 209 in the current limiting circuit 300 has been replaced by the impedance removal timing circuit 403 that generates an impedance removal signal 406 that is applied to the gate drive 216 .
- the current limiting circuit 400 operates in much the same way as the current limiting circuit 300 with the exception that the impedance removal timing circuit 403 receives the voltage across the capacitor 243 of the rectifier 236 as an input. This voltage may be compared with the power voltage 100 that is received as another input.
- the impedance removal timing circuit 403 may send the signal to the gate drive 216 to energize the thyristor 226 to supply current to the load 233 when conditions other than zero crossings occur that will allow the load 233 to be supplied with the line voltage without causing an undesirable inrush current surge.
- the conditions may comprise, for example, when the absolute value of the magnitude of the power voltage 100 is less than the magnitude of the rectified voltage across the capacitor 243 associated with the rectifier of the load.
- the voltage differential V D ( FIG. 1 ) does not exist such that a significant inrush current surge is not likely to be experienced.
- the impedance removal timing circuit 403 may generate the impedance removal output signal 406 that causes the gate drive 216 to energize the thyristor 226 to remove the impedance from the load 233 at any point on the power voltage cycle of the power voltage 100 that substantially minimizes a differential between the absolute value of the magnitude of the power voltage 100 and a magnitude of the rectified voltage across the capacitor 243 that is associated with the load.
- FIG. 5 shown is a chart that plots an example of the magnitude of the peak value of the inrush current surge that flows into a load as a function of the duration of a voltage sag 106 ( FIG. 1 ) in terms of line voltage cycles.
- the peak value of the measured inrush current surge 409 is depicted for various values of voltage sag duration for a typical liquid crystal monitor load.
- the inrush current surge 409 has an upper envelope 413 , depicting the worst case stresses that are possible, and a lower envelope 416 that shows significantly lower inrush current values that may be achieved when normal load operation is resumed coincident with a line zero voltage crossing.
- the upper envelope follows the upper peaks of the inrush current surge 409 and the lower envelope 416 follows the lower peaks of the inrush current surge 409 .
- the peak value of the measured inrush current surge 409 potentially increases in time in proportion with the decay, for example, of the voltage experienced across a capacitor 403 ( FIGS. 2-4 ) during a voltage sag 106 . Even with the increase of the size of the peaks of the inrush current surge as the duration of the voltage sag 106 increases, there are still significant valleys and lower currents throughout the voltage sag duration. As such, it is desirable to ensure that the inrush current surge 409 falls at the bottom of a valley of the various peaks shown which generally coincide with the zero crossings of the power voltage 100 as can be appreciated.
- a processor circuit 420 is shown having a processor 423 and a memory 426 , both of which are coupled to a local interface 429 .
- the local interface 429 may comprise, for example, a data bus with an accompanying control/address bus as can be appreciated by those with ordinary skill in the art.
- the processor circuit 420 may comprise any one of a number of different commercially available processor circuits.
- the processor circuit 420 may be implemented as part of an application specific integrated circuit (ASIC) or may be implemented in some other manner as can be appreciated. It is also possible that the logic control functions can be implemented without a microprocessor.
- ASIC application specific integrated circuit
- gate drive logic 431 Stored on the memory 431 and executable by the processor 423 is gate drive logic 431 .
- the gate drive logic 431 is executed to control the function of the gate drive 216 in controlling the opening and closing of the relay 229 , and to turn the thyristor 226 ( FIGS. 2-4 ) on or off.
- an operating system may also stored on the memory 426 and executed by the processor 423 as can be appreciated.
- other logic in addition to the gate drive logic 431 may be stored in the memory 426 and executed by the processor 423 . For example, logic that implements the functions of the zero crossing detector 209 ( FIGS. 2 and 3 ), sag detector 203 ( FIG. 2 , 3 , or 4 ), or the impedance removal timing circuit 403 ( FIG.
- processor circuit 420 may be implemented on the processor circuit 420 as can be appreciated. Alternatively, separate processor circuits may be employed to implement each of the gate drive 216 , zero crossing detector 209 , sag detector 203 , or the impedance removal timing circuit 403 .
- the gate drive logic 431 , zero crossing detector 209 , sag detector 203 , and/or the impedance removal timing circuit 403 ( FIG. 4 ) is described as being stored in the memory 426 and are executable by the processor 423 .
- the term “executable” as employed herein means a program file that is in a form that can ultimately be run by the processor 423 .
- Examples of executable programs may be, for example, a compiled program that can be translated into machine code in a format that can be loaded into a random access portion of the memory 426 and run by the processor 423 or source code that may be expressed in proper format such as object code that is capable of being loaded into a of random access portion of the memory 426 and executed by the processor 423 , etc.
- An executable program may be stored in any portion or component of the memory 426 including, for example, random access memory, read-only memory, a hard drive, compact disk (CD), floppy disk, or other memory components.
- the memory 426 is defined herein as both volatile and nonvolatile memory and data storage components. Volatile components are those that do not retain data values upon loss of power. Nonvolatile components are those that retain data upon a loss of power.
- the memory 426 may comprise, for example, random access memory (RAM), read-only memory (ROM), hard disk drives, floppy disks accessed via an associated floppy disk drive, compact discs accessed via a compact disc drive, magnetic tapes accessed via an appropriate tape drive, and/or other memory components, or a combination of any two or more of these memory components.
- the RAM may comprise, for example, static random access memory (SRAM), dynamic random access memory (DRAM), or magnetic random access memory (MRAM) and other such devices.
- the ROM may comprise, for example, a programmable read-only memory (PROM), an erasable programmable read-only memory (EPROM), an electrically erasable programmable read-only memory (EEPROM), or other like memory device.
- the processor 423 may represent multiple processors and the memory 426 may represent multiple memories that operate in parallel.
- the local interface 429 may be an appropriate network that facilitates communication between any two of the multiple processors, between any processor and any one of the memories, or between any two of the memories etc.
- the processor 423 may be of electrical, optical, or molecular construction, or of some other construction as can be appreciated by those with ordinary skill in the art.
- FIG. 7 shown is a flow chart that provides one example of the operation of the gate drive logic 431 according to an embodiment of the present invention.
- the flow chart of FIG. 7 may be viewed as depicting steps of an example of a method implemented by the processor circuit 420 to prevent an inrush current surge to the load 233 ( FIGS. 2-4 ) after a voltage sag 106 ( FIG. 1 ).
- the functionality of the gate drive logic 431 as depicted by the example flow chart of FIG. 7 may be implemented, for example, in an object oriented design or in some other programming architecture. Assuming the functionality is implemented in an object oriented design, then each block represents functionality that may be implemented in one or more methods that are encapsulated in one or more objects.
- the gate drive logic 431 may be implemented using any one of a number of programming languages as can be appreciated.
- the gate drive logic 431 determines whether a voltage sag 106 has been detected. This may be determined by examining the output of the sag detector 213 ( FIGS. 2-4 ) as described above. Assuming that a voltage sag 106 has been detected, then in box 436 the relay 229 ( FIGS. 2-4 ) is opened thereby disrupting the flow of current through the relay 229 to the load 233 ( FIGS. 2-4 ). As such, any reduced current flowing to the load (due to the voltage sag 106 ) flows to the load 233 through the resistor R S or does not flow at all as is the case, for example, with the current limiting circuit 300 ( FIG. 3 ).
- the gate drive logic 431 determines whether the power voltage 100 ( FIG. 1 ) has returned to a nominal value. This may be determined based upon a signal 223 ( FIGS. 2-4 ) received from the sag detector 213 that indicates that the voltage sag 106 has ended.
- the gate drive logic 431 proceeds to box 443 in which it is determined whether to apply the power voltage 100 ( FIG. 1 ) to the load 233 .
- the gate drive logic 431 waits for the optimal time to return the power voltage 100 to the load so as to minimize the potential inrush current to the load 233 .
- This determination may be made by examining the output from either the zero crossing detector 209 or the impedance removal timing circuit 403 ( FIG. 4 ) as described above.
- the zero crossing detector 209 or the impedance removal timing circuit 403 provide a signal 219 or 406 that indicates when the thyristor 226 should be turned on in order to provide current to the load 233 as described above.
- the relay 229 may be turned on in box 446 instead of a thyristor 226 where the actual closing of the relay 229 may be timed so as to coincide with a zero crossing or other location on the power voltage cycle, for example, where the future zero crossing or other location on the power voltage cycle can be predicted given a known response time of the relay 229 itself.
- the gate drive logic 431 would end if the relay 229 is turned on in box 446 .
- the relay might be inconsistent in its response time, thereby resulting in variation in when it will actually close and couple the power voltage 100 to the load 233 . Thus, the reduction of any inrush current may be adversely affected to some degree.
- the gate drive logic 431 proceeds to box 449 to determine whether the surge current has been avoided. This may be determined by allowing a certain period of time to pass within which it is known that any potential current surge is likely to be dissipated.
- the relay 229 is closed, thereby providing power to the load 233 through the relay 229 .
- the thyristor 226 is turned off since the load 233 is now being supplied through the relay 229 . Thereafter the gate drive logic 431 ends as shown.
- the gate drive logic 431 , zero crossing detector 209 , sag detector 203 , and/or the impedance removal timing circuit 403 may be embodied in software or code executed by general purpose hardware as discussed above, as an alternative the same may also be embodied in dedicated hardware or a combination of software/general purpose hardware and dedicated hardware. If embodied in dedicated hardware, the gate drive logic 431 , zero crossing detector 209 , sag detector 203 , and/or the impedance removal timing circuit 403 ( FIG. 4 ) can be implemented as a circuit or state machine that employs any one of or a combination of a number of technologies.
- These technologies may include, but are not limited to, discrete logic circuits having logic gates for implementing various logic functions upon an application of one or more data signals, application specific integrated circuits having appropriate logic gates, programmable gate arrays (PGA), field programmable gate arrays (FPGA), or other components, etc.
- PGA programmable gate arrays
- FPGA field programmable gate arrays
- each block may represent a module, segment, or portion of code that comprises program instructions to implement the specified logical function(s).
- the program instructions may be embodied in the form of source code that comprises human-readable statements written in a programming language or machine code that comprises numerical instructions recognizable by a suitable execution system such as a processor in a computer system or other system.
- the machine code may be converted from the source code, etc.
- each block may represent a circuit or a number of interconnected circuits to implement the specified logical function(s).
- flow chart of FIG. 7 shows a specific order of execution, it is understood that the order of execution may differ from that which is depicted. For example, the order of execution of two or more blocks may be scrambled relative to the order shown. Also, two or more blocks shown in succession in FIG. 7 may be executed concurrently or with partial concurrence. In addition, any number of counters, state variables, warning semaphores, or messages might be added to the logical flow described herein, for purposes of enhanced utility, accounting, performance measurement, or providing troubleshooting aids, etc. It is understood that all such variations are within the scope of the present invention.
- the gate drive logic 431 , zero crossing detector 209 , sag detector 203 , and/or the impedance removal timing circuit 403 comprises software or code
- each can be embodied in any computer-readable medium for use by or in connection with an instruction execution system such as, for example, a processor in a computer system or other system.
- the logic may comprise, for example, statements including instructions and declarations that can be fetched from the computer-readable medium and executed by the instruction execution system.
- a “computer-readable medium” can be any medium that can contain, store, or maintain the gate drive logic 431 , zero crossing detector 209 , sag detector 203 , and/or the impedance removal timing circuit 403 ( FIG. 4 ) for use by or in connection with the instruction execution system.
- the computer readable medium can comprise any one of many physical media such as, for example, electronic, magnetic, optical, electromagnetic, infrared, or semiconductor media. More specific examples of a suitable computer-readable medium would include, but are not limited to, magnetic tapes, magnetic floppy diskettes, magnetic hard drives, or compact discs.
- the computer-readable medium may be a random access memory (RAM) including, for example, static random access memory (SRAM) and dynamic random access memory (DRAM), or magnetic random access memory (MRAM).
- RAM random access memory
- the computer-readable medium may be a read-only memory (ROM), a programmable read-only memory (PROM), an erasable programmable read-only memory (EPROM), an electrically erasable programmable read-only memory (EEPROM), or other type of memory device.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Emergency Protection Circuit Devices (AREA)
- Direct Current Feeding And Distribution (AREA)
- Control Of Voltage And Current In General (AREA)
- Control Or Security For Electrophotography (AREA)
Abstract
Various systems and methods are provided for minimizing an inrush current to a load after a voltage sag in a power voltage. In one embodiment, a method is provided comprising the steps of applying a power voltage to a load, and detecting a sag in the power voltage during steady-state operation of the load. The method includes the steps of adding an impedance to the load upon detection of the sag in the power voltage, and removing the impedance from the load when the power voltage has reached a predefined point in the power voltage cycle after the power voltage has returned to a nominal voltage.
Description
- This application claims priority to co-pending International Patent Application PCT/US2005/038471 filed on 24 Oct. 2005 entitled “Active Current Surge Limiters,” which is incorporated herein by reference in its entirety, and which claims priority to U.S. Provisional Patent Application 60/648,466 filed on 31 Jan. 2005 entitled “System and Method for Determining Power System transmission Line Information,” which is also incorporated herein by reference in it entirety.
- Although lightning strikes high voltage power lines very frequently, lightning generally causes a high voltage surge within a short distance, say around 200 meters, of the impacted site. Consequently, relatively few end users of electronic equipment are affected. Transient Voltage Surge Suppressors (TVSS) devices protect against such rare but damaging voltage surges. On the other hand, every lightning strike on a power line or other power system fault causes a short-duration voltage sag that lasts typically less than six cycles, impacting customers up to 200 miles away. As a result, end users of electronic equipment such as computers, televisions, medical equipment, etc., are likely to experience voltage sags much more frequently than voltage surges.
- In addition, during start up of electronic equipment, there is often an inrush current that may cause damage to electrical components. To limit the damaging effects of such inrush currents, a thermistor may typically be employed that limits inrush current upon startup of electronic equipment. Specifically, a thermistor might be operated to inject an impedance such as a resistance into a power circuit to limit the inrush current when the thermistor is cool at startup of the electronic equipment. However, after startup, a thermistor is heated, thereby reducing the inserted resistance. As a result, the thermistor no longer functions as a current inrush limiter. This can be problematic due to the common occurrence of voltage sags. At the end of a voltage sag that occurs after start up, the AC line voltage may abruptly return to normal potentially causing a large current surge that is not limited due to the fact that the thermistor is disengaged after start up.
- Many aspects of the invention can be better understood with reference to the following drawings. The components in the drawings are not necessarily to scale, emphasis instead being placed upon clearly illustrating the principles of the present invention. Moreover, in the drawings, like reference numerals designate corresponding parts throughout the several views.
-
FIG. 1 depicts one example of a plot of a line voltage with respect to time that illustrates the timing relating to the insertion and removal of a current limiting impedance in association with the voltage sag according to an embodiment of the present invention; -
FIG. 2 is a schematic of one example of a current limiting circuit that operates to time the removal of a current limiting impedance as illustrated, for example, inFIG. 1 according to an embodiment of the present invention; -
FIG. 3 is a schematic of another example of a current limiting circuit that operates to time the removal of a current limiting impedance as illustrated, for example, inFIG. 1 according to an embodiment of the present invention; -
FIG. 4 is a schematic of yet another example of a current limiting circuit that operates to time the removal of a current limiting impedance as illustrated, for example, inFIG. 1 according to an embodiment of the present invention; -
FIG. 5 is a graph that plots one example of an inrush surge current with respect to a duration of a sag in a power voltage such as the voltage sag illustrated in the example depicted inFIG. 1 , where the inrush surge current depicted provides one example basis for determining where the current limiting impedance depicted with respect toFIG. 2 , 3, or 4 should be removed according to an embodiment of the present invention; -
FIG. 6 is a schematic diagram of one example of a processor circuit that executes gate drive logic as employed in the current limiting circuits ofFIG. 2 , 3, or 4 according to an embodiment of the present invention; and -
FIG. 7 is a flow chart of one example of the gate drive logic executed in the processor ofFIG. 5 according to an embodiment of the present invention. - With reference to
FIG. 1 , shown is a chart that plots apower voltage 100 with respect to time to illustrate the various embodiments of the present invention. Thepower voltage 100 is applied to a load that may comprise, for example, an inductive load, a rectifier load, a capacitive load, or other type of electrical load as can be appreciated. In the case that thepower voltage 100 is applied to a rectifier load, then a voltage is generated across a capacitor associated with the rectifier as can be appreciated. In this respect, the capacitor facilitates the generation of a DC power source in conjunction with the function of the diodes of the rectifier. - With respect to
FIG. 1 , thecapacitor voltage 103 is depicted as the DC voltage that exists across a capacitor associated with the rectifier. From time to time during the steady state operation of the load to which thepower voltage 100 is applied, avoltage sag 106 may occur in thepower voltage 100. During avoltage sag 106, thecapacitor voltage 103 may steadily decrease as the capacitor itself is drained as it supplies current to the electrical load coupled to the rectifier. At the end of avoltage sag 106, it is often the case that thepower voltage 100 suddenly returns to anominal voltage 109. Thenominal voltage 109 is the normal operating voltage of thepower voltage 100. - Depending where in the power voltage cycle that the
power voltage 100 returns to thenominal voltage 109, there may be a significant voltage differential VD between thepower voltage 100 and thecapacitor voltage 103. This voltage differential VD may ultimately result in a significant inrush current as the load resumes steady state operation. Where the load is a rectifier load, then the inrush current occurs due to the fact that the rectifier capacitor needs to be charged up and other components that make up the load may pull more current at the end of thevoltage sag 106. - The magnitude of the inrush current is affected by various load factors such as, for example, the type of load, the condition of load, the proximity of the load with respect to the
power voltage 100, power supply factors, the duration of thevoltage sag 106, the line impedance, and the location of any transformer associated with the stepping thepower voltage 100 up or down, and other factors. In addition, the magnitude of any inrush current after the occurrence of avoltage sag 106 will depend upon the magnitude of the voltage differential VD that exists at the instant that thepower voltage 100 returns to thenominal voltage 109. Thenominal voltage 109 is defined herein as a nominal value assigned to a circuit or system for the purpose of conveniently designating its voltage class or type. In this sense, nominal voltage may comprise a standardized voltage specified for various purposes such as power distribution on a power grid, i.e. 120/240 Delta, 480/277 Wye, 120/208 Wye or other specification. Alternatively, the nominal voltage may comprise a standardized voltage in a closed system such as, for example, a power system on a vehicle such as an airplane, etc. A nominal voltage may be, for example, an AC voltage specified in terms of peak to peak voltage, RMS voltage, and/or frequency. Also, a nominal voltage may be a DC voltage specified in terms of a voltage magnitude. - In order to limit the inrush current at the end of a
voltage sag 106, according to various embodiments of the present invention, an impedance is added to the load upon detection of thevoltage sag 106 in thepower voltage 100 during the steady state operation of the load. In this respect, thepower voltage 100 is monitored to detect avoltage sag 106 during the steady state operation of the load. Once an occurrence of avoltage sag 106 is detected, the impedance is added to the load. Thereafter, the impedance is removed when thepower voltage 100 has reached apredefined point 113 in the power voltage cycle after thepower voltage 100 has returned to thenominal voltage 109. - The timing of the removal of the impedance from the load after the
power voltage 100 has returned to thenominal voltage 109 is specified to as to minimize an occurrence of an inrush current surge flowing to the load according to various embodiments of the present invention. In this respect, the removal of the impedance from the load is timed at the predefined point on the power voltage cycle of thepower voltage 100. - In one embodiment, the impedance is removed from the load when the
power voltage 100 is less than a magnitude of thecapacitor voltage 103 across a capacitor associated with a rectifier, where the load is a rectifier load. In such a scenario, given that theline voltage 100 is rectified, then it can be said that the impedance is removed from the load when the absolute value of the magnitude of thepower voltage 100 is less than a magnitude of thevoltage 103 across the capacitor associated with the rectifier of the load. - At such time, the respective diodes in the rectifier are reversed biased when the absolute value of the magnitude of the
power voltage 100 is less than the magnitude of thevoltage 103 across the capacitor associated with the rectifier of the load. Consequently, there is no inrush current when the absolute value of the magnitude of thepower voltage 100 is less than the magnitude of thevoltage 103 across a capacitor associated with a rectifier of the load. Ultimately, in this scenario, the capacitor associated with the rectifier is charged when the normal peaks of the rectifiedpower voltage 100 are applied to the capacitor, rather than experiencing an instantaneous change in the voltage as illustrated by the voltage differential VD depicted inFIG. 1 . - In an additional alternative, the impedance is removed from the load at approximately a zero (0) crossing of the
power voltage 100 that occurs after the power voltage has returned to thenominal voltage 109 after the end of avoltage sag 106. In this respect, to be “approximate” to the zero crossing, for example, is to be within an acceptable tolerance associated with the zero crossing such that the magnitude of thepower voltage 100 is unlikely to be greater than avoltage 103 across a capacitor associated with a rectifier of the load. - In another embodiment, the impedance may be removed from the load at approximately a first one of the many zero crossings that occur after the
power voltage 100 as returned to thenominal voltage 109. This is advantageous as the power is returned to the load as soon as possible but in a manner that minimizes the possibility that a significant inrush current will occur. - In yet another embodiment, the impedance may be removed from the load at a point on the power voltage cycle that substantially minimizes the differential VD between an absolute value of the magnitude of the
power voltage 100 and a magnitude of thevoltage 103 across a capacitor associated with a rectifier of the load. In this respect, if thepower voltage 100 returns to thenominal voltage 109 at a location in the power voltage cycle such that the magnitude of thepower voltage 100 is close to thevoltage 103 across the capacitor so that minimal inrush current may result, then the impedance may be removed potentially even in a case where thepower voltage 100 is on an upswing and is greater than thevoltage 103 across the capacitor, as long as the voltage differential VD is small enough so as to result in an acceptable amount of inrush current to the load. - In such a case, a maximum voltage differential VD may be specified that results in a maximum allowable inrush current that could be applied to the load, where the impedance would not be removed if the actual voltage differential VD is greater than the maximum voltage differential VD specified. As depicted in the graph of
FIG. 1 , shown is an embodiment in which the impedance is added to the load during thevoltage sag 106 and is removed at thepoint 113 in the power voltage cycle that occurs at a first zero crossing after thepower voltage 100 returns to thenominal voltage 109 according to one embodiment of the present invention. - With reference next to
FIG. 2 , shown is a schematic of a current limiting circuit according to an embodiment of the present invention. The power voltage 100 (FIG. 1 ) is applied acrossinput nodes 203 as shown. Thepower voltage 100 may be received from a typical outlet or other power source as can be appreciated. The current limitingcircuit 200 includes a transientvoltage surge suppressor 206 that is coupled across theinput nodes 203. In addition, the current limitingcircuit 200 includes azero crossing detector 209, asag detector 213, and agate drive 216. Thepower voltage 100 is received as an input into both the zerocrossing detector 209 and thesag detector 213. The output of the zerocrossing detector 209 comprises azero crossing signal 219 that is applied to thegate drive 216. - The output of the
sag detector 213 is also applied to thegate drive 216. Thegate drive 216 controls athyristor 226 and arelay 229. In this respect, thegate drive 216 controls whether thethyristor 226 and therelay 229 are turned on or off. Therelay 229 couples theinput nodes 203 to aload 233. Thethyristor 226 couples theinput nodes 206 to theload 233 through a resister RT. In the embodiment depicted inFIG. 2 , theinput nodes 203 are coupled to theload 233 through resistor RS that is in parallel with therelay 229 and thethyristor 226/resistor RT as shown. - The
load 233 as depicted inFIG. 2 comprises a rectifier load having arectifier 236. Therectifier 236 includes thediodes 239 and therectifier capacitor 243. In addition, theload 233 may includeother components 246 that receive DC power as can be appreciated. Alternatively, theload 233 may be an inductive load or other type of load. The zerocrossing detector 209, thesag detector 213, and/or thegate drive 216 may be implemented with one or more micro processor circuits, digital logic circuitry, or analog circuitry as can be appreciated. - Next, a general discussion of the operation of the current limiting
circuit 200 is provided according to one embodiment of the present invention. To begin, assume thepower voltage 100 comprises anominal voltage 109 is applied to the load and suddenly experiences a voltage sag 106 (FIG. 1 ). Assuming that thevoltage sag 106 lasts a predefined threshold of time where the capacitor voltage 103 (FIG. 1 ) across thecapacitor 243 drains appreciably, a risk is created of a significant inrush current when thepower voltage 100 resumes thenominal voltage 109. - During steady state operation of the load, the
relay 229 is in a closed position and thepower voltage 100 is applied directly to theload 233 through therelay 229. Given that therelay 229 is a direct electrical connection, it presents the path of least resistance for the current flowing to theload 233. Consequently, the current bypasses the resistor RS. During the steady state operation of the load, thethyristor 226 is also in an off state, thereby preventing current from flowing through the resistance RT. Once thesag detector 213 detects thevoltage sag 106, then thesag detector output 223 directs thegate drive 216 to open therelay 229. As a result, the voltage at theinput nodes 223 is applied to theload 233 through the resistor RS. - The resistance RS is obviously higher than the near zero resistance presented by the
closed relay 229. By opening therelay 229, the resistor RS is added to theload 233. The resistance RS is specified so as to limit the current that can flow to theload 233. This resistance thus limits any current surge that might occur when the voltage returns to nominal and thevoltage sag 106 has ended, thereby minimizing or eliminating the possibility of damage to electrical components of theload 233 such asdiodes 239 in therectifier 236 or other components. - It should be noted that the resistance RS may also reduce the voltage that is seen by the
load 233 during thevoltage sag 106 until either thethyristor 226 is closed (turned on) or therelay 229 is closed. In this respect, the resistance RS can exacerbate the reduced voltage experienced by theload 233 during thevoltage sag 106. However, the reduced voltage due to the resistor RS will not be much worse than what can typically be experienced by theload 233 without the resistance RS. This is especially true if thevoltage sag 106 lasts for a short time. If thevoltage sag 106 lasts for relatively long time such that the operation of the load is disrupted, chances are any reduction in voltage due to the resistance RS would not be of any consequence. - For maximum protection, the current flow through the resistor RS should be low, but as stated above, this might increase the possibility of momentary interference with the load operation. Thus, the value of the resistance RS is determined based upon a trade off between protection in a multi-load environment and the possibility of nuisance interference with the operation of the
load 233. Experiments show that the resistance RS generally does not interfere with the load operation for voltage sags of short duration lasting less than five (5) cycles or so. - Once the
relay 229 is opened due to the detection of thevoltage sag 106, then the current limitingcircuit 200 stays in such state until thesag detector 213 detects that thevoltage sag 106 has ended. Assuming that thevoltage sag 106 has ended, then thesag detector output 223 is appropriately altered. In response, thegate drive 216 does not close therelay 229 right away. Rather, therelay 229 is maintained in an open state. Thegate drive 216 waits until a signal is received from the zerocrossing detector 209 indicating that a zero crossing has been reached in the power voltage cycle. The zerocrossing output 219 applied to thegate drive 216 indicates the occurrence of all zero crossings. - Upon receiving an indication of a zero crossing after receiving an indication that the
voltage sag 106 has ended, thegate drive 216 turns on thethyristor 226 to allow current to flow to theload 223 through thethyristor 226 and the resistance RT. The resistance RT is specified to protect the thyristor 266. In particular, the resistance RT limits the worst case current that flows to theload 233 through thethyristor 226 to within the maximum current rating of thethyristor 226. Thus, the resistance RT is less than the resistance RS and effectively allows thenominal power voltage 100 to be applied to theload 233. Thethyristor 226 is advantageously employed to cause thepower voltage 100 to be reapplied to theload 233 after the end of thevoltage sag 106 as thethyristor 226 is much faster in operation than therelay 229. In this respect, thethyristor 226 can be turned on, for example, within approximately 10 microseconds as opposed to therelay 229 that might take approximately five to ten milliseconds. Because of the speed at which thethyristor 226 can operate, thethyristor 226 allows the current limitingcircuit 200 to control exactly where on the power voltage cycle that thepower voltage 100 is reapplied to theload 233. - Alternatively, if the reaction time of the
relay 229 in response to a change in the state of the output signal from thegate drive 216 is sufficiently fast or can be estimated with sufficient accuracy, then it may be the case that therelay 229 could be used without thethyristor 229. Specifically, therelay 229 could be triggered to close (or turned off in the case of a normally closed relay) at a predefined period of time before a zero crossing is to occur with the anticipation that therelay 229 will actually close on or near the zero crossing itself. This embodiment would thus eliminate the need for thethyristor 226 and the resistance RT. - Once the
thyristor 226 has been on for a necessary amount of time to ensure that thecapacitor 243 associated with therectifier 236 is charged enough to avoid significant inrush current, or that theload 233 is operational to the extent that it will not cause an undesirable inrush current, thegate drive 216 closes therelay 229 to reestablish the conductive pathway between theinput nodes 203 and theload 233. Thereafter, thegate drive 216 turns thethyristor 226 off. - Thus, to recap, the
thyristor 226 provides the function of supplying thepower voltage 100 to theload 233 after the end of thevoltage sag 106. Given that the resistance RS is the impedance that is added to theload 233 during thevoltage sag 106, thethyristor 226 acts to remove the impedance RS to resupply thepower voltage 100 to theload 233, where the resistance RT is much less than the resistance RS. Thereafter, therelay 229 is closed so that a direct conductive pathway is established to theload 233 without any loss to either of the resistances RS or RT. - The current limiting
circuit 200 illustrates the operation of an embodiment in which the inrush current that flows to theload 233 is minimized after the end of thevoltage sag 106, where the impedance represented by the resistance RS that was added to theload 233 is removed from theload 233 at approximately the zero crossing of thepower voltage 100 after thepower voltage 100 has returned to thenominal voltage 109. - The precise zero crossing detected by the zero
crossing detector 209 at which thethyristor 226 is turned on may be the first zero crossing that occurs after thepower voltage 100 has returned to thenominal voltage 109. Alternatively, the zero crossing at which thethyristor 226 is turned on may be any zero crossing that occurs after thepower voltage 100 has returned to thenominal voltage 109 with the understanding that it may be favorable to turn thethyristor 226 on as soon as possible so as to reestablish thepower voltage 100 at theload 233 so that the load is not adversely affected. - In addition, the resistance RT is specified so that the
thyristor 226 does not experience currents that are too high that may adversely affect its operation, taking into account how long thethyristor 226 would have to stay on given the zero crossing or other point at which thethyristor 226 would be turned on after thevoltage sag 106 has ended. - Referring next to
FIG. 3 , shown is a current limitingcircuit 300 according to another embodiment of the present invention. The current limitingcircuit 300 is similar in function with respect to the current limitingfunction 200, except that the resistance RS is not employed. In this respect, the impedance added to theload 233 is the equivalent of an infinite resistance or an open circuit. In all other ways, the operation of the current limitingcircuit 300 is the same as described above with respect toFIG. 2 . - In addition, the current limiting
circuit 300 provides additional capability in that it can isolate theload 233 from thepower voltage 100 such as might be desirable in a case where sustained undervoltages or overvoltages occur that may be dangerous for theload 233. The current limiting circuit 200 (FIG. 2 ) may also be configured isolate theload 233 in the case of an undervoltage or overvoltage that might present a danger for theload 233 by including a second relay in series with the resistance RS that would open up to isolate theload 233 from thepower voltage 100. In case an undervoltage or overvoltage is detected, a relay may be opened at the same time that therelay 229 is opened. - Turning then to
FIG. 4 , shown is a current limitingcircuit 400 according to yet another embodiment of the present invention. The current limitingcircuit 400 is similar to the current limiting circuit 300 (FIG. 3 ) with the exception that the zerocrossing detector 209 in the current limitingcircuit 300 has been replaced by the impedanceremoval timing circuit 403 that generates animpedance removal signal 406 that is applied to thegate drive 216. The current limitingcircuit 400 operates in much the same way as the current limitingcircuit 300 with the exception that the impedanceremoval timing circuit 403 receives the voltage across thecapacitor 243 of therectifier 236 as an input. This voltage may be compared with thepower voltage 100 that is received as another input. - In this respect, the impedance
removal timing circuit 403 may send the signal to thegate drive 216 to energize thethyristor 226 to supply current to theload 233 when conditions other than zero crossings occur that will allow theload 233 to be supplied with the line voltage without causing an undesirable inrush current surge. In particular, the conditions may comprise, for example, when the absolute value of the magnitude of thepower voltage 100 is less than the magnitude of the rectified voltage across thecapacitor 243 associated with the rectifier of the load. In this respect, the voltage differential VD (FIG. 1 ) does not exist such that a significant inrush current surge is not likely to be experienced. - Alternatively, the impedance
removal timing circuit 403 may generate the impedanceremoval output signal 406 that causes thegate drive 216 to energize thethyristor 226 to remove the impedance from theload 233 at any point on the power voltage cycle of thepower voltage 100 that substantially minimizes a differential between the absolute value of the magnitude of thepower voltage 100 and a magnitude of the rectified voltage across thecapacitor 243 that is associated with the load. - Referring next to
FIG. 5 , shown is a chart that plots an example of the magnitude of the peak value of the inrush current surge that flows into a load as a function of the duration of a voltage sag 106 (FIG. 1 ) in terms of line voltage cycles. As shown inFIG. 5 , the peak value of the measured inrushcurrent surge 409 is depicted for various values of voltage sag duration for a typical liquid crystal monitor load. The inrushcurrent surge 409 has anupper envelope 413, depicting the worst case stresses that are possible, and alower envelope 416 that shows significantly lower inrush current values that may be achieved when normal load operation is resumed coincident with a line zero voltage crossing. The upper envelope follows the upper peaks of the inrushcurrent surge 409 and thelower envelope 416 follows the lower peaks of the inrushcurrent surge 409. - As can be seen, the peak value of the measured inrush
current surge 409 potentially increases in time in proportion with the decay, for example, of the voltage experienced across a capacitor 403 (FIGS. 2-4 ) during avoltage sag 106. Even with the increase of the size of the peaks of the inrush current surge as the duration of thevoltage sag 106 increases, there are still significant valleys and lower currents throughout the voltage sag duration. As such, it is desirable to ensure that the inrushcurrent surge 409 falls at the bottom of a valley of the various peaks shown which generally coincide with the zero crossings of thepower voltage 100 as can be appreciated. - Turning then to
FIG. 6 , shown is a processor circuit according to an embodiment of the present invention that provides one example of an implementation of thegate drive 216 according to an embodiment of the present invention. As depicted, aprocessor circuit 420 is shown having aprocessor 423 and amemory 426, both of which are coupled to alocal interface 429. Thelocal interface 429 may comprise, for example, a data bus with an accompanying control/address bus as can be appreciated by those with ordinary skill in the art. In this respect, theprocessor circuit 420 may comprise any one of a number of different commercially available processor circuits. Alternatively, theprocessor circuit 420 may be implemented as part of an application specific integrated circuit (ASIC) or may be implemented in some other manner as can be appreciated. It is also possible that the logic control functions can be implemented without a microprocessor. - Stored on the
memory 431 and executable by theprocessor 423 isgate drive logic 431. Thegate drive logic 431 is executed to control the function of thegate drive 216 in controlling the opening and closing of therelay 229, and to turn the thyristor 226 (FIGS. 2-4 ) on or off. In addition, an operating system may also stored on thememory 426 and executed by theprocessor 423 as can be appreciated. Still further, other logic in addition to thegate drive logic 431 may be stored in thememory 426 and executed by theprocessor 423. For example, logic that implements the functions of the zero crossing detector 209 (FIGS. 2 and 3 ), sag detector 203 (FIG. 2 , 3, or 4), or the impedance removal timing circuit 403 (FIG. 4 ) may be implemented on theprocessor circuit 420 as can be appreciated. Alternatively, separate processor circuits may be employed to implement each of thegate drive 216, zerocrossing detector 209,sag detector 203, or the impedanceremoval timing circuit 403. - The
gate drive logic 431, zerocrossing detector 209,sag detector 203, and/or the impedance removal timing circuit 403 (FIG. 4 ) is described as being stored in thememory 426 and are executable by theprocessor 423. The term “executable” as employed herein means a program file that is in a form that can ultimately be run by theprocessor 423. Examples of executable programs may be, for example, a compiled program that can be translated into machine code in a format that can be loaded into a random access portion of thememory 426 and run by theprocessor 423 or source code that may be expressed in proper format such as object code that is capable of being loaded into a of random access portion of thememory 426 and executed by theprocessor 423, etc. An executable program may be stored in any portion or component of thememory 426 including, for example, random access memory, read-only memory, a hard drive, compact disk (CD), floppy disk, or other memory components. - The
memory 426 is defined herein as both volatile and nonvolatile memory and data storage components. Volatile components are those that do not retain data values upon loss of power. Nonvolatile components are those that retain data upon a loss of power. Thus, thememory 426 may comprise, for example, random access memory (RAM), read-only memory (ROM), hard disk drives, floppy disks accessed via an associated floppy disk drive, compact discs accessed via a compact disc drive, magnetic tapes accessed via an appropriate tape drive, and/or other memory components, or a combination of any two or more of these memory components. In addition, the RAM may comprise, for example, static random access memory (SRAM), dynamic random access memory (DRAM), or magnetic random access memory (MRAM) and other such devices. The ROM may comprise, for example, a programmable read-only memory (PROM), an erasable programmable read-only memory (EPROM), an electrically erasable programmable read-only memory (EEPROM), or other like memory device. - In addition, the
processor 423 may represent multiple processors and thememory 426 may represent multiple memories that operate in parallel. In such a case, thelocal interface 429 may be an appropriate network that facilitates communication between any two of the multiple processors, between any processor and any one of the memories, or between any two of the memories etc. Theprocessor 423 may be of electrical, optical, or molecular construction, or of some other construction as can be appreciated by those with ordinary skill in the art. - Referring next to
FIG. 7 , shown is a flow chart that provides one example of the operation of thegate drive logic 431 according to an embodiment of the present invention. Alternatively, the flow chart ofFIG. 7 may be viewed as depicting steps of an example of a method implemented by theprocessor circuit 420 to prevent an inrush current surge to the load 233 (FIGS. 2-4 ) after a voltage sag 106 (FIG. 1 ). The functionality of thegate drive logic 431 as depicted by the example flow chart ofFIG. 7 may be implemented, for example, in an object oriented design or in some other programming architecture. Assuming the functionality is implemented in an object oriented design, then each block represents functionality that may be implemented in one or more methods that are encapsulated in one or more objects. Thegate drive logic 431 may be implemented using any one of a number of programming languages as can be appreciated. - Beginning with
box 433, thegate drive logic 431 determines whether avoltage sag 106 has been detected. This may be determined by examining the output of the sag detector 213 (FIGS. 2-4 ) as described above. Assuming that avoltage sag 106 has been detected, then inbox 436 the relay 229 (FIGS. 2-4 ) is opened thereby disrupting the flow of current through therelay 229 to the load 233 (FIGS. 2-4 ). As such, any reduced current flowing to the load (due to the voltage sag 106) flows to theload 233 through the resistor RS or does not flow at all as is the case, for example, with the current limiting circuit 300 (FIG. 3 ). Next, inbox 439, thegate drive logic 431 determines whether the power voltage 100 (FIG. 1 ) has returned to a nominal value. This may be determined based upon a signal 223 (FIGS. 2-4 ) received from thesag detector 213 that indicates that thevoltage sag 106 has ended. - Assuming that such is the case, then the
gate drive logic 431 proceeds tobox 443 in which it is determined whether to apply the power voltage 100 (FIG. 1 ) to theload 233. In this respect, thegate drive logic 431 waits for the optimal time to return thepower voltage 100 to the load so as to minimize the potential inrush current to theload 233. This determination may be made by examining the output from either the zerocrossing detector 209 or the impedance removal timing circuit 403 (FIG. 4 ) as described above. The zerocrossing detector 209 or the impedanceremoval timing circuit 403 provide asignal thyristor 226 should be turned on in order to provide current to theload 233 as described above. - Alternatively, the
relay 229 may be turned on inbox 446 instead of athyristor 226 where the actual closing of therelay 229 may be timed so as to coincide with a zero crossing or other location on the power voltage cycle, for example, where the future zero crossing or other location on the power voltage cycle can be predicted given a known response time of therelay 229 itself. As such, thegate drive logic 431 would end if therelay 229 is turned on inbox 446. However, it should be noted that the relay might be inconsistent in its response time, thereby resulting in variation in when it will actually close and couple thepower voltage 100 to theload 233. Thus, the reduction of any inrush current may be adversely affected to some degree. - However, assuming that the
thyristor 226 is turned on inbox 446, then thegate drive logic 431 proceeds tobox 449 to determine whether the surge current has been avoided. This may be determined by allowing a certain period of time to pass within which it is known that any potential current surge is likely to be dissipated. - Then, in
box 453, therelay 229 is closed, thereby providing power to theload 233 through therelay 229. Once the relay is closed, then inbox 456 thethyristor 226 is turned off since theload 233 is now being supplied through therelay 229. Thereafter thegate drive logic 431 ends as shown. - While the
gate drive logic 431, zerocrossing detector 209,sag detector 203, and/or the impedance removal timing circuit 403 (FIG. 4 ) may be embodied in software or code executed by general purpose hardware as discussed above, as an alternative the same may also be embodied in dedicated hardware or a combination of software/general purpose hardware and dedicated hardware. If embodied in dedicated hardware, thegate drive logic 431, zerocrossing detector 209,sag detector 203, and/or the impedance removal timing circuit 403 (FIG. 4 ) can be implemented as a circuit or state machine that employs any one of or a combination of a number of technologies. These technologies may include, but are not limited to, discrete logic circuits having logic gates for implementing various logic functions upon an application of one or more data signals, application specific integrated circuits having appropriate logic gates, programmable gate arrays (PGA), field programmable gate arrays (FPGA), or other components, etc. Such technologies are generally well known by those skilled in the art and, consequently, are not described in detail herein. - The flow chart of
FIG. 7 shows the architecture, functionality, and operation of an example implementation of thegate drive logic 431. If embodied in software, each block may represent a module, segment, or portion of code that comprises program instructions to implement the specified logical function(s). The program instructions may be embodied in the form of source code that comprises human-readable statements written in a programming language or machine code that comprises numerical instructions recognizable by a suitable execution system such as a processor in a computer system or other system. The machine code may be converted from the source code, etc. If embodied in hardware, each block may represent a circuit or a number of interconnected circuits to implement the specified logical function(s). - Although flow chart of
FIG. 7 shows a specific order of execution, it is understood that the order of execution may differ from that which is depicted. For example, the order of execution of two or more blocks may be scrambled relative to the order shown. Also, two or more blocks shown in succession inFIG. 7 may be executed concurrently or with partial concurrence. In addition, any number of counters, state variables, warning semaphores, or messages might be added to the logical flow described herein, for purposes of enhanced utility, accounting, performance measurement, or providing troubleshooting aids, etc. It is understood that all such variations are within the scope of the present invention. - Also, where the
gate drive logic 431, zerocrossing detector 209,sag detector 203, and/or the impedance removal timing circuit 403 (FIG. 4 ) comprises software or code, each can be embodied in any computer-readable medium for use by or in connection with an instruction execution system such as, for example, a processor in a computer system or other system. In this sense, the logic may comprise, for example, statements including instructions and declarations that can be fetched from the computer-readable medium and executed by the instruction execution system. In the context of the present invention, a “computer-readable medium” can be any medium that can contain, store, or maintain thegate drive logic 431, zerocrossing detector 209,sag detector 203, and/or the impedance removal timing circuit 403 (FIG. 4 ) for use by or in connection with the instruction execution system. The computer readable medium can comprise any one of many physical media such as, for example, electronic, magnetic, optical, electromagnetic, infrared, or semiconductor media. More specific examples of a suitable computer-readable medium would include, but are not limited to, magnetic tapes, magnetic floppy diskettes, magnetic hard drives, or compact discs. Also, the computer-readable medium may be a random access memory (RAM) including, for example, static random access memory (SRAM) and dynamic random access memory (DRAM), or magnetic random access memory (MRAM). In addition, the computer-readable medium may be a read-only memory (ROM), a programmable read-only memory (PROM), an erasable programmable read-only memory (EPROM), an electrically erasable programmable read-only memory (EEPROM), or other type of memory device. - It should be emphasized that the above-described embodiments of the present invention are merely possible examples of implementations set forth for a clear understanding of the principles of the invention. Many variations and modifications may be made to the above-described embodiment(s) of the invention without departing substantially from the spirit and principles of the invention. All such modifications and variations are intended to be included herein within the scope of this disclosure and the present invention and protected by the following claims.
Claims (22)
1. A method, comprising:
applying a power voltage to a load;
detecting a sag in the power voltage during steady-state operation of the load;
adding an impedance to the load upon detection of the sag in the power voltage; and
removing the impedance from the load when the power voltage has reached a predefined point in the power voltage cycle after the power voltage has returned to a nominal voltage.
2. The method of claim 1 , further comprising the step of timing the removal of the impedance from the load after the power voltage has returned to the nominal voltage so as to minimize an occurrence of an inrush current surge flowing to the load.
3. The method of claim 2 , wherein the absolute value of the magnitude of the power voltage is less than the magnitude of a rectified voltage across a capacitor associated with a rectifier of the load at the predefined point in the power voltage cycle when the impedance is removed from the load.
4. The method of claim 1 , wherein the power voltage is applied to an inductive load.
5. The method of claim 1 , wherein the power voltage is applied to a rectifier/capacitor load.
6. The method of claim 1 , wherein the impedance is removed from the load at approximately a zero crossing of the power voltage occurring after the power voltage has returned to the nominal voltage.
7. The method of claim 1 , wherein the impedance is removed from the load at approximately a first one of a plurality of zero crossings occurring after the power voltage has returned to the nominal voltage.
8. The method of claim 1 , wherein the impedance is removed from the load at a point on the power voltage cycle that substantially minimizes a differential between an absolute value of a magnitude of the power voltage and a magnitude of a rectified voltage across a capacitor associated with the load.
9. The method of claim 1 , wherein the impedance is removed from the load at a point in the power voltage cycle where an absolute value of a magnitude of the power voltage is less than a magnitude of a rectified voltage across a capacitor associated with the load.
10. The method of claim 9 , wherein at least one diode in a rectifier employed to convert the power voltage is reverse biased when the absolute value of the magnitude of the power voltage is less than the magnitude of the rectified voltage across the capacitor associated with the load.
11. An apparatus, comprising:
an impedance that is added to a load when a power voltage applied to the load experiences a sag during a steady-state operation of the load; and
a circuit configured to remove the impedance from the load when the power voltage has reached a predefined point in the power voltage cycle after the power voltage has returned to a nominal voltage.
12. The apparatus of claim 11 , wherein the impedance is a predefined resistance.
13. The apparatus of claim 11 , wherein the impedance comprises an infinite resistance associated with an open circuit.
14. The apparatus of claim 11 , wherein the circuit is configured to time the removal of the impedance from the load after the power voltage has returned to the nominal voltage so as to minimize an occurrence of an inrush current surge flowing to the load.
15. The apparatus of claim 14 , wherein the circuit is configured to time the removal of the impedance from the load when the absolute value of the magnitude of the power voltage is less than the magnitude of a rectified voltage across a capacitor associated with a rectifier of the load.
16. The apparatus of claim 11 , wherein the load is an inductive load.
17. The apparatus of claim 11 , wherein the load is a rectifier/capacitor load.
18. The apparatus of claim 11 , wherein the circuit is configured to time the removal of the impedance from the load at approximately a zero crossing of the power voltage occurring after the power voltage has returned to the nominal voltage.
19. The apparatus of claim 11 , wherein the circuit is configured to time the removal of the impedance from the load at a point on the power voltage cycle that substantially minimizes a differential between an absolute value of a magnitude of the power voltage and a magnitude of a rectified voltage across a capacitor associated with the load.
20. An apparatus, comprising:
means for adding an impedance a load upon a detection of a sag of a predefined duration in a power voltage applied to the load during a steady-state operation of the load; and
means for removing the impedance from the load when the power voltage has reached a predefined point in the power voltage cycle after the power voltage has returned to a nominal voltage.
21. The apparatus of claim 20 , wherein the means for removing the impedance from the load further comprises means for timing the removal of the impedance from the load so as to substantially minimize an occurrence of an inrush current surge flowing to the load.
22. The apparatus of claim 21 , wherein the means for timing the removal of the impedance from the load further times the removal of the impedance from the load when the absolute value of the magnitude of the power voltage is less than the magnitude of a rectified voltage across a capacitor associated with a rectifier of the load.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/274,845 US20120032663A1 (en) | 2005-10-24 | 2011-10-17 | Reduction of inrush current due to voltage sags with timing for input power voltage reconnection |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/US2005/038471 WO2006083334A1 (en) | 2005-01-31 | 2005-10-24 | Active current surge limiters |
US12/090,968 US8039994B2 (en) | 2005-10-24 | 2006-10-10 | Reduction of inrush current due to voltage sags |
PCT/US2006/039516 WO2007050275A2 (en) | 2005-10-24 | 2006-10-10 | Reduction of inrush current due to voltage sags |
US13/274,845 US20120032663A1 (en) | 2005-10-24 | 2011-10-17 | Reduction of inrush current due to voltage sags with timing for input power voltage reconnection |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2006/039516 Continuation WO2007050275A2 (en) | 2005-01-31 | 2006-10-10 | Reduction of inrush current due to voltage sags |
US9096808A Continuation | 2005-01-31 | 2008-04-21 |
Publications (1)
Publication Number | Publication Date |
---|---|
US20120032663A1 true US20120032663A1 (en) | 2012-02-09 |
Family
ID=37969683
Family Applications (6)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/090,968 Active 2027-02-14 US8039994B2 (en) | 2005-10-24 | 2006-10-10 | Reduction of inrush current due to voltage sags |
US13/230,319 Expired - Lifetime US8488285B2 (en) | 2005-10-24 | 2011-09-12 | Active current surge limiters with watchdog circuit |
US13/230,346 Active 2025-12-11 US8643989B2 (en) | 2005-01-31 | 2011-09-12 | Active current surge limiters with inrush current anticipation |
US13/273,513 Active 2026-10-25 US9065266B2 (en) | 2005-10-24 | 2011-10-14 | Reduction of inrush current due to voltage sags by an isolating current limiter |
US13/274,513 Active 2028-02-05 US9048654B2 (en) | 2005-10-24 | 2011-10-17 | Reduction of inrush current due to voltage sags by impedance removal timing |
US13/274,845 Abandoned US20120032663A1 (en) | 2005-10-24 | 2011-10-17 | Reduction of inrush current due to voltage sags with timing for input power voltage reconnection |
Family Applications Before (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/090,968 Active 2027-02-14 US8039994B2 (en) | 2005-10-24 | 2006-10-10 | Reduction of inrush current due to voltage sags |
US13/230,319 Expired - Lifetime US8488285B2 (en) | 2005-10-24 | 2011-09-12 | Active current surge limiters with watchdog circuit |
US13/230,346 Active 2025-12-11 US8643989B2 (en) | 2005-01-31 | 2011-09-12 | Active current surge limiters with inrush current anticipation |
US13/273,513 Active 2026-10-25 US9065266B2 (en) | 2005-10-24 | 2011-10-14 | Reduction of inrush current due to voltage sags by an isolating current limiter |
US13/274,513 Active 2028-02-05 US9048654B2 (en) | 2005-10-24 | 2011-10-17 | Reduction of inrush current due to voltage sags by impedance removal timing |
Country Status (7)
Country | Link |
---|---|
US (6) | US8039994B2 (en) |
EP (2) | EP2680386A1 (en) |
JP (1) | JP4885232B2 (en) |
KR (1) | KR101337190B1 (en) |
CA (1) | CA2627313C (en) |
ES (1) | ES2526917T3 (en) |
WO (1) | WO2007050275A2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11467191B2 (en) | 2018-09-10 | 2022-10-11 | Thales Canada Inc | Wetting current control for input circuit |
Families Citing this family (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8125194B2 (en) * | 2008-03-13 | 2012-02-28 | Anthro Corporation | Laptop computer storage and battery charging systems and methods including transient current inrush limiter |
EP2264850A3 (en) * | 2009-06-19 | 2015-03-18 | Abb Ag | Thermal overload relay with trip classification |
US8305783B2 (en) * | 2009-09-10 | 2012-11-06 | B/E Aerospace, Inc. | Systems and methods for polyphase alternating current transformer inrush current limiting |
CN102201748A (en) * | 2010-03-24 | 2011-09-28 | 鸿富锦精密工业(深圳)有限公司 | Power supply |
US20130119766A1 (en) * | 2011-11-15 | 2013-05-16 | Hung-Ming Hsieh | Method for controlling uninterruptible and parallel power modules |
US8836244B2 (en) * | 2012-12-31 | 2014-09-16 | Dialight Corporation | Automatic input impedance control |
US9755419B2 (en) | 2013-03-14 | 2017-09-05 | Innovolt, Inc. | Systems and methods for detecting and determining sources of power disturbances in connection with effective remediation |
CN104578383B (en) * | 2013-10-21 | 2019-07-12 | 雅达电子国际有限公司 | input redundancy circuit |
KR101821439B1 (en) * | 2013-11-15 | 2018-03-08 | 엘에스산전 주식회사 | Fault current limiter |
US9413258B2 (en) * | 2014-04-09 | 2016-08-09 | Qualcomm Incorporated | AC load detection and control unit |
JP5905538B2 (en) * | 2014-08-01 | 2016-04-20 | ファナック株式会社 | Power conversion device with power supply system switching function at the time of power failure |
US10029573B2 (en) | 2014-08-27 | 2018-07-24 | Ford Global Technologies, Llc | Vehicle battery charging system notification |
EP3238310B1 (en) * | 2014-12-24 | 2018-11-28 | ABB Schweiz AG | A method for controlled energising of a transformer |
US10236682B2 (en) * | 2015-02-27 | 2019-03-19 | Qiaoshi Guo | Inrush current free switching apparatus and control method thereof |
US10439431B2 (en) | 2016-02-23 | 2019-10-08 | Vertiv Corporation | Method to reduce inrush currents in a transformer-less rectifier uninterruptible power supply system |
DE102016114740B3 (en) * | 2016-08-09 | 2017-11-23 | Lisa Dräxlmaier GmbH | Electronic fuse for an electrical load in a vehicle electrical system of a motor vehicle |
WO2018141054A1 (en) * | 2017-02-06 | 2018-08-09 | Oncoquest Inc. | Treatment of cancer with therapeutic monoclonal antibody specific for a tumor associated antigen and an immune adjuvant |
DE102017208187A1 (en) * | 2017-05-16 | 2018-11-22 | Continental Automotive Gmbh | An electronic module and motor vehicle and method for limiting an input current during a power-on of the module |
US10254812B1 (en) | 2017-12-13 | 2019-04-09 | Cypress Semiconductor Corporation | Low inrush circuit for power up and deep power down exit |
US11640733B2 (en) * | 2017-12-23 | 2023-05-02 | Tesla, Inc. | Autonomous driving system component fault prediction |
US11114844B2 (en) | 2018-07-20 | 2021-09-07 | Vertiv Corporation | Inrush current limiter circuits and methods of limiting inrush current in a circuit |
US11017992B2 (en) * | 2019-09-11 | 2021-05-25 | Agilent Technologies, Inc. | AC-coupled system for particle detection |
WO2021222080A1 (en) * | 2020-04-27 | 2021-11-04 | Yazaki North America, Inc. | Battery stress relief system |
DE112021002516T5 (en) * | 2020-04-27 | 2023-04-06 | Yazaki North America, Inc. | BATTERY RELIEF SYSTEM WITH BYPASS |
US11418022B2 (en) | 2020-07-29 | 2022-08-16 | Sl Power Electronics Corporation | Active inrush current limiter |
US11747878B2 (en) * | 2021-05-10 | 2023-09-05 | Samsung Electronics Co., Ltd. | Electronic device controlling application of power and method for operating thereof |
CN114509631B (en) * | 2022-01-28 | 2023-11-21 | 苏州浪潮智能科技有限公司 | Conduction test method, system, equipment and medium for redundant power supply |
Family Cites Families (91)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3109930A (en) | 1960-06-13 | 1963-11-05 | Texas Instruments Inc | Electrical analogue for diffusion analysis |
GB1076078A (en) | 1965-04-26 | 1967-07-19 | Hirst Electric Ind Ltd | Current transient detector |
GB1145469A (en) | 1967-08-24 | 1969-03-12 | Standard Telephones Cables Ltd | Cooler for a travelling wave tube |
FR2197258B1 (en) | 1972-08-28 | 1975-03-07 | Anvar | |
US3935511A (en) * | 1973-12-26 | 1976-01-27 | Texas Instruments Incorporated | Current inrush limiter |
US3935527A (en) * | 1974-08-14 | 1976-01-27 | Bell Telephone Laboratories, Incorporated | Inrush current limit circuit with reset response to lowered input voltage |
US3982137A (en) | 1975-03-27 | 1976-09-21 | Power Management Corporation | Arc suppressor circuit |
US4031463A (en) | 1976-03-01 | 1977-06-21 | Control Data Corporation | Power brown-out detector |
US4183071A (en) | 1978-06-05 | 1980-01-08 | General Electric Company | Control circuit for resetting circuit breaker UVR solenoid |
US4250531A (en) | 1979-08-30 | 1981-02-10 | Ahrens Walter C | Switch-arc preventing circuit |
US4328459A (en) * | 1980-09-04 | 1982-05-04 | Trw Inc. | Current inrush limiting apparatus |
US4396882A (en) * | 1981-05-22 | 1983-08-02 | Kellenbenz Carl W | Inrush current limiter |
US4479118A (en) | 1982-02-11 | 1984-10-23 | General Electric Company | Power outage indicator |
JPS59230298A (en) | 1983-06-14 | 1984-12-24 | 林原 健 | Rush current excluding device |
US4560887A (en) | 1983-12-22 | 1985-12-24 | Northern Telecom Limited | Standby power supply |
US4675772A (en) | 1984-05-07 | 1987-06-23 | Epstein Barry M | Protector network for A-C equipment |
JPS6177634A (en) | 1984-09-21 | 1986-04-21 | Nippon Sekiei Glass Kk | Quartz laser glass |
US4858054A (en) | 1985-05-07 | 1989-08-15 | Franklin Frederick F | Protective circuits and devices for the prevention of fires |
US5032738A (en) | 1986-01-22 | 1991-07-16 | Vithayathil John J | Scheme for rapid adjustment of network impedance |
US4691274A (en) | 1986-04-29 | 1987-09-01 | Modular Power Corporation | Modular electronic power supply |
US4924342A (en) | 1987-01-27 | 1990-05-08 | Teledyne Inet | Low voltage transient current limiting circuit |
US4782241A (en) | 1987-08-11 | 1988-11-01 | Liebert Corporation | Uninterruptible power supply apparatus and power path transfer method |
US5448442A (en) | 1988-06-22 | 1995-09-05 | Siemens Energy & Automation, Inc. | Motor controller with instantaneous trip protection |
US4939437A (en) | 1988-06-22 | 1990-07-03 | Siemens Energy & Automation, Inc. | Motor controller |
JP2892717B2 (en) * | 1989-11-15 | 1999-05-17 | 株式会社日立製作所 | Power switching controller |
US5386183A (en) | 1990-01-03 | 1995-01-31 | Siemens Energy & Automation, Inc. | Method and apparatus for sensing a ground fault in a motor control system |
US5257157A (en) | 1990-05-04 | 1993-10-26 | Epstein Barry M | Protector network for A-C equipment |
RU1800273C (en) * | 1990-06-12 | 1993-03-07 | Ю.Г.Еремин, С.Н.Максимовский и Г.А.Радуцкий | Method of multicolored jet printing, jet printing head to embody the method, and method of making the head |
US5030844A (en) | 1990-06-25 | 1991-07-09 | Motorola, Inc. | DC power switch with inrush prevention |
US5063303A (en) | 1991-02-08 | 1991-11-05 | Racal Data Communications Inc. | Soft start circuit |
JPH0549167A (en) | 1991-08-08 | 1993-02-26 | Fuji Electric Co Ltd | Protective circuit for dc power supply |
DK0534013T3 (en) | 1991-09-27 | 1997-04-07 | Alcatel Bell Sdt Sa | Low loss factor resonance circuit for capacitance driver |
US5304999A (en) | 1991-11-20 | 1994-04-19 | Electromagnetic Sciences, Inc. | Polarization agility in an RF radiator module for use in a phased array |
JPH05252650A (en) | 1992-03-05 | 1993-09-28 | Yamaha Corp | Power supply protective circuit |
US5311393A (en) | 1992-04-08 | 1994-05-10 | Atlantic Sientific Corporation | Transient voltage surge suppressor with I2 R/I2 T overcurrent protection switch |
JP3470809B2 (en) | 1992-12-02 | 2003-11-25 | イーエムシー コーポレイション | Inrush current limiter |
GB2284100A (en) | 1993-11-12 | 1995-05-24 | Caradon Mk Electric Ltd | Electrical switch |
US5519295A (en) | 1994-04-06 | 1996-05-21 | Honeywell Inc. | Electrically operated actuator having a capacitor storing energy for returning the actuator to a preferred position upon power failure |
US5585991A (en) | 1994-10-19 | 1996-12-17 | Siliconix Incorporated | Protective circuit for protecting load against excessive input voltage |
JPH08140260A (en) | 1994-11-10 | 1996-05-31 | Nec Corp | Power supply |
US5642007A (en) | 1994-12-30 | 1997-06-24 | Westinghouse Electric Corporation | Series compensator inserting real and reactive impedance into electric power system for damping power oscillations |
US5627738A (en) | 1995-05-19 | 1997-05-06 | Eni, A Division Of Astec America, Inc. | Low cost, high reliability soft start arrangement |
US6021035A (en) | 1995-05-31 | 2000-02-01 | General Electric Company | Apparatus for protection of power-electronics in series compensating systems |
US5864458A (en) | 1995-09-14 | 1999-01-26 | Raychem Corporation | Overcurrent protection circuits comprising combinations of PTC devices and switches |
US5689395A (en) | 1995-09-14 | 1997-11-18 | Raychem Corporation | Overcurrent protection circuit |
US5745322A (en) | 1995-11-28 | 1998-04-28 | Raychem Corporation | Circuit protection arrangements using ground fault interrupter for overcurrent and overvoltage protection |
US6046921A (en) | 1996-08-27 | 2000-04-04 | Tracewell; Larry L. | Modular power supply |
US5737161A (en) | 1996-11-25 | 1998-04-07 | Raychem Corporation | Overcurrent protection device and arrangement |
JPH10243544A (en) | 1997-02-27 | 1998-09-11 | Toshiba Corp | Protective circuit against overcurrent and, method of protection by protective circuit against overcurrent |
US5907192A (en) | 1997-06-09 | 1999-05-25 | General Electric Company | Method and system for wind turbine braking |
KR19990002105A (en) | 1997-06-19 | 1999-01-15 | 배순훈 | Inrush Current Prevention Circuit of Mechanical Microwave |
US5886429A (en) | 1997-12-11 | 1999-03-23 | Board Of Regents, The University Of Texas System | Voltage sag/swell testing station |
US6088205A (en) * | 1997-12-19 | 2000-07-11 | Leviton Manufacturing Co., Inc. | Arc fault detector with circuit interrupter |
US6005362A (en) | 1998-02-13 | 1999-12-21 | The Texas A&M University Systems | Method and system for ride-through of an adjustable speed drive for voltage sags and short-term power interruption |
US6112136A (en) | 1998-05-12 | 2000-08-29 | Paul; Steven J. | Software management of an intelligent power conditioner with backup system option employing trend analysis for early prediction of ac power line failure |
JP2000023357A (en) | 1998-06-29 | 2000-01-21 | Sony Corp | Rush current limiter for power circuit |
EP0986158A1 (en) | 1998-09-11 | 2000-03-15 | Siemens Building Technologies AG | Overvoltage protective device for telephone connection |
US6118676A (en) | 1998-11-06 | 2000-09-12 | Soft Switching Technologies Corp. | Dynamic voltage sag correction |
WO2000059087A1 (en) | 1999-03-26 | 2000-10-05 | Sexton, James, Robert | Time tolerance control unit |
AT408494B (en) | 1999-04-14 | 2001-12-27 | Siemens Ag Oesterreich | PROTECTIVE CIRCUIT FOR AN ELECTRONIC DEVICE |
JP2001025256A (en) | 1999-07-05 | 2001-01-26 | Toshiba Corp | Inrush current suppressing circuit |
US6184593B1 (en) | 1999-07-29 | 2001-02-06 | Abb Power T&D Company Inc. | Uninterruptible power supply |
US6178080B1 (en) | 1999-08-26 | 2001-01-23 | Siecor Operations, Llc | Resettable fast current limiter in telecommunications protection |
JP2001136657A (en) | 1999-11-10 | 2001-05-18 | Sony Corp | Power supply circuit of electronic apparatus |
US6456097B1 (en) * | 1999-12-29 | 2002-09-24 | General Electric Company | Fault current detection method |
DE19964097A1 (en) | 1999-12-31 | 2001-07-26 | Nokia Mobile Phones Ltd | Overvoltage protection circuit for electronic unit onboard automobile has integrator receiving switch signal from overvoltage indicator for opening switch to prevent overheating |
EP1167608A3 (en) | 2000-06-21 | 2003-11-19 | Whirlpool Corporation | A method and apparatus for power loss detection and saving of operation settings in an appliance |
FR2812476B1 (en) * | 2000-07-28 | 2002-10-31 | St Microelectronics Sa | ALTERNATIVE-CONTINUOUS CONVERTER |
US6862201B2 (en) | 2000-12-27 | 2005-03-01 | Delta Energy Systems (Switzerland) Ag | Method and circuitry for active inrush current limiter and power factor control |
US6466459B2 (en) | 2001-03-01 | 2002-10-15 | Adtec International Ltd. | Passive voltage clamp for rectifier diodes in a soft-switching DC/DC converter |
TW522623B (en) | 2001-06-13 | 2003-03-01 | Delta Electronics Inc | Inrush current protection circuit |
TW539934B (en) | 2001-12-06 | 2003-07-01 | Delta Electronics Inc | Inrush current suppression circuit |
JP2003259648A (en) | 2001-12-26 | 2003-09-12 | Murata Mach Ltd | Ac-dc converter |
US6744613B2 (en) | 2002-03-01 | 2004-06-01 | Mccook Michael | System and method for filtering multiple adverse characteristics from a power supply source |
US7525777B2 (en) | 2002-03-27 | 2009-04-28 | Tower Manufacturing Corporation | Fireguard circuit |
US6756776B2 (en) | 2002-05-28 | 2004-06-29 | Amperion, Inc. | Method and device for installing and removing a current transformer on and from a current-carrying power line |
US7170194B2 (en) | 2002-10-15 | 2007-01-30 | Powerdsine, Ltd. | Configurable multiple power source system |
US7099135B2 (en) | 2002-11-05 | 2006-08-29 | Semiconductor Components Industries, L.L.C | Integrated inrush current limiter circuit and method |
US7049710B2 (en) | 2002-11-05 | 2006-05-23 | Square D Company | Power bus for distributed ride through capability |
US7012793B2 (en) | 2002-12-06 | 2006-03-14 | Delta Electronics, Inc. | Power converter with polarity reversal and inrush current protection circuit |
AU2003219535A1 (en) | 2003-03-14 | 2004-09-30 | Magnetek S.P.A. | Electronic circuit breaker |
JP4182170B2 (en) | 2003-03-28 | 2008-11-19 | 株式会社村田製作所 | Inrush current suppression circuit |
US20050088792A1 (en) | 2003-10-23 | 2005-04-28 | Bahram Mechanic | Surge suppression apparatus including an LC neutral-ground filter |
US8035938B2 (en) * | 2005-01-31 | 2011-10-11 | Georgia Tech Research Corporation | Active current surge limiters |
US7184279B2 (en) | 2005-04-01 | 2007-02-27 | Thermatool Corp. | Solid state switching circuit |
US7504821B2 (en) | 2005-11-03 | 2009-03-17 | Elster Electricity, Llc | Auxiliary power supply for supplying power to additional functions within a meter |
US7355294B2 (en) | 2006-05-22 | 2008-04-08 | General Electric Company | Method and system for wind turbine blade movement |
WO2008124587A1 (en) | 2007-04-05 | 2008-10-16 | Georgia Tech Research Corporation | Voltage surge and overvoltage protection |
US7541696B2 (en) | 2007-11-05 | 2009-06-02 | Electronics Systems Protection, Inc. | Systems and methods for voltage SAG compensation |
CN101728824A (en) * | 2008-10-10 | 2010-06-09 | 鸿富锦精密工业(深圳)有限公司 | Surge protection circuit |
US7977928B2 (en) | 2009-03-17 | 2011-07-12 | Microsemi Corporation | Method and apparatus for modifying right half-plane zero in a cascaded DC-DC buck-boost converter |
-
2006
- 2006-10-10 EP EP13186243.5A patent/EP2680386A1/en not_active Withdrawn
- 2006-10-10 EP EP06816605.7A patent/EP1946058B1/en not_active Not-in-force
- 2006-10-10 KR KR1020087012178A patent/KR101337190B1/en not_active Expired - Fee Related
- 2006-10-10 US US12/090,968 patent/US8039994B2/en active Active
- 2006-10-10 ES ES06816605.7T patent/ES2526917T3/en active Active
- 2006-10-10 CA CA2627313A patent/CA2627313C/en not_active Expired - Fee Related
- 2006-10-10 JP JP2008537736A patent/JP4885232B2/en not_active Expired - Fee Related
- 2006-10-10 WO PCT/US2006/039516 patent/WO2007050275A2/en active Application Filing
-
2011
- 2011-09-12 US US13/230,319 patent/US8488285B2/en not_active Expired - Lifetime
- 2011-09-12 US US13/230,346 patent/US8643989B2/en active Active
- 2011-10-14 US US13/273,513 patent/US9065266B2/en active Active
- 2011-10-17 US US13/274,513 patent/US9048654B2/en active Active
- 2011-10-17 US US13/274,845 patent/US20120032663A1/en not_active Abandoned
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11467191B2 (en) | 2018-09-10 | 2022-10-11 | Thales Canada Inc | Wetting current control for input circuit |
Also Published As
Publication number | Publication date |
---|---|
JP2009512956A (en) | 2009-03-26 |
US9065266B2 (en) | 2015-06-23 |
US8643989B2 (en) | 2014-02-04 |
WO2007050275A3 (en) | 2008-01-17 |
CA2627313C (en) | 2014-12-16 |
KR20080071143A (en) | 2008-08-01 |
US9048654B2 (en) | 2015-06-02 |
EP1946058A2 (en) | 2008-07-23 |
US20120032662A1 (en) | 2012-02-09 |
US20120063043A1 (en) | 2012-03-15 |
US8488285B2 (en) | 2013-07-16 |
KR101337190B1 (en) | 2013-12-05 |
US20080247106A1 (en) | 2008-10-09 |
US20120063042A1 (en) | 2012-03-15 |
US8039994B2 (en) | 2011-10-18 |
JP4885232B2 (en) | 2012-02-29 |
ES2526917T3 (en) | 2015-01-16 |
US20120032653A1 (en) | 2012-02-09 |
CA2627313A1 (en) | 2007-05-03 |
EP1946058A4 (en) | 2011-01-05 |
EP1946058B1 (en) | 2014-10-01 |
WO2007050275A8 (en) | 2008-06-19 |
WO2007050275A2 (en) | 2007-05-03 |
EP2680386A1 (en) | 2014-01-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8766481B2 (en) | Reduction of inrush current due to voltage sags with switch and shunt resistance | |
US9065266B2 (en) | Reduction of inrush current due to voltage sags by an isolating current limiter | |
US8593776B2 (en) | Voltage surge and overvoltage protection using prestored voltage-time profiles | |
US20120262140A1 (en) | Voltage Sag Corrector Using a Variable Duty Cycle Boost Converter | |
US7701681B2 (en) | System and method for mitigating an electrical arc fault | |
US11201463B2 (en) | Inductor discharge techniques for switch controller | |
US20110026182A1 (en) | Swell sustaining transient voltage surge suppressor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: GEORGIA TECH RESEARCH CORPORATION, GEORGIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:DIVAN, DEEPAKRAJ MALHAR;REEL/FRAME:027072/0337 Effective date: 20080421 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: I-EWM ACQUISITION, LLC, GEORGIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INNOVOLT, INC.;REEL/FRAME:044149/0929 Effective date: 20171113 |