US20110263113A1 - Method for manufacturing a semiconductor device - Google Patents
Method for manufacturing a semiconductor device Download PDFInfo
- Publication number
- US20110263113A1 US20110263113A1 US13/170,856 US201113170856A US2011263113A1 US 20110263113 A1 US20110263113 A1 US 20110263113A1 US 201113170856 A US201113170856 A US 201113170856A US 2011263113 A1 US2011263113 A1 US 2011263113A1
- Authority
- US
- United States
- Prior art keywords
- insulating film
- film
- gate
- concave portion
- gate electrode
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
- H01L23/485—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes) consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/09—Manufacture or treatment with simultaneous manufacture of the peripheral circuit region and memory cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0172—Manufacturing their gate conductors
- H10D84/0177—Manufacturing their gate conductors the gate conductors having different materials or different implants
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76885—By forming conductive members before deposition of protective insulating material, e.g. pillars, studs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0212—Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/667—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/681—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered
- H10D64/685—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered being perpendicular to the channel plane
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/693—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator the insulator comprising nitrogen, e.g. nitrides, oxynitrides or nitrogen-doped materials
Definitions
- the present invention relates to a semiconductor device and a method for manufacturing thereof.
- a gate last process (damascene gate process), which involves forming a gate electrode after a source drain is formed, is often employed for a process for forming a metallic gate.
- Japanese Patent Laid-Open No. 2006-351,580 and Japanese Patent Laid-Open No. 2006-351,978 disclose configurations of manufacturing gates using gate last processes.
- the gate last process involves first forming a dummy gate electrode by utilizing a polysilicon layer, and then forming a source and a drain through a mask of the dummy gate electrode.
- the dummy gate electrode is covered with an insulating film, and a surface of an insulating film is planarized using a chemical mechanical polishing (CMP) process or the like, and then the dummy gate electrode is selectively removed to form a concave portion in the insulating film. Thereafter, the inside of the concave portion is filled with a metallic material, and the portions of the metallic material exposed outside the concave portion are removed using the CMP process or the like to form a gate electrode.
- CMP chemical mechanical polishing
- Japanese Patent Laid-Open No. 2003-168,732 discloses a configuration, in which a conductive material and a silicon nitride coat layer are formed on a semiconductor substrate and are patterned to a shape of a gate electrode. This provides a structure having an insulating silicon nitride coat layer provided on the conductive material of the gate electrode. Therefore, such structure prevents a short circuit of the contact and the gate electrode even if the contact hole overlaps with the gate electrode.
- the present inventors have recognized as follows. Since the gate last process provides the gate electrode formed by filling the concave portion created in the insulating film with a metallic material, it is not possible to pattern the insulating coat layer and the metallic material constituting the gate electrode. For example, even in the case of selectively patterning to partially leave the insulating film only above the metallic material in the location of the concave portion after filling the concave portion with a metallic material and then forming an insulating film on the entire surface of the semiconductor substrate, the use of the fine structure causes a misalignment in the pattern as discussed above, and thus a desired patterning is difficult to be achieved.
- a semiconductor device comprising: a semiconductor substrate; an insulating film formed over the semiconductor substrate; a first gate, including: a gate insulating film formed in a bottom surface in a first concave portion formed in said insulating film; a gate electrode formed over the gate insulating film in the first concave portion; and a protective insulating film formed over the gate electrode in the first concave portion; a source-drain region provided in the side of the first gate; and a contact formed in a second concave portion being formed in the side of the first concave portion in the insulating film and having a diameter that is larger than a diameter of the first concave portion, and coupled to the source-drain region, wherein said gate electrode is composed of a film of first metal and a film of second metal coating a bottom surface and a side surface of the film of first metal.
- a method for manufacturing a semiconductor device including: forming a dummy gate electrode over a semiconductor substrate; injecting impurity to the semiconductor substrate through a mask of said dummy gate electrode to form a source-drain region; forming a first insulating film covering the dummy gate electrode, over the semiconductor substrate; planarizing the first insulating film to expose an upper surface of said dummy gate electrode; selectively removing the first insulating film to form a contact hole being coupled to the source-drain region in said first insulating film; removing the dummy gate electrode to form a first concave portion in the first insulating film, the first concave portion having smaller diameter than the contact hole; forming a metallic film over the entire surface of the semiconductor substrate to fill the contact hole and the first concave portion with the metallic film; removing portions of the metallic film exposed outside of the contact hole and the first concave portion using a chemical mechanical polishing (CMP) process to form a contact in the
- the present inventors found the fact that the diameter of the first concave portion formed in the insulating film by removing the dummy gate electrode is smaller than the diameter of the second concave portion serving as a contact hole in the case of employing the gate last process, may be utilized to achieve that the recess can be selectively formed only in the upper portion in the inside of the first concave portion having a smaller diameter by suitably controlling the condition of the CMP process, which is conducted after these concave portions are filled with the metallic film.
- an insulating film is formed over the entire surface to fill the inside of the recess with the insulating film and then the exposed portions of the insulating film outside of the recess are removed, so that a protective insulating film can be selectively formed on the gate electrode, even if the gate last process is employed, leading to the completion of the present invention. This allows preventing a short circuit between the contact coupled to the source-drain region and the gate electrode, even in the case of the gate structure being formed in the gate last process.
- any combination of each of these constitutions or conversions between the categories of the invention such as a process, a device, a method for utilizing the device and the like may also be within the scope of the present invention.
- a short circuit between the contact coupled to the source-drain region and the gate electrode can be prevented in the gate structure formed in the gate last process.
- FIG. 1 is a cross-sectional view of a semiconductor device, illustrating a configuration of a semiconductor device according to an exemplary embodiment of the present invention
- FIGS. 2A to 2C are cross-sectional views of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device
- FIGS. 3A and 3B are cross-sectional views of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device
- FIG. 4 is a cross-sectional view of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device
- FIGS. 5A and 5B are cross-sectional views of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device
- FIGS. 6A and 6B are cross-sectional views of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device
- FIGS. 7A and 7B are cross-sectional views of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device
- FIGS. 8A and 8B are cross-sectional views of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device
- FIGS. 9A and 9B are cross-sectional views of the semiconductor device, illustrating the configuration, in which a misalignment is caused in the pattern during the formation of the contact holes in the exemplary embodiment of the present invention.
- FIG. 10 is a cross-sectional view of the semiconductor device, illustrating the configuration, in which a misalignment is caused in the pattern when a protective insulating film is not present in the upper portion of the gate electrode.
- FIG. 1 is a cross-sectional view, illustrating a configuration of a semiconductor device 100 in the present exemplary embodiment.
- the semiconductor device 100 includes a semiconductor substrate 102 , which compatibly contains a dynamic random access memory region 200 (DRAM region) serving as a memory region (indicated as “DRAM” in the diagram) and a logic region 202 serving as a logic region (indicated as “Logic” in the diagram).
- the semiconductor substrate 102 is, for example, of a silicon substrate.
- the logic region 202 is provided with a P-type channel region (indicated as “Pch” in the diagram) and an N-type channel region (“Nch” in the diagram).
- the DRAM region 200 may be designed to be an N-type channel region.
- the N-type channel region of DRAM region 200 and the N-type channel region of logic region 202 are provided with N-type impurity-diffused regions 116 a
- the P-type channel region of the logic region 202 is provided with the P-type impurity-diffused regions 116 b .
- the DRAM region 200 has fine structure having the distances between the elements, which are narrower than that in logic region 202 . More specifically, in the DRAM region 200 , the distances between the respective gates are narrower than that in the logic region 202 . Therefore, higher risk for causing a short circuit between the elements in the event of causing a pattern misalignment is arisen in the DRAM region 200 .
- the DRAM region 200 is provided a first gate 210 , the P-type channel region of the logic region 202 is provided with a second gate 212 , and the N-type channel region of the logic region 202 is provided with a third gate 214 .
- source-drain regions each of which is composed of an N-type impurity-diffused region 116 a , are provided in the both sides of the first gate 210 and the third gate 214 , respectively.
- source-drain regions, each of which is composed of a P-type impurity-diffused region 116 b are provided in the both sides of the second gate 212 , respectively.
- the semiconductor device 100 includes an insulating film 120 , an interlayer insulating film 122 , an interlayer insulating film 160 , an interlayer insulating film 162 , an interlayer insulating film 172 , an interlayer insulating film 174 and an interlayer insulating film 176 , which are deposited in this sequence on semiconductor substrate 102 .
- the interlayer insulating film 122 is formed to fill the first gate 210 , the second gate 212 and the third gate 214 formed on the semiconductor substrate 102 .
- the first gate 210 , the second gate 212 and the third gate 214 are configured to be formed using the gate last process.
- Each of the gates is configured of a gate insulating film formed in a bottom surface of a concave portion formed in then insulating film (concave portion 126 as will be discussed later) composed of the interlayer insulating film 122 and the side walls of the respective gates and a gate electrode formed on the gate insulating film in the concave portion (a gate electrode 133 as will be discuss later).
- the gate electrode of each of the gates is composed of a film of first metal (first metallic film 132 as will be discussed later), and a film of second metal (second metallic film 130 as will be discussed later), which covers the bottom surface and the side surface of the film of first metal and is provided so as to be in contact with the gate insulating film and the side wall of the concave portion.
- the second metallic film is provided so as to be in contact with the side wall of the concave portion and the gate insulating film.
- the gate insulating film of each of the gates is composed of multiple-layered film configured of multiple types of films. The detailed features will be discussed later.
- the first gate 210 is constitutionally different from the second gate 212 and the third gate 214 , in terms of having a protective insulating film 140 formed on the gate electrode in the concave portion.
- each of the contact 134 is configured of a film of first metal (first metallic film 132 as will be discussed later) formed in the inside of the concave portion (contact hole 124 as will be discussed later) in which formed the insulating film 120 and the interlayer insulating film 122 , and a film of second metal (second metallic film 130 as will be discussed later), which covers the bottom surface and the side surface of the film of first metal and is provided so as to be in contact with the bottom surface and the side wall of the concave portion.
- first metal first metallic film 132 as will be discussed later
- second metal second metallic film 130 as will be discussed later
- bit lines 184 coupled to the respective contacts 134 , plugs 186 , and plugs 188 , are provided in the interlayer insulating films 160 , 162 and 172 .
- the inside of the interlayer insulating film 174 is provided with a capacitor 198 , which is composed of a lower electrode 192 , a capacitive film 194 and an upper electrode 196 .
- the capacitor 198 is electrically coupled via the plug 188 , the plug 186 and the contact 134 to one of the N-type impurity-diffused regions 116 a which is formed in the lateral side of the first gate 210 .
- the other of the N-type impurity-diffused regions 116 a formed in the lateral side of the first gate 210 is electrically coupled to the bit line 184 .
- a plug 186 , a plug 188 and a plug 190 which are coupled to the respective contacts 134 are provided in the insides of the interlayer insulating films 160 , 162 , 172 , 174 and 176 .
- each of the respective plugs and the bit line 184 may be composed of a barrier metal film 180 and a metallic film 182 .
- the barrier metal film 180 may be composed of, for example, titanium (Ti), titanium nitride (TiN), tungsten (W), tungsten nitride (WN), tantalum (Ta) or tantalum nitride (TaN) or the like.
- the barrier metal film 180 may be configured of multiple-layered films including, for example, TaN and Ta, deposited thereon.
- the metallic film 182 may be configured of, for example, copper.
- the bit line 184 may be configured to have a dual damascene structure.
- the third gate 214 is electrically coupled to the plug 186 formed thereon.
- the second gate 212 in the P-type channel region of the logic region 202 may also be configured to be electrically coupled to the plug 186 .
- silicide layers 118 are formed on the surface of the N-type impurity-diffused region 116 a and the P-type impurity-diffused region 116 b .
- the respective contacts 134 are electrically coupled to the N-type impurity-diffused region 116 a and the P-type impurity-diffused region 116 b through the silicide layers 118 , respectively.
- transistors are composed of the respective gates and the impurity-diffused regions.
- FIGS. 2A to 2C , FIGS. 3A and 3B , FIG. 4 , FIGS. 5A and 5B , FIGS. 6A and 6B , FIGS. 7A and 7B , and FIGS. 8A and 8B are cross-sectional views, illustrating the procedure for manufacturing the semiconductor device 100 .
- the element isolation insulating film 103 is formed in the semiconductor substrate 102 using a known technique.
- the element isolation insulating film 103 may be composed of, for example, a silicon oxide film. In addition, it may be also configured to form a liner film of silicon nitride film or the like in the bottom surface and the side surface of the element isolation insulating film 103 .
- the first gate insulating film 104 may be composed of, for example, a silicon oxide film.
- the second gate insulating film 106 may be composed of, for example, a high dielectric constant film of hafnium oxynitride (HfON) and the like.
- the third gate film 108 may be composed of, for example, TaN.
- a resist film (not shown) is formed to selectively mask the N-type channel region of the DRAM region 200 and the logic region 202 , the third gate film 108 of the P-type channel region in the logic region 202 is selectively removed using a wet etching process through a mask of such resist film. Thereafter, the resist film is completely removed ( FIG. 2A ).
- an etch stop film 110 which will serve as an etch stop film in the etching of the polysilicon layer, is formed over the entire surface of the semiconductor substrate 102 ( FIG. 2B ).
- the etch stop film 110 may be composed of, for example, TiN.
- a polysilicon layer 112 is formed on the etch stop film 110 using, for example, a chemical vapor deposition (CVD) process.
- the etch stop film 110 , the third gate film 108 , the second gate insulating film 106 , the first gate insulating film 104 and the polysilicon layer 112 are sequentially patterned to a shape of the gate electrode using a known lithographic technology ( FIG. 2C ). This provides a formation of a dummy gate electrode composed of the polysilicon layer 112 .
- LDD lightly doped drain
- side walls 114 are formed in the lateral sides of the polysilicon layer 112 and the gate insulating film which are patterned to the geometry of the gate electrode.
- the side wall 114 may be composed of, for example, a silicon nitride film.
- an ion implantation is conducted over the semiconductor substrate 102 through a mask of the polysilicon layers 112 serving as dummy gate electrodes and the side walls 114 to form the N-type impurity-diffused region 116 a and the P-type impurity-diffused region 116 b ( FIG. 3A ).
- the N-type impurity-diffused region 116 a and the P-type impurity-diffused region 116 b serve as the source-drain regions of the respective transistors.
- a metallic film is formed over the entire surface of the semiconductor substrate 102 .
- such metallic film is composed of nickel or cobalt.
- a metallic film can be formed by sputtering.
- a thermal processing is carried out to cause a reaction of the metallic film with silicon which contacts with the metallic film to form the silicide layers 118 .
- the silicide layers 118 are also formed on the polysilicon layer 112 ( FIG. 3B ). Thereafter, unreacted portions of the metallic film are removed.
- the silicide layer 118 may be composed of, for example, nickel silicide (NiSi) or cobalt silicide (CoSi).
- the insulating film 120 and the interlayer insulating film 122 are deposited in this order over the entire surface of the semiconductor substrate 102 to fill the polysilicon layers 112 and the side walls 114 serving as the dummy gate electrodes ( FIG. 4 ).
- the insulating film 120 may be composed of, for example, a silicon nitride film.
- the interlayer insulating film 122 may be composed of, for example, a silicon oxide film.
- the surfaces of the interlayer insulating film 122 and the insulating film 120 are planarized using a CMP process.
- the portions of the silicide layer 118 disposed on the surface of the polysilicon layer 112 is also removed, then the upper surfaces of the polysilicon layers 112 serving as the dummy gate electrode are exposed.
- a process such as a dry etching process employing a mask is conducted to selectively remove the interlayer insulating film 122 and the insulating film 120 , then the contact hole 124 are formed which are coupled to the P-type impurity-diffused region 116 b and the N-type impurity-diffused region 116 a , serving as the source-drain region.
- the polysilicon layers 112 serving as dummy gate electrodes are selectively removed using a wet etching process, and then the etch stop film 110 is removed. Therefore respective concave portions 126 within the side walls 114 are formed ( FIG. 5B ).
- the contact hole 124 has a diameter, which is larger than the width of the concave portion 126 .
- the width of the concave portion 126 may be determined as, for example, 20 to 50 nm.
- the second metallic film 130 and the first metallic film 132 are deposited in this order over the entire surface on the semiconductor substrate 102 .
- the second metallic film 130 may be configured of, for example, titanium aluminum nitride (TiAlN).
- a thickness of a flat section of the second metallic film 130 may be determined as, for example, 10 nm.
- the second metallic film 130 is formed to cover the bottom surfaces and the side walls of the concave portions 126 and the contact holes 124 respectively, and concave portions are still remained within the concave portions 126 and the contact holes 124 after the second metallic film 130 is formed.
- the second metallic film 130 may be configured to have a bottom surface formed in the upper surface of the gate insulating film and a surrounding wall rising from a circumference of such bottom surface in the concave portion 126 .
- the second metallic film 130 may also be configured to have a bottom surface covering the bottom surface of the contact hole 124 and a surrounding wall rising from a circumference of such bottom surface even in the contact hole 124 .
- the first metallic film 132 is formed on the second metallic film 130 to fill the concave portion in the concave portion 126 (first concave portion) and the contact hole 124 (second concave portion) ( FIG. 6A ).
- the first metallic film 132 may be composed of, for example, tungsten (W), aluminum (Al) or copper (Cu) or the like.
- the portions of the first metallic film 132 and the second metallic film 130 exposed out of the concave portion 126 and the contact hole 124 are removed using a CMP.
- This allows forming the contact 134 in the contact hole 124 and the gate electrode 133 in the concave portion 126 .
- a slurry containing hydrogen peroxide water at a higher concentration and exhibiting higher oxidizability is employed to conduct a CMP process with higher chemical reactivity, such that the upper portions of the first metallic film 132 and the second metallic film 130 in the concave portion 126 are removed in the concave portion 126 having a smaller diameter to form recesses 128 in the upper portion of the inside of the concave portion 126 ( FIG. 6B ).
- a protective insulating film 140 (second insulating film) is formed over the entire surface of the semiconductor substrate 102 to fill the recess 128 with the protective insulating film 140 ( FIG. 7A ).
- the protective insulating film 140 may be composed of, for example, a silicon oxide film.
- portions of the protective insulating film 140 exposed outside of the recess 128 is removed using the CMP ( FIG. 7B ). Therefore the protective insulating film 140 is selectively formed on the gate electrode 133 in the concave portion 126 .
- the portions of the protective insulating film 140 formed in the gate of the logic region 202 is removed. More specifically, a resist film 142 that selectively masks only the DRAM region 200 is formed, and then the protective insulating film 140 is partially removed by etching through the mask of such resist film 142 .
- the interlayer insulating film 122 is configured of the silicon oxide film, which is the same material as employed for the protective insulating film 140 , the upper portion of the interlayer insulating film 122 is also simultaneously removed ( FIG. 8A ).
- the interlayer insulating film 160 and the interlayer insulating film 162 are deposited in this order on the entire surface of the semiconductor substrate 102 .
- the interlayer insulating film 160 and the interlayer insulating film 162 may be composed of, for example, a low dielectric constant film. Although it is not shown, other types of films such as etch stop films or the like may be suitably provided between the respective interlayer insulating films as required.
- holes 164 for forming the plugs 186 and dual damascene interconnect trenches 166 for forming the bit lines 184 are formed in the interlayer insulating film 160 and the interlayer insulating film 162 ( FIG. 8B ).
- the holes 164 and the dual damascene interconnect trenches 166 are formed so as to be coupled to the contacts 134 .
- the holes 164 are formed so as to be coupled to the gate electrodes 133 .
- the interiors of the holes 164 and the dual damascene interconnect trench 166 are filled with the barrier metal film 180 and the metallic film 182 .
- the portions of the metallic film 182 and the barrier metal film 180 exposed outside of the holes 164 and the dual damascene interconnect trenches 166 are removed using the CMP process, the plugs 186 and the bit lines 184 electrically coupled to the contacts 134 and the gate electrodes 133 are formed.
- FIG. 9A illustrates an exemplary implementation, in which a misalignment for the hole 164 is caused in the DRAM region 200 so that the hole 164 is formed to overlap the first gate 210 .
- FIG. 9B is a schematic diagram, illustrating a structure that the plug 186 and the bit line 184 are formed in the hole 164 and the dual damascene interconnect trench 166 in the configuration of the present exemplary embodiment.
- the protective insulating film 140 may be composed of a material, which is capable of providing higher etch selectivity for the interlayer insulating film 160 . Such selection of the material allows presenting the structure of the protective insulating film 140 being formed on the surface of the gate electrode 133 without being etched can be achieved, in the case of etching the interlayer insulating film 160 to form the holes 164 and the dual damascene interconnect trenches 166 .
- the interlayer insulating film 172 is then formed over the entire surface of the semiconductor substrate 102 . Thereafter, a hole reaching the plug 186 is formed in the interlayer insulating film 172 , and the inside of the hole is filled with the barrier metal film 180 and the metallic film 182 . Subsequently, the portions of the metallic film 182 and the barrier metal film 180 exposed outside of the holes are removed using a CMP process to form a plug 188 .
- the interlayer insulating film 174 is formed on the entire surface of the semiconductor substrate 102 .
- a concave portion for forming the capacitor 198 in the interlayer insulating film 174 is formed in the DRAM region 200 .
- the concave portion is filled with the lower electrode 192 , the capacitive film 194 and the upper electrode 196 . Therefore the capacitor 198 is formed.
- the capacitor may be manufactured by employing other types of configurations and processes.
- the interlayer insulating film 176 is formed over the entire surface of the semiconductor substrate 102 , and holes reaching the plug 188 is formed in the interlayer insulating film 174 and the interlayer insulating film 176 in the logic region 202 , and then the inside of the holes are filled with the barrier metal film 180 and the metallic film 182 . Subsequently, the portions of the metallic film 182 and the barrier metal film 180 exposed outside of the holes are removed using a CMP process to form plugs 190 . As described above, the semiconductor device 100 having the configuration shown in FIG. 1 is obtained.
- the protective insulating film 140 can be selectively formed over the gate electrode 133 in the configuration employing the gate last process according to the semiconductor device 100 in the present exemplary embodiment, in the case of causing a pattern misalignment during the formation of the contact 134 in a self-aligning manner, a short circuit between the contact 134 and the gate electrode 133 can be prevented.
- the DRAM region 200 has fine structure having the distances between the elements, which is narrower than that in logic region 202 , higher risk for causing a short circuit between the elements in the case of causing a pattern misalignment is provided.
- the semiconductor device 100 in the present exemplary embodiment is configured that the gate electrode 133 is protected by the protective insulating film 140 in the DRAM region 200 , a short circuit between the contact 134 and the gate electrode 133 can be prevented.
- the protective insulating film 140 is removed in the logic region 202 . This allows preventing a short circuit in the DRAM region 200 and forming the plug 186 or the like on the gate electrode 133 an electrical coupled therebetween in the logic region 202 in the semiconductor device compatibly containing the DRAM region 200 and the logic region 202 .
- the above exemplary embodiment describes the configuration that the DRAM region 200 is protected with the resist film 142 and the all the protective insulating film 140 of the logic region 202 is removed as shown in FIG. 8A .
- such process may not be conducted, and instead, the holes 164 may be formed in the logic region 202 while leaving the protective insulating film 140 and only the DRAM region 200 may be protected with the resist film, then the portions of the protective insulating film 140 exposed in the bottom of the hole 164 of the logic region 202 may be selectively removed.
- the respective gate insulating films are formed to be substantially flat. This allows controllably reducing the variation in the thickness of the gate insulating film, and establishing the threshold of the respective transistors to a desired value.
- a gate insulating film may be constituted of multiple layered films, or when different thickness or different number of layers are selected for the P-type transistor and the N-type transistor, the control of the threshold can be more easily achieved since the geometry of the gate insulating film is selected to be substantially flat.
- the structure of the gate insulating film is not particularly limited to such configuration, the gate insulating film may be formed on the bottom surface and the side wall in the concave portion 126 after the dummy gate electrode is removed.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
A semiconductor device 100 includes a first gate 210, which is formed using a gate last process. The first gate 210 includes a gate insulating film formed in a bottom surface in a first concave portion formed in the insulating film; a gate electrode formed over the gate insulating film in the first concave portion; and a protective insulating film 140 formed on the gate electrode in the first concave portion. In addition, the semiconductor device 100 includes a contact 134, which is coupled to the N-type impurity-diffused region 116 a in the both sides of the first gate 210 and is buried in the second concave portion having a diameter that is large than the first concave portion.
Description
- This is a division of co-pending application Ser. No. 12/345,015 filed on Dec. 29, 2008, which claims foreign priority to Japanese patent application No 2007-332717. The content of which is incorporated hereinto by reference.
- The present invention relates to a semiconductor device and a method for manufacturing thereof.
- In recent years, a gate last process (damascene gate process), which involves forming a gate electrode after a source drain is formed, is often employed for a process for forming a metallic gate. Japanese Patent Laid-Open No. 2006-351,580 and Japanese Patent Laid-Open No. 2006-351,978 disclose configurations of manufacturing gates using gate last processes. The gate last process involves first forming a dummy gate electrode by utilizing a polysilicon layer, and then forming a source and a drain through a mask of the dummy gate electrode. Subsequently, the dummy gate electrode is covered with an insulating film, and a surface of an insulating film is planarized using a chemical mechanical polishing (CMP) process or the like, and then the dummy gate electrode is selectively removed to form a concave portion in the insulating film. Thereafter, the inside of the concave portion is filled with a metallic material, and the portions of the metallic material exposed outside the concave portion are removed using the CMP process or the like to form a gate electrode. A use of such process allows utilizing metallic materials that are otherwise difficult to be patterned for the electrode material.
- Meanwhile, in a fine structure having narrower spacing between elements, when a misalignment is caused in a pattern during the process for forming a contact hole coupled to the source and the drain of the transistor, the contact hole overlaps with the gate electrode, causing a problem of a short circuit between the contact and the gate electrode.
- Japanese Patent Laid-Open No. 2003-168,732 discloses a configuration, in which a conductive material and a silicon nitride coat layer are formed on a semiconductor substrate and are patterned to a shape of a gate electrode. This provides a structure having an insulating silicon nitride coat layer provided on the conductive material of the gate electrode. Therefore, such structure prevents a short circuit of the contact and the gate electrode even if the contact hole overlaps with the gate electrode.
- The present inventors have recognized as follows. Since the gate last process provides the gate electrode formed by filling the concave portion created in the insulating film with a metallic material, it is not possible to pattern the insulating coat layer and the metallic material constituting the gate electrode. For example, even in the case of selectively patterning to partially leave the insulating film only above the metallic material in the location of the concave portion after filling the concave portion with a metallic material and then forming an insulating film on the entire surface of the semiconductor substrate, the use of the fine structure causes a misalignment in the pattern as discussed above, and thus a desired patterning is difficult to be achieved.
- In one aspect according to the present invention, there is provided a semiconductor device, comprising: a semiconductor substrate; an insulating film formed over the semiconductor substrate; a first gate, including: a gate insulating film formed in a bottom surface in a first concave portion formed in said insulating film; a gate electrode formed over the gate insulating film in the first concave portion; and a protective insulating film formed over the gate electrode in the first concave portion; a source-drain region provided in the side of the first gate; and a contact formed in a second concave portion being formed in the side of the first concave portion in the insulating film and having a diameter that is larger than a diameter of the first concave portion, and coupled to the source-drain region, wherein said gate electrode is composed of a film of first metal and a film of second metal coating a bottom surface and a side surface of the film of first metal.
- In another aspect according to the present invention, there is provided a method for manufacturing a semiconductor device, including: forming a dummy gate electrode over a semiconductor substrate; injecting impurity to the semiconductor substrate through a mask of said dummy gate electrode to form a source-drain region; forming a first insulating film covering the dummy gate electrode, over the semiconductor substrate; planarizing the first insulating film to expose an upper surface of said dummy gate electrode; selectively removing the first insulating film to form a contact hole being coupled to the source-drain region in said first insulating film; removing the dummy gate electrode to form a first concave portion in the first insulating film, the first concave portion having smaller diameter than the contact hole; forming a metallic film over the entire surface of the semiconductor substrate to fill the contact hole and the first concave portion with the metallic film; removing portions of the metallic film exposed outside of the contact hole and the first concave portion using a chemical mechanical polishing (CMP) process to form a contact in the contact hole and a gate electrode in the first concave portion, respectively, and removing portions of the metallic film in an upper portion within the first concave portion to form a recess in the upper portion within the first concave portion; forming a second insulating film over the entire surface of the semiconductor substrate to fill the recess with the second insulating film; removing portions of the second insulating film exposed outside of the first concave portion to selectively leave the second insulating film over the gate electrode in the first concave portion; forming a third insulating film over the entire surface of the semiconductor substrate; selectively removing the third insulating film to form a hole being coupled to the contact in the third insulating film; and filling the inside of the hole with a conducting film to form a plug, the plug being electrically coupled to the contact.
- The present inventors found the fact that the diameter of the first concave portion formed in the insulating film by removing the dummy gate electrode is smaller than the diameter of the second concave portion serving as a contact hole in the case of employing the gate last process, may be utilized to achieve that the recess can be selectively formed only in the upper portion in the inside of the first concave portion having a smaller diameter by suitably controlling the condition of the CMP process, which is conducted after these concave portions are filled with the metallic film. Further, it is also found that an insulating film is formed over the entire surface to fill the inside of the recess with the insulating film and then the exposed portions of the insulating film outside of the recess are removed, so that a protective insulating film can be selectively formed on the gate electrode, even if the gate last process is employed, leading to the completion of the present invention. This allows preventing a short circuit between the contact coupled to the source-drain region and the gate electrode, even in the case of the gate structure being formed in the gate last process.
- Here, any combination of each of these constitutions or conversions between the categories of the invention such as a process, a device, a method for utilizing the device and the like may also be within the scope of the present invention.
- According to the present invention, a short circuit between the contact coupled to the source-drain region and the gate electrode can be prevented in the gate structure formed in the gate last process.
- The above and other objects, advantages and features of the present invention will be more apparent from the following description of certain preferred exemplary embodiments taken in conjunction with the accompanying drawings, in which:
-
FIG. 1 is a cross-sectional view of a semiconductor device, illustrating a configuration of a semiconductor device according to an exemplary embodiment of the present invention; -
FIGS. 2A to 2C are cross-sectional views of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device; -
FIGS. 3A and 3B are cross-sectional views of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device; -
FIG. 4 is a cross-sectional view of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device; -
FIGS. 5A and 5B are cross-sectional views of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device; -
FIGS. 6A and 6B are cross-sectional views of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device; -
FIGS. 7A and 7B are cross-sectional views of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device; -
FIGS. 8A and 8B are cross-sectional views of the semiconductor device, illustrating the procedure for manufacturing the semiconductor device; -
FIGS. 9A and 9B are cross-sectional views of the semiconductor device, illustrating the configuration, in which a misalignment is caused in the pattern during the formation of the contact holes in the exemplary embodiment of the present invention; and -
FIG. 10 is a cross-sectional view of the semiconductor device, illustrating the configuration, in which a misalignment is caused in the pattern when a protective insulating film is not present in the upper portion of the gate electrode. - The invention will be now described herein with reference to illustrative exemplary embodiments. Those skilled in the art will recognize that many alternative exemplary embodiments can be accomplished using the teachings of the present invention and that the invention is not limited to the exemplary embodiments illustrated for explanatory purposed.
- Exemplary implementations according to the present invention will be described in detail as follows in reference to the drawings. In all drawings, an identical numeral is assigned to an element commonly appeared in the drawings, and the detailed description thereof will not be repeated.
-
FIG. 1 is a cross-sectional view, illustrating a configuration of asemiconductor device 100 in the present exemplary embodiment. Thesemiconductor device 100 includes asemiconductor substrate 102, which compatibly contains a dynamic random access memory region 200 (DRAM region) serving as a memory region (indicated as “DRAM” in the diagram) and alogic region 202 serving as a logic region (indicated as “Logic” in the diagram). Thesemiconductor substrate 102 is, for example, of a silicon substrate. In addition, thelogic region 202 is provided with a P-type channel region (indicated as “Pch” in the diagram) and an N-type channel region (“Nch” in the diagram). In addition, theDRAM region 200 may be designed to be an N-type channel region. These regions are isolated by elementisolation insulating films 103. The N-type channel region ofDRAM region 200 and the N-type channel region oflogic region 202 are provided with N-type impurity-diffusedregions 116 a, and the P-type channel region of thelogic region 202 is provided with the P-type impurity-diffusedregions 116 b. In addition to above, theDRAM region 200 has fine structure having the distances between the elements, which are narrower than that inlogic region 202. More specifically, in theDRAM region 200, the distances between the respective gates are narrower than that in thelogic region 202. Therefore, higher risk for causing a short circuit between the elements in the event of causing a pattern misalignment is arisen in theDRAM region 200. - Over the
semiconductor substrate 102, theDRAM region 200 is provided afirst gate 210, the P-type channel region of thelogic region 202 is provided with asecond gate 212, and the N-type channel region of thelogic region 202 is provided with athird gate 214. Further, source-drain regions, each of which is composed of an N-type impurity-diffusedregion 116 a, are provided in the both sides of thefirst gate 210 and thethird gate 214, respectively. In addition, source-drain regions, each of which is composed of a P-type impurity-diffusedregion 116 b, are provided in the both sides of thesecond gate 212, respectively. - The
semiconductor device 100 includes aninsulating film 120, an interlayerinsulating film 122, an interlayerinsulating film 160, an interlayerinsulating film 162, an interlayerinsulating film 172, an interlayerinsulating film 174 and an interlayerinsulating film 176, which are deposited in this sequence onsemiconductor substrate 102. The interlayerinsulating film 122 is formed to fill thefirst gate 210, thesecond gate 212 and thethird gate 214 formed on thesemiconductor substrate 102. - In the present exemplary embodiment, the
first gate 210, thesecond gate 212 and thethird gate 214 are configured to be formed using the gate last process. Each of the gates is configured of a gate insulating film formed in a bottom surface of a concave portion formed in then insulating film (concave portion 126 as will be discussed later) composed of theinterlayer insulating film 122 and the side walls of the respective gates and a gate electrode formed on the gate insulating film in the concave portion (agate electrode 133 as will be discuss later). The gate electrode of each of the gates is composed of a film of first metal (firstmetallic film 132 as will be discussed later), and a film of second metal (secondmetallic film 130 as will be discussed later), which covers the bottom surface and the side surface of the film of first metal and is provided so as to be in contact with the gate insulating film and the side wall of the concave portion. The second metallic film is provided so as to be in contact with the side wall of the concave portion and the gate insulating film. In addition, the gate insulating film of each of the gates is composed of multiple-layered film configured of multiple types of films. The detailed features will be discussed later. - The
first gate 210 is constitutionally different from thesecond gate 212 and thethird gate 214, in terms of having a protectiveinsulating film 140 formed on the gate electrode in the concave portion. - Further,
contacts 134 coupled to the source-drain regions of the respective gates are provided in theinterlayer insulating film 122 of thesemiconductor device 100. Thecontact 134 may be composed of the same material as employed for the gate electrodes of the respective gates. More specifically, each of thecontact 134 is configured of a film of first metal (firstmetallic film 132 as will be discussed later) formed in the inside of the concave portion (contact hole 124 as will be discussed later) in which formed the insulatingfilm 120 and theinterlayer insulating film 122, and a film of second metal (secondmetallic film 130 as will be discussed later), which covers the bottom surface and the side surface of the film of first metal and is provided so as to be in contact with the bottom surface and the side wall of the concave portion. - In the
DRAM region 200,bit lines 184 coupled to therespective contacts 134, plugs 186, and plugs 188, are provided in theinterlayer insulating films interlayer insulating film 174 is provided with acapacitor 198, which is composed of alower electrode 192, acapacitive film 194 and anupper electrode 196. Thecapacitor 198 is electrically coupled via theplug 188, theplug 186 and thecontact 134 to one of the N-type impurity-diffusedregions 116 a which is formed in the lateral side of thefirst gate 210. In addition, the other of the N-type impurity-diffusedregions 116 a formed in the lateral side of thefirst gate 210 is electrically coupled to thebit line 184. - In addition, in the
logic region 202, aplug 186, aplug 188 and aplug 190 which are coupled to therespective contacts 134, are provided in the insides of the interlayer insulatingfilms - In the present exemplary embodiment, each of the respective plugs and the
bit line 184 may be composed of abarrier metal film 180 and ametallic film 182. Thebarrier metal film 180 may be composed of, for example, titanium (Ti), titanium nitride (TiN), tungsten (W), tungsten nitride (WN), tantalum (Ta) or tantalum nitride (TaN) or the like. In addition, thebarrier metal film 180 may be configured of multiple-layered films including, for example, TaN and Ta, deposited thereon. Themetallic film 182 may be configured of, for example, copper. Thebit line 184 may be configured to have a dual damascene structure. In thelogic region 202, thethird gate 214 is electrically coupled to theplug 186 formed thereon. Though it is not shown here, thesecond gate 212 in the P-type channel region of thelogic region 202 may also be configured to be electrically coupled to theplug 186. - In the
DRAM region 200 and thelogic region 202, silicide layers 118 are formed on the surface of the N-type impurity-diffusedregion 116 a and the P-type impurity-diffusedregion 116 b. Therespective contacts 134 are electrically coupled to the N-type impurity-diffusedregion 116 a and the P-type impurity-diffusedregion 116 b through the silicide layers 118, respectively. In theDRAM region 200 and thelogic region 202, transistors are composed of the respective gates and the impurity-diffused regions. - Next, the procedure for manufacturing the
semiconductor device 100 in the present exemplary embodiment will be described.FIGS. 2A to 2C ,FIGS. 3A and 3B ,FIG. 4 ,FIGS. 5A and 5B ,FIGS. 6A and 6B ,FIGS. 7A and 7B , andFIGS. 8A and 8B are cross-sectional views, illustrating the procedure for manufacturing thesemiconductor device 100. - First of all, the element
isolation insulating film 103 is formed in thesemiconductor substrate 102 using a known technique. The elementisolation insulating film 103 may be composed of, for example, a silicon oxide film. In addition, it may be also configured to form a liner film of silicon nitride film or the like in the bottom surface and the side surface of the elementisolation insulating film 103. - Subsequently, the first
gate insulating film 104, the secondgate insulating film 106 and the third gate film 108 are sequentially formed over the entire surface of thesemiconductor substrate 102. The firstgate insulating film 104 may be composed of, for example, a silicon oxide film. The secondgate insulating film 106 may be composed of, for example, a high dielectric constant film of hafnium oxynitride (HfON) and the like. The third gate film 108 may be composed of, for example, TaN. - Subsequently, a resist film (not shown) is formed to selectively mask the N-type channel region of the
DRAM region 200 and thelogic region 202, the third gate film 108 of the P-type channel region in thelogic region 202 is selectively removed using a wet etching process through a mask of such resist film. Thereafter, the resist film is completely removed (FIG. 2A ). - Then, an
etch stop film 110, which will serve as an etch stop film in the etching of the polysilicon layer, is formed over the entire surface of the semiconductor substrate 102 (FIG. 2B ). Theetch stop film 110 may be composed of, for example, TiN. - Subsequently, a
polysilicon layer 112 is formed on theetch stop film 110 using, for example, a chemical vapor deposition (CVD) process. Subsequently, theetch stop film 110, the third gate film 108, the secondgate insulating film 106, the firstgate insulating film 104 and thepolysilicon layer 112 are sequentially patterned to a shape of the gate electrode using a known lithographic technology (FIG. 2C ). This provides a formation of a dummy gate electrode composed of thepolysilicon layer 112. - Thereafter, an ion implantation is conducted over the
semiconductor substrate 102 through a mask ofpolysilicon layer 112 that serves as a dummy gate electrode to create a lightly doped drain (LDD) structure of the N-type impurity-diffusedregion 116 a and the P-type impurity-diffusedregion 116 b. Subsequently,side walls 114 are formed in the lateral sides of thepolysilicon layer 112 and the gate insulating film which are patterned to the geometry of the gate electrode. Theside wall 114 may be composed of, for example, a silicon nitride film. Subsequently, an ion implantation is conducted over thesemiconductor substrate 102 through a mask of the polysilicon layers 112 serving as dummy gate electrodes and theside walls 114 to form the N-type impurity-diffusedregion 116 a and the P-type impurity-diffusedregion 116 b (FIG. 3A ). The N-type impurity-diffusedregion 116 a and the P-type impurity-diffusedregion 116 b serve as the source-drain regions of the respective transistors. - Subsequently, a metallic film is formed over the entire surface of the
semiconductor substrate 102. In the present exemplary embodiment, such metallic film is composed of nickel or cobalt. A metallic film can be formed by sputtering. Subsequently, a thermal processing is carried out to cause a reaction of the metallic film with silicon which contacts with the metallic film to form the silicide layers 118. Here the silicide layers 118 are also formed on the polysilicon layer 112 (FIG. 3B ). Thereafter, unreacted portions of the metallic film are removed. Thesilicide layer 118 may be composed of, for example, nickel silicide (NiSi) or cobalt silicide (CoSi). - Subsequently, the insulating
film 120 and the interlayer insulating film 122 (that constitutes theside wall 114 and the first insulating film) are deposited in this order over the entire surface of thesemiconductor substrate 102 to fill the polysilicon layers 112 and theside walls 114 serving as the dummy gate electrodes (FIG. 4 ). The insulatingfilm 120 may be composed of, for example, a silicon nitride film. Theinterlayer insulating film 122 may be composed of, for example, a silicon oxide film. - Then, the surfaces of the
interlayer insulating film 122 and the insulatingfilm 120 are planarized using a CMP process. In such case, the portions of thesilicide layer 118 disposed on the surface of thepolysilicon layer 112 is also removed, then the upper surfaces of the polysilicon layers 112 serving as the dummy gate electrode are exposed. Then, a process such as a dry etching process employing a mask is conducted to selectively remove theinterlayer insulating film 122 and the insulatingfilm 120, then thecontact hole 124 are formed which are coupled to the P-type impurity-diffusedregion 116 b and the N-type impurity-diffusedregion 116 a, serving as the source-drain region. This allows exposing in the bottom of thecontact hole 124 the silicide layers 118, which have been formed on the N-type impurity-diffusedregion 116 a and on the P-type impurity-diffusedregion 116 b (FIG. 5A ). - Subsequently, the polysilicon layers 112 serving as dummy gate electrodes are selectively removed using a wet etching process, and then the
etch stop film 110 is removed. Therefore respectiveconcave portions 126 within theside walls 114 are formed (FIG. 5B ). Here, thecontact hole 124 has a diameter, which is larger than the width of theconcave portion 126. The width of theconcave portion 126 may be determined as, for example, 20 to 50 nm. - Subsequently, the second
metallic film 130 and the firstmetallic film 132 are deposited in this order over the entire surface on thesemiconductor substrate 102. The secondmetallic film 130 may be configured of, for example, titanium aluminum nitride (TiAlN). In addition, a thickness of a flat section of the secondmetallic film 130 may be determined as, for example, 10 nm. The secondmetallic film 130 is formed to cover the bottom surfaces and the side walls of theconcave portions 126 and the contact holes 124 respectively, and concave portions are still remained within theconcave portions 126 and the contact holes 124 after the secondmetallic film 130 is formed. In the present exemplary embodiment, the secondmetallic film 130 may be configured to have a bottom surface formed in the upper surface of the gate insulating film and a surrounding wall rising from a circumference of such bottom surface in theconcave portion 126. In addition, the secondmetallic film 130 may also be configured to have a bottom surface covering the bottom surface of thecontact hole 124 and a surrounding wall rising from a circumference of such bottom surface even in thecontact hole 124. Subsequently, the firstmetallic film 132 is formed on the secondmetallic film 130 to fill the concave portion in the concave portion 126 (first concave portion) and the contact hole 124 (second concave portion) (FIG. 6A ). The firstmetallic film 132 may be composed of, for example, tungsten (W), aluminum (Al) or copper (Cu) or the like. - Then, the portions of the first
metallic film 132 and the secondmetallic film 130 exposed out of theconcave portion 126 and thecontact hole 124 are removed using a CMP. This allows forming thecontact 134 in thecontact hole 124 and thegate electrode 133 in theconcave portion 126. In such case, a slurry containing hydrogen peroxide water at a higher concentration and exhibiting higher oxidizability is employed to conduct a CMP process with higher chemical reactivity, such that the upper portions of the firstmetallic film 132 and the secondmetallic film 130 in theconcave portion 126 are removed in theconcave portion 126 having a smaller diameter to formrecesses 128 in the upper portion of the inside of the concave portion 126 (FIG. 6B ). - Subsequently, a protective insulating film 140 (second insulating film) is formed over the entire surface of the
semiconductor substrate 102 to fill therecess 128 with the protective insulating film 140 (FIG. 7A ). Here, the protectiveinsulating film 140 may be composed of, for example, a silicon oxide film. Subsequently, portions of the protectiveinsulating film 140 exposed outside of therecess 128 is removed using the CMP (FIG. 7B ). Therefore the protectiveinsulating film 140 is selectively formed on thegate electrode 133 in theconcave portion 126. - Then, the portions of the protective
insulating film 140 formed in the gate of thelogic region 202 is removed. More specifically, a resistfilm 142 that selectively masks only theDRAM region 200 is formed, and then the protectiveinsulating film 140 is partially removed by etching through the mask of such resistfilm 142. In such case, when theinterlayer insulating film 122 is configured of the silicon oxide film, which is the same material as employed for the protectiveinsulating film 140, the upper portion of theinterlayer insulating film 122 is also simultaneously removed (FIG. 8A ). - After the resist
film 142 is removed, theinterlayer insulating film 160 and the interlayer insulating film 162 (second insulating film) are deposited in this order on the entire surface of thesemiconductor substrate 102. Theinterlayer insulating film 160 and theinterlayer insulating film 162 may be composed of, for example, a low dielectric constant film. Although it is not shown, other types of films such as etch stop films or the like may be suitably provided between the respective interlayer insulating films as required. - Subsequently, holes 164 for forming the
plugs 186 and dualdamascene interconnect trenches 166 for forming thebit lines 184 are formed in theinterlayer insulating film 160 and the interlayer insulating film 162 (FIG. 8B ). Theholes 164 and the dualdamascene interconnect trenches 166 are formed so as to be coupled to thecontacts 134. In addition, in thelogic region 202, theholes 164 are formed so as to be coupled to thegate electrodes 133. Then, the interiors of theholes 164 and the dualdamascene interconnect trench 166 are filled with thebarrier metal film 180 and themetallic film 182. Thereafter, the portions of themetallic film 182 and thebarrier metal film 180 exposed outside of theholes 164 and the dualdamascene interconnect trenches 166 are removed using the CMP process, theplugs 186 and thebit lines 184 electrically coupled to thecontacts 134 and thegate electrodes 133 are formed. - In such case, the protective
insulating film 140 is formed over thegate electrode 133 of thefirst gate 210. Therefore, if a misalignment is caused in the pattern for theholes 164 in theDRAM region 200, a short circuit between thegate electrode 133 and theplug 186 of thefirst gate 210 can be prevented. Such condition is shown inFIGS. 9A and 9B .FIG. 9A illustrates an exemplary implementation, in which a misalignment for thehole 164 is caused in theDRAM region 200 so that thehole 164 is formed to overlap thefirst gate 210. If such misalignment is caused in the pattern, an absence of the protectiveinsulating film 140 in the surface of thegate electrode 133 leads to a short circuit between thegate electrode 133 and theplug 186, as schematically indicated by the surrounding dotted line inFIG. 10 . However, since the protectiveinsulating film 140 is formed on thegate electrode 133 in the present exemplary embodiment, in the case of causing a pattern misalignment, a short circuit between thebit line 184 or theplug 186 which are formed thereafter, and the gate electrode, can be prevented.FIG. 9B is a schematic diagram, illustrating a structure that theplug 186 and thebit line 184 are formed in thehole 164 and the dualdamascene interconnect trench 166 in the configuration of the present exemplary embodiment. - In addition to above, the protective
insulating film 140 may be composed of a material, which is capable of providing higher etch selectivity for theinterlayer insulating film 160. Such selection of the material allows presenting the structure of the protectiveinsulating film 140 being formed on the surface of thegate electrode 133 without being etched can be achieved, in the case of etching theinterlayer insulating film 160 to form theholes 164 and the dualdamascene interconnect trenches 166. - Now returning to
FIG. 1 , theinterlayer insulating film 172 is then formed over the entire surface of thesemiconductor substrate 102. Thereafter, a hole reaching theplug 186 is formed in theinterlayer insulating film 172, and the inside of the hole is filled with thebarrier metal film 180 and themetallic film 182. Subsequently, the portions of themetallic film 182 and thebarrier metal film 180 exposed outside of the holes are removed using a CMP process to form aplug 188. - Then, the
interlayer insulating film 174 is formed on the entire surface of thesemiconductor substrate 102. Subsequently, in theDRAM region 200, a concave portion for forming thecapacitor 198 in theinterlayer insulating film 174 is formed. Then, the concave portion is filled with thelower electrode 192, thecapacitive film 194 and theupper electrode 196. Therefore thecapacitor 198 is formed. Alternatively, the capacitor may be manufactured by employing other types of configurations and processes. - Thereafter, the
interlayer insulating film 176 is formed over the entire surface of thesemiconductor substrate 102, and holes reaching theplug 188 is formed in theinterlayer insulating film 174 and theinterlayer insulating film 176 in thelogic region 202, and then the inside of the holes are filled with thebarrier metal film 180 and themetallic film 182. Subsequently, the portions of themetallic film 182 and thebarrier metal film 180 exposed outside of the holes are removed using a CMP process to form plugs 190. As described above, thesemiconductor device 100 having the configuration shown inFIG. 1 is obtained. - Since the protective
insulating film 140 can be selectively formed over thegate electrode 133 in the configuration employing the gate last process according to thesemiconductor device 100 in the present exemplary embodiment, in the case of causing a pattern misalignment during the formation of thecontact 134 in a self-aligning manner, a short circuit between thecontact 134 and thegate electrode 133 can be prevented. - In particular, since the
DRAM region 200 has fine structure having the distances between the elements, which is narrower than that inlogic region 202, higher risk for causing a short circuit between the elements in the case of causing a pattern misalignment is provided. However, since thesemiconductor device 100 in the present exemplary embodiment is configured that thegate electrode 133 is protected by the protectiveinsulating film 140 in theDRAM region 200, a short circuit between thecontact 134 and thegate electrode 133 can be prevented. In addition, the protectiveinsulating film 140 is removed in thelogic region 202. This allows preventing a short circuit in theDRAM region 200 and forming theplug 186 or the like on thegate electrode 133 an electrical coupled therebetween in thelogic region 202 in the semiconductor device compatibly containing theDRAM region 200 and thelogic region 202. - While exemplary embodiments of the present invention has been fully described above in reference to the drawings, it is intended to present these exemplary embodiments for the purpose of illustrations of the present invention only, and various modifications other than that described above are also available.
- The above exemplary embodiment describes the configuration that the
DRAM region 200 is protected with the resistfilm 142 and the all the protectiveinsulating film 140 of thelogic region 202 is removed as shown inFIG. 8A . However, such process may not be conducted, and instead, theholes 164 may be formed in thelogic region 202 while leaving the protectiveinsulating film 140 and only theDRAM region 200 may be protected with the resist film, then the portions of the protectiveinsulating film 140 exposed in the bottom of thehole 164 of thelogic region 202 may be selectively removed. - In addition to above, in the above-described exemplary embodiment, the respective gate insulating films are formed to be substantially flat. This allows controllably reducing the variation in the thickness of the gate insulating film, and establishing the threshold of the respective transistors to a desired value. In particular, when a gate insulating film may be constituted of multiple layered films, or when different thickness or different number of layers are selected for the P-type transistor and the N-type transistor, the control of the threshold can be more easily achieved since the geometry of the gate insulating film is selected to be substantially flat. However, the structure of the gate insulating film is not particularly limited to such configuration, the gate insulating film may be formed on the bottom surface and the side wall in the
concave portion 126 after the dummy gate electrode is removed. - It is apparent that the present invention is not limited to the above exemplary embodiment, and may be modified and changed without departing from the scope and spirit of the invention.
Claims (2)
1. A method for manufacturing a semiconductor device, including:
forming a dummy gate electrode over a semiconductor substrate;
forming a first insulating film covering the dummy gate electrode, over the semiconductor substrate;
planarizing the first insulating film to expose an upper surface of the dummy gate electrode;
removing the dummy gate electrode to form a concave portion;
forming a metallic film over the semiconductor substrate to fill the concave portion with the metallic film;
removing portions of the metallic film exposed outside of the concave portion using a chemical mechanical polishing process to form a gate electrode in the concave portion;
after removing the portions of the metallic film, forming a second insulating film in an upper region of the metallic film to fill the concave portion.
2. The method for manufacturing a semiconductor device according to claim 1 , comprising a further step, after forming the second insulating film, of forming a third insulating film over the semiconductor substrate;
wherein the third insulating film is in contact with the second insulating film.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/170,856 US20110263113A1 (en) | 2007-12-25 | 2011-06-28 | Method for manufacturing a semiconductor device |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2007332717A JP2009158591A (en) | 2007-12-25 | 2007-12-25 | Semiconductor device and manufacturing method thereof |
JP2007-332717 | 2007-12-25 | ||
US12/345,015 US7986012B2 (en) | 2007-12-25 | 2008-12-29 | Semiconductor device and process for manufacturing same |
US13/170,856 US20110263113A1 (en) | 2007-12-25 | 2011-06-28 | Method for manufacturing a semiconductor device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/345,015 Division US7986012B2 (en) | 2007-12-25 | 2008-12-29 | Semiconductor device and process for manufacturing same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20110263113A1 true US20110263113A1 (en) | 2011-10-27 |
Family
ID=40787577
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/345,015 Expired - Fee Related US7986012B2 (en) | 2007-12-25 | 2008-12-29 | Semiconductor device and process for manufacturing same |
US13/170,856 Abandoned US20110263113A1 (en) | 2007-12-25 | 2011-06-28 | Method for manufacturing a semiconductor device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/345,015 Expired - Fee Related US7986012B2 (en) | 2007-12-25 | 2008-12-29 | Semiconductor device and process for manufacturing same |
Country Status (3)
Country | Link |
---|---|
US (2) | US7986012B2 (en) |
JP (1) | JP2009158591A (en) |
CN (1) | CN101471379B (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120146106A1 (en) * | 2010-12-14 | 2012-06-14 | Globalfoundries Inc. | Semiconductor devices having through-contacts and related fabrication methods |
US20130009231A1 (en) * | 2011-07-08 | 2013-01-10 | Broadcom Corporation | Method for Efficiently Fabricating Memory Cells with Logic FETs and Related Structure |
US20150123216A1 (en) * | 2013-11-04 | 2015-05-07 | Global Foundries Inc. | Common fill of gate and source and drain contacts |
US12237386B2 (en) | 2021-03-23 | 2025-02-25 | Samsung Electronics Co., Ltd. | Semiconductor device and method for fabricating the same |
Families Citing this family (29)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2011049250A (en) * | 2009-08-25 | 2011-03-10 | Renesas Electronics Corp | Semiconductor device and method for manufacturing the same |
US8436404B2 (en) * | 2009-12-30 | 2013-05-07 | Intel Corporation | Self-aligned contacts |
US8946828B2 (en) * | 2010-02-09 | 2015-02-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device having elevated structure and method of manufacturing the same |
US8232148B2 (en) * | 2010-03-04 | 2012-07-31 | International Business Machines Corporation | Structure and method to make replacement metal gate and contact metal |
JP2011192744A (en) * | 2010-03-12 | 2011-09-29 | Panasonic Corp | Semiconductor device and method of manufacturing the same |
CN102214576A (en) * | 2010-04-09 | 2011-10-12 | 中国科学院微电子研究所 | Semiconductor device and method for manufacturing the same |
CN101950758B (en) * | 2010-07-13 | 2012-10-10 | 中国科学院上海微系统与信息技术研究所 | Grid structure of high-K material based on silicon-on-insulator (SOI) substrate and preparation method thereof |
CN102376682B (en) * | 2010-08-18 | 2014-09-24 | 中国科学院微电子研究所 | Semiconductor device and forming method thereof |
US8749067B2 (en) | 2010-08-18 | 2014-06-10 | Institute of Microelectronics, Chinese Academy of Sciences | Semiconductor device and method for forming the same |
US8633520B2 (en) * | 2010-10-21 | 2014-01-21 | Samsung Electronics Co., Ltd. | Semiconductor device |
KR101186038B1 (en) * | 2010-11-26 | 2012-09-26 | 에스케이하이닉스 주식회사 | Method of fabricating semiconductor device |
US8492214B2 (en) * | 2011-03-18 | 2013-07-23 | International Business Machines Corporation | Damascene metal gate and shield structure, methods of manufacture and design structures |
JP5863381B2 (en) * | 2011-10-17 | 2016-02-16 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method of semiconductor device |
CN103066010B (en) * | 2011-10-19 | 2016-03-16 | 中芯国际集成电路制造(上海)有限公司 | MOS transistor and preparation method thereof |
US8546212B2 (en) | 2011-12-21 | 2013-10-01 | United Microelectronics Corp. | Semiconductor device and fabricating method thereof |
US20130181265A1 (en) * | 2012-01-18 | 2013-07-18 | Globalfoundries Inc. | Methods of Forming a Gate Cap Layer Above a Replacement Gate Structure and a Semiconductor Device That Includes Such a Gate Structure and Cap Layer |
US8946049B2 (en) | 2012-04-11 | 2015-02-03 | International Business Machines Corporation | Replacement gate structures and methods of manufacturing |
CN103117285B (en) * | 2013-02-04 | 2015-12-02 | 京东方科技集团股份有限公司 | The manufacture method of a kind of array base palte, display unit and array base palte |
US9153483B2 (en) | 2013-10-30 | 2015-10-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of semiconductor integrated circuit fabrication |
US9117927B2 (en) | 2014-01-17 | 2015-08-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of semiconductor integrated circuit fabrication |
KR20150104362A (en) * | 2014-03-05 | 2015-09-15 | 에스케이하이닉스 주식회사 | Semiconductor device having buried gate and manufacturing method of the same |
KR102243492B1 (en) | 2014-07-21 | 2021-04-23 | 삼성전자주식회사 | Semiconductor device and method for manufacturing the same |
KR102306674B1 (en) | 2015-03-17 | 2021-09-29 | 삼성전자주식회사 | Semiconductor device and method for manufacturing the same |
CN106206714B (en) * | 2015-04-30 | 2020-06-30 | 联华电子股份有限公司 | Semiconductor device |
CN104867928B (en) * | 2015-04-30 | 2018-05-01 | 上海集成电路研发中心有限公司 | The preparation method of gate metal and contact metal in a kind of cmos device |
US10510598B2 (en) * | 2016-11-29 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned spacers and method forming same |
US10515896B2 (en) * | 2017-08-31 | 2019-12-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interconnect structure for semiconductor device and methods of fabrication thereof |
US10804140B2 (en) | 2018-03-29 | 2020-10-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interconnect formation and structure |
TWI696270B (en) * | 2019-04-15 | 2020-06-11 | 力晶積成電子製造股份有限公司 | Memory structure and manufacturing method thereof |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6420273B1 (en) * | 1997-06-30 | 2002-07-16 | Koninklijke Philips Electronics N.V. | Self-aligned etch-stop layer formation for semiconductor devices |
US6054355A (en) * | 1997-06-30 | 2000-04-25 | Kabushiki Kaisha Toshiba | Method of manufacturing a semiconductor device which includes forming a dummy gate |
JP3025478B2 (en) * | 1998-07-13 | 2000-03-27 | 松下電器産業株式会社 | Semiconductor device and manufacturing method thereof |
US6291278B1 (en) * | 1999-05-03 | 2001-09-18 | Advanced Micro Devices, Inc. | Method of forming transistors with self aligned damascene gate contact |
KR100338104B1 (en) * | 1999-06-30 | 2002-05-24 | 박종섭 | Method of manufacturing a semiconductor device |
JP2001267561A (en) * | 2000-03-21 | 2001-09-28 | Sony Corp | Method of manufacturing for semiconductor device and semiconductor device |
JP2002026311A (en) * | 2000-07-04 | 2002-01-25 | Miyazaki Oki Electric Co Ltd | SOI MOS device and method of manufacturing the same |
JP2003168732A (en) | 2001-11-29 | 2003-06-13 | Promos Technologies Inc | Method of forming contact plug |
JP2005079206A (en) * | 2003-08-28 | 2005-03-24 | Semiconductor Leading Edge Technologies Inc | Semiconductor device and method for manufacturing the same |
JP2006120904A (en) * | 2004-10-22 | 2006-05-11 | Elpida Memory Inc | Semiconductor device and manufacturing method thereof |
JP2006351582A (en) | 2005-06-13 | 2006-12-28 | Hitachi Kokusai Electric Inc | Semiconductor device manufacturing method and substrate processing apparatus |
JP4882287B2 (en) | 2005-06-20 | 2012-02-22 | ソニー株式会社 | Semiconductor device |
JP2007081249A (en) * | 2005-09-15 | 2007-03-29 | Matsushita Electric Ind Co Ltd | Semiconductor device and manufacturing method thereof |
-
2007
- 2007-12-25 JP JP2007332717A patent/JP2009158591A/en active Pending
-
2008
- 2008-12-25 CN CN2008101885897A patent/CN101471379B/en not_active Expired - Fee Related
- 2008-12-29 US US12/345,015 patent/US7986012B2/en not_active Expired - Fee Related
-
2011
- 2011-06-28 US US13/170,856 patent/US20110263113A1/en not_active Abandoned
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120146106A1 (en) * | 2010-12-14 | 2012-06-14 | Globalfoundries Inc. | Semiconductor devices having through-contacts and related fabrication methods |
US8951907B2 (en) * | 2010-12-14 | 2015-02-10 | GlobalFoundries, Inc. | Semiconductor devices having through-contacts and related fabrication methods |
US20130009231A1 (en) * | 2011-07-08 | 2013-01-10 | Broadcom Corporation | Method for Efficiently Fabricating Memory Cells with Logic FETs and Related Structure |
US9129856B2 (en) * | 2011-07-08 | 2015-09-08 | Broadcom Corporation | Method for efficiently fabricating memory cells with logic FETs and related structure |
US20150123216A1 (en) * | 2013-11-04 | 2015-05-07 | Global Foundries Inc. | Common fill of gate and source and drain contacts |
US9136131B2 (en) * | 2013-11-04 | 2015-09-15 | Globalfoundries Inc. | Common fill of gate and source and drain contacts |
US12237386B2 (en) | 2021-03-23 | 2025-02-25 | Samsung Electronics Co., Ltd. | Semiconductor device and method for fabricating the same |
Also Published As
Publication number | Publication date |
---|---|
CN101471379A (en) | 2009-07-01 |
CN101471379B (en) | 2011-03-02 |
US20090159978A1 (en) | 2009-06-25 |
JP2009158591A (en) | 2009-07-16 |
US7986012B2 (en) | 2011-07-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7986012B2 (en) | Semiconductor device and process for manufacturing same | |
US8114730B2 (en) | Shared contact structure, semiconductor device and method of fabricating the semiconductor device | |
CN102270641B (en) | Semiconductor device | |
US8878306B2 (en) | Semiconductor device | |
US7495292B2 (en) | Integrated circuit devices having pad contact plugs in the cell array and peripheral circuit regions of the integrated circuit substrate | |
WO2003041127A2 (en) | Process for forming metallized contacts to periphery transistors | |
US7115491B2 (en) | Method for forming self-aligned contact in semiconductor device | |
CN102222668A (en) | Semiconductor device and method for forming the same | |
US6403417B1 (en) | Method for in-situ fabrication of a landing via and a strip contact in an embedded memory | |
US7622347B2 (en) | Self-aligned metal electrode to eliminate native oxide effect for metal insulator semiconductor (MIS) capacitor | |
US6878597B2 (en) | Methods of forming source/drain regions using multilayer side wall spacers and structures so formed | |
US20160013128A1 (en) | Semiconductor device and manufacturing method thereof | |
US6087727A (en) | Misfet semiconductor device having different vertical levels | |
US20070145491A1 (en) | Semiconductor device and method of manufacture | |
US20200328215A1 (en) | Memory structure and manufacturing method thereof | |
US20040099957A1 (en) | Integrated circuit devices including low dielectric side wall spacers and methods of forming same | |
US7829925B2 (en) | Semiconductor device and method for manufacturing same | |
US6916701B2 (en) | Method for fabricating a silicide layer of flat cell memory | |
JP2007142208A (en) | Semiconductor device and manufacturing method thereof | |
US9379199B2 (en) | Semiconductor device including a contact plug with barrier materials | |
US20060286748A1 (en) | Terraced film stack | |
US20050121755A1 (en) | Methods of fabricating integrated circuit conductive contact structures including grooves | |
JP3116889B2 (en) | Method for manufacturing semiconductor device | |
KR100833430B1 (en) | Drain contact plug formation method of NAND flash device | |
KR20080008074A (en) | Semiconductor memory device and method of forming the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:NEC ELECTRONICS CORPORATION;REEL/FRAME:026548/0654 Effective date: 20100401 Owner name: NEC ELECTRONICS CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MATSUBARA, YOSHIHISA;SAKOH, TAKASHI;REEL/FRAME:026548/0540 Effective date: 20081127 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |