US20110215399A1 - P-channel power mosfet - Google Patents
P-channel power mosfet Download PDFInfo
- Publication number
- US20110215399A1 US20110215399A1 US13/039,294 US201113039294A US2011215399A1 US 20110215399 A1 US20110215399 A1 US 20110215399A1 US 201113039294 A US201113039294 A US 201113039294A US 2011215399 A1 US2011215399 A1 US 2011215399A1
- Authority
- US
- United States
- Prior art keywords
- power mosfet
- channel power
- trench
- gate
- field plate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims abstract description 92
- 229920005591 polysilicon Polymers 0.000 claims abstract description 92
- 239000000758 substrate Substances 0.000 claims abstract description 50
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 50
- 229910052710 silicon Inorganic materials 0.000 claims description 50
- 239000010703 silicon Substances 0.000 claims description 50
- 239000004065 semiconductor Substances 0.000 claims description 36
- 229910052751 metal Inorganic materials 0.000 claims description 35
- 239000002184 metal Substances 0.000 claims description 35
- 239000013078 crystal Substances 0.000 claims description 13
- 239000002019 doping agent Substances 0.000 claims description 9
- 238000000034 method Methods 0.000 abstract description 90
- 238000012360 testing method Methods 0.000 abstract description 7
- 238000013461 design Methods 0.000 abstract description 6
- 238000005259 measurement Methods 0.000 abstract description 2
- 230000008569 process Effects 0.000 description 84
- 230000015572 biosynthetic process Effects 0.000 description 48
- 238000010586 diagram Methods 0.000 description 36
- 239000010410 layer Substances 0.000 description 27
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 19
- 238000004519 manufacturing process Methods 0.000 description 16
- 238000010168 coupling process Methods 0.000 description 13
- 238000005859 coupling reaction Methods 0.000 description 13
- 229910052814 silicon oxide Inorganic materials 0.000 description 13
- 238000000059 patterning Methods 0.000 description 11
- 239000011229 interlayer Substances 0.000 description 10
- 230000008878 coupling Effects 0.000 description 9
- 229910052782 aluminium Inorganic materials 0.000 description 8
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 8
- 238000002161 passivation Methods 0.000 description 8
- 238000005468 ion implantation Methods 0.000 description 7
- 239000000463 material Substances 0.000 description 7
- 229920001721 polyimide Polymers 0.000 description 7
- 230000004888 barrier function Effects 0.000 description 6
- 230000003252 repetitive effect Effects 0.000 description 6
- 238000001312 dry etching Methods 0.000 description 5
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 4
- 230000005669 field effect Effects 0.000 description 4
- 239000011521 glass Substances 0.000 description 4
- 150000002500 ions Chemical class 0.000 description 4
- 238000001459 lithography Methods 0.000 description 4
- 230000003647 oxidation Effects 0.000 description 4
- 238000007254 oxidation reaction Methods 0.000 description 4
- 229910052698 phosphorus Inorganic materials 0.000 description 4
- 239000011574 phosphorus Substances 0.000 description 4
- 108091006146 Channels Proteins 0.000 description 3
- 102000004129 N-Type Calcium Channels Human genes 0.000 description 3
- 108090000699 N-Type Calcium Channels Proteins 0.000 description 3
- 239000004642 Polyimide Substances 0.000 description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 3
- 229910045601 alloy Inorganic materials 0.000 description 3
- 239000000956 alloy Substances 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 230000000052 comparative effect Effects 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 239000007943 implant Substances 0.000 description 3
- 239000000377 silicon dioxide Substances 0.000 description 3
- 238000004544 sputter deposition Methods 0.000 description 3
- 230000035882 stress Effects 0.000 description 3
- 239000010936 titanium Substances 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- 239000000654 additive Substances 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 239000005380 borophosphosilicate glass Substances 0.000 description 2
- 239000002131 composite material Substances 0.000 description 2
- 230000006866 deterioration Effects 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 230000012447 hatching Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- 239000011800 void material Substances 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 1
- 230000000996 additive effect Effects 0.000 description 1
- 230000032683 aging Effects 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000018109 developmental process Effects 0.000 description 1
- 229940104869 fluorosilicate Drugs 0.000 description 1
- 238000000227 grinding Methods 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 239000005360 phosphosilicate glass Substances 0.000 description 1
- 239000011148 porous material Substances 0.000 description 1
- 230000008707 rearrangement Effects 0.000 description 1
- 239000005368 silicate glass Substances 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000007858 starting material Substances 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0295—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the source electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0297—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the gate electrodes, e.g. to form trench gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/665—Vertical DMOS [VDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
- H10D64/117—Recessed field plates, e.g. trench field plates or buried field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/518—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their lengths or sectional shapes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/671—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor having lateral variation in doping or structure
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
Definitions
- the present invention relates to semiconductor devices, and more particularly to a semiconductor integrated circuit device technique that is effectively applicable to a MOSFET device.
- Patent Document 1 Japanese Unexamined Patent Publication No. 2006-202931 (Patent Document 1) or U.S. Patent Application Publication No. 2006-157779 (Patent Document 2) corresponding thereto, there is disclosed an n-channel MOSFET wherein a field plate electrode is disposed under an ordinary trench gate electrode.
- the present inventors have fabricated double-gate-in-trench p-channel power MOSFETs each having a p + polysilicon gate electrode (intrinsic gate electrode) and a p + field plate electrode (field plate gate electrode) in a trench on the basis of the n-channel power MOSFET structure concerned according to common design techniques.
- a p + polysilicon gate electrode Intrinsic gate electrode
- a p + field plate electrode field plate gate electrode
- NBTI negative bias temperature instability
- Vth threshold voltage
- ON resistance tends to increase steeply after the lapse of a certain period of stress application time, which is regarded as a phenomenon of deterioration with time or aging.
- the present invention is intended to overcome the disadvantages mentioned above.
- a p-channel power MOSFET having an n-type polysilicon linear field plate electrode and an n-type polysilicon linear gate electrode in each trench thereof.
- a p-channel power MOSFET configured to have an n-type polysilicon linear field plate electrode and an n-type polysilicon linear gate electrode in each trench thereof in accordance with the present invention is capable of providing the advantageous effect of significantly reducing the degree of deterioration with time in terms of threshold voltage (Vth).
- FIG. 1 is a chip top view of a double-gate-in-trench p-channel power MOSFET according to first and second preferred embodiments of the present invention
- FIG. 2 is an enlarged top view of a cutout cell region R 1 shown in FIG. 1 ;
- FIG. 3 is a device cross-sectional view taken along, line X-X′ in FIG. 2 (according to the first preferred embodiment of the present invention).
- FIG. 4 is a device cross-sectional view taken along line Y′-Y in FIG. 1 (according to the first preferred embodiment of the present invention).
- FIG. 5 is a device cross-sectional view taken along line Y′′-Y in FIG. 1 (according to the first preferred embodiment of the present invention).
- FIG. 6 is a process flow diagram corresponding to the device cross-section taken long line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (hard mask film patterning process for trench fabrication);
- FIG. 7 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (trench fabrication process);
- FIG. 8 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (field plate periphery insulating file formation process);
- FIG. 9 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (field plate electrode polysilicon film formation process);
- FIG. 10 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (field plate fabrication process);
- FIG. 11 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (field plate periphery insulating film etch-back process);
- FIG. 12 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (gate insulating film formation process);
- FIG. 13 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (gate electrode polysilicon film formation process);
- FIG. 14 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (gate electrode patterning process);
- FIG. 15 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (n-channel region formation process);
- FIG. 16 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (p + source region formation process);
- FIG. 17 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (interlayer insulating film formation process);
- FIG. 18 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (contact hole formation process);
- FIG. 19 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (contact hole extension and n + body contact region formation process);
- FIG. 20 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (barrier metal film formation process);
- FIG. 21 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (aluminum-based source metal electrode formation process);
- FIG. 22 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (polyimide-based final passivation film formation process);
- FIG. 23 is a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (gate pad opening and source pad opening formation process);
- FIG. 24 is a device cross-sectional view taken along line X-X′ in FIG. 2 (according to the second preferred embodiment of the present invention).
- FIG. 25 is a device cross-sectional view taken along line Y′-Y in FIG. 1 (according to the second preferred embodiment of the present invention).
- FIG. 26 is a device cross-sectional view taken along line Y′′-Y in FIG. 1 (according to the second preferred embodiment of the present invention).
- FIG. 27 is a plot graph showing NBT threshold voltage variation characteristic data of comparative example devices each having a p-type trench gate electrode and a p-type field plate electrode;
- FIG. 28 is a plot graph showing NBT threshold voltage variation characteristic data of devices each having an n-type trench gate electrode and an n-type field plate electrode according to the first preferred embodiment of the present invention.
- FIG. 29 is a plot graph showing NBT threshold voltage variation characteristic data of devices each having a p-type trench gate electrode and an n-type field plate electrode according to the second preferred embodiment of the present invention.
- FIG. 30 is a device cross-sectional view taken along line Y′′-Y of FIG. 1 in a modified arrangement (source-coupling-type structure) of the first preferred embodiment (second preferred embodiment) of the present invention.
- transistor semiconductor device
- semiconductor integrated circuit device in the present document signifies any one of various transistors (active elements) or any one of various integrated circuits incorporating transistors and other elements such as resistors and capacitors in the form of a semiconductor chip (e.g., single-crystal silicon substrate chip).
- MOSFET Metal Oxide Semiconductor Field Effect Transistor
- MISFET Metal Insulator Semiconductor Field Effect Transistors
- MOSFET field-effect transistor having any insulating film other than an oxide film as a gate insulating film thereof as well as a field-effect transistor having an oxide film as a gate insulating film thereof.
- trench-gate power MOSFET indicates a kind of power MOSFET wherein a gate electrode made of polysilicon or the like is provided in a trench (relatively long, thin groove) formed in the device formation side (first principal surface side), and a channel is formed in the thickness (vertical) direction of a semiconductor substrate.
- a source region is provided in the device formation side of the semiconductor substrate, and a drain region is provided in the back surface side (second principal surface side).
- a major portion of the gate electrode (a portion excluding an electrode lead-out portion) may be formed to protrude partially from the trench.
- double-gate-in-trench power MOSFET indicates a kind of trench-gate power MOSFET wherein a field plate electrode is provided under a gate electrode (intrinsic gate electrode) in a trench.
- the gate electrode (intrinsic gate electrode) and the field plate electrode (field plate gate electrode) are formed isolatedly in the trench because of fabrication process constraints (double-gate isolated-type structure).
- the gate electrode and the field plate electrode are formed integrally in the trench (double-gate integral-type structure). Both the double-gate isolated-type structure and the double-gate integral-type structure are regarded as belonging to the category of double-gate-in-trench power MOSFETs.
- the double-gate isolated-type structure is further classified as a “gate-coupling type” or a source-coupling type”.
- a potential at the field plate gate electrode is equal to that at the intrinsic gate electrode (with coupling to the intrinsic gate electrode outside the trench)
- a potential at the field plate gate electrode is equal to that at the source electrode (with coupling to the source electrode outside the trench).
- field plate electrode indicates an electrode that is arranged for dispersing a steep potential gradient concentrated in the vicinity of the drain-side end part of the gate electrode. In most cases, the field plate electrode is electrically coupled to the source electrode or the gate electrode. It is common practice to provide an interface between the field plate electrode and a drift region by forming an insulating film thicker than a gate insulating film (intrinsic gate insulating film).
- the p-channel power MOSFET according to the present invention is used as a normally-off device in ordinary applications in consideration of fail-safe protection that is a basic requirement for power device operation.
- the threshold voltage (Vth) thereof has a negative value with respect to a source potential, and the Vth range to be handled in the present invention is approximately ⁇ 0.5 volt to approximately ⁇ 6 volts.
- a device having a threshold voltage (Vth) ranging from approximately ⁇ 0.5 volt to approximately ⁇ 1.5 volts is herein referred to as a “low-threshold-voltage device”.
- the wording “a multiplicity of” is used to denote a considerable degree of repetitive structural patterning that corresponds to “at least 10” in numerical terms.
- the wording “a multiplicity of” represents a numerical value ranging from 100 to 10,000 in common practice.
- hatching or shading is not used for a cross-section where intricacy would be brought about on the contrary or where distinction from void spacing is apparent.
- a background profile of a bottomed opening is not shown where apparent from the description concerned or context.
- hatching is applied to some of the areas that are not cross-sections.
- n-to-p type replacement is not made intentionally regarding the trench gate electrode and field plate electrode. While the trench gate electrode and field plate electrode are provided as individual elements in the first preferred embodiment, the trench gate electrode and field plate electrode may be formed integrally since the same type of polysilicon material is used for formation thereof.
- a device arrangement for motor driving use is taken as a representative configuration.
- the trench gate electrode and the field plate electrode are electrically coupled to each other.
- a gate capacitance can be reduced significantly by electrically coupling the source electrode and the field plate electrode to each other. Note, however, that it is required to provide a relatively thick insulating film between the trench gate electrode and the field plate electrode in the above case.
- FIG. 1 there is shown a, chip top view of the double-gate-in-trench p-channel power MOSFET according to the first (second) preferred embodiment of the present invention.
- FIG. 2 is an enlarged top view of a cutout cell region R 1 shown in FIG. 1 .
- FIG. 3 shows a device cross-section taken along line X-X′ in FIG. 2 (according to the first preferred embodiment)
- FIG. 4 shows a device cross-section taken along line Y′-Y in FIG. 1 (according to the first preferred embodiment)
- FIG. 5 shows a device cross-section taken along line Y′′-Y in FIG. 1 (according to the first preferred embodiment).
- FIG. 1 showing the double-gate-in trench p-channel power MOSFET
- the structural outline of a top surface 1 a of a device chip 2 is described below.
- the chip 2 e.g., silicon-based semiconductor substrate
- a polysilicon guard ring 3 that is an electrode having a ring-like circumferential arrangement.
- a ring-like electrode located inside the polysilicon guard ring 3 is a gate wiring line 4 used to provide outward leading for trench gate electrode extension.
- the gate wiring line 4 is coupled to a gate metal electrode 6 .
- a gate pad opening 8 formed through a final passivation film 11 (polyimide film).
- a source metal electrode 5 is disposed so as to occupy most of the chip top surface.
- an outer periphery of a cell region 9 is located.
- a source pad opening 7 formed through the final passivation film 11 (polyimide film).
- the cell region 9 has a repetitive structural pattern formed with identical periods. A partial region thereof, i.e., a cutout cell region R 1 is shown as an enlarged top view in FIG. 2 .
- the cell region 9 possesses a continuous translational symmetry characteristic (linear structural patterning) in the vertical direction and a repetitive translational symmetry characteristic (repetitive structural patterning) with cell region repeat periods T 1 (gate pitch) in the horizontal direction.
- a linear trench gate electrode 12 and a linear field plate electrode 20 are disposed.
- a linear p + source region 14 is provided, and between two linear trench gate electrodes 12 disposed in a pair form, an n + body contact region 15 is provided.
- a linear contact groove 24 is formed along the center of the n + body contact region 15 .
- FIG. 3 shows the cross-section taken along line X-X′ in FIG. 2 .
- a back surface metal drain electrode 13 is disposed over the back surface side 1 b of the semiconductor substrate 1 (this metal drain electrode is formed of a titanium layer, a nickel layer, and a gold layer, which are arranged in the order viewed from the vicinity of the semiconductor substrate 1 , for example).
- a p ⁇ drift region 16 (e.g., a silicon epitaxial region). Over the p ⁇ drift region 16 , an n-type channel region 17 (n ⁇ well region) is provided. A p + source region 14 is provided over the n ⁇ well region 17 in the substrate top surface side 1 a.
- the trench 22 is formed so as to extend from an upper position of the substrate top surface side 1 a to the inside of the p ⁇ drift region 16 through the p + source region 14 and the n ⁇ well region 17 .
- the n + polysilicon field plate electrode 20 is disposed, and over the n + polysilicon field plate electrode 20 , an n + trench gate electrode 12 n is disposed via a field-plate/gate insulating film 29 .
- the underside and both lateral sides of the n + polysilicon field plate electrode 20 are surrounded by a field plate periphery insulating film 19 .
- a gate insulating film 18 is formed.
- the upper side of the n + trench gate electrode 12 n is capped with an interlayer insulating film 10 .
- the contact groove 24 is formed so as to extend to the n + body contact region 15 located inside the n-channel region 17 .
- a barrier metal film 5 b e.g., a TiW film
- an aluminum-based source metal film 5 a having a relatively large thickness is formed thereover.
- the cell lead-out part of the n + trench gate electrode 12 n is coupled to the gate wiring line 4 .
- the cell lead-out part of the n + polysilicon field plate electrode 20 is coupled to the gate wiring line 4 via a field-plate/gate-wiring-line coupling part 28 .
- an outermost periphery p + region 26 (formed in the same fabrication process as that for the source region) is provided along a principal surface edge part of the chip 2 .
- the polysilicon guard ring 3 (second layer) is formed.
- the polysilicon guard ring 3 is electrically coupled to the outermost periphery p + region 26 via a corner aluminum-based wiring line 30 (in the same layer as that of the gate wiring line).
- the outermost periphery p + region 26 is arranged to have a potential level equal to a drain potential.
- the inside area of the first principal surface side 1 a of the chip 2 is covered with the final passivation film 11 (e.g., polyimide film).
- each n-type polysilicon trench gate electrode in the first preferred embodiment described in Section 1 is replaced with a p-type polysilicon trench gate electrode.
- FIGS. 1 and 2 Since the descriptions regarding FIGS. 1 and 2 given in Section 1 are also applicable to the second preferred embodiment of the present invention, this section describes the second preferred embodiment primarily as related to FIGS. 24 to 26 .
- FIG. 24 shows a device cross-section taken along line X-X′ in FIG. 2 .
- FIG. 25 shows a device cross-section taken along line Y′-Y in FIG. 1 (according to the second preferred embodiment)
- FIG. 26 shows a device cross-section taken along line Y′′-Y in FIG. 1 (according to the second preferred embodiment).
- the cross-sectional structure of the cell region 9 is described below.
- the p + silicon single-crystal substrate region 1 s is provided in the back surface side 1 b of the semiconductor substrate 1 .
- the back surface metal drain electrode 13 is disposed over the back surface side 1 b of the semiconductor substrate 1 (this metal drain electrode is formed of a titanium layer, a nickel layer, and a gold layer, which are arranged in the order viewed from the vicinity of the semiconductor substrate 1 , for example).
- the p ⁇ drift region 16 is provided (e.g., a silicon epitaxial region). Over the p ⁇ drift region 16 , the n-type channel region 17 (n ⁇ well region) is provided. The p + source region 14 is provided over the n ⁇ well region 17 in the substrate top surface side 1 a.
- the trench 22 is formed so as to extend from an upper position of the substrate top surface side 1 a to the inside of the p ⁇ drift region 16 through the p + source region 14 and the n ⁇ well region 17 .
- the n + polysilicon field plate electrode 20 is disposed, and over the n + polysilicon field plate electrode 20 , a p + trench gate electrode 12 p is disposed via the field-plate/gate insulating film 29 .
- the underside and both lateral sides of the n + polysilicon field plate electrode 20 are surrounded by the field plate periphery insulating film 19 .
- the gate insulating film 18 is formed.
- the upper side of the p + trench gate electrode 12 p is capped with the interlayer insulating film 10 .
- the contact groove 24 is formed so as to extend to the n + body contact region 15 located inside the n-channel region 17 .
- the barrier metal film 5 b e.g., a TiW film
- the aluminum-based source metal film 5 a having a relatively large thickness is formed thereover.
- FIG. 25 showing the cross-section taken along line Y′-Y in FIG. 1 and also with reference to FIG. 26 showing the cross-section taken along line Y′′-Y in FIG. 1
- the following describes outward leading of the p + trench gate electrode 12 p and electrical coupling thereof with the n + polysilicon field plate electrode 20 .
- FIG. 25 via the field-plate/gate insulating film 29 , a cell lead-out part of the p + trench gate electrode 12 p is formed over a cell lead-out part of the n + polysilicon field plate electrode 20 , which extends over the field insulating film 25 .
- the cell lead-out part of the p + trench gate electrode 12 p is coupled to the gate wiring line 4 .
- the cell lead-out part of the n + polysilicon field plate electrode 20 is coupled to the gate wiring line 4 via the field-plate/gate-wiring-line coupling part 28 .
- the n + polysilicon field plate electrode 20 and the p + trench gate electrode 12 p are electrically coupled to each other in an indirect fashion.
- the outermost periphery p + region 26 (formed in the same fabrication process as that for the source region) is provided along the principal surface edge part of the chip 2 .
- the polysilicon guard ring 3 (second layer) is formed.
- the polysilicon guard ring 3 is electrically coupled to the outermost periphery p + region 26 .
- the inside area of the first principal surface side 1 a of the chip 2 is covered with the final passivation film 11 (e.g., polyimide film).
- the device fabrication process flow is basically common to the first and second preferred embodiments of the present invention, except that there is a partial difference in polysilicon gate electrode processing therebetween. Then, the following describes the device fabrication flow according to the first preferred embodiment, with the inclusion of additional description of particularities in the second preferred embodiment.
- FIG. 6 there is shown a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (hard mask film patterning process for trench fabrication).
- FIG. 7 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (trench fabrication process).
- FIG. 8 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG.
- FIG. 9 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (field plate electrode polysilicon film formation process).
- FIG. 10 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (field plate fabrication process).
- FIG. 9 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (field plate fabrication process).
- FIG. 11 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (field plate periphery insulating film etch-back process).
- FIG. 12 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (gate insulating film formation process).
- FIG. 13 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG.
- FIG. 14 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (gate electrode patterning process).
- FIG. 15 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (n-channel region formation process).
- FIG. 14 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (gate electrode patterning process).
- FIG. 15 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (n
- FIG. 16 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (p + source region formation process).
- FIG. 17 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (interlayer insulating film formation process).
- FIG. 18 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (contact hole formation process).
- FIG. 17 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments
- FIG. 19 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (contact hole extension and n + body contact region formation process).
- FIG. 20 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (barrier metal film formation process).
- FIG. 21 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG.
- FIG. 22 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (polyimide-based final passivation film formation process).
- FIG. 23 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ of FIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (gate pad opening and source pad opening formation process).
- a p ⁇ epitaxial wafer 1 prepared by forming a p ⁇ epitaxial layer 1 e (epitaxial layer thickness: approximately 7 micrometers in the case of withstand voltage requirement of approximately 40 volts) over a 200 ⁇ p + silicon single-crystal wafer 1 s (silicon-based wafer).
- the wafer diameter may be 300 ⁇ , 400 ⁇ , or any other value. If necessary, any semiconductor wafer or substrate other than a silicon-based wafer may be used with the exception of an n-type epitaxial wafer.
- a silicon oxide film 21 having a thickness of approximately 450 nm is formed over almost the entire area of a device formation surface 1 a of a wafer 1 by low-pressure chemical vapor deposition (CVD) or the like. Then, a hard mask film 21 for trench fabrication is formed by patterning the thus formed silicon oxide film 21 through ordinary lithography.
- CVD chemical vapor deposition
- a trench 22 having a depth of approximately 3 micrometers is formed by anisotropic dry etching through use of the hard mask film 21 for trench fabrication.
- a silicon oxide film (having a thickness of approximately 200 nm) corresponding to the field plate periphery insulating film 19 is formed over the inside surface of the trench 22 and the device formation surface 1 a of the wafer 1 .
- high-concentration phosphorus-doped polysilicon layer (first-layer polysilicon film) having a thickness of approximately 600 nm corresponding to the field plate electrode 20 is formed in the inside portion of the trench 22 and over almost the entire area of the device formation surface 1 a of the wafer 1 .
- the high-concentration phosphorus-doped polysilicon layer 20 is etched back to the extent of approximately 1.4 micrometers from the principal silicon surface.
- the field plate periphery insulating film 19 is partially removed to such an extent that the Si side wall of the trench is exposed halfway.
- a gate insulating film 18 (silicon oxide film) having a thickness of approximately 50 nm is formed by thermal oxidation or the like.
- a field-plate/gate insulating film 29 is formed also.
- a high-concentration phosphorus-doped polysilicon layer (second-layer polysilicon film) having a thickness of approximately 600 nm corresponding to the n + trench gate electrode 12 n (trench gate polysilicon layer) is formed in the inside portion of the trench 22 and over almost the entire area of the device formation surface 1 a of the wafer 1 .
- a high-concentration boron-doped polysilicon layer 12 p is formed in lieu of the high-concentration phosphorus-doped polysilicon layer 12 n.
- the high-concentration phosphorus-doped polysilicon layer 12 n is etched back so that the principal silicon surface is exposed.
- the device formation surface 1 a of the wafer 1 is covered with a silicon oxide film 23 for channel dopant implantation.
- phosphorus ion implantation is carried out to form an n-type channel region 17 (n ⁇ well region).
- Ion species phosphorus
- Implant energy approximately 200 keV to 400 keV
- Concentration approximately 1 ⁇ 10 12 /cm 2 to 5 ⁇ 10 13 /cm 2 .
- the silicon oxide film 23 formed through thermal oxidation is removed.
- p-type dopant ion implantation is carried out to form a p + source region 14 .
- the following conditions are applicable, e.g., Ion species: BF 2 , Implant energy: approximately 50 keV to 100 keV, Concentration: approximately 1 ⁇ 10 15 /cm 2 to 5 ⁇ 10 15 /cm 2 .
- an interlayer insulating film 10 is formed over almost the entire area of the device formation surface 1 a of the wafer 2 .
- a phospho-silicate glass (PSG) film having a thickness of approximately 450 nm is formed preferably.
- an etching-resist mask pattern (resist film) is formed over the device formation surface 1 a of the wafer 1 .
- anisotropic dry etching is carried out to form a contact hole 24 (contact groove).
- the contact groove 24 is extended to a position deeper than the p + source region 14 .
- n-type dopant ions are implanted into the bottom portion of the thus extended contact groove 24 to form an n + body contact region 15 in a self-alignment fashion.
- Ion species phosphorus
- Implant energy approximately 80 keV
- Concentration approximately 1 ⁇ 10 15 /cm 2 to 5 ⁇ 10 15 /cm 2 .
- a barrier metal film 5 b such as a TiW film having a thickness of approximately 200 nm is formed over the inside surface of the contact groove 24 and over almost the entire area of the device formation surface 1 a of the wafer 1 .
- a barrier metal film 5 b such as a TiW film having a thickness of approximately 200 nm is formed over the inside surface of the contact groove 24 and over almost the entire area of the device formation surface 1 a of the wafer 1 .
- an aluminum-based source metal film 5 a having a thickness of approximately 5 micrometers main aluminum content with silicon additive on the order of a few percent
- a source metal electrode 5 formed of the aluminum-based source metal film 5 a and the barrier metal film 5 b is subjected to patterning.
- a final passivation film 11 such as a polyimide-based organic film having a thickness of approximately 2.5 micrometers is applied to almost the entire area of the device formation surface 1 a of the wafer 1 .
- the final passivation film 11 is partially removed, i.e., the parts thereof corresponding to the source pad opening 7 and the gate pad opening 8 indicated in FIG. 1 and such periphery parts thereof as indicated in FIGS. 4 , 5 , 25 , and 26 are removed.
- back-grinding is performed for the back surface 1 b of the wafer 1 .
- a wafer thickness of approximately 800 micrometers is reduced to a range from 200 to 30 micrometers as required.
- a back surface electrode 13 is formed through a sputtering film formation process or the like. Further, the wafer 1 thus processed is divided into individual chips 2 through such a process as dicing.
- FIG. 30 there is shown a device cross-section taken along line Y′′-Y of FIG. 1 in a modified arrangement (source-coupling-type structure) of the first (second) preferred embodiment of the present invention. Note that configurations other than those shown in FIG. 30 are similar to those described in Sections 1 to 4. For the sake of simplicity, no duplicative description is given here.
- the field plate electrode 20 is coupled to the source electrode via the source metal electrode 5 (or the metal wiring line in the same layer) outside the trench.
- FIG. 27 shows a characteristic data plot graph of NBT threshold voltage variations in comparative example devices each having a p-type trench gate electrode and a p-type field plate electrode.
- FIG. 28 shows a characteristic data plot graph of NBT threshold voltage variations in devices each having an n-type trench gate electrode and an n-type field plate electrode according to the first preferred embodiment of the present invention.
- FIG. 29 shows a characteristic data plot graph of NBT threshold voltage variations in devices each having a p-type trench gate electrode and an n-type field plate electrode according to the second preferred embodiment of the present invention.
- the threshold voltage has increased steeply after the lapse of a certain period of test time. Contrastingly, as shown in FIG. 28 , in the devices configured according to the first preferred embodiment, the threshold voltage has increased just gradually with a constant slope regardless of the length of test time. On the other hand, as shown in FIG. 29 , in the devices configured according to the second preferred embodiment, while the threshold voltage has increased just gradually with a constant slope regardless of the length of test time similarly to the case of the first preferred embodiment, the threshold voltage variation rate has been slightly higher than that of the first preferred embodiment on the whole. This tendency of a relatively higher level in variation rate could be attributed to the influence of boron contained in the p-type trench gate at a substantial degree of concentration.
- the features of the present invention can be enumerated as follows: (1)
- the device structure according to the first preferred embodiment is most advantageous in that threshold voltage variations with time can be reduced effectively in terms of gate-bias-related device characteristic.
- (2) In the case of a low-threshold-voltage device arrangement, however, it is disadvantageously required to decrease a level of channel region dopant concentration.
- (3) In view of this condition, the device structure according to the second preferred embodiment is suitable for application to a low-threshold-voltage device. It will be obvious to those skilled in the art that a low-threshold-voltage device can be fabricated by providing necessary adjustments in the first preferred embodiment.
- the present invention is not limited thereto, and there may be provided such an arrangement that nondoped polysilicon is applied to formation of at least one layer, and then after completion of film formation, a dopant is added by ion implantation or the like.
- nondoped polysilicon it is possible to increase the degree of process freedom by using nondoped silicon for forming an ESD-protection polysilicon diode as an optional device element, for example, whereas it is inevitable to incur an increase in process cost.
- doped polysilicon it is possible to form a low-resistance polysilicon layer with relative ease though the degree of process freedom is sacrificed to a certain extent.
- the present invention is not limited thereto and may also be applied to an IGBT (Insulated Gate Bipolar Transistor) having a double-gate-in-trench structure, for example.
- IGBT Insulated Gate Bipolar Transistor
Landscapes
- Electrodes Of Semiconductors (AREA)
Abstract
In characteristic test measurements of double-gate-in-trench p-channel power MOSFETs each having a p+ polysilicon gate electrode and a p+ field plate electrode in a trench, which were fabricated according to common design techniques, it has been found that, under conditions where a negative gate bias is applied continuously at high temperature with respect to the substrate, an absolute value of threshold voltage tends to increase steeply after the lapse of a certain period of stress application time. To solve this problem, the present invention provides a p-channel power MOSFET having an n-type polysilicon linear field plate electrode and an n-type polysilicon linear gate electrode in each trench part thereof.
Description
- The disclosure of Japanese Patent Application No. 2010-46452 filed on Mar. 3, 2010 including the specification, drawings and abstract is incorporated herein by reference in its entirety.
- The present invention relates to semiconductor devices, and more particularly to a semiconductor integrated circuit device technique that is effectively applicable to a MOSFET device.
- In Japanese Unexamined Patent Publication No. 2006-202931 (Patent Document 1) or U.S. Patent Application Publication No. 2006-157779 (Patent Document 2) corresponding thereto, there is disclosed an n-channel MOSFET wherein a field plate electrode is disposed under an ordinary trench gate electrode.
-
- Patent Document 1:
- Japanese Unexamined Patent Publication No. 2006-202931
- Patent Document 2:
- U.S. Patent Application Publication No. 2006-157779
- In the engineering development of power MOSFETs, it is common practice to design an n-channel power MOSFET featuring a superior ON-resistance characteristic with priority placed thereon first, and then proceed to the designing of a p-channel power MOSFET on the basis of the n-channel power MOSFET structure concerned through configurational rearrangement by n-to-p type replacement. Hence, in order to formulate a p-channel power MOSFET wherein a field plate electrode is disposed under an ordinary trench gate electrode, the present inventors have fabricated double-gate-in-trench p-channel power MOSFETs each having a p+ polysilicon gate electrode (intrinsic gate electrode) and a p+ field plate electrode (field plate gate electrode) in a trench on the basis of the n-channel power MOSFET structure concerned according to common design techniques. In characteristic test measurements of these double-gate-in-trench p-channel power MOSFETs each having a p+ polysilicon gate electrode and a p+ field plate electrode in a trench, it has been found that there are disadvantageous problems in comparison with the n-channel power MOSFET structure concerned. More specifically, in a gate bias stress test, a poor reliability condition such as NBTI (negative bias temperature instability) took place in the above p-channel power MOSFETs while no problematic condition was encountered in the n-channel device design. That is, when a negative gate bias was applied continuously at high temperature with respect to the substrate of the p-channel power MOSFET under test, an interface state or an oxide film trap occurred due to high-temperature/high-bias stress. Thus, in the double-gate-in-trench p-channel power MOSFET structure with a p+ polysilicon gate electrode and a p+ field plate electrode in a trench, an absolute value of threshold voltage (Vth) or ON resistance tends to increase steeply after the lapse of a certain period of stress application time, which is regarded as a phenomenon of deterioration with time or aging.
- The present invention is intended to overcome the disadvantages mentioned above.
- It is therefore an object of the present invention to provide a p-channel power MOSFET having higher reliability in performance.
- The above and other objects, novel features, and advantages of the present invention will become more apparent from the following detailed description with reference to the accompanying drawings.
- The representative aspects of the present invention are briefed below:
- In carrying out the present invention and according to one aspect thereof, there is provided a p-channel power MOSFET having an n-type polysilicon linear field plate electrode and an n-type polysilicon linear gate electrode in each trench thereof.
- To sum up, the following advantageous effect is provided according to the representative aspects of the present invention:
- A p-channel power MOSFET configured to have an n-type polysilicon linear field plate electrode and an n-type polysilicon linear gate electrode in each trench thereof in accordance with the present invention is capable of providing the advantageous effect of significantly reducing the degree of deterioration with time in terms of threshold voltage (Vth).
-
FIG. 1 is a chip top view of a double-gate-in-trench p-channel power MOSFET according to first and second preferred embodiments of the present invention; -
FIG. 2 is an enlarged top view of a cutout cell region R1 shown inFIG. 1 ; -
FIG. 3 is a device cross-sectional view taken along, line X-X′ inFIG. 2 (according to the first preferred embodiment of the present invention); -
FIG. 4 is a device cross-sectional view taken along line Y′-Y inFIG. 1 (according to the first preferred embodiment of the present invention); -
FIG. 5 is a device cross-sectional view taken along line Y″-Y inFIG. 1 (according to the first preferred embodiment of the present invention); -
FIG. 6 is a process flow diagram corresponding to the device cross-section taken long line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (hard mask film patterning process for trench fabrication); -
FIG. 7 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (trench fabrication process); -
FIG. 8 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (field plate periphery insulating file formation process); -
FIG. 9 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (field plate electrode polysilicon film formation process); -
FIG. 10 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (field plate fabrication process); -
FIG. 11 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (field plate periphery insulating film etch-back process); -
FIG. 12 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (gate insulating film formation process); -
FIG. 13 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (gate electrode polysilicon film formation process); -
FIG. 14 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (gate electrode patterning process); -
FIG. 15 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (n-channel region formation process); -
FIG. 16 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (p+ source region formation process); -
FIG. 17 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (interlayer insulating film formation process); -
FIG. 18 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (contact hole formation process); -
FIG. 19 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (contact hole extension and n+ body contact region formation process); -
FIG. 20 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (barrier metal film formation process); -
FIG. 21 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (aluminum-based source metal electrode formation process); -
FIG. 22 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (polyimide-based final passivation film formation process); -
FIG. 23 is a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (gate pad opening and source pad opening formation process); -
FIG. 24 is a device cross-sectional view taken along line X-X′ inFIG. 2 (according to the second preferred embodiment of the present invention); -
FIG. 25 is a device cross-sectional view taken along line Y′-Y inFIG. 1 (according to the second preferred embodiment of the present invention); -
FIG. 26 is a device cross-sectional view taken along line Y″-Y inFIG. 1 (according to the second preferred embodiment of the present invention); -
FIG. 27 is a plot graph showing NBT threshold voltage variation characteristic data of comparative example devices each having a p-type trench gate electrode and a p-type field plate electrode; -
FIG. 28 is a plot graph showing NBT threshold voltage variation characteristic data of devices each having an n-type trench gate electrode and an n-type field plate electrode according to the first preferred embodiment of the present invention; -
FIG. 29 is a plot graph showing NBT threshold voltage variation characteristic data of devices each having a p-type trench gate electrode and an n-type field plate electrode according to the second preferred embodiment of the present invention; and -
FIG. 30 is a device cross-sectional view taken along line Y″-Y ofFIG. 1 in a modified arrangement (source-coupling-type structure) of the first preferred embodiment (second preferred embodiment) of the present invention. - First, the present invention will be described below regarding the overviews of representative preferred embodiments thereof.
- 1. In accordance with a representative preferred embodiment of the present invention, there is provided a p-channel power MOSFET comprising: (a) a silicon-based semiconductor substrate having first and second principal surface sides; and (b) a multiplicity of linear trenches disposed in the first principal surface side. Each of the linear trenches includes: (b1) an n-type polysilicon linear field plate electrode; and (b2) an n-type polysilicon linear gate electrode disposed over and along the n-type polysilicon linear field plate electrode.
- 2. In the p-channel power MOSFET mentioned in
item 1, the second principal surface side of the silicon-based semiconductor substrate is provided with a p-type silicon single-crystal substrate region. - 3. In the p-channel power MOSFET mentioned in
item 2, the first principal surface side of the silicon-based semiconductor substrate is provided with a p-type silicon epitaxial region having a dopant concentration lower than that of the p-type silicon single-crystal substrate region. - 4. In the p-channel power MOSFET mentioned in any one of
items 1 to 3, the second principal surface side of the silicon-based semiconductor substrate is provided with a metal drain electrode. - 5. In the p-channel power MOSFET mentioned in any one of
items 1 to 4, the n-type polysilicon linear field plate electrode and the n-type polysilicon linear gate electrode are electrically coupled to each other. - 6. In the p-channel power MOSFET mentioned in any one of
items 1 to 5, the n-type polysilicon linear field plate electrode and the n-type polysilicon linear gate electrode are coupled mutually outside each linear trench. - 7. In the p-channel power MOSFET mentioned in any one of
items 1 to 6, the n-type polysilicon linear field plate electrode and the n-type polysilicon linear gate electrode are coupled mutually via a metal wiring line outside each linear trench. - 8. In the p-channel power MOSFET mentioned in any one of
items 1 to 7, the arrangement thereof is made for motor driving use. - 9. In the p-channel power MOSFET mentioned in any one of
items 1 to 8, the arrangement thereof is made for use as a low-threshold-voltage device. - 10. In accordance with another representative preferred embodiment of the present invention, there is provided a p-channel power MOSFET comprising: (a) a silicon-based semiconductor substrate having first and second principal surface sides; and (b) a multiplicity of linear trenches disposed in the first principal surface side. Each of the linear trenches includes: (b1) an n-type polysilicon linear field plate electrode; and (b2) a p-type polysilicon linear gate electrode disposed over and along the n-type polysilicon linear field plate electrode.
- 11. In the p-channel power MOSFET mentioned in
item 10, the second principal surface side of the silicon-based semiconductor substrate is provided with a p-type silicon single-crystal substrate region. - 12. In the p-channel power MOSFET mentioned in
item 11, the first principal surface side of the silicon-based semiconductor substrate is provided with a p-type silicon epitaxial region having a dopant concentration lower than that of the p-type silicon single-crystal substrate region. - 13. In the p-channel power MOSFET mentioned in any one of
items 10 to 12, the second principal surface side of the silicon-based semiconductor substrate is provided with a metal drain electrode. - 14. In the p-channel power MOSFET mentioned in any one of
items 10 to 13, the n-type polysilicon linear field plate electrode and the p-type polysilicon linear gate electrode are electrically coupled to each other. - 15. In the p-channel power MOSFET mentioned in any one of
items 10 to 14, the n-type polysilicon linear field plate electrode and the p-type polysilicon linear gate electrode are coupled mutually outside each linear trench. - 16. In the p-channel power MOSFET mentioned in any one of
items 10 to 15, the n-type polysilicon linear field plate electrode and the p-type polysilicon linear gate electrode are coupled mutually via a metal wiring line outside each linear trench. - 17. In the p-channel power MOSFET mentioned in any one of
items 10 to 16, the arrangement thereof is made for motor driving use. - 18. In the p-channel power MOSFET mentioned in any one of
items 10 to 17, the arrangement thereof is made for use as a low-threshold-voltage device. -
- 1. In the following detailed description of the preferred embodiments of the present invention, some aspects of the present invention are separately described in a plurality of sections for the sake of convenience in explanation as required. It is to be noted, however, that these sections are not independent mutually unless otherwise specified, i.e., each section is wholly or partly associated with another section in terms of implementation in such a fashion as a representative partial form, a specific arrangement, or a modified embodiment. For the sake of simplicity, no duplicative description is given regarding identical or similar parts unless otherwise necessary in particular. It is also to be noted that some component elements and quantities thereof indicated in the following description of the preferred embodiments are not necessarily mandatory unless otherwise specified, unless limited thereto in theory, or unless apparent from context.
- Further, the term “transistor”, “semiconductor device” or “semiconductor integrated circuit device” in the present document signifies any one of various transistors (active elements) or any one of various integrated circuits incorporating transistors and other elements such as resistors and capacitors in the form of a semiconductor chip (e.g., single-crystal silicon substrate chip). As a representative of various transistors, there can be mentioned a MOSFET (Metal Oxide Semiconductor Field Effect Transistor) which is included in the category of MISFETs (Metal Insulator Semiconductor Field Effect Transistors). The term “MOSFET” as used herein denotes a field-effect transistor having any insulating film other than an oxide film as a gate insulating film thereof as well as a field-effect transistor having an oxide film as a gate insulating film thereof.
- 2. Furthermore, in the present document, a descriptive phrase regarding materials and compositions such as “X comprising A” or the like should not be construed to preclude an item containing any element other than A as one of components unless otherwise specified or unless apparent from context. That is, in terms of components, the phrase “X comprising A” signifies “X including A as one of major components”. Thus, it will be obvious to those skilled in the art that, for example, the term “silicon part” does not indicate a limitation to a pure silicon item, but signifies an item formed of SiGe alloy, multi-component alloy containing silicon as a major component, or silicon-based alloy containing various additives. Likewise, the term “silicon oxide film” or “silicon-oxide-based insulating film” is to be understood to signify any one of various oxide films formed by using materials such as; undoped silicon dioxide (relatively pure silicon), FSG (fluorosilicate glass), TEOS-based silicon oxide, SiOC (silicon oxicarbide), carbon-dosed silicon oxide, OSG (organosilicate glass), PSG (phosphorus silicate glass), and BPSG (borophosphosilicate glass). With any of these materials, an oxide film may be prepared in the form of a thermally-oxidized film, CVD-oxidized film, SOG (spin on glass) film, NCS (nano-clustering silica) film, or any other coated type of silicon oxide film. Further, as various kinds of silicon oxide films, there may be included a silica-based low-k insulating film with pores introduced in a material equivalent or similar to one of those listed above (porous insulating film), a composite film prepared by using a silicon-based insulating film containing a material equivalent or similar to one of those listed above as a major component thereof, etc.
- 3. Regarding such conditions as formation patterns, positions, and attributes of elements, the preferred embodiments are demonstrated herein for illustrative purposes only. It is to be understood that the present invention is not limited to these preferred embodiments unless otherwise specified or unless apparent from context.
- 4. Still further, in reference to a certain numerical value or quantity indicated herein, it is to be recognized that a value larger than or smaller than the indicated numerical value or quantity may be applicable unless otherwise specified, unless limited thereto in theory, or unless apparent from context.
- 5. The term “wafer” as used herein generally denotes a single-crystal silicon wafer wherein a semiconductor device (semiconductor integrated circuit device, electronic device, or the like) is formed. Further, the term “wafer” should be understood to include an epitaxial wafer, and a composite wafer, i.e., a combination of a semiconductor layer and an insulating substrate such as an SOI substrate or LCD glass substrate.
- 6. The term “power semiconductor device” as used herein indicates a semiconductor device that is capable of controlling at least a few watts of power. Hence, almost all the ordinary-type power MOSFETs are included in this category.
- The term “trench-gate power MOSFET” indicates a kind of power MOSFET wherein a gate electrode made of polysilicon or the like is provided in a trench (relatively long, thin groove) formed in the device formation side (first principal surface side), and a channel is formed in the thickness (vertical) direction of a semiconductor substrate. In most cases of this configuration, a source region is provided in the device formation side of the semiconductor substrate, and a drain region is provided in the back surface side (second principal surface side). Note that a major portion of the gate electrode (a portion excluding an electrode lead-out portion) may be formed to protrude partially from the trench.
- The term “double-gate-in-trench power MOSFET” indicates a kind of trench-gate power MOSFET wherein a field plate electrode is provided under a gate electrode (intrinsic gate electrode) in a trench. In most cases, the gate electrode (intrinsic gate electrode) and the field plate electrode (field plate gate electrode) are formed isolatedly in the trench because of fabrication process constraints (double-gate isolated-type structure). Contrastingly, in some cases, the gate electrode and the field plate electrode are formed integrally in the trench (double-gate integral-type structure). Both the double-gate isolated-type structure and the double-gate integral-type structure are regarded as belonging to the category of double-gate-in-trench power MOSFETs. Note that the double-gate isolated-type structure is further classified as a “gate-coupling type” or a source-coupling type”. In the gate-coupling type, a potential at the field plate gate electrode is equal to that at the intrinsic gate electrode (with coupling to the intrinsic gate electrode outside the trench), whereas in the source-coupling type, a potential at the field plate gate electrode is equal to that at the source electrode (with coupling to the source electrode outside the trench).
- The term “field plate electrode” as used herein indicates an electrode that is arranged for dispersing a steep potential gradient concentrated in the vicinity of the drain-side end part of the gate electrode. In most cases, the field plate electrode is electrically coupled to the source electrode or the gate electrode. It is common practice to provide an interface between the field plate electrode and a drift region by forming an insulating film thicker than a gate insulating film (intrinsic gate insulating film).
- The p-channel power MOSFET according to the present invention is used as a normally-off device in ordinary applications in consideration of fail-safe protection that is a basic requirement for power device operation. The threshold voltage (Vth) thereof has a negative value with respect to a source potential, and the Vth range to be handled in the present invention is approximately −0.5 volt to approximately −6 volts. A device having a threshold voltage (Vth) ranging from approximately −0.5 volt to approximately −1.5 volts is herein referred to as a “low-threshold-voltage device”.
- 7. The term “linear”, as used herein, is to be understood to signify a linear formation containing a curvature or bend as well as a straight-line formation.
- In the description of such a component element as a trench or electrode, the wording “a multiplicity of” is used to denote a considerable degree of repetitive structural patterning that corresponds to “at least 10” in numerical terms. With regard to repetitive structural patterning of cell regions in the present invention, the wording “a multiplicity of” represents a numerical value ranging from 100 to 10,000 in common practice.
- The following further describes the details of preferred embodiments of the present invention. Throughout the accompanying drawings, identical or like parts are designated by identical or like reference codes or numerals to avoid repetitive description thereof wherever appropriate for the sake of clarity.
- Note also that, in some of the accompanying drawings, hatching or shading is not used for a cross-section where intricacy would be brought about on the contrary or where distinction from void spacing is apparent. In relation thereto, a background profile of a bottomed opening is not shown where apparent from the description concerned or context. Further, for the purpose of providing clear indication of non-void structures, hatching is applied to some of the areas that are not cross-sections.
- (With Primary Reference to
FIGS. 1 to 5 ) - In a case where a double-gate-in-trench p-channel power MOSFET is configured just by replacing the trench gate electrode and field plate electrode of a double-gate-in-trench n-channel power MOSFET with p-type polysilicon electrodes according to common design techniques, there may arise a disadvantageous condition that a threshold voltage tends to vary with time under the influence of boron from these p-type polysilicon electrodes. Hence, in a first preferred embodiment of the present invention, n-to-p type replacement is not made intentionally regarding the trench gate electrode and field plate electrode. While the trench gate electrode and field plate electrode are provided as individual elements in the first preferred embodiment, the trench gate electrode and field plate electrode may be formed integrally since the same type of polysilicon material is used for formation thereof.
- Although various characteristic requirements and basic specifications are applicable to the design of the double-gate-in-trench p-channel power MOSFET, the following device specifications are assumed herein for the sake of convenience in explanation. Exemplary specifications . . . Drive voltage: approximately 4.5 volts, Vth: approximately −1.7 volts (in a range of approximately −0.5 to −6 volts), Withstand voltage: approximately 30 to 150 volts, Allowable current: approximately 80 to 160 amperes, Maximum operating frequency: approximately 10 to 150 kHz, Cell pitch: approximately 2.5 micrometers (in a range of approximately 0.8 to 4 micrometers), Gate width (dimension in patterning): approximately 0.35 micrometer (in a range of 0.15 to 0.6 micrometer), ON resistance: approximately 40 mΩ/mm2, Chip size: approximately 3 mm in length by 5 mm in width (square or rectangular shape having each side dimension of the order of a few millimeters in common applications).
- In the following description of examples (including examples in Section 2), a device arrangement for motor driving use is taken as a representative configuration. Hence, the trench gate electrode and the field plate electrode are electrically coupled to each other. Contrastingly, in a device arrangement for high-speed switching use (maximum operating frequency: approximately 150 kHz to 1 MHz), a gate capacitance can be reduced significantly by electrically coupling the source electrode and the field plate electrode to each other. Note, however, that it is required to provide a relatively thick insulating film between the trench gate electrode and the field plate electrode in the above case.
- Referring to
FIG. 1 , there is shown a, chip top view of the double-gate-in-trench p-channel power MOSFET according to the first (second) preferred embodiment of the present invention.FIG. 2 is an enlarged top view of a cutout cell region R1 shown inFIG. 1 .FIG. 3 shows a device cross-section taken along line X-X′ inFIG. 2 (according to the first preferred embodiment),FIG. 4 shows a device cross-section taken along line Y′-Y inFIG. 1 (according to the first preferred embodiment), andFIG. 5 shows a device cross-section taken along line Y″-Y inFIG. 1 (according to the first preferred embodiment). With reference to these drawing figures, the following describes the structure of the double-gate-in-trench p-channel power MOSFET device according to the first preferred embodiment of the present invention. - First, with reference to
FIG. 1 showing the double-gate-in trench p-channel power MOSFET, the structural outline of atop surface 1 a of adevice chip 2 is described below. As shown inFIG. 1 , along a periphery of the chip 2 (e.g., silicon-based semiconductor substrate), there is disposed apolysilicon guard ring 3 that is an electrode having a ring-like circumferential arrangement. A ring-like electrode located inside thepolysilicon guard ring 3 is agate wiring line 4 used to provide outward leading for trench gate electrode extension. Thegate wiring line 4 is coupled to agate metal electrode 6. At a central area of thegate metal electrode 6, there is provided agate pad opening 8 formed through a final passivation film 11 (polyimide film). Inside thegate wiring line 4, asource metal electrode 5 is disposed so as to occupy most of the chip top surface. Along an inner circumference of thesource metal electrode 5, an outer periphery of acell region 9 is located. At a central area of thesource metal electrode 5, there is provided asource pad opening 7 formed through the final passivation film 11 (polyimide film). Thecell region 9 has a repetitive structural pattern formed with identical periods. A partial region thereof, i.e., a cutout cell region R1 is shown as an enlarged top view inFIG. 2 . - As shown in
FIG. 2 , thecell region 9 possesses a continuous translational symmetry characteristic (linear structural patterning) in the vertical direction and a repetitive translational symmetry characteristic (repetitive structural patterning) with cell region repeat periods T1 (gate pitch) in the horizontal direction. In alinear trench 22, a lineartrench gate electrode 12 and a linearfield plate electrode 20 are disposed. Along both sides of the lineartrench gate electrode 12, a linear p+ source region 14 is provided, and between two lineartrench gate electrodes 12 disposed in a pair form, an n+body contact region 15 is provided. Alinear contact groove 24 is formed along the center of the n+body contact region 15. - Then, with reference to
FIG. 3 showing the cross-section taken along line X-X′ inFIG. 2 , the cross-sectional structure of thecell region 9 is described below. As shown inFIG. 3 , in aback surface side 1 b of asemiconductor substrate 1, there is provided a p+ silicon single-crystal substrate region 1 s. A back surfacemetal drain electrode 13 is disposed over theback surface side 1 b of the semiconductor substrate 1 (this metal drain electrode is formed of a titanium layer, a nickel layer, and a gold layer, which are arranged in the order viewed from the vicinity of thesemiconductor substrate 1, for example). In a substratetop surface side 1 a with respect to the p+ silicon single-crystal substrate region 1 s, there is provided a p− drift region 16 (e.g., a silicon epitaxial region). Over the p− drift region 16, an n-type channel region 17 (n− well region) is provided. A p+ source region 14 is provided over the n− well region 17 in the substratetop surface side 1 a. Thetrench 22 is formed so as to extend from an upper position of the substratetop surface side 1 a to the inside of the p− drift region 16 through the p+ source region 14 and the n− well region 17. In eachtrench 22, the n+ polysiliconfield plate electrode 20 is disposed, and over the n+ polysiliconfield plate electrode 20, an n+trench gate electrode 12 n is disposed via a field-plate/gate insulating film 29. The underside and both lateral sides of the n+ polysiliconfield plate electrode 20 are surrounded by a field plateperiphery insulating film 19. Along both lateral sides of the n+trench gate electrode 12 n, agate insulating film 18 is formed. The upper side of the n+trench gate electrode 12 n is capped with aninterlayer insulating film 10. Through theinterlayer insulating film 10 and the p+ source region 14, thecontact groove 24 is formed so as to extend to the n+body contact region 15 located inside the n-channel region 17. Along the inside of thecontact groove 24 and the upper side of theinterlayer insulating film 10, there is formed abarrier metal film 5 b, e.g., a TiW film, and further, an aluminum-basedsource metal film 5 a having a relatively large thickness is formed thereover. - Then, with reference to
FIG. 4 showing the cross-section taken along line Y′-Y inFIG. 1 and also with reference toFIG. 5 showing the cross-reference taken along line Y″-Y inFIG. 1 , the following describes outward leading of the n+trench gate electrode 12 n and electrical coupling thereof with the n+ polysiliconfield plate electrode 20. As shown inFIG. 4 , via the field-plate/gate insulating film 29, a cell lead-out part of the n+trench gate electrode 12 n is formed over a cell lead-out part of the n+ polysiliconfield plate electrode 20, which extends over afield insulating film 25. Via a trench-gate-electrode/gate-wiring-line coupling part 27 (in the same layer as that of the source metal electrode), the cell lead-out part of the n+trench gate electrode 12 n is coupled to thegate wiring line 4. On the other hand, as shown inFIG. 5 , the cell lead-out part of the n+ polysiliconfield plate electrode 20 is coupled to thegate wiring line 4 via a field-plate/gate-wiring-line coupling part 28. Thus, through thegate wiring line 4, the n+ polysiliconfield plate electrode 20 and the n+trench gate electrode 12 n are electrically coupled to each other in an indirect fashion. - Further, as shown in
FIGS. 4 and 5 , an outermost periphery p+ region 26 (formed in the same fabrication process as that for the source region) is provided along a principal surface edge part of thechip 2. Along the inside of the outermost periphery p+ region 26, the polysilicon guard ring 3 (second layer) is formed. Thepolysilicon guard ring 3 is electrically coupled to the outermost periphery p+ region 26 via a corner aluminum-based wiring line 30 (in the same layer as that of the gate wiring line). (Note that the outermost periphery p+ region 26 is arranged to have a potential level equal to a drain potential.) The inside area of the firstprincipal surface side 1 a of thechip 2 is covered with the final passivation film 11 (e.g., polyimide film). - (With Primary Reference to
FIGS. 1 , 2, and 24 to 26) - In a second preferred embodiment of the present invention, each n-type polysilicon trench gate electrode in the first preferred embodiment described in
Section 1 is replaced with a p-type polysilicon trench gate electrode. Thus, the designing and fabrication of a low-threshold-voltage device or the like can be facilitated. - Since the descriptions regarding
FIGS. 1 and 2 given inSection 1 are also applicable to the second preferred embodiment of the present invention, this section describes the second preferred embodiment primarily as related toFIGS. 24 to 26 . -
FIG. 24 shows a device cross-section taken along line X-X′ inFIG. 2 . (according to the second preferred embodiment),FIG. 25 shows a device cross-section taken along line Y′-Y inFIG. 1 (according to the second preferred embodiment), andFIG. 26 shows a device cross-section taken along line Y″-Y inFIG. 1 (according to the second preferred embodiment). With reference to these drawing figures, the following describes the structure of the double-gate-in-trench p-channel power MOSFET device according to the second preferred embodiment of the present invention. - With reference to
FIG. 24 showing the cross-section taken along line X-X′ inFIG. 2 explained inSection 1, the cross-sectional structure of thecell region 9 is described below. As shown inFIG. 24 , in theback surface side 1 b of thesemiconductor substrate 1, the p+ silicon single-crystal substrate region 1 s is provided. The back surfacemetal drain electrode 13 is disposed over theback surface side 1 b of the semiconductor substrate 1 (this metal drain electrode is formed of a titanium layer, a nickel layer, and a gold layer, which are arranged in the order viewed from the vicinity of thesemiconductor substrate 1, for example). In the substratetop surface side 1 a with respect to the p+ silicon single-crystal substrate region 1 s, the p− drift region 16 is provided (e.g., a silicon epitaxial region). Over the p− drift region 16, the n-type channel region 17 (n− well region) is provided. The p+ source region 14 is provided over the n− well region 17 in the substratetop surface side 1 a. Thetrench 22 is formed so as to extend from an upper position of the substratetop surface side 1 a to the inside of the p− drift region 16 through the p+ source region 14 and the n− well region 17. In eachtrench 22, the n+ polysiliconfield plate electrode 20 is disposed, and over the n+ polysiliconfield plate electrode 20, a p+trench gate electrode 12 p is disposed via the field-plate/gate insulating film 29. The underside and both lateral sides of the n+ polysiliconfield plate electrode 20 are surrounded by the field plateperiphery insulating film 19. Along both lateral sides of the p+trench gate electrode 12 p, thegate insulating film 18 is formed. The upper side of the p+trench gate electrode 12 p is capped with theinterlayer insulating film 10. Through theinterlayer insulating film 10 and the p+ source region 14, thecontact groove 24 is formed so as to extend to the n+body contact region 15 located inside the n-channel region 17. Along the inside thecontact groove 24 and the upper side of theinterlayer insulating film 10, thebarrier metal film 5 b, e.g., a TiW film, is formed. Further, the aluminum-basedsource metal film 5 a having a relatively large thickness is formed thereover. - Then, with reference to
FIG. 25 showing the cross-section taken along line Y′-Y inFIG. 1 and also with reference toFIG. 26 showing the cross-section taken along line Y″-Y inFIG. 1 , the following describes outward leading of the p+trench gate electrode 12 p and electrical coupling thereof with the n+ polysiliconfield plate electrode 20. As shown inFIG. 25 , via the field-plate/gate insulating film 29, a cell lead-out part of the p+trench gate electrode 12 p is formed over a cell lead-out part of the n+ polysiliconfield plate electrode 20, which extends over thefield insulating film 25. Via the trench-gate-electrode/gate-wiring-line coupling part 27 (in the same layer as that of the source metal electrode), the cell lead-out part of the p+trench gate electrode 12 p is coupled to thegate wiring line 4. On the other hand, as shown inFIG. 26 , the cell lead-out part of the n+ polysiliconfield plate electrode 20 is coupled to thegate wiring line 4 via the field-plate/gate-wiring-line coupling part 28. Thus, through thegate wiring line 4, the n+ polysiliconfield plate electrode 20 and the p+trench gate electrode 12 p are electrically coupled to each other in an indirect fashion. - Further, as shown in
FIGS. 25 and 26 , the outermost periphery p+ region 26 (formed in the same fabrication process as that for the source region) is provided along the principal surface edge part of thechip 2. Along the inside of the outermost periphery p+ region 26, the polysilicon guard ring 3 (second layer) is formed. Thepolysilicon guard ring 3 is electrically coupled to the outermost periphery p+ region 26. The inside area of the firstprincipal surface side 1 a of thechip 2 is covered with the final passivation film 11 (e.g., polyimide film). - (With Primary Reference to
FIGS. 6 to 23 ) - The device fabrication process flow is basically common to the first and second preferred embodiments of the present invention, except that there is a partial difference in polysilicon gate electrode processing therebetween. Then, the following describes the device fabrication flow according to the first preferred embodiment, with the inclusion of additional description of particularities in the second preferred embodiment.
- Referring to
FIG. 6 , there is shown a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention (hard mask film patterning process for trench fabrication).FIG. 7 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (trench fabrication process).FIG. 8 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (field plate periphery insulating film formation process).FIG. 9 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (field plate electrode polysilicon film formation process).FIG. 10 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (field plate fabrication process).FIG. 11 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (field plate periphery insulating film etch-back process).FIG. 12 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (gate insulating film formation process).FIG. 13 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (gate electrode polysilicon film formation process).FIG. 14 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (gate electrode patterning process).FIG. 15 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (n-channel region formation process).FIG. 16 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (p+ source region formation process).FIG. 17 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (interlayer insulating film formation process).FIG. 18 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (contact hole formation process).FIG. 19 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (contact hole extension and n+ body contact region formation process).FIG. 20 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (barrier metal film formation process).FIG. 21 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (aluminum-based source metal electrode formation process).FIG. 22 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (polyimide-based final passivation film formation process).FIG. 23 shows a process flow diagram corresponding to the device cross-section taken along line X-X′ ofFIG. 2 in the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments (gate pad opening and source pad opening formation process). With reference to these drawing figures, the following describes the major processes for fabrication of the double-gate-in-trench p-channel power MOSFET according to the first and second preferred embodiments of the present invention. - In the description given below, it is exemplified that, as a starting material wafer, there is used a p− epitaxial wafer 1 prepared by forming a p− epitaxial layer 1 e (epitaxial layer thickness: approximately 7 micrometers in the case of withstand voltage requirement of approximately 40 volts) over a 200ø p+ silicon single-
crystal wafer 1 s (silicon-based wafer). Note that the wafer diameter may be 300ø, 400ø, or any other value. If necessary, any semiconductor wafer or substrate other than a silicon-based wafer may be used with the exception of an n-type epitaxial wafer. - First, as shown in
FIG. 6 for example, asilicon oxide film 21 having a thickness of approximately 450 nm is formed over almost the entire area of adevice formation surface 1 a of awafer 1 by low-pressure chemical vapor deposition (CVD) or the like. Then, ahard mask film 21 for trench fabrication is formed by patterning the thus formedsilicon oxide film 21 through ordinary lithography. - Thereafter, as shown in
FIG. 7 for example, atrench 22 having a depth of approximately 3 micrometers is formed by anisotropic dry etching through use of thehard mask film 21 for trench fabrication. - Then, as shown in
FIG. 8 for example, by thermal oxidation, a silicon oxide film (having a thickness of approximately 200 nm) corresponding to the field plateperiphery insulating film 19 is formed over the inside surface of thetrench 22 and thedevice formation surface 1 a of thewafer 1. - Then, as shown in
FIG. 9 for example, by CVD or the like, high-concentration phosphorus-doped polysilicon layer (first-layer polysilicon film) having a thickness of approximately 600 nm corresponding to thefield plate electrode 20 is formed in the inside portion of thetrench 22 and over almost the entire area of thedevice formation surface 1 a of thewafer 1. - Then, as shown in
FIG. 10 for example, by dry etching with an etching gas such as SF6, the high-concentration phosphorus-dopedpolysilicon layer 20 is etched back to the extent of approximately 1.4 micrometers from the principal silicon surface. - Then, as shown in
FIG. 11 for example, by wet etching with a silicon oxide etching solution such as a hydrofluoric acid solution, the field plateperiphery insulating film 19 is partially removed to such an extent that the Si side wall of the trench is exposed halfway. - Then, as shown in
FIG. 12 for example, a gate insulating film 18 (silicon oxide film) having a thickness of approximately 50 nm is formed by thermal oxidation or the like. At this process step, a field-plate/gate insulating film 29 is formed also. - Then, as shown in
FIG. 13 for example, by CVD or the like, a high-concentration phosphorus-doped polysilicon layer (second-layer polysilicon film) having a thickness of approximately 600 nm corresponding to the n+trench gate electrode 12 n (trench gate polysilicon layer) is formed in the inside portion of thetrench 22 and over almost the entire area of thedevice formation surface 1 a of thewafer 1. - At this process step, in the case of the second preferred embodiment, a high-concentration boron-doped
polysilicon layer 12 p is formed in lieu of the high-concentration phosphorus-dopedpolysilicon layer 12 n. - Then, as shown in
FIG. 14 for example, by dry etching with an etching gas such as SF6, the high-concentration phosphorus-dopedpolysilicon layer 12 n is etched back so that the principal silicon surface is exposed. - Then, as shown in
FIG. 15 for example, by thermal oxidation or the like, thedevice formation surface 1 a of thewafer 1 is covered with asilicon oxide film 23 for channel dopant implantation. Then, in the entire area of thecell region 9, phosphorus ion implantation is carried out to form an n-type channel region 17 (n− well region). For this ion implantation, the following conditions are applicable, i.e., Ion species: phosphorus, Implant energy: approximately 200 keV to 400 keV, Concentration: approximately 1×1012/cm2 to 5×1013/cm2. On completion of the ion implantation, thesilicon oxide film 23 formed through thermal oxidation is removed. - Then, as shown in
FIG. 16 for example, in the entire area of thecell region 9, p-type dopant ion implantation is carried out to form a p+ source region 14. For this ion implantation, the following conditions are applicable, e.g., Ion species: BF2, Implant energy: approximately 50 keV to 100 keV, Concentration: approximately 1×1015/cm2 to 5×1015/cm2. - Then, as shown in
FIG. 17 for example, aninterlayer insulating film 10 is formed over almost the entire area of thedevice formation surface 1 a of thewafer 2. As theinterlayer insulating film 10, a phospho-silicate glass (PSG) film having a thickness of approximately 450 nm is formed preferably. - Then, as shown in
FIG. 18 for example, by ordinary lithography, an etching-resist mask pattern (resist film) is formed over thedevice formation surface 1 a of thewafer 1. Through use of this mask pattern, anisotropic dry etching is carried out to form a contact hole 24 (contact groove). - Then, as shown in
FIG. 19 for example, by anisotropic dry etching, thecontact groove 24 is extended to a position deeper than the p+ source region 14. Thereafter, n-type dopant ions are implanted into the bottom portion of the thusextended contact groove 24 to form an n+body contact region 15 in a self-alignment fashion. For this ion implantation, the following conditions are applicable, e.g., Ion species: phosphorus, Implant energy: approximately 80 keV, Concentration: approximately 1×1015/cm2 to 5×1015/cm2. - Then, as shown in
FIG. 20 for example, by sputtering film formation, abarrier metal film 5 b such as a TiW film having a thickness of approximately 200 nm is formed over the inside surface of thecontact groove 24 and over almost the entire area of thedevice formation surface 1 a of thewafer 1. (By thermal processing to be performed later, most of the titanium content in the TiW film is forced to migrate to the silicon interface to form silicide, contributing to enhancement in contact characteristic. The processes concerned are not shown in the accompanying drawings to avoid complexity in illustration.) - Then, as shown in
FIG. 21 for example, by sputtering film formation, an aluminum-basedsource metal film 5 a having a thickness of approximately 5 micrometers (main aluminum content with silicon additive on the order of a few percent) is formed in the inside portion of thecontact groove 24 and over almost the entire area of thedevice formation surface 1 a of thewafer 1. Thereafter, by ordinary lithography, asource metal electrode 5 formed of the aluminum-basedsource metal film 5 a and thebarrier metal film 5 b is subjected to patterning. - Then, as shown in
FIG. 22 for example, afinal passivation film 11 such as a polyimide-based organic film having a thickness of approximately 2.5 micrometers is applied to almost the entire area of thedevice formation surface 1 a of thewafer 1. - Then, as shown in
FIG. 23 for example, by ordinary lithography, thefinal passivation film 11 is partially removed, i.e., the parts thereof corresponding to thesource pad opening 7 and thegate pad opening 8 indicated inFIG. 1 and such periphery parts thereof as indicated inFIGS. 4 , 5, 25, and 26 are removed. - Then, as shown in
FIG. 3 (FIG. 24 ), back-grinding is performed for theback surface 1 b of thewafer 1. Thus, for example, a wafer thickness of approximately 800 micrometers is reduced to a range from 200 to 30 micrometers as required. Thereafter, aback surface electrode 13 is formed through a sputtering film formation process or the like. Further, thewafer 1 thus processed is divided intoindividual chips 2 through such a process as dicing. - (With Primary Reference to
FIG. 30 ) - The following describes a source-coupling-type structure that is a modification of the gate-coupling-type structure in the first and second preferred embodiments explained in
Sections 1 to 3. - Referring to
FIG. 30 , there is shown a device cross-section taken along line Y″-Y ofFIG. 1 in a modified arrangement (source-coupling-type structure) of the first (second) preferred embodiment of the present invention. Note that configurations other than those shown inFIG. 30 are similar to those described inSections 1 to 4. For the sake of simplicity, no duplicative description is given here. - As shown in
FIG. 30 , thefield plate electrode 20 is coupled to the source electrode via the source metal electrode 5 (or the metal wiring line in the same layer) outside the trench. - (With Primary Reference to
FIGS. 27 to 29 ) - The following describes characteristic data of NBT (negative bias temperature) threshold voltage variations in each preferred embodiment explained hereinabove.
-
FIG. 27 shows a characteristic data plot graph of NBT threshold voltage variations in comparative example devices each having a p-type trench gate electrode and a p-type field plate electrode.FIG. 28 shows a characteristic data plot graph of NBT threshold voltage variations in devices each having an n-type trench gate electrode and an n-type field plate electrode according to the first preferred embodiment of the present invention.FIG. 29 shows a characteristic data plot graph of NBT threshold voltage variations in devices each having a p-type trench gate electrode and an n-type field plate electrode according to the second preferred embodiment of the present invention. - As shown in
FIG. 27 , in the comparative example devices (configured by simple replacement with p-type polysilicon electrodes), the threshold voltage has increased steeply after the lapse of a certain period of test time. Contrastingly, as shown inFIG. 28 , in the devices configured according to the first preferred embodiment, the threshold voltage has increased just gradually with a constant slope regardless of the length of test time. On the other hand, as shown inFIG. 29 , in the devices configured according to the second preferred embodiment, while the threshold voltage has increased just gradually with a constant slope regardless of the length of test time similarly to the case of the first preferred embodiment, the threshold voltage variation rate has been slightly higher than that of the first preferred embodiment on the whole. This tendency of a relatively higher level in variation rate could be attributed to the influence of boron contained in the p-type trench gate at a substantial degree of concentration. - Hence, based on the data mentioned above, the features of the present invention can be enumerated as follows: (1) The device structure according to the first preferred embodiment is most advantageous in that threshold voltage variations with time can be reduced effectively in terms of gate-bias-related device characteristic. (2) In the case of a low-threshold-voltage device arrangement, however, it is disadvantageously required to decrease a level of channel region dopant concentration. (3) In view of this condition, the device structure according to the second preferred embodiment is suitable for application to a low-threshold-voltage device. It will be obvious to those skilled in the art that a low-threshold-voltage device can be fabricated by providing necessary adjustments in the first preferred embodiment.
- While the present invention made by the present inventors has been described in detail with respect to specific embodiments thereof, it is to be understood that the present invention is not limited by any of the details of description and that various changes and modifications may be made in the present invention without departing from the spirit and scope thereof.
- For example, while specific examples using doped polysilicon materials for layer formation have been taken in the foregoing description of the preferred embodiments, the present invention is not limited thereto, and there may be provided such an arrangement that nondoped polysilicon is applied to formation of at least one layer, and then after completion of film formation, a dopant is added by ion implantation or the like. In this case, it is possible to increase the degree of process freedom by using nondoped silicon for forming an ESD-protection polysilicon diode as an optional device element, for example, whereas it is inevitable to incur an increase in process cost. Contrastingly, in the use of doped polysilicon, it is possible to form a low-resistance polysilicon layer with relative ease though the degree of process freedom is sacrificed to a certain extent.
- Further, while the foregoing preferred embodiments have been described as related to a power MOSFET having a double-gate-in-trench structure, the present invention is not limited thereto and may also be applied to an IGBT (Insulated Gate Bipolar Transistor) having a double-gate-in-trench structure, for example.
Claims (18)
1. A p-channel power MOSFET comprising:
(a) a silicon-based semiconductor substrate having first and second principal surface sides; and
(b) a multiplicity of linear trenches disposed in the first principal surface side;
wherein each of the linear trenches includes:
(b1) an n-type polysilicon linear field plate electrode; and
(b2) an n-type polysilicon linear gate electrode disposed over and along the n-type polysilicon linear field plate electrode.
2. The p-channel power MOSFET according to claim 1 ,
wherein the second principal surface side of the silicon-based substrate is provided with a p-type silicon single-crystal substrate region.
3. The p-channel power MOSFET according to claim 2 ,
wherein the first principal surface side of the silicon-based semiconductor substrate is provided with a p-type silicon epitaxial region having a dopant concentration lower than that of the p-type silicon single-crystal substrate region.
4. The p-channel power MOSFET according to claim 3 ,
wherein the second principal surface side of the silicon-based semiconductor substrate is provided with a metal drain electrode.
5. The p-channel power MOSFET according to claim 4 ,
wherein the n-type polysilicon linear field plate electrode and the n-type polysilicon linear gate electrode are electrically coupled to each other.
6. The p-channel power MOSFET according to claim 5 ,
wherein the n-type polysilicon linear field plate electrode and the n-type polysilicon linear gate electrode are coupled mutually outside each linear trench.
7. The p-channel power MOSFET according to claim 6 ,
wherein the n-type polysilicon linear field plate electrode and the n-type polysilicon linear gate electrode are coupled mutually via a metal wiring line outside each linear trench.
8. The p-channel power MOSFET according to claim 7 ,
wherein the p-channel power MOSFET is arranged for motor driving use.
9. The p-channel power MOSFET according to claim 8 ,
wherein the p-channel power MOSFET is arranged for use as a low-threshold-voltage device.
10. A p-channel power MOSFET comprising:
(a) a silicon-based semiconductor substrate having first and second principal surface sides; and
(b) a multiplicity of linear trenches disposed in the first principal surface side;
wherein each of the linear trenches includes:
(b1) an n-type polysilicon linear field plate electrode; and
(b2) a p-type polysilicon linear gate electrode disposed over and along the n-type polysilicon linear field plate electrode.
11. The p-channel power MOSFET according to claim 10 ,
wherein the second principal surface side of the silicon-based substrate is provided with a p-type silicon single-crystal substrate region.
12. The p-channel power MOSFET according to claim 11 ,
wherein the first principal surface side of the silicon-based semiconductor substrate is provided with a p-type silicon epitaxial region having a dopant concentration lower than that of the p-type silicon single-crystal substrate region.
13. The p-channel power MOSFET according to claim 12 ,
wherein the second principal surface side of the silicon-based semiconductor substrate is provided with a metal drain electrode.
14. The p-channel power MOSFET according to claim 13 ,
wherein the n-type polysilicon linear field plate electrode and the p-type polysilicon linear gate electrode are electrically coupled to each other.
15. The p-channel power MOSFET according to claim 14 ,
wherein the n-type polysilicon linear field plate electrode and the p-type polysilicon linear gate electrode are coupled mutually outside each linear trench.
16. The p-channel power MOSFET according to claim 15 ,
wherein the n-type polysilicon linear field plate electrode and the p-type polysilicon linear gate electrode are coupled mutually via a metal wiring line outside each linear trench.
17. The p-channel power MOSFET according to claim 16 ,
wherein the p-channel power MOSFET is arranged for motor driving use.
18. The p-channel power MOSFET according to claim 17 ,
wherein the p-channel power MOSFET is arranged for use as a low-threshold-voltage device.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/236,678 US9825167B2 (en) | 2010-03-03 | 2016-08-15 | Method of manufacturing a P-channel power MOSFET |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2010-046452 | 2010-03-03 | ||
JP2010046452A JP6008377B2 (en) | 2010-03-03 | 2010-03-03 | P-channel power MOSFET |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/236,678 Continuation US9825167B2 (en) | 2010-03-03 | 2016-08-15 | Method of manufacturing a P-channel power MOSFET |
Publications (1)
Publication Number | Publication Date |
---|---|
US20110215399A1 true US20110215399A1 (en) | 2011-09-08 |
Family
ID=44530568
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/039,294 Abandoned US20110215399A1 (en) | 2010-03-03 | 2011-03-02 | P-channel power mosfet |
US15/236,678 Active US9825167B2 (en) | 2010-03-03 | 2016-08-15 | Method of manufacturing a P-channel power MOSFET |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/236,678 Active US9825167B2 (en) | 2010-03-03 | 2016-08-15 | Method of manufacturing a P-channel power MOSFET |
Country Status (2)
Country | Link |
---|---|
US (2) | US20110215399A1 (en) |
JP (1) | JP6008377B2 (en) |
Cited By (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130189819A1 (en) * | 2012-01-25 | 2013-07-25 | Renesas Electronics Corporation | Method of manufacturing vertical planar power mosfet and method of manufacturing trench-gate power mosfet |
US20130248861A1 (en) * | 2012-03-23 | 2013-09-26 | Infineon Technologies Austria Ag | Integrated Power Transistor Circuit Having a Current-Measuring Cell |
US8968017B2 (en) | 2013-03-22 | 2015-03-03 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
CN104517824A (en) * | 2014-08-01 | 2015-04-15 | 上海华虹宏力半导体制造有限公司 | Manufacturing method of groove type bilayer gate |
US20150111354A1 (en) * | 2012-04-05 | 2015-04-23 | Icemos Technology Ltd. | Superjunction devices having narrow surface layout of terminal structures, buried contact regions and trench gates, and methods of manufacturing the devices |
CN105225935A (en) * | 2015-09-22 | 2016-01-06 | 上海华虹宏力半导体制造有限公司 | There is trench gate structure and the manufacture method thereof of shield grid |
US9257283B2 (en) | 2012-08-06 | 2016-02-09 | General Electric Company | Device having reduced bias temperature instability (BTI) |
US9337283B2 (en) | 2013-03-22 | 2016-05-10 | Kabushiki Kaisha Toshiba | Semiconductor device with field plate |
US9716009B2 (en) | 2014-09-30 | 2017-07-25 | Kabushiki Kaisha Toshiba | Power semiconductor device with electrode having trench structure |
CN108054164A (en) * | 2017-12-12 | 2018-05-18 | 深圳迈辽技术转移中心有限公司 | Transient Voltage Suppressor and preparation method thereof |
CN109524451A (en) * | 2017-09-20 | 2019-03-26 | 株式会社东芝 | Semiconductor device and its manufacturing method |
US20200227525A1 (en) * | 2020-03-26 | 2020-07-16 | Intel Corporation | Vertical string driver with channel field management structure |
CN111725303A (en) * | 2019-03-19 | 2020-09-29 | 株式会社东芝 | Semiconductor device and method of manufacturing the same |
WO2020211246A1 (en) * | 2019-04-17 | 2020-10-22 | 南京芯舟科技有限公司 | Cell structure and semiconductor assembly used thereby |
CN112447829A (en) * | 2019-09-05 | 2021-03-05 | 立锜科技股份有限公司 | High voltage device and method for manufacturing the same |
US11056484B2 (en) * | 2018-10-18 | 2021-07-06 | Mitsubishi Electric Corporation | Semiconductor device with multiple trench structures |
US11217674B2 (en) * | 2013-02-19 | 2022-01-04 | Rohm Co., Ltd. | Semiconductor device and method for manufacturing the same |
US20220069073A1 (en) * | 2020-08-28 | 2022-03-03 | Nanjing Zizhu Microelectronics Co., Ltd. | Integrated circuit system with super junction transistor mechanism and method of manufacture thereof |
US11688803B2 (en) * | 2020-03-16 | 2023-06-27 | Kabushiki Kaisha Toshiba | Semiconductor device |
CN116581154A (en) * | 2023-07-12 | 2023-08-11 | 江西萨瑞半导体技术有限公司 | SGT device and process method thereof |
US12087850B2 (en) | 2021-03-19 | 2024-09-10 | Kabushiki Kaisha Toshiba | Semiconductor device and semiconductor circuit |
US12089412B2 (en) | 2020-03-26 | 2024-09-10 | Intel NDTM US LLC | Vertical string driver with extended gate junction structure |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN107527800B (en) * | 2016-06-22 | 2021-05-11 | 无锡华润上华科技有限公司 | Trench gate structure and manufacturing method thereof |
US10332992B1 (en) * | 2018-01-22 | 2019-06-25 | Sanken Electric Co., Ltd. | Semiconductor device having improved trench, source and gate electrode structures |
EP4057359A1 (en) * | 2021-03-08 | 2022-09-14 | Nexperia B.V. | Semiconductor device comprising mutually separated trench structures |
JP7013606B1 (en) | 2021-03-09 | 2022-01-31 | 株式会社東芝 | Semiconductor devices and methods for manufacturing semiconductor devices |
JP7582113B2 (en) | 2021-08-03 | 2024-11-13 | 株式会社デンソー | Semiconductor device and its manufacturing method |
Citations (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5177572A (en) * | 1990-04-06 | 1993-01-05 | Nissan Motor Co., Ltd. | Mos device using accumulation layer as channel |
US5907776A (en) * | 1997-07-11 | 1999-05-25 | Magepower Semiconductor Corp. | Method of forming a semiconductor structure having reduced threshold voltage and high punch-through tolerance |
US5917216A (en) * | 1995-02-10 | 1999-06-29 | Siliconix Incorporated | Trenched field effect transistor with PN depletion barrier |
US6245607B1 (en) * | 1998-12-28 | 2001-06-12 | Industrial Technology Research Institute | Buried channel quasi-unipolar transistor |
US20040089910A1 (en) * | 2002-03-19 | 2004-05-13 | Infineon Technologies Ag | Power transistor |
US6878996B2 (en) * | 2002-05-29 | 2005-04-12 | Infineon Technologies Ag | MOS power transistor |
US20050173758A1 (en) * | 2002-05-31 | 2005-08-11 | Peake Steven T. | Trench-gate semiconductor devices |
US20050184717A1 (en) * | 2004-02-19 | 2005-08-25 | Mike Walters | DC-DC regulator with switching frequency responsive to load |
US20060157779A1 (en) * | 2005-01-20 | 2006-07-20 | Tsuyoshi Kachi | Semiconductor device and manufacturing method of the same |
US20060261391A1 (en) * | 2005-05-20 | 2006-11-23 | Yoshito Nakazawa | Semiconductor device and manufacturing method of the same |
US20070138566A1 (en) * | 2005-12-16 | 2007-06-21 | Hirokatsu Suzuki | Semiconductor device and manufacturing method of the same |
US20080023759A1 (en) * | 2002-05-03 | 2008-01-31 | Fairchild Semiconductor Corp. | Low voltage high density trench-gated power device with uniformly doped channel and its edge termination |
US20090057754A1 (en) * | 2006-06-19 | 2009-03-05 | Nathan Kraft | Shielded Gate Trench FET with the Shield and Gate Electrodes Connected Together in Non-active Region |
US20090140343A1 (en) * | 2007-12-04 | 2009-06-04 | International Business Machines Corporation | Lateral diffusion field effect transistor with a trench field plate |
US20090218619A1 (en) * | 2008-03-02 | 2009-09-03 | Alpha & Omega Semiconductor, Ltd | Self-aligned slotted accumulation-mode field effect transistor (AccuFET) structure and method |
US20100123188A1 (en) * | 2008-11-14 | 2010-05-20 | Prasad Venkatraman | Semiconductor device having trench shield electrode structure |
US7741794B2 (en) * | 2007-06-20 | 2010-06-22 | Kabushiki Kaisha Tokai Rika Denki Seisakusho | Load drive control circuit |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5850096A (en) * | 1994-02-25 | 1998-12-15 | Fujitsu Limited | Enhanced semiconductor integrated circuit device with a memory array and a peripheral circuit |
US5998833A (en) | 1998-10-26 | 1999-12-07 | North Carolina State University | Power semiconductor devices having improved high frequency switching and breakdown characteristics |
JP4236848B2 (en) * | 2001-03-28 | 2009-03-11 | セイコーインスツル株式会社 | Manufacturing method of semiconductor integrated circuit device |
JP4811895B2 (en) * | 2001-05-02 | 2011-11-09 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method thereof |
TWI248136B (en) | 2002-03-19 | 2006-01-21 | Infineon Technologies Ag | Method for fabricating a transistor arrangement having trench transistor cells having a field electrode |
US6759699B1 (en) * | 2003-04-22 | 2004-07-06 | Taiwan Semiconductor Manufacturing Company | Storage element and SRAM cell structures using vertical FETS controlled by adjacent junction bias through shallow trench isolation |
JP4751023B2 (en) * | 2004-01-13 | 2011-08-17 | セイコーインスツル株式会社 | Manufacturing method of semiconductor device |
JP2006128506A (en) * | 2004-10-29 | 2006-05-18 | Sharp Corp | Trench-type MOSFET and manufacturing method thereof |
KR20060058584A (en) * | 2004-11-25 | 2006-05-30 | 삼성전자주식회사 | CMOS image sensor with buried channel MOS transistor |
CN1812127A (en) * | 2004-12-14 | 2006-08-02 | 松下电器产业株式会社 | Vertical trench gate transistor semiconductor device and method for fabricating the same |
JP5271515B2 (en) * | 2007-07-13 | 2013-08-21 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
JP5210564B2 (en) | 2007-07-27 | 2013-06-12 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
JP2009088198A (en) * | 2007-09-28 | 2009-04-23 | Rohm Co Ltd | Semiconductor device |
US8642459B2 (en) * | 2008-08-28 | 2014-02-04 | Infineon Technologies Ag | Method for forming a semiconductor device with an isolation region on a gate electrode |
-
2010
- 2010-03-03 JP JP2010046452A patent/JP6008377B2/en active Active
-
2011
- 2011-03-02 US US13/039,294 patent/US20110215399A1/en not_active Abandoned
-
2016
- 2016-08-15 US US15/236,678 patent/US9825167B2/en active Active
Patent Citations (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5177572A (en) * | 1990-04-06 | 1993-01-05 | Nissan Motor Co., Ltd. | Mos device using accumulation layer as channel |
US5917216A (en) * | 1995-02-10 | 1999-06-29 | Siliconix Incorporated | Trenched field effect transistor with PN depletion barrier |
US5907776A (en) * | 1997-07-11 | 1999-05-25 | Magepower Semiconductor Corp. | Method of forming a semiconductor structure having reduced threshold voltage and high punch-through tolerance |
US6245607B1 (en) * | 1998-12-28 | 2001-06-12 | Industrial Technology Research Institute | Buried channel quasi-unipolar transistor |
US20040089910A1 (en) * | 2002-03-19 | 2004-05-13 | Infineon Technologies Ag | Power transistor |
US20080023759A1 (en) * | 2002-05-03 | 2008-01-31 | Fairchild Semiconductor Corp. | Low voltage high density trench-gated power device with uniformly doped channel and its edge termination |
US6878996B2 (en) * | 2002-05-29 | 2005-04-12 | Infineon Technologies Ag | MOS power transistor |
US20050173758A1 (en) * | 2002-05-31 | 2005-08-11 | Peake Steven T. | Trench-gate semiconductor devices |
US20050184717A1 (en) * | 2004-02-19 | 2005-08-25 | Mike Walters | DC-DC regulator with switching frequency responsive to load |
US20060157779A1 (en) * | 2005-01-20 | 2006-07-20 | Tsuyoshi Kachi | Semiconductor device and manufacturing method of the same |
US20060261391A1 (en) * | 2005-05-20 | 2006-11-23 | Yoshito Nakazawa | Semiconductor device and manufacturing method of the same |
US20070138566A1 (en) * | 2005-12-16 | 2007-06-21 | Hirokatsu Suzuki | Semiconductor device and manufacturing method of the same |
US20090057754A1 (en) * | 2006-06-19 | 2009-03-05 | Nathan Kraft | Shielded Gate Trench FET with the Shield and Gate Electrodes Connected Together in Non-active Region |
US7741794B2 (en) * | 2007-06-20 | 2010-06-22 | Kabushiki Kaisha Tokai Rika Denki Seisakusho | Load drive control circuit |
US20090140343A1 (en) * | 2007-12-04 | 2009-06-04 | International Business Machines Corporation | Lateral diffusion field effect transistor with a trench field plate |
US20090218619A1 (en) * | 2008-03-02 | 2009-09-03 | Alpha & Omega Semiconductor, Ltd | Self-aligned slotted accumulation-mode field effect transistor (AccuFET) structure and method |
US20100123188A1 (en) * | 2008-11-14 | 2010-05-20 | Prasad Venkatraman | Semiconductor device having trench shield electrode structure |
Non-Patent Citations (1)
Title |
---|
Sze. Semiconductor Devices. Physics and Technology, 2nd Edition, pp. 54-55 * |
Cited By (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8921927B2 (en) | 2012-01-25 | 2014-12-30 | Renesas Electronics Corporation | Method of manufacturing vertical planar power MOSFET and method of manufacturing trench-gate power MOSFET |
US20130189819A1 (en) * | 2012-01-25 | 2013-07-25 | Renesas Electronics Corporation | Method of manufacturing vertical planar power mosfet and method of manufacturing trench-gate power mosfet |
US8647948B2 (en) * | 2012-01-25 | 2014-02-11 | Renesas Electronics Corporation | Method of manufacturing vertical planar power MOSFET and method of manufacturing trench-gate power MOSFET |
US8796094B2 (en) | 2012-01-25 | 2014-08-05 | Renesas Electronics Corporation | Method of manufacturing vertical planar power MOSFET and method of manufacturing trench-gate power MOSFET |
US9634137B2 (en) * | 2012-03-23 | 2017-04-25 | Infineon Technologies Austria Ag | Integrated power transistor circuit having a current-measuring cell |
US10475919B2 (en) | 2012-03-23 | 2019-11-12 | Infineon Technologies Austria Ag | Method of producing an integrated power transistor circuit having a current-measuring cell |
US20130248861A1 (en) * | 2012-03-23 | 2013-09-26 | Infineon Technologies Austria Ag | Integrated Power Transistor Circuit Having a Current-Measuring Cell |
US20150111354A1 (en) * | 2012-04-05 | 2015-04-23 | Icemos Technology Ltd. | Superjunction devices having narrow surface layout of terminal structures, buried contact regions and trench gates, and methods of manufacturing the devices |
US9147751B2 (en) * | 2012-04-05 | 2015-09-29 | Icemos Technology Ltd | Methods of manufacturing superjunction devices |
US9257283B2 (en) | 2012-08-06 | 2016-02-09 | General Electric Company | Device having reduced bias temperature instability (BTI) |
US11817487B2 (en) | 2013-02-19 | 2023-11-14 | Rohm Co., Ltd. | Semiconductor device and method for manufacturing the same |
US11217674B2 (en) * | 2013-02-19 | 2022-01-04 | Rohm Co., Ltd. | Semiconductor device and method for manufacturing the same |
US8968017B2 (en) | 2013-03-22 | 2015-03-03 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
US9337283B2 (en) | 2013-03-22 | 2016-05-10 | Kabushiki Kaisha Toshiba | Semiconductor device with field plate |
CN104517824A (en) * | 2014-08-01 | 2015-04-15 | 上海华虹宏力半导体制造有限公司 | Manufacturing method of groove type bilayer gate |
US9716009B2 (en) | 2014-09-30 | 2017-07-25 | Kabushiki Kaisha Toshiba | Power semiconductor device with electrode having trench structure |
CN105225935A (en) * | 2015-09-22 | 2016-01-06 | 上海华虹宏力半导体制造有限公司 | There is trench gate structure and the manufacture method thereof of shield grid |
US10319850B2 (en) * | 2017-09-20 | 2019-06-11 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method of semiconductor device |
CN109524451A (en) * | 2017-09-20 | 2019-03-26 | 株式会社东芝 | Semiconductor device and its manufacturing method |
CN108054164A (en) * | 2017-12-12 | 2018-05-18 | 深圳迈辽技术转移中心有限公司 | Transient Voltage Suppressor and preparation method thereof |
US11056484B2 (en) * | 2018-10-18 | 2021-07-06 | Mitsubishi Electric Corporation | Semiconductor device with multiple trench structures |
CN111725303A (en) * | 2019-03-19 | 2020-09-29 | 株式会社东芝 | Semiconductor device and method of manufacturing the same |
WO2020211246A1 (en) * | 2019-04-17 | 2020-10-22 | 南京芯舟科技有限公司 | Cell structure and semiconductor assembly used thereby |
US12154977B2 (en) | 2019-04-17 | 2024-11-26 | Nanjing Sinnopower Technology Co., Ltd. | Cell structure and its related semiconductor device |
CN112447829A (en) * | 2019-09-05 | 2021-03-05 | 立锜科技股份有限公司 | High voltage device and method for manufacturing the same |
TWI770452B (en) * | 2019-09-05 | 2022-07-11 | 立錡科技股份有限公司 | High voltage device and manufacturing method thereof |
US11688803B2 (en) * | 2020-03-16 | 2023-06-27 | Kabushiki Kaisha Toshiba | Semiconductor device |
US12089412B2 (en) | 2020-03-26 | 2024-09-10 | Intel NDTM US LLC | Vertical string driver with extended gate junction structure |
US20200227525A1 (en) * | 2020-03-26 | 2020-07-16 | Intel Corporation | Vertical string driver with channel field management structure |
US12148802B2 (en) * | 2020-03-26 | 2024-11-19 | Intel NDTM US LLC | Vertical string driver with channel field management structure |
US20220069073A1 (en) * | 2020-08-28 | 2022-03-03 | Nanjing Zizhu Microelectronics Co., Ltd. | Integrated circuit system with super junction transistor mechanism and method of manufacture thereof |
US12087850B2 (en) | 2021-03-19 | 2024-09-10 | Kabushiki Kaisha Toshiba | Semiconductor device and semiconductor circuit |
CN116581154A (en) * | 2023-07-12 | 2023-08-11 | 江西萨瑞半导体技术有限公司 | SGT device and process method thereof |
Also Published As
Publication number | Publication date |
---|---|
US20160351703A1 (en) | 2016-12-01 |
JP2011181809A (en) | 2011-09-15 |
US9825167B2 (en) | 2017-11-21 |
JP6008377B2 (en) | 2016-10-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9825167B2 (en) | Method of manufacturing a P-channel power MOSFET | |
JP4024503B2 (en) | Semiconductor device and manufacturing method thereof | |
TWI725184B (en) | Devices and methods for a power transistor having a schottky or schottky-like contact | |
US7791135B2 (en) | Insulated gate silicon carbide semiconductor device and method for manufacturing the same | |
KR100932363B1 (en) | LMDMOS transistor | |
US9837498B2 (en) | Stripe-shaped electrode structure including a main portion with a field electrode and an end portion terminating the electrode structure | |
US8866220B2 (en) | Semiconductor device | |
US8969929B2 (en) | Power semiconductor device having gate electrode coupling portions for etchant control | |
JP2012054378A (en) | Semiconductor device | |
US20080220571A1 (en) | High mobility power metal-oxide semiconductor field-effect transistors | |
JP2011199109A (en) | Power mosfet | |
US11398769B2 (en) | Semiconductor device comprising switching elements and capacitors | |
JP2012064849A (en) | Semiconductor device | |
US20160293751A1 (en) | Semiconductor Device with Gate Fins | |
CN101677109A (en) | Semiconductor device and method for making the same | |
JP2014131008A (en) | Wide band gap semiconductor device | |
US10269951B2 (en) | Semiconductor device layout and method for forming same | |
US11183589B2 (en) | Semiconductor device and manufacturing method therefor | |
CN102194818A (en) | P-type epitaxial layer-based binary coded decimal (BCD) integrated device and manufacturing method thereof | |
US20150041829A1 (en) | Electronic circuit device | |
JP2012209330A (en) | Semiconductor device | |
US20230352520A1 (en) | Wide band gap semiconductor device | |
JP2000294770A (en) | Semiconductor device | |
CN113421922B (en) | Three-dimensional IGBT with grid self-clamping function and manufacturing method thereof | |
JP2015222817A (en) | P-channel power mosfet manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MATSUURA, HITOSHI;NAKAZAWA, YOSHITO;REEL/FRAME:025904/0606 Effective date: 20101214 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |