US20110050465A1 - Scanning circuit and scanning method for keyboard - Google Patents
Scanning circuit and scanning method for keyboard Download PDFInfo
- Publication number
- US20110050465A1 US20110050465A1 US12/817,188 US81718810A US2011050465A1 US 20110050465 A1 US20110050465 A1 US 20110050465A1 US 81718810 A US81718810 A US 81718810A US 2011050465 A1 US2011050465 A1 US 2011050465A1
- Authority
- US
- United States
- Prior art keywords
- ports
- key value
- port
- voltage
- numbers
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/01—Input arrangements or combined input and output arrangements for interaction between user and computer
- G06F3/02—Input arrangements using manually operated switches, e.g. using keyboards or dials
- G06F3/023—Arrangements for converting discrete items of information into a coded form, e.g. arrangements for interpreting keyboard generated codes as alphanumeric codes, operand codes or instruction codes
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M11/00—Coding in connection with keyboards or like devices, i.e. coding of the position of operated keys
- H03M11/20—Dynamic coding, i.e. by key scanning
Definitions
- the present disclosure relates to device scanning and, particularly, to a scanning circuit and a scanning method thereof for a keyboard.
- a frequently used scanning circuit 100 used in a keyboard usually includes sixteen keys.
- the scanning circuit 100 includes four rows R 1 ⁇ R 4 and four columns C 1 ⁇ C 4 , constituting a switch matrix (not labeled) including sixteen intersections.
- Sixteen switches C 1 R 1 ⁇ C 4 R 4 are set at the intersections respectively, with two contacts of each switch electrically connected to a corresponding row and a corresponding column respectively, for example one contact of a switch C 1 R 1 is electrically connected to a row R 1 and the other contact of the switch C 1 R 1 is electrically connected to a column C 1 .
- Each of the sixteen switches is normally open until a key is pressed, and then a corresponding switch, for example, C 1 R 1 , closes, and the row R 1 and the column C 1 are electrically connected. When the key is released, the corresponding switch opens. Furthermore, four input ports P 1 ⁇ P 4 are electrically connected to ends of the columns C 1 ⁇ C 4 respectively, and four output ports P 5 ⁇ P 8 are electrically connected to the rows R 1 ⁇ R 4 respectively. A power source is electrically connected to the other end of each column via a resistor.
- each input port P 1 ⁇ P 4 is sequentially set to low.
- the voltages of the remaining input ports P 1 ⁇ P 4 are set to high.
- the output ports are checked to determine whether any switches are closed, and thereby pressed keys corresponding to the switches can be identified.
- the switch C 1 R 1 is determined to be closed. Consequently, a pressed key corresponding to the switch C 1 R 1 can be determined.
- the input ports and the output ports are generally provided by a single-chip microprocessor.
- providing a microprocessor with so many ports is a waste.
- FIG. 1 is a schematic diagram showing a conventional scanning circuit.
- FIG. 2 is a schematic diagram of a keyboard in accordance with an exemplary embodiment.
- FIG. 3 is a schematic diagram of a scanning circuit in the keyboard of FIG. 2 .
- FIG. 4 is an example of the scanning circuit in FIG. 3 with four rows and four columns.
- FIG. 5 is a flowchart of a scanning method implemented by the scanning circuit in FIG. 3 in accordance with an exemplary embodiment.
- the keyboard 10 includes a processing unit 100 , a scanning circuit 200 , and a scanning application 300 .
- the processing unit 100 includes n I/O ports 110 .
- the n I/O ports 110 are configured to electrically connect the scanning circuit 200 to the processing unit 100 .
- the scanning application 300 pre-stored in a memory (not shown) of the keyboard 10 is implemented by the processing unit 100 to determine which key (not shown) in the keyboard 10 is pressed.
- the processing unit 100 may be a single-chip microprocessor, which further includes a power pin 101 electrically connected to a power supply VCC, and a ground pin 102 electrically connected to ground.
- the I/O ports 110 can be set to input ports and output ports. When one of the I/O ports 110 is set to input port, the voltage thereof is determined by a connected external input source. That is, if the voltage of the external input source is low, the voltage of the one I/O port 110 is low. If the voltage of the external input source is high, the voltage of the one I/O port 110 is high. When one of the I/O ports 110 is used as output port, the voltage of the one I/O port 110 is determined by the processing unit 100 .
- FIG. 3 is a schematic diagram of the scanning circuit 200 in the keyboard 10 of FIG. 2 .
- the scanning circuit 200 includes n rows L 1 ⁇ Ln and n columns P 1 - 1 ⁇ P 1 - n .
- n is a natural number not less than two.
- the n rows L 1 ⁇ Ln and n columns P 1 - 1 ⁇ P 1 - n cooperatively form a switch matrix 200 a including n*n switches S 1 - 1 ⁇ Sn- n .
- An end of each of the switches in the same row is electrically connected to one of the n I/O ports K 1 ⁇ Kn, respectively.
- each of the switches in the same column is electrically connected to ground via one resistor R 1 - 1 ⁇ R 1 - n , respectively.
- the resistances of the resistors R 1 - 1 ⁇ R 1 - n are similar to each other or the same, and quite low.
- the scanning circuit 200 further includes n columns P 2 - 1 ⁇ P 2 - n .
- Each of the columns P 2 - 1 ⁇ P 2 - n intersects one of the rows L 1 ⁇ Ln and one of the columns P 1 - 1 ⁇ P 1 - n .
- Each of the columns P 2 - 1 ⁇ P 2 - n includes one resistor R 2 - 1 ⁇ R 2 - n , respectively.
- each one of the resistors R 2 - 1 ⁇ R 2 - n is electrically connected to one of the I/O ports K 1 ⁇ Kn, and another end of the resistors R 2 - 1 ⁇ R 2 - n is electrically connected to ground via one of the resistors R 1 - 1 ⁇ R 1 - n .
- one end of the resistor R 2 - 2 is electrically connected to the I/O port K 2 and the other end is electrically connected to ground via the resistor R 1 - 2 .
- the resistance of the resistors R 2 - 1 ⁇ R 2 - n are similar to each other or the same.
- the resistance of the resistors R 2 - 1 ⁇ R 2 - n exceeds those of resistors R 1 - 1 ⁇ R 1 - n.
- the processing unit 100 sets all the I/O ports K 1 ⁇ Kn to input ports.
- the states of the I/O ports K 1 ⁇ Kn are detected. If one of the keys is pressed, the voltage of the I/O port connected to the switch corresponding to the pressed key is changed to low.
- each of the I/O ports K 1 ⁇ Kn is connected to the ends of at least two switches in the same row. Therefore, the processing unit 100 can only determine that one of the switches in the row corresponding to the I/O port the voltage of which has been changed to low is pressed, but cannot determine which it is.
- the processing unit 100 sets all the I/O ports K 1 ⁇ Kn to output ports.
- the voltage of the I/O port the voltage of which has been changed to low is set to high, and the voltages of the other I/O ports are set to low.
- the voltage of one of the resistors R 2 - 1 ⁇ R 2 - n electrically connected to the pressed switch is accordingly changed to high. Therefore, the voltage of the I/O port electrically connected to the one of the resistors R 2 - 1 ⁇ R 2 - n is changed to high.
- the processing unit 100 resets all the I/O ports K 1 ⁇ Kn to input ports.
- the processing unit 100 then re-checks the states of the I/O ports K 1 ⁇ Kn.
- the processing unit 100 determines that the switch, with one end in the row electrically connected to the one I/O port the voltage of which is set to high and another end in the column electrically connected to the one I/O port via one of the n resistors R 2 - 1 ⁇ R 2 - n the voltage of which is changed to high or remains high if voltages of the I/O ports are not changed, is pressed.
- the scanning circuit 200 employs n I/O ports K 1 ⁇ Kn to determine which of the n*n switches is pressed. Compared to a scanning circuit employing n input ports and n output ports, n ports are conserved.
- the processing unit 100 first records a first key value if the voltage of one of the I/O ports K 1 ⁇ Kn is changed to low when all the I/O ports K 1 ⁇ Kn are set to input ports.
- the first key value consists of n numbers. In the embodiment, the numbers are 0 and 1. The number 0 indicates the voltage of one of the I/O ports is changed to low, and the number 1 indicates the voltage of one of the I/O ports is changed to high.
- the order of the n numbers are arranged according to an order of the n I/O ports K 1 ⁇ Kn.
- the number corresponding to the I/O port K 1 is in the first position from left to right. Accordingly, the number corresponding to the I/O port Kn is in the n position from left to right. In an alternative embodiment, the number corresponding to the I/O port Kn can be placed in the first position from left to right, and the number corresponding to the I/O port K 1 can be placed in the n position from left to right.
- the processing unit 100 records a second key value after all the I/O ports K 1 ⁇ Kn are reset to input ports.
- the second key value consists of n numbers.
- the numbers are 0 and 1.
- the number 0 indicates the voltage of one of the I/O ports is low
- the number 1 indicates the voltage of one of the I/O ports is high.
- the order of the n numbers are arranged according to an order of the n I/O ports K 1 ⁇ Kn.
- the number corresponding to the I/O port K 1 is in the first position from left to right. Accordingly, the number corresponding to the I/O port Kn is in the n position from left to right.
- the number corresponding to the I/O port Kn can be in the first position from left to right
- the number corresponding to the I/O port K 1 can be in the n position from left to right.
- the processing unit 100 records a third key value according to the first key value and the second key value.
- the third key value consists of 2n numbers.
- the first n numbers from left to right are the same as the first key value and the remaining numbers from left to right are the same as the second key value.
- the first n numbers from left to right can be the same as the second key value and the remaining numbers from left to right can be the same as the first key value.
- a key table is also pre-stored in the memory of the keyboard 10 which records relationships between third key values and the switches.
- each switch corresponds to one third key value.
- the processing unit 100 consults the key table to determine which switch is pressed according to the determined third key value. For example, when n is equal to 4, the table appears as follows. For the first key value, the number corresponding to the I/O port K 1 is in the first position from left to right. For the second key value, the number corresponding to the I/O port K 1 is in the first position from left to right. For the third key value, first four numbers from left to right are the same as the first key value, and the last four numbers from left to right are the same as the second key value.
- FIG. 4 compared with FIG. 3 , four I/O ports K 1 , K 2 , K 3 , and K 4 are provided in the scanning circuit 201 with sixteen switches S 1 - 1 ⁇ S 4 - 4 in a switch matrix 201 a.
- the scanning application 300 is implemented by the processing unit 100 for scanning the keyboard 10 to determine which key is pressed, as follows.
- Step 501 the processing unit 100 sets the I/O ports K 1 ⁇ Kn to input ports.
- Step 502 the processing unit 100 determines whether one of the I/O ports K 1 ⁇ Kn is changed to low. If so, Step 503 is implemented, and if not, Step 501 is repeated.
- Step 503 the processing unit 100 records a first key value.
- Step 504 the processing unit 100 sets all the I/O ports K 1 ⁇ Kn to output ports, and sets the voltage of the I/O port the state of which has been changed to low to high and the voltages of other I/O ports to low.
- Step 505 the processing unit 100 resets all the I/O ports K 1 ⁇ Kn to input ports, checks the I/O ports K 1 ⁇ Kn, and records a second key value.
- Step 506 the processing unit 100 determines a third key value according to the first key value and the second key value.
- Step 507 the processing unit 100 consults the key table to determine which switch is pressed according to the third key value.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Human Computer Interaction (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Input From Keyboards Or The Like (AREA)
Abstract
Description
- 1. Technical Field
- The present disclosure relates to device scanning and, particularly, to a scanning circuit and a scanning method thereof for a keyboard.
- 2. Description of Related Art
- Referring to
FIG. 1 , a frequently usedscanning circuit 100 used in a keyboard (not shown) usually includes sixteen keys. Thescanning circuit 100 includes four rows R1˜R4 and four columns C1˜C4, constituting a switch matrix (not labeled) including sixteen intersections. Sixteen switches C1R1˜C4R4 are set at the intersections respectively, with two contacts of each switch electrically connected to a corresponding row and a corresponding column respectively, for example one contact of a switch C1R1 is electrically connected to a row R1 and the other contact of the switch C1R1 is electrically connected to a column C1. Each of the sixteen switches is normally open until a key is pressed, and then a corresponding switch, for example, C1R1, closes, and the row R1 and the column C1 are electrically connected. When the key is released, the corresponding switch opens. Furthermore, four input ports P1˜P4 are electrically connected to ends of the columns C1˜C4 respectively, and four output ports P5˜P8 are electrically connected to the rows R1˜R4 respectively. A power source is electrically connected to the other end of each column via a resistor. - During scanning, voltage of each input port P1˜P4 is sequentially set to low. When the voltage of one of the input ports P1˜P4 is set to low, the voltages of the remaining input ports P1˜P4 are set to high. The output ports are checked to determine whether any switches are closed, and thereby pressed keys corresponding to the switches can be identified.
- As an example, if the voltage of the input port P1 electrically connected to the column C1 is set to be low, the voltage of the output port P5 electrically connected to the row R1 is also low, then the switch C1R1 is determined to be closed. Consequently, a pressed key corresponding to the switch C1R1 can be determined.
- In practice, the input ports and the output ports are generally provided by a single-chip microprocessor. However, providing a microprocessor with so many ports is a waste.
- Therefore, it is desirable to provide a scanning circuit and a scanning method capable of using fewer ports, which can overcome the limitations described.
- The components in the drawing are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the disclosure.
-
FIG. 1 is a schematic diagram showing a conventional scanning circuit. -
FIG. 2 is a schematic diagram of a keyboard in accordance with an exemplary embodiment. -
FIG. 3 is a schematic diagram of a scanning circuit in the keyboard ofFIG. 2 . -
FIG. 4 is an example of the scanning circuit inFIG. 3 with four rows and four columns. -
FIG. 5 is a flowchart of a scanning method implemented by the scanning circuit inFIG. 3 in accordance with an exemplary embodiment. - Referring to
FIG. 2 , akeyboard 10 in accordance with an exemplary embodiment is illustrated. Thekeyboard 10 includes aprocessing unit 100, ascanning circuit 200, and ascanning application 300. Theprocessing unit 100 includes n I/O ports 110. The n I/O ports 110 are configured to electrically connect thescanning circuit 200 to theprocessing unit 100. Thescanning application 300, pre-stored in a memory (not shown) of thekeyboard 10 is implemented by theprocessing unit 100 to determine which key (not shown) in thekeyboard 10 is pressed. - The
processing unit 100 may be a single-chip microprocessor, which further includes apower pin 101 electrically connected to a power supply VCC, and aground pin 102 electrically connected to ground. The I/O ports 110 can be set to input ports and output ports. When one of the I/O ports 110 is set to input port, the voltage thereof is determined by a connected external input source. That is, if the voltage of the external input source is low, the voltage of the one I/O port 110 is low. If the voltage of the external input source is high, the voltage of the one I/O port 110 is high. When one of the I/O ports 110 is used as output port, the voltage of the one I/O port 110 is determined by theprocessing unit 100. -
FIG. 3 is a schematic diagram of thescanning circuit 200 in thekeyboard 10 ofFIG. 2 . Thescanning circuit 200 includes n rows L1˜Ln and n columns P1-1˜P1-n. In the embodiment, n is a natural number not less than two. The n rows L1˜Ln and n columns P1-1˜P1-n cooperatively form aswitch matrix 200 a including n*n switches S1-1˜Sn-n. An end of each of the switches in the same row is electrically connected to one of the n I/O ports K1˜Kn, respectively. Another end of each of the switches in the same column is electrically connected to ground via one resistor R1-1˜R1-n, respectively. The resistances of the resistors R1-1˜R1-n are similar to each other or the same, and quite low. - The
scanning circuit 200 further includes n columns P2-1˜P2-n. Each of the columns P2-1˜P2-n intersects one of the rows L1˜Ln and one of the columns P1-1˜P1-n. Each of the columns P2-1˜P2-n includes one resistor R2-1˜R2-n, respectively. One end of each one of the resistors R2-1˜R2-n is electrically connected to one of the I/O ports K1˜Kn, and another end of the resistors R2-1˜R2-n is electrically connected to ground via one of the resistors R1-1˜R1-n. For example, one end of the resistor R2-2 is electrically connected to the I/O port K2 and the other end is electrically connected to ground via the resistor R1-2. The resistance of the resistors R2-1˜R2-n are similar to each other or the same. The resistance of the resistors R2-1˜R2-n exceeds those of resistors R1-1˜R1-n. - In use, the
processing unit 100 sets all the I/O ports K1˜Kn to input ports. The states of the I/O ports K1˜Kn are detected. If one of the keys is pressed, the voltage of the I/O port connected to the switch corresponding to the pressed key is changed to low. In the embodiment, each of the I/O ports K1˜Kn is connected to the ends of at least two switches in the same row. Therefore, theprocessing unit 100 can only determine that one of the switches in the row corresponding to the I/O port the voltage of which has been changed to low is pressed, but cannot determine which it is. - In order to determine which of the switches in the row is pressed, the
processing unit 100 then sets all the I/O ports K1˜Kn to output ports. The voltage of the I/O port the voltage of which has been changed to low is set to high, and the voltages of the other I/O ports are set to low. In the embodiment, when the voltage of the I/O port the voltage of which has been changed to low is set to high, the voltage of one of the resistors R2-1˜R2-n electrically connected to the pressed switch is accordingly changed to high. Therefore, the voltage of the I/O port electrically connected to the one of the resistors R2-1˜R2-n is changed to high. Theprocessing unit 100 resets all the I/O ports K1˜Kn to input ports. Theprocessing unit 100 then re-checks the states of the I/O ports K1˜Kn. Theprocessing unit 100 determines that the switch, with one end in the row electrically connected to the one I/O port the voltage of which is set to high and another end in the column electrically connected to the one I/O port via one of the n resistors R2-1˜R2-n the voltage of which is changed to high or remains high if voltages of the I/O ports are not changed, is pressed. In the embodiment, thescanning circuit 200 employs n I/O ports K1˜Kn to determine which of the n*n switches is pressed. Compared to a scanning circuit employing n input ports and n output ports, n ports are conserved. - In a preferred embodiment, while determining which switch is pressed, the
processing unit 100 first records a first key value if the voltage of one of the I/O ports K1˜Kn is changed to low when all the I/O ports K1˜Kn are set to input ports. The first key value consists of n numbers. In the embodiment, the numbers are 0 and 1. The number 0 indicates the voltage of one of the I/O ports is changed to low, and thenumber 1 indicates the voltage of one of the I/O ports is changed to high. For the first key value, the order of the n numbers are arranged according to an order of the n I/O ports K1˜Kn. In the embodiment, for the first key value, the number corresponding to the I/O port K1 is in the first position from left to right. Accordingly, the number corresponding to the I/O port Kn is in the n position from left to right. In an alternative embodiment, the number corresponding to the I/O port Kn can be placed in the first position from left to right, and the number corresponding to the I/O port K1 can be placed in the n position from left to right. - The
processing unit 100 records a second key value after all the I/O ports K1˜Kn are reset to input ports. The second key value consists of n numbers. In the embodiment, the numbers are 0 and 1. The number 0 indicates the voltage of one of the I/O ports is low, and thenumber 1 indicates the voltage of one of the I/O ports is high. For the second key value, the order of the n numbers are arranged according to an order of the n I/O ports K1˜Kn. In the embodiment, for the second key value, the number corresponding to the I/O port K1 is in the first position from left to right. Accordingly, the number corresponding to the I/O port Kn is in the n position from left to right. In an alternative embodiment, the number corresponding to the I/O port Kn can be in the first position from left to right, and the number corresponding to the I/O port K1 can be in the n position from left to right. - The
processing unit 100 records a third key value according to the first key value and the second key value. The third key value consists of 2n numbers. In the embodiment, the first n numbers from left to right are the same as the first key value and the remaining numbers from left to right are the same as the second key value. In an alternative embodiment, the first n numbers from left to right can be the same as the second key value and the remaining numbers from left to right can be the same as the first key value. - In the embodiment, a key table is also pre-stored in the memory of the
keyboard 10 which records relationships between third key values and the switches. In the key table, each switch corresponds to one third key value. Theprocessing unit 100 consults the key table to determine which switch is pressed according to the determined third key value. For example, when n is equal to 4, the table appears as follows. For the first key value, the number corresponding to the I/O port K1 is in the first position from left to right. For the second key value, the number corresponding to the I/O port K1 is in the first position from left to right. For the third key value, first four numbers from left to right are the same as the first key value, and the last four numbers from left to right are the same as the second key value. -
Key table First key Second key Switch value value Third key value S1-1 0111 1000 01111000 S1-2 0111 1100 01111100 S1-3 0111 1010 01111010 S1-4 0111 1001 01111001 S2-1 1011 1100 10111100 S2-2 1011 0100 10110100 S2-3 1011 0110 10110110 S2-4 1011 0101 10110101 S3-1 1101 1010 11011010 S3-2 1101 0110 11010110 S3-3 1101 0010 11010010 S3-4 1101 0011 11010011 S4-1 1110 1001 11101001 S4-2 1110 0101 11100101 S4-3 1110 0011 11100011 S4-4 1110 0001 11100001 - Referring to
FIG. 4 , compared withFIG. 3 , four I/O ports K1, K2, K3, and K4 are provided in thescanning circuit 201 with sixteen switches S1-1˜S4-4 in aswitch matrix 201 a. - Referring to
FIG. 5 , thescanning application 300 is implemented by theprocessing unit 100 for scanning thekeyboard 10 to determine which key is pressed, as follows. - In
Step 501, theprocessing unit 100 sets the I/O ports K1˜Kn to input ports. InStep 502, theprocessing unit 100 determines whether one of the I/O ports K1˜Kn is changed to low. If so,Step 503 is implemented, and if not, Step 501 is repeated. InStep 503, theprocessing unit 100 records a first key value. InStep 504, theprocessing unit 100 sets all the I/O ports K1˜Kn to output ports, and sets the voltage of the I/O port the state of which has been changed to low to high and the voltages of other I/O ports to low. InStep 505, theprocessing unit 100 resets all the I/O ports K1˜Kn to input ports, checks the I/O ports K1˜Kn, and records a second key value. InStep 506, theprocessing unit 100 determines a third key value according to the first key value and the second key value. InStep 507, theprocessing unit 100 consults the key table to determine which switch is pressed according to the third key value. - It is believed that the present embodiments and their advantages will be understood from the foregoing description, and it will be apparent that various changes may be made thereto without departing from the spirit and scope of the disclosure or sacrificing all of its material advantages, the examples hereinbefore described merely being or exemplary embodiments of the present disclosure.
Claims (14)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN200910306111.4 | 2009-08-26 | ||
CN200910306111.4A CN101995956B (en) | 2009-08-26 | 2009-08-26 | Keyboard, keyboard scanning circuit and method |
CN200910306111 | 2009-08-26 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20110050465A1 true US20110050465A1 (en) | 2011-03-03 |
US8248276B2 US8248276B2 (en) | 2012-08-21 |
Family
ID=43624035
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/817,188 Expired - Fee Related US8248276B2 (en) | 2009-08-26 | 2010-06-17 | Scanning circuit and scanning method for keyboard |
Country Status (2)
Country | Link |
---|---|
US (1) | US8248276B2 (en) |
CN (1) | CN101995956B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20150006920A1 (en) * | 2013-06-28 | 2015-01-01 | Fih (Hong Kong) Limited | Keyboard circuit |
US20170099065A1 (en) * | 2015-10-06 | 2017-04-06 | MSI Computer(Shenzhen) Co., Ltd. | Scan method for keyboards |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8031179B2 (en) * | 2006-06-30 | 2011-10-04 | Canon Kabushiki Kaisha | Control apparatus for operation panel and electronic apparatus |
TWI568183B (en) * | 2015-11-17 | 2017-01-21 | 新唐科技股份有限公司 | Switch scanning circuit and method |
CN105700695B (en) * | 2016-01-05 | 2018-07-24 | 湖南工业大学 | Matrix keyboard scanning circuit and coding circuit |
CN109474282A (en) * | 2017-09-07 | 2019-03-15 | 光宝电子(广州)有限公司 | Key board unit |
CN109298331B (en) * | 2018-11-29 | 2021-09-24 | 郭玉森 | Low-cost detection circuit capable of detecting multiple keys combined arbitrarily and processing method |
CN110308707A (en) * | 2019-07-04 | 2019-10-08 | 无锡琼智信息科技有限公司 | Controller, intelligentized Furniture and key control method |
CN111628781B (en) * | 2020-06-17 | 2023-07-14 | 玉林师范学院 | A Matrix Keyboard Based on RS232 Serial Communication |
CN112124287B (en) * | 2020-09-25 | 2022-02-22 | 上海拿森汽车电子有限公司 | EPB key fault identification method, device, equipment and medium |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4633228A (en) * | 1984-05-02 | 1986-12-30 | Amp Incorporated | Entry error elimination for data systems |
US5872561A (en) * | 1997-03-31 | 1999-02-16 | Allen-Bradley Company, Llc | Fast scanning switch matrix |
US7123170B1 (en) * | 2003-08-26 | 2006-10-17 | National Semiconductor Corporation | System and method for a data-input array capable of being scanned using a reduced number of signals |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6980135B2 (en) * | 2002-01-11 | 2005-12-27 | Alcor Micro, Corp. | Logic circuit using hardware to process keyboard scanning |
CN2669264Y (en) * | 2004-01-02 | 2005-01-05 | 广东科龙电器股份有限公司 | Keyboard scanning circuit |
CN101470527A (en) * | 2007-12-24 | 2009-07-01 | 深圳安凯微电子技术有限公司 | Keyboard circuit with reduced input/output export |
-
2009
- 2009-08-26 CN CN200910306111.4A patent/CN101995956B/en not_active Expired - Fee Related
-
2010
- 2010-06-17 US US12/817,188 patent/US8248276B2/en not_active Expired - Fee Related
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4633228A (en) * | 1984-05-02 | 1986-12-30 | Amp Incorporated | Entry error elimination for data systems |
US5872561A (en) * | 1997-03-31 | 1999-02-16 | Allen-Bradley Company, Llc | Fast scanning switch matrix |
US7123170B1 (en) * | 2003-08-26 | 2006-10-17 | National Semiconductor Corporation | System and method for a data-input array capable of being scanned using a reduced number of signals |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20150006920A1 (en) * | 2013-06-28 | 2015-01-01 | Fih (Hong Kong) Limited | Keyboard circuit |
US20170099065A1 (en) * | 2015-10-06 | 2017-04-06 | MSI Computer(Shenzhen) Co., Ltd. | Scan method for keyboards |
Also Published As
Publication number | Publication date |
---|---|
CN101995956B (en) | 2014-11-05 |
US8248276B2 (en) | 2012-08-21 |
CN101995956A (en) | 2011-03-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8248276B2 (en) | Scanning circuit and scanning method for keyboard | |
US20110122001A1 (en) | Scanning circuit and scanning method for keyboard | |
US7956771B2 (en) | Compact alphanumeric keyboard | |
US20110316725A1 (en) | Scanning circuit and method for keyboard | |
CN107643852B (en) | Display panel and display device | |
US9148142B2 (en) | Capacitive touch keyboard | |
CN202455337U (en) | Key circuit based on analog-to-digital conversion | |
US20120262376A1 (en) | Membrane keyboard scan circuit, scan method and keyboard having the same | |
US5430443A (en) | Scanned switch matrix | |
US20150006920A1 (en) | Keyboard circuit | |
CN104423616B (en) | Input device and control unit | |
US10209822B2 (en) | Touch sensor and method for determining touch position by grouping electrodes | |
CN101599770B (en) | Keyboard and keyboard checking method | |
TWI756278B (en) | keyboard device | |
KR100653864B1 (en) | Thin-film keyboard and signal processing method | |
CN209803294U (en) | Detection apparatus for matrix button | |
US10817075B2 (en) | Keyboard control system and computer input system allowing a single pin to correspond to a single key when pressed on the keyboard key | |
CN107231157A (en) | The controller of key scanning method and low-voltage electrical apparatus | |
KR100442370B1 (en) | Key scan apparatus and method for mobile communication terminal | |
JP2500449B2 (en) | Operation display device | |
CN110751752A (en) | Door lock control method and device | |
CN204131504U (en) | A kind of key circuit of real-time detection button trigger state and game paddle | |
TWI506962B (en) | Keyboard, keyboard scanning circuit and method | |
CN2682479Y (en) | Computer I/O port multiposition switch data information input control circuit | |
KR100925043B1 (en) | Computer keyboard |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HON HAI PRECISION INDUSTRY CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DING, LIN-KUN;ZHOU, XIANG-PING;HUANG, REN-WEN;AND OTHERS;REEL/FRAME:024548/0267 Effective date: 20100607 Owner name: HONG FU JIN PRECISION INDUSTRY (SHENZHEN) CO., LTD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DING, LIN-KUN;ZHOU, XIANG-PING;HUANG, REN-WEN;AND OTHERS;REEL/FRAME:024548/0267 Effective date: 20100607 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20200821 |