US20100200925A1 - Semiconductor device and method of manufacturing the same - Google Patents
Semiconductor device and method of manufacturing the same Download PDFInfo
- Publication number
- US20100200925A1 US20100200925A1 US12/724,471 US72447110A US2010200925A1 US 20100200925 A1 US20100200925 A1 US 20100200925A1 US 72447110 A US72447110 A US 72447110A US 2010200925 A1 US2010200925 A1 US 2010200925A1
- Authority
- US
- United States
- Prior art keywords
- sidewalls
- forming
- film
- silicon layer
- silicon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/285—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
- H01L21/28506—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
- H01L21/28512—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
- H01L21/28525—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table the conductive layers comprising semiconducting material
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/258—Source or drain electrodes for field-effect devices characterised by the relative positions of the source or drain electrodes with respect to the gate electrode
- H10D64/259—Source or drain electrodes being self-aligned with the gate electrode and having bottom surfaces higher than the interface between the channel and the gate dielectric
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/013—Manufacturing their source or drain regions, e.g. silicided source or drain regions
- H10D84/0133—Manufacturing common source or drain regions between multiple IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0149—Manufacturing their interconnections or electrodes, e.g. source or drain electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Definitions
- This invention relates to a semiconductor device and a method of manufacturing the same. More specifically, this invention relates to transistors arranged with high-density by the use of silicon selective growth technique and contact formation technique based on self-alignment, and a method of manufacturing the same.
- the underlayer wiring pattern is covered with a silicon nitride film and the contact is opened by etching having a high-etching selective ratio between the silicon oxide film as an interlayer insulating film and the silicon nitride film for protecting the underlayer wiring pattern.
- Such conventional technique is disclosed in, for example, Japanese Unexamined Patent Publication (JP-A) No. Hei. 9-213949.
- a gate oxide film 2 is deposited on a semiconductor substrate 1 as illustrated in FIG. 1A .
- a polysilicon film 3 and a silicon nitride film 24 are sequentially deposited thereon, and an unnecessary portion is removed by the use of photolithography and anisotropic dry etching.
- a gate electrode made of the polysilicon film 3 is formed such that the silicon nitride film 24 is laminated or stacked thereon.
- a low-concentration impurity region 10 is formed on the semiconductor substrate 1 by using ion implantation.
- a silicon nitride film 5 is deposited on a whole surface, as illustrated in FIG. 1B .
- the silicon nitride film 5 is partially etch-backed by the use of the anisotropic dry-etching such that a sidewall film 6 is left only on a sidewall portion of the gate electrode, as illustrated in FIG. 1C . Thereafter, a high-concentration impurity region 11 is formed by the ion implantation.
- an interlayer insulating film 7 as the silicon oxide film is entirely deposited thereon, and a contact hole 8 is opened by removing an unnecessary portion by the use of the photolithography and the anisotropic dry-etching, as illustrated in FIG. 1D .
- an etching rate of the silicon nitride film is lower than that of the silicon oxide film so that an etching selective ratio becomes higher.
- the gate electrode is protected by the silicon nitride film 24 and the sidewall film 6 so that the gate electrode is not electrically shorted with a wiring layer 9 which will be formed later.
- a conductive film is deposited on the whole surface, and the wiring layer 9 is formed by removing an unnecessary portion by the photolithography as well as the anisotropic dry-etching, as illustrated in FIG. 1E .
- the silicon nitride film which readily traps a hot electron, is used as the sidewall film 6 of the gate electrode. Consequently, a transistor characteristic is easily deteriorated.
- the above-mentioned conventional publication also discloses a method of solving such a problem, and this method will be explained with reference to FIGS. 2A through. 2 G.
- the gate oxide film 2 is deposited on the semiconductor substrate 1 , as illustrated in FIG. 2A . Thereafter, the polysilicon film 3 and the silicon nitride film 4 are sequentially deposited thereon, and an unnecessary portion is removed by the photolithography and the anisotropic dry-etching. Thus, the gate electrode as the polysilicon film 3 , on which the silicon nitride film 4 is laminated, is formed.
- the low-concentration impurity region 10 is formed in the semiconductor substrate 1 by the ion implantation.
- the silicon oxide film 12 is deposited on the whole surface, as illustrated in FIG. 28 .
- the silicon oxide film 12 is partially etch-backed by the use of the anisotropic dry-etching so that a first sidewall film 13 is left only on the sidewall portion of the polysilicon film 3 as the gate electrode, as illustrated in FIG. 2C .
- the etching selective ratio between the silicon oxide film and the silicon nitride film becomes high.
- the first sidewall film 13 has the substantially same height as that of the polysilicon film 3 by adjusting etching time, a film thickness of the silicon nitride film 4 on the polysilicon film 3 is not largely reduced.
- the high-concentration impurity region 11 is formed by using the ion implantation.
- the silicon nitride film 15 is deposited on the whole surface with the substantially same film thickness as that of the sidewall film 13 , as illustrated in FIG. 2D .
- the silicon nitride film 15 is partially etch-backed by using the anisotropic dry-etching so that a second sidewall film 16 is left only on the sidewall portion of the silicon nitride film 4 on the gate electrode and the polysilicon film 3 as the gate electrode, as illustrated in FIG. 2E .
- the etching time is adjusted such that the silicon nitride film 15 is not left on the side surface of the first sidewall film 13 .
- the interlayer insulating film 7 as the silicon oxide film is deposited on the whole surface, and the contact hole 8 is opened by removing an unnecessary portion by the use of the photolithography and the dry-etching, as illustrated in FIG. 2F .
- the etching selective ratio between the silicon oxide film and the silicon nitride film is selected to a high value.
- the conductive film is deposited on the whole surface, and the wiring layer 9 is formed by removing an unnecessary portion by using the photolithography and the anisotropic dry-etching, as illustrated in FIG. 2G .
- both the first sidewall film 13 and the second sidewall film 16 are placed between the polysilicon film 3 as the gate electrode and the wiring layer 9 .
- the gate electrode is not electrically shorted with the wiring layer 9 .
- the lower portion of the sidewall film of the gate electrode is formed of the silicon oxide film.
- the etch-back Upon formation of the second sidewall film 16 , the etch-back must be carried out so that the silicon nitride film 15 formed on the side surface of the first sidewall film 13 is completely removed.
- the silicon nitride film 15 may be partially left on the side surface of the first sidewall film 13 in the practical use in the cause of variation of the film thickness of the silicon nitride film 15 and variation of the anisotropic dry-etching rate upon etch-back.
- the bottom portion of the contact hole 8 becomes smaller in dimension than the predetermined value, so that contact resistance is increased inevitably.
- the surface of the high-concentration impurity region 11 is subjected to etch-back atmosphere during long time, resulting in etching damage. As a consequence, the transistor characteristic is degraded.
- the first sidewall film 13 is formed of the silicon oxide film. Therefore, the first sidewall film 13 is also etched in a step of processing hydrofluoric acid chemical liquid for removing a natural oxide film on the bottom portion of the contact before forming the wiring layer. Consequently, the polysilicon film 3 may be electrically shorted with the wiring layer 6
- the low concentration impurity regions 10 are used as source/drain regions of the transistor but the high concentration impurity regions may be not formed.
- a dynamic random access memory adopts such a structure in order to reduce a leak current in a reverse direction at a PN junction between an N-type low concentration impurity regions 10 as source/drain regions and a P-well region in many cases.
- the silicide layer can serves as a generation recombination center, that is, a GR center, and therefore, the leak current in the reverse direction is increased.
- the wiring layer 9 is often made of the polysilicon such that no silicide layer is formed between the wiring layer 9 and the low concentration impurity region 10 . In this case, the contact resistance is increased in comparison with the metal wiring layer.
- a semiconductor device having a pair of impurity regions in a semiconductor substrate comprising:
- a conductive layer which is formed on the silicon layer.
- the gate electrode is made of a polysilicon layer and a metal layer or a metal silicide layer.
- the silicon oxide film and the second silicon nitride film constitute a double sidewall spacer.
- the silicon layer is insulated from the gate electrode only by the silicon oxide film, and a lower edge of the second nitride film contacts with an upper surface of the silicon layer.
- the conductive layer is insulated from the gate electrode by the first silicon nitride film and the double sidewall spacer.
- a silicide layer is placed between the conductive layer and the silicon layer.
- a depletion layer is formed near the impurity region, and the silicon layer serves so as to prevent the depletion layer from reaching the titanium silicide layer.
- a method of manufacturing a semiconductor device comprising the steps of:
- the gate electrode is formed of a polysilicon layer and a metal layer or a metal silicide layer.
- the silicon layer is selectively grown on the impurity region by selective epitaxial growth.
- the method further may comprise the following steps of:
- depletion layer is formed near the impurity region, and the silicon layer serves so as to prevent the depletion layer from reaching the titanium silicide layer.
- the silicon oxide film and the second silicon nitride film constitute a double sidewall spacer.
- a hot carrier is generated at an edge of the impurity region, and a distance between the edge of the impurity region and the second silicon nitride film is selected such that the hot carrier is not trapped in the second silicon nitride film.
- a method of manufacturing a semiconductor device comprising the steps of:
- the distance between the edge of the drain region and the sidewall spacer becomes large.
- the hot carrier is readily generated at the edge of the drain region while the sidewall spacer is made of the silicon nitride film.
- the transistor characteristic is not deteriorated because no hot carrier is trapped inside the sidewall spacer.
- the depletion layer formed at the PN junction is largely extended towards the N-type impurity region.
- the depletion layer is prevented from being extended and does not reach the titanium silicide layer because the silicon formed on the impurity region is the N+type region including phosphorous with 1E20/cm 3 .
- the silicide layer does not proceed inside the depletion layer, so that the leak current in the reverse direction is not increased.
- FIGS. 1A through 1E are cross sectional views explaining the conventional contact formation technique by self-alignment
- FIGS. 2A through 2G are cross sectional views showing a method of manufacturing the conventional semiconductor device
- FIG. 3 is a cross sectional view showing a semiconductor device according to this invention.
- FIG. 4 is a plan view showing a semiconductor device according to this invention.
- FIGS. 5A through 5F are cross sectional views showing a method of manufacturing a semiconductor device according to a first embodiment of this invention.
- FIGS. 6A through 6F are plan views showing a method of manufacturing a semiconductor device according to a first embodiment of this invention.
- FIGS. 7A through 7G are cross sectional views showing a method of manufacturing a semiconductor device according to a second embodiment of this invention.
- FIGS. 8A through 8G are plan views showing a method of manufacturing a semiconductor device according to a second embodiment of this invention.
- FET field effect transistor
- a semiconductor device (a field effect transistor) comprises a gate electrode made of a polysilicon 103 and a tungsten silicide 104 placed on a semiconductor substrate 101 via a gate insulating film 102 , an impurity region 107 , and a silicon layer 108 grown selectively only on the impurity region 107 .
- a double sidewall spacer consisting of a silicon oxide film 106 and a second silicon nitride film 109 is entirely or partially arranged on the side surface of the gate electrode of the transistor.
- the grown silicon layer 108 is insulated from the gate electrode only by the silicon oxide film 106 as the sidewall spacer while the lower edge of the second silicon nitride film 109 as the sidewall spacer contacts with the upper surface of the silicon nitride film 108 .
- a conductive layer (for example, a tungsten layer) 114 filling a contact hole 111 is insulated from the gate electrode by a first silicon nitride film 105 placed over the gate electrode and the sidewall spacer.
- a silicon oxide film 110 is placed, and the conductive layer 114 is covered with a titanium/titanium nitride lamination film 112 .
- a titanium silicide 113 is arranged between the conductive layer 114 and the silicon layer 108 .
- FIGS. 5A through 5F and FIG. 6A through 6F description will be made about a method of manufacturing a semiconductor device according to a first embodiment of this invention.
- the surface of the semiconductor substrate 101 is thermally oxidized to a thickness of 5 nm to thereby form the gate oxide film 102 , as illustrated in FIGS. 5A and 6A . Thereafter, a polysilicon film including phosphorus is grown to a thickness of 100 nm by CVD (Chemical Vapor Deposition), and successively, the tungsten silicide 104 is grown by the use of CVD or sputtering.
- CVD Chemical Vapor Deposition
- the first silicon nitride film 105 is deposited to a thickness of 100 nm by the CVD. Unnecessary portions of the first silicon nitride film 105 , the tungsten silicide 104 and polysilicon film 103 are removed to thereby form the gate electrode.
- the polysilicon film 103 patterned by the thermal oxidation and the tungsten silicide patterned are oxidized on the side surface to thereby form the silicon oxide film 106 to a thickness of about 10 nm, as illustrated in FIGS. 5B and 6B .
- the gate oxide film 102 formed on the silicon substrate between the gate electrodes is etch-backed by the use of the anisotropic etching to thereby expose the surface of the silicon substrate 101 .
- phosphorus ions are implanted with 1E13/cm 2 under energy of 30 keV to thereby form the impurity region as the drain region.
- the silicon layer 108 including phosphorus with 1E20/cm 3 is grown to a thickness of about 50 nm on the impurity region 107 by using selective epitaxial silicon growth, as illustrated in FIGS. 5C and 6C .
- the second silicon nitride film 109 is deposited on the whole surface by the CVD, as illustrated in FIGS. 3D and 4D .
- the film thickness of the second silicon nitride film 109 is preferably adjusted such that the second silicon nitride film 109 does not bury between the gate electrodes. For example, if the space between the gate electrodes is equal to 150 nm, the second silicon nitride film 109 has the thickness of about 50 nm.
- the second silicon nitride film 109 selectively grown on the silicon 108 is etch-backed by the use of the anisotropic etching to thereby expose out the surface of the silicon layer 108 .
- the silicon oxide film 110 is deposited thereon to a thickness of 500 nm by the CVD, and the surface thereof is flattened by the use of CMP (Chemical Mechanical Polishing), as illustrated in FIGS. 5E and 6E .
- CMP Chemical Mechanical Polishing
- the contact hole 111 is opened by removing an unnecessary portion of the silicon oxide film 110 by the lithography and the anisotropic dry etching.
- the silicon oxide film has an etching rate slower than that of the silicon nitride film.
- titanium and titanium nitride are grown to 10 nm by the CVD or the sputtering, respectively, and thereby, the titanium/titanium nitride lamination film 112 is formed, as illustrated in FIGS. 5F and 6F .
- a thermal treatment is carried out at 700° C. for 30 seconds, and as a result, the titanium reacts with the silicon to thereby form a titanium silicide layer 113 .
- the conductive layer 114 made of tungsten is deposited to 300 nm by the CVD, and successively, unnecessary portions of the conductive layer 114 and the titanium/titanium nitride lamination film 112 are removed by the CMP.
- FIGS. 7A through 7G and FIG. 8A through 8G description will be made about a method of manufacturing a semiconductor device according to a second embodiment of this invention.
- the surface of the semiconductor substrate 101 is thermally oxidized to a thickness of 5 nm to thereby form the gate oxide film 102 , as illustrated in FIGS. 7A and 8A . Thereafter, the polysilicon film including phosphorus is grown to a thickness of 100 nm by the CVD, and successively, the tungsten silicide 104 is grown by the use of the CVD or the sputtering.
- the first silicon nitride film 105 is deposited to a thickness of 100 nm by the CVD. Unnecessary portions of the first silicon nitride film 105 , the tungsten silicide 104 and polysilicon film 103 are removed to thereby form the gate electrode.
- the polysilicon film 103 patterned by the thermal oxidation and the tungsten silicide 104 patterned are oxidized on the side surface to thereby form the silicon oxide film 106 to a thickness of about 10 nm, as illustrated in FIGS. 7B and 8B .
- the gate oxide film 102 formed on the silicon substrate 101 between the gate electrodes is etch-backed by the use of the anisotropic etching to thereby expose out the surface of the silicon substrate 101 .
- phosphorus ions are implanted with 1E13/cm 2 under energy of 30 keV to thereby form the impurity regions as the source/drain regions.
- the silicon layer 108 including phosphorus with 1E20/cm 3 is grown to a thickness of about 50 nm on the impurity region 107 by using the selective epitaxial silicon growth, as illustrated in FIGS. 7C and 8C .
- the second silicon nitride film 109 is deposited on the whole surface by the CVD, as illustrated in FIGS. 7D and 8D .
- the film thickness of the second silicon nitride film 109 is preferably selected such that the second silicon nitride film 109 does not bury between the gate electrodes. For example, if the space of the gate electrodes is equal to 150 nm, the second silicon nitride film 109 has the thickness of about 50 nm.
- a silicon oxide film 110 is deposited to 500 nm by the CVD, and the surface is flattened by the CMP.
- the silicon oxide film 110 has an etching rate slower than that of the silicon nitride film.
- the second silicon nitride film 109 on the silicon layer 108 grown selectively by the anisotropic dry-etching is etch-backed to thereby expose out the surface of the silicon layer 108 , as illustrated in FIGS. 7F and 8F .
- titanium and titanium nitride are grown to 10 nm by the CVD or the sputtering, respectively, and thereby, a titanium/titanium nitride lamination film 112 is formed, as illustrated in FIGS. 7G and 8G .
- a thermal treatment is carried out at 700° C. for 30 seconds, and as a result, the titanium reacts with the silicon to thereby form the titanium silicide layer 113 .
- the conductive layer 114 made of tungsten is deposited to 300 nm by the CVD, and successively, unnecessary portion of the conductive layer 114 and the titanium/titanium nitride lamination film 112 are removed by the use of the CMP.
- the gate electrode is made of the polysilicon 103 and the tungsten silicide 104 .
- this invention is not restricted to such a structure, and the gate electrode may be made of other materials as long as the polysilicon layer and the metal layer or the metal silicide layer are employed.
- the tungsten may be employed as the metal layer while the titanium silicide may be used as the other silicide layer.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
A semiconductor device has a pair of impurity regions in a semiconductor substrate. A silicon layer is formed on the impurity region. A gate insulating film is formed between the impurity regions. A gate electrode is formed on the gate insulating film. A first silicon nitride film is formed on the gate electrode. A silicon oxide film is formed on a side surface of the gate electrode. A second silicon nitride film is partially formed on the silicon layer and on a side surface of the silicon oxide film. A conductive layer is formed on the silicon layer.
Description
- This invention relates to a semiconductor device and a method of manufacturing the same. More specifically, this invention relates to transistors arranged with high-density by the use of silicon selective growth technique and contact formation technique based on self-alignment, and a method of manufacturing the same.
- In order to achieve high-density in the semiconductor device, the recent trend is directed to the miniaturization technique of the devices. For achieving the device with a greater scale of high-density, a mask alignment margin between a contact and an underlayer wiring pattern has been reduced.
- As a method of reducing such mask alignment margin, a technique for forming the contact by the use of the self-alignment is exemplified.
- In the technique, the underlayer wiring pattern is covered with a silicon nitride film and the contact is opened by etching having a high-etching selective ratio between the silicon oxide film as an interlayer insulating film and the silicon nitride film for protecting the underlayer wiring pattern. Such conventional technique is disclosed in, for example, Japanese Unexamined Patent Publication (JP-A) No. Hei. 9-213949.
- Referring now to
FIGS. 1A through 1E , the conventional technique will be described below. - At first, a
gate oxide film 2 is deposited on asemiconductor substrate 1 as illustrated inFIG. 1A . Thereafter, apolysilicon film 3 and asilicon nitride film 24 are sequentially deposited thereon, and an unnecessary portion is removed by the use of photolithography and anisotropic dry etching. Thereby a gate electrode made of thepolysilicon film 3 is formed such that thesilicon nitride film 24 is laminated or stacked thereon. Next, a low-concentration impurity region 10 is formed on thesemiconductor substrate 1 by using ion implantation. - Successively, a silicon nitride film 5 is deposited on a whole surface, as illustrated in
FIG. 1B . - Then the silicon nitride film 5 is partially etch-backed by the use of the anisotropic dry-etching such that a
sidewall film 6 is left only on a sidewall portion of the gate electrode, as illustrated inFIG. 1C . Thereafter, a high-concentration impurity region 11 is formed by the ion implantation. - Successively, an
interlayer insulating film 7 as the silicon oxide film is entirely deposited thereon, and acontact hole 8 is opened by removing an unnecessary portion by the use of the photolithography and the anisotropic dry-etching, as illustrated inFIG. 1D . - In such anisotropic dry-etching, an etching rate of the silicon nitride film is lower than that of the silicon oxide film so that an etching selective ratio becomes higher.
- As a consequence, even when an upper opening dimension of the
contact hole 8 is larger than a space between thesidewall films 6 of adjacent gate electrodes, the gate electrode is protected by thesilicon nitride film 24 and thesidewall film 6 so that the gate electrode is not electrically shorted with awiring layer 9 which will be formed later. - Next, a conductive film is deposited on the whole surface, and the
wiring layer 9 is formed by removing an unnecessary portion by the photolithography as well as the anisotropic dry-etching, as illustrated inFIG. 1E . - In the above-described conventional technique, however, the silicon nitride film, which readily traps a hot electron, is used as the
sidewall film 6 of the gate electrode. Consequently, a transistor characteristic is easily deteriorated. The above-mentioned conventional publication also discloses a method of solving such a problem, and this method will be explained with reference toFIGS. 2A through. 2G. - At first, the
gate oxide film 2 is deposited on thesemiconductor substrate 1, as illustrated inFIG. 2A . Thereafter, thepolysilicon film 3 and thesilicon nitride film 4 are sequentially deposited thereon, and an unnecessary portion is removed by the photolithography and the anisotropic dry-etching. Thus, the gate electrode as thepolysilicon film 3, on which thesilicon nitride film 4 is laminated, is formed. - Next, the low-
concentration impurity region 10 is formed in thesemiconductor substrate 1 by the ion implantation. - Subsequently, the
silicon oxide film 12 is deposited on the whole surface, as illustrated inFIG. 28 . - Successively, the
silicon oxide film 12 is partially etch-backed by the use of the anisotropic dry-etching so that afirst sidewall film 13 is left only on the sidewall portion of thepolysilicon film 3 as the gate electrode, as illustrated inFIG. 2C . - In such anisotropic dry-etching, the etching selective ratio between the silicon oxide film and the silicon nitride film becomes high. As a result, while the
first sidewall film 13 has the substantially same height as that of thepolysilicon film 3 by adjusting etching time, a film thickness of thesilicon nitride film 4 on thepolysilicon film 3 is not largely reduced. Thereafter, the high-concentration impurity region 11 is formed by using the ion implantation. - Subsequently, the
silicon nitride film 15 is deposited on the whole surface with the substantially same film thickness as that of thesidewall film 13, as illustrated inFIG. 2D . - Next, the
silicon nitride film 15 is partially etch-backed by using the anisotropic dry-etching so that asecond sidewall film 16 is left only on the sidewall portion of thesilicon nitride film 4 on the gate electrode and thepolysilicon film 3 as the gate electrode, as illustrated inFIG. 2E . In this event, the etching time is adjusted such that thesilicon nitride film 15 is not left on the side surface of thefirst sidewall film 13. - Successively, the
interlayer insulating film 7 as the silicon oxide film is deposited on the whole surface, and thecontact hole 8 is opened by removing an unnecessary portion by the use of the photolithography and the dry-etching, as illustrated inFIG. 2F . - In such anisotropic dry-etching, the etching selective ratio between the silicon oxide film and the silicon nitride film is selected to a high value. Thereby, even if the upper opening of the
contact hole 8 has the dimension larger than the space between thesidewall films 6 of the adjacent gate electrodes, the gate electrode is protected by thesilicon nitride film 4, thefirst sidewall film 13 and thesecond sidewall film 16. As a consequence, the gate electrode is not electrically shorted with the wiring film which will be formed later. - Next, the conductive film is deposited on the whole surface, and the
wiring layer 9 is formed by removing an unnecessary portion by using the photolithography and the anisotropic dry-etching, as illustrated inFIG. 2G . - By employing the above-described technique, both the
first sidewall film 13 and thesecond sidewall film 16 are placed between thepolysilicon film 3 as the gate electrode and thewiring layer 9. In consequence, even when the dimension of the upper opening of thecontact hole 8 is larger than the space between the sidewall films of the adjacent gate electrodes, the gate electrode is not electrically shorted with thewiring layer 9. - Further, the lower portion of the sidewall film of the gate electrode is formed of the silicon oxide film. Thereby, the hot carrier can not be readily trapped as compared with the case of the silicon nitride film. Therefore, the transistor characteristic is not easily deteriorated.
- Upon formation of the
second sidewall film 16, the etch-back must be carried out so that thesilicon nitride film 15 formed on the side surface of thefirst sidewall film 13 is completely removed. - However, the
silicon nitride film 15 may be partially left on the side surface of thefirst sidewall film 13 in the practical use in the cause of variation of the film thickness of thesilicon nitride film 15 and variation of the anisotropic dry-etching rate upon etch-back. - Under such circumstances, the bottom portion of the
contact hole 8 becomes smaller in dimension than the predetermined value, so that contact resistance is increased inevitably. - Upon the etch-back of the
silicon nitride film 15, the surface of the high-concentration impurity region 11 is subjected to etch-back atmosphere during long time, resulting in etching damage. As a consequence, the transistor characteristic is degraded. - In addition, the
first sidewall film 13 is formed of the silicon oxide film. Therefore, thefirst sidewall film 13 is also etched in a step of processing hydrofluoric acid chemical liquid for removing a natural oxide film on the bottom portion of the contact before forming the wiring layer. Consequently, thepolysilicon film 3 may be electrically shorted with thewiring layer 6 - Depending upon the kinds of products, only the low
concentration impurity regions 10 are used as source/drain regions of the transistor but the high concentration impurity regions may be not formed. - For example, a dynamic random access memory (DRAM) adopts such a structure in order to reduce a leak current in a reverse direction at a PN junction between an N-type low
concentration impurity regions 10 as source/drain regions and a P-well region in many cases. - With this structure, it is difficult to employ metal material for the
wiring layer 9. This reason will be explained below. Namely, in case where a silicide layer as compound of metal and silicon is formed between thewiring layer 9 and the lowconcentration impurity region 10, a depletion layer formed at the PN junction is widely extended towards an N-side so that the silicide layer is entrapped inside the depletion layer. - The silicide layer can serves as a generation recombination center, that is, a GR center, and therefore, the leak current in the reverse direction is increased. The
wiring layer 9 is often made of the polysilicon such that no silicide layer is formed between thewiring layer 9 and the lowconcentration impurity region 10. In this case, the contact resistance is increased in comparison with the metal wiring layer. - It is therefore an object of this invention to provide a semiconductor device which has a contact formed by a self-alignment with low resistance and in which a transistor characteristic is not readily deteriorated, and a method of manufacturing the same.
- Other objects of this invention will become clear as the description proceeds.
- According to a first aspect of this invention, there is provided a semiconductor device having a pair of impurity regions in a semiconductor substrate, comprising:
- a silicon layer which is formed on the impurity region;
- a gate insulating film which is formed between the impurity regions;
- a gate electrode which is formed on the gate insulating film;
- a first silicon nitride film which is formed on the gate electrode;
- a silicon oxide film which is formed on a side surface of the gate electrode;
- a second silicon nitride film which is partially formed on the silicon layer and which is formed on a side surface of the silicon oxide film; and
- a conductive layer which is formed on the silicon layer.
- Preferably, the gate electrode is made of a polysilicon layer and a metal layer or a metal silicide layer.
- Preferably, the silicon oxide film and the second silicon nitride film constitute a double sidewall spacer.
- Preferably, the silicon layer is insulated from the gate electrode only by the silicon oxide film, and a lower edge of the second nitride film contacts with an upper surface of the silicon layer.
- Preferably, the conductive layer is insulated from the gate electrode by the first silicon nitride film and the double sidewall spacer.
- Preferably, a silicide layer is placed between the conductive layer and the silicon layer.
- Preferably, a depletion layer is formed near the impurity region, and the silicon layer serves so as to prevent the depletion layer from reaching the titanium silicide layer.
- According to a second aspect of this invention, there is provided a method of manufacturing a semiconductor device, comprising the steps of:
- forming a gate insulating film on the semiconductor substrate;
- forming a gate electrode on the gate insulating film;
- forming a first silicon nitride film on the gate electrode;
- forming a silicon oxide film at a side surface of the gate electrode;
- forming impurity regions at both sides of the gate electrode in the semiconductor substrate;
- forming a silicon layer on the impurity region;
- partially forming a second silicon nitride film on the silicon layer at a side surface of the silicon oxide film; and
- forming a conductive layer on the silicon layer.
- Preferably, the gate electrode is formed of a polysilicon layer and a metal layer or a metal silicide layer.
- Preferably, the silicon layer is selectively grown on the impurity region by selective epitaxial growth.
- The method further may comprise the following steps of:
- forming a titanium/titanium nitride lamination film on the silicon layer; and
- forming a titanium silicide layer on the silicon layer by thermal treatment.
- Preferably, depletion layer is formed near the impurity region, and the silicon layer serves so as to prevent the depletion layer from reaching the titanium silicide layer.
- Preferably, the silicon oxide film and the second silicon nitride film constitute a double sidewall spacer.
- Preferably, a hot carrier is generated at an edge of the impurity region, and a distance between the edge of the impurity region and the second silicon nitride film is selected such that the hot carrier is not trapped in the second silicon nitride film.
- According to a third aspect of this invention, there is provided a method of manufacturing a semiconductor device, comprising the steps of:
- forming a gate insulating film on the semiconductor substrate;
- sequentially forming a polysilicon film and a metal film or a metal silicide film and a first silicon nitride film on the semiconductor substrate;
- forming a gate electrode by removing an unnecessary portion by lithography and anisotropic dry-etching;
- oxidizing at least a side surface of the polysilicon film in oxidation atmosphere;
- exposing a surface of the silicon substrate by etch-baking an oxide film by anisotropic dry etching;
- forming source/drain regions by ion-implantation;
- growing silicon layers on the source/drain regions by a silicon selective growth;
- entirely growing a second silicon nitride film;
- exposing the silicon layer by etch-backing the second silicon nitride film by anisotropic dry etching;
- forming an interlayer insulating film made of a silicon oxide film; and
- opening a contact hole by lithography and dry-etching.
- According to this invention, the distance between the edge of the drain region and the sidewall spacer becomes large. Herein, the hot carrier is readily generated at the edge of the drain region while the sidewall spacer is made of the silicon nitride film. Under this circumstance, the transistor characteristic is not deteriorated because no hot carrier is trapped inside the sidewall spacer.
- In addition, the depletion layer formed at the PN junction is largely extended towards the N-type impurity region. However, the depletion layer is prevented from being extended and does not reach the titanium silicide layer because the silicon formed on the impurity region is the N+type region including phosphorous with 1E20/cm3. As a consequence, the silicide layer does not proceed inside the depletion layer, so that the leak current in the reverse direction is not increased.
-
FIGS. 1A through 1E are cross sectional views explaining the conventional contact formation technique by self-alignment; -
FIGS. 2A through 2G are cross sectional views showing a method of manufacturing the conventional semiconductor device; -
FIG. 3 is a cross sectional view showing a semiconductor device according to this invention; -
FIG. 4 is a plan view showing a semiconductor device according to this invention; -
FIGS. 5A through 5F are cross sectional views showing a method of manufacturing a semiconductor device according to a first embodiment of this invention; -
FIGS. 6A through 6F are plan views showing a method of manufacturing a semiconductor device according to a first embodiment of this invention; -
FIGS. 7A through 7G are cross sectional views showing a method of manufacturing a semiconductor device according to a second embodiment of this invention; and -
FIGS. 8A through 8G are plan views showing a method of manufacturing a semiconductor device according to a second embodiment of this invention. - Referring to
FIGS. 3 and 4 , description will be made about a semiconductor device such as a field effect transistor (FET) according to this invention. - A semiconductor device (a field effect transistor) comprises a gate electrode made of a
polysilicon 103 and atungsten silicide 104 placed on asemiconductor substrate 101 via agate insulating film 102, animpurity region 107, and asilicon layer 108 grown selectively only on theimpurity region 107. - With such a structure, a double sidewall spacer consisting of a
silicon oxide film 106 and a secondsilicon nitride film 109 is entirely or partially arranged on the side surface of the gate electrode of the transistor. The grownsilicon layer 108 is insulated from the gate electrode only by thesilicon oxide film 106 as the sidewall spacer while the lower edge of the secondsilicon nitride film 109 as the sidewall spacer contacts with the upper surface of thesilicon nitride film 108. - A conductive layer (for example, a tungsten layer) 114 filling a
contact hole 111 is insulated from the gate electrode by a firstsilicon nitride film 105 placed over the gate electrode and the sidewall spacer. - On the first
silicon nitride film 105, asilicon oxide film 110 is placed, and theconductive layer 114 is covered with a titanium/titaniumnitride lamination film 112. Atitanium silicide 113 is arranged between theconductive layer 114 and thesilicon layer 108. - Referring to now to
FIGS. 5A through 5F andFIG. 6A through 6F , description will be made about a method of manufacturing a semiconductor device according to a first embodiment of this invention. - The surface of the
semiconductor substrate 101 is thermally oxidized to a thickness of 5 nm to thereby form thegate oxide film 102, as illustrated inFIGS. 5A and 6A . Thereafter, a polysilicon film including phosphorus is grown to a thickness of 100 nm by CVD (Chemical Vapor Deposition), and successively, thetungsten silicide 104 is grown by the use of CVD or sputtering. - Subsequently, the first
silicon nitride film 105 is deposited to a thickness of 100 nm by the CVD. Unnecessary portions of the firstsilicon nitride film 105, thetungsten silicide 104 andpolysilicon film 103 are removed to thereby form the gate electrode. - Next, the
polysilicon film 103 patterned by the thermal oxidation and the tungsten silicide patterned are oxidized on the side surface to thereby form thesilicon oxide film 106 to a thickness of about 10 nm, as illustrated inFIGS. 5B and 6B . - Successively, the
gate oxide film 102 formed on the silicon substrate between the gate electrodes is etch-backed by the use of the anisotropic etching to thereby expose the surface of thesilicon substrate 101. Thereafter, phosphorus ions are implanted with 1E13/cm2 under energy of 30 keV to thereby form the impurity region as the drain region. - Subsequently, the
silicon layer 108 including phosphorus with 1E20/cm3 is grown to a thickness of about 50 nm on theimpurity region 107 by using selective epitaxial silicon growth, as illustrated inFIGS. 5C and 6C . - Successively, the second
silicon nitride film 109 is deposited on the whole surface by the CVD, as illustrated inFIGS. 3D and 4D . The film thickness of the secondsilicon nitride film 109 is preferably adjusted such that the secondsilicon nitride film 109 does not bury between the gate electrodes. For example, if the space between the gate electrodes is equal to 150 nm, the secondsilicon nitride film 109 has the thickness of about 50 nm. Next, the secondsilicon nitride film 109 selectively grown on thesilicon 108 is etch-backed by the use of the anisotropic etching to thereby expose out the surface of thesilicon layer 108. - Thereafter, the
silicon oxide film 110 is deposited thereon to a thickness of 500 nm by the CVD, and the surface thereof is flattened by the use of CMP (Chemical Mechanical Polishing), as illustrated inFIGS. 5E and 6E . Next, thecontact hole 111 is opened by removing an unnecessary portion of thesilicon oxide film 110 by the lithography and the anisotropic dry etching. - In such anisotropic etching, the silicon oxide film has an etching rate slower than that of the silicon nitride film. Thereby, even if the dimension of the upper portion of the
contact hole 111 is larger than the space between the gate electrodes, the gate electrode is not partially exposed inside thecontact hole 111 because the gate electrode is covered with the firstsilicon nitride film 105 and the secondsilicon nitride film 109, as illustrated inFIGS. 6E and 6E . - Subsequently, titanium and titanium nitride are grown to 10 nm by the CVD or the sputtering, respectively, and thereby, the titanium/titanium
nitride lamination film 112 is formed, as illustrated inFIGS. 5F and 6F . Thereafter, a thermal treatment is carried out at 700° C. for 30 seconds, and as a result, the titanium reacts with the silicon to thereby form atitanium silicide layer 113. Next, theconductive layer 114 made of tungsten is deposited to 300 nm by the CVD, and successively, unnecessary portions of theconductive layer 114 and the titanium/titaniumnitride lamination film 112 are removed by the CMP. - Referring to
FIGS. 7A through 7G andFIG. 8A through 8G , description will be made about a method of manufacturing a semiconductor device according to a second embodiment of this invention. - The surface of the
semiconductor substrate 101 is thermally oxidized to a thickness of 5 nm to thereby form thegate oxide film 102, as illustrated inFIGS. 7A and 8A . Thereafter, the polysilicon film including phosphorus is grown to a thickness of 100 nm by the CVD, and successively, thetungsten silicide 104 is grown by the use of the CVD or the sputtering. - Subsequently, the first
silicon nitride film 105 is deposited to a thickness of 100 nm by the CVD. Unnecessary portions of the firstsilicon nitride film 105, thetungsten silicide 104 andpolysilicon film 103 are removed to thereby form the gate electrode. - Next, the
polysilicon film 103 patterned by the thermal oxidation and thetungsten silicide 104 patterned are oxidized on the side surface to thereby form thesilicon oxide film 106 to a thickness of about 10 nm, as illustrated inFIGS. 7B and 8B . - Successively, the
gate oxide film 102 formed on thesilicon substrate 101 between the gate electrodes is etch-backed by the use of the anisotropic etching to thereby expose out the surface of thesilicon substrate 101. Thereafter, phosphorus ions are implanted with 1E13/cm2 under energy of 30 keV to thereby form the impurity regions as the source/drain regions. - Subsequently, the
silicon layer 108 including phosphorus with 1E20/cm3 is grown to a thickness of about 50 nm on theimpurity region 107 by using the selective epitaxial silicon growth, as illustrated inFIGS. 7C and 8C . - Successively, the second
silicon nitride film 109 is deposited on the whole surface by the CVD, as illustrated inFIGS. 7D and 8D . The film thickness of the secondsilicon nitride film 109 is preferably selected such that the secondsilicon nitride film 109 does not bury between the gate electrodes. For example, if the space of the gate electrodes is equal to 150 nm, the secondsilicon nitride film 109 has the thickness of about 50 nm. Next, asilicon oxide film 110 is deposited to 500 nm by the CVD, and the surface is flattened by the CMP. - Next, an unnecessary portion of the
silicon oxide film 110 is removed by the lithography and the anisotropic dry-etching, as illustrated inFIGS. 7E and 8E . - In such anisotropic etching, the
silicon oxide film 110 has an etching rate slower than that of the silicon nitride film. Thereby, even if the dimension of the upper portion of thecontact hole 111 is larger than the space between the gate electrodes, the gate electrode is not partially exposed out because the gate electrode is covered with the firstsilicon nitride film 105 and the secondsilicon nitride film 109, as illustrated inFIGS. 7E and 8E . - Successively, the second
silicon nitride film 109 on thesilicon layer 108 grown selectively by the anisotropic dry-etching is etch-backed to thereby expose out the surface of thesilicon layer 108, as illustrated inFIGS. 7F and 8F . - Subsequently, titanium and titanium nitride are grown to 10 nm by the CVD or the sputtering, respectively, and thereby, a titanium/titanium
nitride lamination film 112 is formed, as illustrated inFIGS. 7G and 8G . Thereafter, a thermal treatment is carried out at 700° C. for 30 seconds, and as a result, the titanium reacts with the silicon to thereby form thetitanium silicide layer 113. Next, theconductive layer 114 made of tungsten is deposited to 300 nm by the CVD, and successively, unnecessary portion of theconductive layer 114 and the titanium/titaniumnitride lamination film 112 are removed by the use of the CMP. - While this invention has thus far been disclosed in conjunction with several embodiments thereof, it will be readily possible for those skilled in the art to put this invention into practice in various other manners.
- For example, according to the above-described embodiments, the gate electrode is made of the
polysilicon 103 and thetungsten silicide 104. However, this invention is not restricted to such a structure, and the gate electrode may be made of other materials as long as the polysilicon layer and the metal layer or the metal silicide layer are employed. For example, the tungsten may be employed as the metal layer while the titanium silicide may be used as the other silicide layer.
Claims (21)
1-15. (canceled)
16. A method comprising:
forming first and second gate structures over a semiconductor substrate to make a space between the first and second gate structures, the space being defined by side surfaces of the first and second gate electrode structures facing with each other, each of the first and second gate electrode structures having an upper surface;
forming first and second sidewalls respectively on the side surfaces of the first and second gate structures, each of the first and second side walls including a first part on a side of the semiconductor substrate and a second part on a side of the upper surface thereof;
forming a silicon layer in the space over the semiconductor substrate and in contact respectively with the first parts of the first and second side walls;
forming third and fourth sidewalls in contact respectively with the second parts of the first and second side walls and with the silicon layer with leaving a portion of the silicon layer between the third and fourth sidewalls; and
forming a conductive member over the silicon layer, the conductive member being in touch with the third and fourth sidewalls.
17. The method as claimed in claim 16 , wherein the conductive member includes a first portion in touch with the third and fourth sidewalls and a second portion covering a surface of the first portion.
18. The method as claimed in claim 17 , wherein the first and second portions are different in material from each other.
19. The method as claimed in claim 16 , wherein the first and second sidewalls are the same in material as each other, the third and fourth sidewalls being the same in material as each other, and the first and second sidewalls being different in material from the third and fourth sidewalls.
20. The method as claimed in claim 16 , wherein each of the first and second sidewalls includes a silicon oxide film and each of the third and fourth sidewalls includes a silicon nitride film.
21. The method as claimed in claim 17 , wherein the first portion includes lamination of a titanium film and a titunium nitride film.
22. The method as claimed in claim 17 , wherein the second portion includes tungsten.
23. The method as claimed in claim 16 , wherein the silicon layer is formed by selective epitaxial growth.
24. The method as claimed in claim 16 , wherein each of the first and second gate structures includes a polysilicon film and a tungsten silicide film.
25. The method as claimed in claim 16 , wherein the silicon layer includes phosphorus.
26. A method comprising:
providing a semiconductor body including a first portion, a second portion and a third portion between the first and second portions, the third portion including first and second edge parts respectively on sides of the first and second portions an a central part between the first and second edge parts;
forming first and second gate electrode structures respectively over the first and second portions of the semiconductor body, each of the first and second gate electrode structures including an upper surface and a side surface;
forming first and second sidewalls respectively over the side surfaces of the first and second gate electrode structures with respectively covering the first and second edge parts of the third portion;
forming a silicon layer on the central part of the third portion up to a level that is lower in height than the upper surface of each of the first and second gate electrode structures, the silicon layer including first and second parts respectively on sides of the first and second sidewalls and a third part between the first and second parts;
forming third and fourth sidewalls respectively over the first and second sidewalls with respectively covering the first and second parts of the silicon layer; and
forming a conductive layer on the third part of the silicon layer and in contact the third and fourth sidewalls.
27. The method as claimed in claim 26 , wherein further comprising an impurity diffusion region in the third portion of the semiconductor body before the forming the first and second sidewalls.
28. The method as claimed in claim 26 , wherein each of the forming the first and second sidewalls and the forming the third and fourth sidewalls comprises forming an insulating layer over an entire surface and then performing an anisotropic etching on the insulating layer.
29. The method as claimed in claim 26 , wherein the forming the conductive layer comprises forming a metal silicide film on the third part of the silicon layer and forming a metal layer on the metal silicide layer.
30. A semiconductor device comprising:
first and second gate structures over a semiconductor substrate to make a space between the first and second gate structures, the space being defined by side surfaces of the first and second gate electrode structures facing with each other, each of the first and second gate electrode structures having an upper surface;
first and second sidewalls respectively on the side surfaces of the first and second gate structures, each of the first and second side walls including a first part on side of the semiconductor substrate and a second part onside of the upper surface thereof;
a silicon layer in the space over the semiconductor substrate and in contact respectively with the first parts of the first and second side walls;
third and fourth sidewalls in contact respectively with the second parts of the first and second side walls and with the silicon layer with leaving a portion of the silicon layer between the third and fourth sidewalls; and
a conductive member over the silicon layer, the conductive member being in touch with the third and fourth sidewalls.
31. The semiconductor device as claimed in claim 30 , wherein the conductive member includes a first portion in touch with the third and fourth sidewalls and a second portion covering a surface of the first portion.
32. The semiconductor device as claimed in claim 31 , wherein the first and second portions are different in material from each other.
33. The semiconductor device as claimed in claim 30 , wherein the first and second sidewalls are the same in material as each other, the third and fourth sidewalls being the same in material as each other, and the first and second sidewalls being different in material from the third and fourth sidewalls.
34. The semiconductor device as claimed in claim 30 , wherein each of the first and second sidewalls includes a silicon oxide film and each of the third and fourth sidewalls includes a silicon nitride film.
35. The semiconductor device as claimed in claim 31 , wherein the first portion includes lamination of a titanium film and a titunium nitride film.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/724,471 US20100200925A1 (en) | 2001-09-20 | 2010-03-16 | Semiconductor device and method of manufacturing the same |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP286140/2001 | 2001-09-20 | ||
JP2001286140A JP2003100769A (en) | 2001-09-20 | 2001-09-20 | Semiconductor device and method of manufacturing the same |
US10/251,062 US6914309B2 (en) | 2001-09-20 | 2002-09-20 | Semiconductor device with double sidewall spacer and layered contact |
US11/116,036 US7709366B2 (en) | 2001-09-20 | 2005-04-27 | Semiconductor device and method of manufacturing the same |
US12/724,471 US20100200925A1 (en) | 2001-09-20 | 2010-03-16 | Semiconductor device and method of manufacturing the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/116,036 Continuation US7709366B2 (en) | 2001-09-20 | 2005-04-27 | Semiconductor device and method of manufacturing the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20100200925A1 true US20100200925A1 (en) | 2010-08-12 |
Family
ID=19109172
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/251,062 Expired - Lifetime US6914309B2 (en) | 2001-09-20 | 2002-09-20 | Semiconductor device with double sidewall spacer and layered contact |
US11/116,036 Expired - Lifetime US7709366B2 (en) | 2001-09-20 | 2005-04-27 | Semiconductor device and method of manufacturing the same |
US12/724,471 Abandoned US20100200925A1 (en) | 2001-09-20 | 2010-03-16 | Semiconductor device and method of manufacturing the same |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/251,062 Expired - Lifetime US6914309B2 (en) | 2001-09-20 | 2002-09-20 | Semiconductor device with double sidewall spacer and layered contact |
US11/116,036 Expired - Lifetime US7709366B2 (en) | 2001-09-20 | 2005-04-27 | Semiconductor device and method of manufacturing the same |
Country Status (5)
Country | Link |
---|---|
US (3) | US6914309B2 (en) |
JP (1) | JP2003100769A (en) |
KR (1) | KR100455806B1 (en) |
CN (1) | CN1210813C (en) |
TW (1) | TW583769B (en) |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100496258B1 (en) * | 2003-02-17 | 2005-06-17 | 삼성전자주식회사 | semiconductor device having a contact pad and method for a same |
US7674697B2 (en) * | 2005-07-06 | 2010-03-09 | International Business Machines Corporation | MOSFET with multiple fully silicided gate and method for making the same |
JP4215787B2 (en) | 2005-09-15 | 2009-01-28 | エルピーダメモリ株式会社 | Semiconductor integrated circuit device and manufacturing method thereof |
US20070202677A1 (en) * | 2006-02-27 | 2007-08-30 | Micron Technology, Inc. | Contact formation |
US7569896B2 (en) * | 2006-05-22 | 2009-08-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Transistors with stressed channels |
US7364957B2 (en) * | 2006-07-20 | 2008-04-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and apparatus for semiconductor device with improved source/drain junctions |
US20080083955A1 (en) * | 2006-10-04 | 2008-04-10 | Kanarsky Thomas S | Intrinsically stressed liner and fabrication methods thereof |
KR100876758B1 (en) * | 2006-12-26 | 2009-01-08 | 주식회사 하이닉스반도체 | Manufacturing method of semiconductor device |
CN111403341B (en) * | 2020-03-28 | 2023-03-28 | 电子科技大学 | Metal wiring method for reducing gate resistance of narrow control gate structure |
Citations (42)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5324974A (en) * | 1990-09-04 | 1994-06-28 | Industrial Technology Research Institute | Nitride capped MOSFET for integrated circuits |
US5326714A (en) * | 1993-07-22 | 1994-07-05 | Taiwan Semiconductor Manufacturing Company | Method of making a fully used tub DRAM cell |
US5330929A (en) * | 1992-10-05 | 1994-07-19 | Motorola, Inc. | Method of making a six transistor static random access memory cell |
US5753555A (en) * | 1995-11-22 | 1998-05-19 | Nec Corporation | Method for forming semiconductor device |
US5780896A (en) * | 1995-12-21 | 1998-07-14 | Nec Corporation | Semiconductor device having shallow impurity region without short-circuit between gate electrode and source and drain regions and process of fabrication thereof |
US5817562A (en) * | 1997-01-24 | 1998-10-06 | Taiwan Semiconductor Manufacturing Company, Ltd | Method for making improved polysilicon FET gate electrode structures and sidewall spacers for more reliable self-aligned contacts (SAC) |
US5851890A (en) * | 1997-08-28 | 1998-12-22 | Lsi Logic Corporation | Process for forming integrated circuit structure with metal silicide contacts using notched sidewall spacer on gate electrode |
US5854127A (en) * | 1997-03-13 | 1998-12-29 | Micron Technology, Inc. | Method of forming a contact landing pad |
US5930675A (en) * | 1995-04-21 | 1999-07-27 | Nec Corporation | Process of forming inter-level connection without increase of contact resistance |
US6025265A (en) * | 1995-12-22 | 2000-02-15 | Stmicroelectronics, Inc. | Method of forming a landing pad structure in an integrated circuit |
US6031288A (en) * | 1995-11-14 | 2000-02-29 | Hitachi, Ltd. | Semiconductor integrated circuit device for connecting semiconductor region and electrical wiring metal via titanium silicide layer and method of fabrication thereof |
US6066552A (en) * | 1998-08-25 | 2000-05-23 | Micron Technology, Inc. | Method and structure for improved alignment tolerance in multiple, singularized plugs |
US6075274A (en) * | 1997-07-30 | 2000-06-13 | Micron Technology, Inc. | Semiconductor devices having gate stack with improved sidewall integrity |
US6093963A (en) * | 1994-12-22 | 2000-07-25 | Stmicroelectronics, Inc. | Dual landing pad structure including dielectric pocket |
US6143606A (en) * | 1997-12-26 | 2000-11-07 | Worldwide Semiconductor Manufacturing Corp | Method for manufacturing split-gate flash memory cell |
US6188100B1 (en) * | 1998-08-19 | 2001-02-13 | Micron Technology, Inc. | Concentric container fin capacitor |
US6258678B1 (en) * | 1999-08-02 | 2001-07-10 | Taiwan Semiconductor Manufacturing Company | Use of a wet etch dip step used as part of a self-aligned contact opening procedure |
US6287924B1 (en) * | 1998-09-21 | 2001-09-11 | Texas Instruments Incorporated | Integrated circuit and method |
US6323525B1 (en) * | 1997-09-18 | 2001-11-27 | Kabushiki Kaisha Toshiba | MISFET semiconductor device having relative impurity concentration levels between layers |
US6326664B1 (en) * | 1994-12-23 | 2001-12-04 | Intel Corporation | Transistor with ultra shallow tip and method of fabrication |
US20020000627A1 (en) * | 1993-12-17 | 2002-01-03 | Loi N. Nguyen | Method of forming an integrated circuit contact structure having gate electrode protection for self-aligned contacts with zero enclosure |
US20020006706A1 (en) * | 1999-04-23 | 2002-01-17 | Yukio Nishida | Semiconductor device and method of manufacturing seciconductor device |
US6342421B1 (en) * | 1994-09-13 | 2002-01-29 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
US20020024093A1 (en) * | 2000-08-23 | 2002-02-28 | Tae-Hyuk Ahn | Semiconductor device with self-aligned contact structure employing dual spacers and method of manufacturing the same |
US20020027259A1 (en) * | 1996-07-18 | 2002-03-07 | Fujitsu Limited | Highly integrated and reliable DRAM and its manufacture |
US20020033536A1 (en) * | 2000-09-05 | 2002-03-21 | Kwan-Ju Koh | Semiconductor device and manufacturing method thereof |
US20020037612A1 (en) * | 2000-09-18 | 2002-03-28 | Mizuki Segawa | Semiconductor device and method for fabricating the same |
US6383878B1 (en) * | 2001-02-15 | 2002-05-07 | Winbond Electronics Corp. | Method of integrating a salicide process and a self-aligned contact process |
US6448140B1 (en) * | 1999-02-08 | 2002-09-10 | Taiwan Semiconductor Manufacturing Company | Laterally recessed tungsten silicide gate structure used with a self-aligned contact structure including a straight walled sidewall spacer while filling recess |
US20020135002A1 (en) * | 2000-12-01 | 2002-09-26 | Mitsuo Nissa | Semiconductor device and its manufacturing method |
US6479858B2 (en) * | 1997-07-09 | 2002-11-12 | Advanced Micro Devices, Inc. | Method and apparatus for a semiconductor device with adjustable threshold voltage |
US6486506B1 (en) * | 1999-11-01 | 2002-11-26 | Advanced Micro Devices, Inc. | Flash memory with less susceptibility to charge gain and charge loss |
US20020195642A1 (en) * | 1993-08-10 | 2002-12-26 | Gurtej S. Sandhu | Capacitor compatible with high dielectric constant materials having a low contact resistance layer and the method for forming same |
US20030038301A1 (en) * | 2001-08-27 | 2003-02-27 | John Moore | Apparatus and method for dual cell common electrode PCRAM memory device |
US6537885B1 (en) * | 2002-05-09 | 2003-03-25 | Infineon Technologies Ag | Transistor and method of manufacturing a transistor having a shallow junction formation using a two step EPI layer |
US6580149B2 (en) * | 2000-08-22 | 2003-06-17 | Micron Technology, Inc. | Double LDD devices for improved DRAM refresh |
US6617654B2 (en) * | 2000-10-12 | 2003-09-09 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with sidewall spacers and elevated source/drain region |
US6693333B1 (en) * | 2001-05-01 | 2004-02-17 | Advanced Micro Devices, Inc. | Semiconductor-on-insulator circuit with multiple work functions |
US20040056316A1 (en) * | 2002-08-29 | 2004-03-25 | Prall Kirk D. | Method and apparatus for a flash memory device comprising a source local interconnect |
US6720601B2 (en) * | 2001-12-10 | 2004-04-13 | Renesas Technology Corp. | Semiconductor device comprising a gate conductive layer with a stress mitigating film thereon |
US6897534B2 (en) * | 1998-10-08 | 2005-05-24 | Kabushiki Kaisha Toshiba | Semiconductor device having gate electrode of stacked structure including polysilicon layer and metal layer and method of manufacturing the same |
US6969671B2 (en) * | 1995-11-14 | 2005-11-29 | Renesas Technology Corporation | Semiconductor integrated device and method of fabrication thereof |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3782119B2 (en) * | 1992-07-17 | 2006-06-07 | 株式会社東芝 | Semiconductor memory device |
JP2950282B2 (en) * | 1997-04-24 | 1999-09-20 | 日本電気株式会社 | Method for manufacturing semiconductor device |
JP2000106431A (en) * | 1998-09-28 | 2000-04-11 | Sanyo Electric Co Ltd | Manufacture of semiconductor device |
JP2000260952A (en) * | 1999-03-05 | 2000-09-22 | Toshiba Corp | Semiconductor device |
JP2001127291A (en) * | 1999-11-01 | 2001-05-11 | Mitsubishi Electric Corp | Semiconductor device and its manufacturing method |
JP2001196581A (en) * | 2000-01-17 | 2001-07-19 | Oki Electric Ind Co Ltd | Semiconductor device and method of manufacturing semiconductor device |
-
2001
- 2001-09-20 JP JP2001286140A patent/JP2003100769A/en active Pending
-
2002
- 2002-09-19 TW TW091121443A patent/TW583769B/en not_active IP Right Cessation
- 2002-09-19 KR KR10-2002-0057238A patent/KR100455806B1/en active IP Right Grant
- 2002-09-20 CN CNB021424861A patent/CN1210813C/en not_active Expired - Lifetime
- 2002-09-20 US US10/251,062 patent/US6914309B2/en not_active Expired - Lifetime
-
2005
- 2005-04-27 US US11/116,036 patent/US7709366B2/en not_active Expired - Lifetime
-
2010
- 2010-03-16 US US12/724,471 patent/US20100200925A1/en not_active Abandoned
Patent Citations (42)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5324974A (en) * | 1990-09-04 | 1994-06-28 | Industrial Technology Research Institute | Nitride capped MOSFET for integrated circuits |
US5330929A (en) * | 1992-10-05 | 1994-07-19 | Motorola, Inc. | Method of making a six transistor static random access memory cell |
US5326714A (en) * | 1993-07-22 | 1994-07-05 | Taiwan Semiconductor Manufacturing Company | Method of making a fully used tub DRAM cell |
US20020195642A1 (en) * | 1993-08-10 | 2002-12-26 | Gurtej S. Sandhu | Capacitor compatible with high dielectric constant materials having a low contact resistance layer and the method for forming same |
US20020000627A1 (en) * | 1993-12-17 | 2002-01-03 | Loi N. Nguyen | Method of forming an integrated circuit contact structure having gate electrode protection for self-aligned contacts with zero enclosure |
US6342421B1 (en) * | 1994-09-13 | 2002-01-29 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
US6093963A (en) * | 1994-12-22 | 2000-07-25 | Stmicroelectronics, Inc. | Dual landing pad structure including dielectric pocket |
US6326664B1 (en) * | 1994-12-23 | 2001-12-04 | Intel Corporation | Transistor with ultra shallow tip and method of fabrication |
US5930675A (en) * | 1995-04-21 | 1999-07-27 | Nec Corporation | Process of forming inter-level connection without increase of contact resistance |
US6031288A (en) * | 1995-11-14 | 2000-02-29 | Hitachi, Ltd. | Semiconductor integrated circuit device for connecting semiconductor region and electrical wiring metal via titanium silicide layer and method of fabrication thereof |
US6969671B2 (en) * | 1995-11-14 | 2005-11-29 | Renesas Technology Corporation | Semiconductor integrated device and method of fabrication thereof |
US5753555A (en) * | 1995-11-22 | 1998-05-19 | Nec Corporation | Method for forming semiconductor device |
US5780896A (en) * | 1995-12-21 | 1998-07-14 | Nec Corporation | Semiconductor device having shallow impurity region without short-circuit between gate electrode and source and drain regions and process of fabrication thereof |
US6025265A (en) * | 1995-12-22 | 2000-02-15 | Stmicroelectronics, Inc. | Method of forming a landing pad structure in an integrated circuit |
US20020027259A1 (en) * | 1996-07-18 | 2002-03-07 | Fujitsu Limited | Highly integrated and reliable DRAM and its manufacture |
US5817562A (en) * | 1997-01-24 | 1998-10-06 | Taiwan Semiconductor Manufacturing Company, Ltd | Method for making improved polysilicon FET gate electrode structures and sidewall spacers for more reliable self-aligned contacts (SAC) |
US5854127A (en) * | 1997-03-13 | 1998-12-29 | Micron Technology, Inc. | Method of forming a contact landing pad |
US6479858B2 (en) * | 1997-07-09 | 2002-11-12 | Advanced Micro Devices, Inc. | Method and apparatus for a semiconductor device with adjustable threshold voltage |
US6075274A (en) * | 1997-07-30 | 2000-06-13 | Micron Technology, Inc. | Semiconductor devices having gate stack with improved sidewall integrity |
US5851890A (en) * | 1997-08-28 | 1998-12-22 | Lsi Logic Corporation | Process for forming integrated circuit structure with metal silicide contacts using notched sidewall spacer on gate electrode |
US6323525B1 (en) * | 1997-09-18 | 2001-11-27 | Kabushiki Kaisha Toshiba | MISFET semiconductor device having relative impurity concentration levels between layers |
US6143606A (en) * | 1997-12-26 | 2000-11-07 | Worldwide Semiconductor Manufacturing Corp | Method for manufacturing split-gate flash memory cell |
US6188100B1 (en) * | 1998-08-19 | 2001-02-13 | Micron Technology, Inc. | Concentric container fin capacitor |
US6066552A (en) * | 1998-08-25 | 2000-05-23 | Micron Technology, Inc. | Method and structure for improved alignment tolerance in multiple, singularized plugs |
US6287924B1 (en) * | 1998-09-21 | 2001-09-11 | Texas Instruments Incorporated | Integrated circuit and method |
US6897534B2 (en) * | 1998-10-08 | 2005-05-24 | Kabushiki Kaisha Toshiba | Semiconductor device having gate electrode of stacked structure including polysilicon layer and metal layer and method of manufacturing the same |
US6448140B1 (en) * | 1999-02-08 | 2002-09-10 | Taiwan Semiconductor Manufacturing Company | Laterally recessed tungsten silicide gate structure used with a self-aligned contact structure including a straight walled sidewall spacer while filling recess |
US20020006706A1 (en) * | 1999-04-23 | 2002-01-17 | Yukio Nishida | Semiconductor device and method of manufacturing seciconductor device |
US6258678B1 (en) * | 1999-08-02 | 2001-07-10 | Taiwan Semiconductor Manufacturing Company | Use of a wet etch dip step used as part of a self-aligned contact opening procedure |
US6486506B1 (en) * | 1999-11-01 | 2002-11-26 | Advanced Micro Devices, Inc. | Flash memory with less susceptibility to charge gain and charge loss |
US6580149B2 (en) * | 2000-08-22 | 2003-06-17 | Micron Technology, Inc. | Double LDD devices for improved DRAM refresh |
US20020024093A1 (en) * | 2000-08-23 | 2002-02-28 | Tae-Hyuk Ahn | Semiconductor device with self-aligned contact structure employing dual spacers and method of manufacturing the same |
US20020033536A1 (en) * | 2000-09-05 | 2002-03-21 | Kwan-Ju Koh | Semiconductor device and manufacturing method thereof |
US20020037612A1 (en) * | 2000-09-18 | 2002-03-28 | Mizuki Segawa | Semiconductor device and method for fabricating the same |
US6617654B2 (en) * | 2000-10-12 | 2003-09-09 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with sidewall spacers and elevated source/drain region |
US20020135002A1 (en) * | 2000-12-01 | 2002-09-26 | Mitsuo Nissa | Semiconductor device and its manufacturing method |
US6383878B1 (en) * | 2001-02-15 | 2002-05-07 | Winbond Electronics Corp. | Method of integrating a salicide process and a self-aligned contact process |
US6693333B1 (en) * | 2001-05-01 | 2004-02-17 | Advanced Micro Devices, Inc. | Semiconductor-on-insulator circuit with multiple work functions |
US20030038301A1 (en) * | 2001-08-27 | 2003-02-27 | John Moore | Apparatus and method for dual cell common electrode PCRAM memory device |
US6720601B2 (en) * | 2001-12-10 | 2004-04-13 | Renesas Technology Corp. | Semiconductor device comprising a gate conductive layer with a stress mitigating film thereon |
US6537885B1 (en) * | 2002-05-09 | 2003-03-25 | Infineon Technologies Ag | Transistor and method of manufacturing a transistor having a shallow junction formation using a two step EPI layer |
US20040056316A1 (en) * | 2002-08-29 | 2004-03-25 | Prall Kirk D. | Method and apparatus for a flash memory device comprising a source local interconnect |
Also Published As
Publication number | Publication date |
---|---|
JP2003100769A (en) | 2003-04-04 |
US20050196944A1 (en) | 2005-09-08 |
KR100455806B1 (en) | 2004-11-06 |
US7709366B2 (en) | 2010-05-04 |
US20030052375A1 (en) | 2003-03-20 |
CN1210813C (en) | 2005-07-13 |
TW583769B (en) | 2004-04-11 |
KR20030025877A (en) | 2003-03-29 |
US6914309B2 (en) | 2005-07-05 |
CN1405896A (en) | 2003-03-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6545360B1 (en) | Semiconductor device and manufacturing method thereof | |
US20100200925A1 (en) | Semiconductor device and method of manufacturing the same | |
US6388296B1 (en) | CMOS self-aligned strapped interconnection | |
US6274419B1 (en) | Trench isolation of field effect transistors | |
US5874359A (en) | Small contacts for ultra large scale integration semiconductor devices without separation ground rule | |
EP0756320B1 (en) | Semiconductor device and method for manufacturing the same | |
US7094636B2 (en) | Method of forming a conductive line | |
US20010023108A1 (en) | Semiconductor apparatus having elevated source and drain structure and manufacturing method therefor | |
JPH0878533A (en) | Semiconductor device and manufacturing method thereof | |
US6146994A (en) | Method for forming self-aligned selective silicide layer using chemical mechanical polishing in merged DRAM logic | |
US5675176A (en) | Semiconductor device and a method for manufacturing the same | |
US20040063313A1 (en) | Semiconductor device manufacturing method | |
JP3132435B2 (en) | Method for manufacturing semiconductor device | |
US20040175919A1 (en) | Borderless contact structure and method of forming the same | |
US6639282B2 (en) | Semiconductor device on silicon-on-insulator and method for manufacturing the semiconductor device | |
US6483148B2 (en) | Self-aligned elevated transistor | |
US5926728A (en) | Method for fabricating tungsten polycide contacts | |
JP3441259B2 (en) | Semiconductor device | |
US6875666B2 (en) | Methods of manufacturing transistors and transistors having an anti-punchthrough region | |
US6917064B2 (en) | Trench capacitor and a method for manufacturing the same | |
EP0899785A2 (en) | Fabrication method for DRAM cell array | |
JPH09213949A (en) | Semiconductor device manufacturing method | |
US6521517B1 (en) | Method of fabricating a gate electrode using a second conductive layer as a mask in the formation of an insulating layer by oxidation of a first conductive layer | |
JPH0786586A (en) | Semiconductor device and manufacture thereof | |
US20050095801A1 (en) | Trench capacitor and method of manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |