US20100013022A1 - Semiconductor device with multiple gate dielectric layers and method for fabricating the same - Google Patents
Semiconductor device with multiple gate dielectric layers and method for fabricating the same Download PDFInfo
- Publication number
- US20100013022A1 US20100013022A1 US12/457,540 US45754009A US2010013022A1 US 20100013022 A1 US20100013022 A1 US 20100013022A1 US 45754009 A US45754009 A US 45754009A US 2010013022 A1 US2010013022 A1 US 2010013022A1
- Authority
- US
- United States
- Prior art keywords
- silicon
- layer
- region
- peripheral region
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 26
- 238000000034 method Methods 0.000 title abstract description 53
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 71
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 71
- 239000010703 silicon Substances 0.000 claims abstract description 71
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims abstract description 53
- 229910052814 silicon oxide Inorganic materials 0.000 claims abstract description 53
- 230000002093 peripheral effect Effects 0.000 claims abstract description 51
- 239000000758 substrate Substances 0.000 claims abstract description 36
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 claims description 34
- 229910052757 nitrogen Inorganic materials 0.000 claims description 17
- 229910052751 metal Inorganic materials 0.000 claims description 16
- 239000002184 metal Substances 0.000 claims description 16
- 230000001590 oxidative effect Effects 0.000 claims description 6
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 claims description 5
- 229910052796 boron Inorganic materials 0.000 claims description 5
- 229910015900 BF3 Inorganic materials 0.000 claims description 3
- WTEOIRVLGSZEPR-UHFFFAOYSA-N boron trifluoride Chemical compound FB(F)F WTEOIRVLGSZEPR-UHFFFAOYSA-N 0.000 claims description 3
- OKZIUSOJQLYFSE-UHFFFAOYSA-N difluoroboron Chemical compound F[B]F OKZIUSOJQLYFSE-UHFFFAOYSA-N 0.000 claims description 3
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 claims description 2
- 229910052785 arsenic Inorganic materials 0.000 claims description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 claims description 2
- 229910052698 phosphorus Inorganic materials 0.000 claims description 2
- 239000011574 phosphorus Substances 0.000 claims description 2
- 150000002500 ions Chemical class 0.000 claims 2
- 230000009977 dual effect Effects 0.000 abstract description 9
- 230000008569 process Effects 0.000 description 38
- 238000007254 oxidation reaction Methods 0.000 description 19
- 239000002019 doping agent Substances 0.000 description 9
- 150000004767 nitrides Chemical group 0.000 description 8
- 230000003647 oxidation Effects 0.000 description 8
- 238000005468 ion implantation Methods 0.000 description 7
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 6
- 239000001301 oxygen Substances 0.000 description 6
- 229910052760 oxygen Inorganic materials 0.000 description 6
- 125000004429 atom Chemical group 0.000 description 4
- 229910044991 metal oxide Inorganic materials 0.000 description 4
- 150000004706 metal oxides Chemical class 0.000 description 4
- 230000007423 decrease Effects 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 239000007789 gas Substances 0.000 description 3
- 230000035515 penetration Effects 0.000 description 3
- 230000035945 sensitivity Effects 0.000 description 3
- 230000004888 barrier function Effects 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- UBMXAAKAFOKSPA-UHFFFAOYSA-N [N].[O].[Si] Chemical compound [N].[O].[Si] UBMXAAKAFOKSPA-UHFFFAOYSA-N 0.000 description 1
- UMVBXBACMIOFDO-UHFFFAOYSA-N [N].[Si] Chemical compound [N].[Si] UMVBXBACMIOFDO-UHFFFAOYSA-N 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 238000005121 nitriding Methods 0.000 description 1
- 125000004433 nitrogen atom Chemical group N* 0.000 description 1
- 150000002831 nitrogen free-radicals Chemical class 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 230000000149 penetrating effect Effects 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 230000001629 suppression Effects 0.000 description 1
- 230000009466 transformation Effects 0.000 description 1
- 230000001131 transforming effect Effects 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- WQJQOUPTWCFRMM-UHFFFAOYSA-N tungsten disilicide Chemical compound [Si]#[W]#[Si] WQJQOUPTWCFRMM-UHFFFAOYSA-N 0.000 description 1
- -1 tungsten nitride Chemical class 0.000 description 1
- 229910021342 tungsten silicide Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28202—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation in a nitrogen-containing ambient, e.g. nitride deposition, growth, oxynitridation, NH3 nitridation, N2O oxidation, thermal nitridation, RTN, plasma nitridation, RPN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/05—Making the transistor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/09—Manufacture or treatment with simultaneous manufacture of the peripheral circuit region and memory cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0112—Integrating together multiple components covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating multiple BJTs
- H10D84/0119—Integrating together multiple components covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating multiple BJTs the components including complementary BJTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0172—Manufacturing their gate conductors
- H10D84/0177—Manufacturing their gate conductors the gate conductors having different materials or different implants
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0181—Manufacturing their gate insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/693—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator the insulator comprising nitrogen, e.g. nitrides, oxynitrides or nitrogen-doped materials
Definitions
- the present invention relates to a semiconductor device and method for fabricating the same, and, more particularly, to a semiconductor device and method for forming multiple gate dielectric layers in a semiconductor device.
- NMOSFET N-channel metal oxide semiconductor field effect transistor
- PMOSFET P-channel metal oxide semiconductor field effect transistor
- FIG. 1A is a diagram showing a structure of a conventional semiconductor device with a dual gate dielectric layer.
- a silicon substrate 11 is divided into a cell region in which NMOS transistors will be formed and a peripheral region in which NMOS transistors and PMOS transistors will be formed.
- a first gate dielectric layer 12 is formed on the silicon substrate 11 disposed in the cell region, and a second gate dielectric layer 13 A is formed on the silicon substrate 11 disposed in a region of the peripheral region where NMOS transistors will be formed.
- a third gate dielectric layer 13 B is formed on the silicon substrate 11 disposed in a region of the peripheral region where PMOS transistors will be formed.
- a first gate structure 21 including an n+-type silicon electrode 14 A, a low dielectric metal electrode 15 and a gate hard mask 16 is formed on the first gate dielectric layer 12 in the cell region.
- a second gate structure 22 including the n+-type silicon electrode 14 A, the low dielectric metal electrode 15 and the gate hard mask 16 is formed on the second insulation layer 13 A.
- a third gate dielectric layer 13 B including a p+-type silicon electrode 14 B, the low dielectric metal electrode 15 and the gate hard mask 16 is formed on the third gate dielectric layer 13 B in the peripheral region.
- the first gate dielectric layer 12 formed in the cell region is thicker than the second and the third gate dielectric layers 13 A and 13 B formed in the peripheral region.
- the first and the second gate dielectric layers 12 and 13 A are silicon oxide (SiO 2 ) layers formed by employing a thermal oxidation process, while the third gate dielectric layer 13 B is a nitride layer.
- the gate dielectric layer 13 B formed beneath the P+-type silicon electrode 14 B of the PMOS transistor in the peripheral region should be made of nitride instead of oxide in order to prevent penetration of boron.
- the gate dielectric layer 13 B is made of nitride, nitrogen exists at an interface between the gate dielectric layer 13 B and the silicon substrate 11 . The nitrogen existing at the interface results in a decrease in mobility of carriers which further causes a device speed to decrease.
- FIG. 1B is a graph for comparing normalized transconductance (Gm) of pure silicon oxide with that of nitride.
- the nitride has a lower transconductance level than the pure silicon oxide.
- the transconductance level which is one parameter for representing a transistor characteristic, is higher, the transistor characteristic becomes better.
- a semiconductor memory device including: a silicon substrate including a cell region where NMOS transistors are formed and a peripheral region where NMOS and PMOS transistors are formed; a targeted silicon oxide layer on the silicon substrate in the cell region; an oxynitride layer on the silicon substrate in the peripheral region; a first gate structure formed on the targeted silicon layer and including an n+-type silicon electrode, a low resistance metal electrode, and a gate hard mask; a second gate structure formed on the oxynitride layer in an NMOS region of the peripheral region and including an n+-type silicon electrode, a low resistance metal electrode, and a gate hard mask; and a third gate structure formed on the oxynitride layer in a PMOS region of the peripheral region and including a p+-type silicon electrode, a low resistance metal electrode, and a gate hard mask.
- a method for fabricating a semiconductor device including: forming a silicon oxide layer on a silicon substrate through a first oxidation process, the silicon substrate including a cell region where NMOS transistors are formed and a peripheral region where NMOS and PMOS transistors are formed; selectively removing the silicon oxide layer in the peripheral region; simultaneously forming silicon-nitrogen bonds on an exposed surface of the silicon substrate in the peripheral region and silicon-oxygen-nitrogen bonds on a surface of the silicon oxide layer remaining in the cell region; and forming an oxynitride layer on the surface of the silicon substrate with the silicon-nitrogen bonds and transforming the remaining silicon oxide layer with the silicon-oxygen-nitrogen bonds into a targeted silicon oxide layer through performing a second oxidation process.
- FIG. 1A is a cross-sectional view showing a conventional semiconductor device with multiple gate dielectric layers
- FIG. 1B is a graph for comparing a normalized transconductance characteristic of a pure silicon oxide layer with that of a nitride layer;
- FIG. 2 is a cross-sectional view showing a semiconductor device with multiple gate dielectric layers consistent with the present invention
- FIGS. 3A to 3G are cross-sectional views illustrating a method for fabricating a semiconductor device with multiple gate dielectric layers consistent with the present invention.
- FIG. 4 is a graph showing changes in nitrogen and oxygen profiles when a silicon oxide layer is nitrided by a plasma nitridation technique and is re-oxidized thereafter consistent with the present invention.
- FIG. 2 is a cross-sectional view showing a semiconductor device having multiple gate dielectric layers consistent with the present invention.
- a silicon substrate 31 is divided into a cell region in which N-channel metal oxide semiconductor (NMOS) transistors will be formed and a peripheral region in which P-channel metal oxide semiconductor (PMOS) transistors and NMOS transistors will be formed.
- NMOS N-channel metal oxide semiconductor
- PMOS P-channel metal oxide semiconductor
- NMOS transistors a targeted silicon oxide layer 36 B is formed on the silicon substrate 31 .
- an oxynitride layer 36 A is formed in the peripheral region where the NMOS and PMOS transistors will be formed.
- a first gate structure 100 including an n+-type silicon layer 37 B, a low resistance metal electrode 40 and a gate hard mask 41 is formed on the targeted silicon oxide layer 36 B in the cell region.
- a second gate structure 200 including the n+-type silicon layer 37 B, the low resistance metal electrode 40 and the gate hard mask 41 is formed on the oxynitride layer 36 A in an NMOS region of the peripheral region.
- a third gate structure 300 including a p+-type silicon electrode 37 A, the low resistance metal electrode 40 and the gate hard mask 41 is formed on the oxynitride layer 36 A in a PMOS region of the peripheral region.
- the targeted silicon oxide layer 36 B in the cell region is thicker than the oxynitride layer 36 A in the peripheral region.
- the oxynitride layer 36 A is formed by oxidizing a surface portion of the silicon substrate 31 where silicon-nitrogen bonds are formed.
- the targeted silicon oxide layer 36 B is formed by oxidizing a silicon oxide layer where silicon-oxygen-nitrogen bonds are formed.
- the oxynitride layer 36 A contains nitrogen of a concentration ranging in atomic percent from approximately 5% to approximately 30%.
- FIGS. 3A to 3G are cross-sectional views illustrating a method for fabricating a semiconductor device with multiple gate dielectric layers consistent with the present invention. It should be noted that the same reference numerals are used for the same configuration elements described in FIG. 2 .
- a first silicon oxide layer 33 is formed on a silicon substrate 31 provided with a field oxide layer 32 through performing a first oxidation process. That is, the first silicon oxide layer 33 is obtained by oxidizing a surface of the silicon substrate 31 .
- the silicon substrate 31 is divided into a cell region and a peripheral region. Particularly, it is required to form a thick gate dielectric layer in the cell region, while it is required to form a relatively thin gate dielectric layer in the peripheral region.
- DRAM dynamic random access memory
- NMOS transistors will be formed in the cell region, while NMOS and PMOS transistors will be formed in the peripheral region.
- the thickness of the first silicon oxide layer 33 in the cell region and in the peripheral region is the same. At this time, the first silicon oxide layer 33 has a thickness ranging from approximately 5 ⁇ to approximately 100 ⁇ .
- a photosensitive layer is formed on the first silicon oxide layer 33 and is patterned by performing a photo-exposure process and a developing process to form a first mask pattern 34 for masking the cell region.
- the first silicon oxide layer 33 formed in the peripheral region is etched by using the first mask pattern 34 as an etch barrier and as a result of this etching, a surface of the silicon substrate 31 in the peripheral region is exposed.
- a reference numeral 33 A denotes a portion of first silicon oxide layer 33 remaining in the cell region after the above selective etching process. In the peripheral region, after the above selective etching process, the first silicon oxide layer 33 does not remain on the silicon substrate 31 .
- the first mask pattern 34 is removed, and then, a plasma nitridation process is performed to nitride a surface of the remaining first silicon oxide layer 33 A in the cell region and a surface of the exposed silicon substrate 31 in the peripheral region.
- a plasma nitridation process is performed to nitride a surface of the remaining first silicon oxide layer 33 A in the cell region and a surface of the exposed silicon substrate 31 in the peripheral region.
- silicon-nitrogen (Si—N) bonds 35 A are formed on the surface of the silicon substrate 31 in the peripheral region and silicon-oxygen-nitrogen (Si—O—N) bonds 35 B are simultaneously formed on the surface of the remaining first silicon oxide layer 33 A.
- the plasma nitridation process proceeds by using one of a method for generating nitrogen plasma directly on the silicon substrate 31 and a method for generating nitrogen plasma first at a different place and then nitriding the silicon substrate 31 by applying only nitrogen radicals thereto.
- the latter method is called a remote plasma nitridation method.
- a source gas for generating the plasma is selected from a group consisting of Ar/N 2 , Xe/N 2 , N 2 , NO, N 2 O and a mixture of these listed gases.
- a power for generating the plasma ranges from approximately 100 W to approximately 3,000 W, and the plasma nitridation process is carried out for approximately 5 seconds to approximately 600 seconds.
- a temperature of the silicon substrate 31 is set to be in a range from approximately 0° C. to approximately 600° C., and a quantity of flowed source gas ranges from approximately 5 sccm (standard cubic centimeter per minute) to approximately 2,000 sccm.
- a second oxidation process i.e., a re-oxidation process
- a second oxidation process is performed on the surface of the silicon substrate 31 in the peripheral region on which the silicon-nitrogen bonds 35 A are formed.
- an oxynitride layer 36 A more particularly, a silicon oxynitride (SiON) layer is formed as the portion of silicon substrate 31 on which the silicon-nitrogen bonds 35 A are formed is exposed to an oxidizing ambient.
- the oxynitride layer 36 A contains nitrogen of a concentration ranging in atomic percent from approximately 5% to approximately 30%.
- the remaining silicon oxide layer 33 A on which the silicon-oxygen-nitrogen bonds 35 B are formed is transformed into a pure silicon oxide (SiO 2 ) layer as the nitrogen atoms of the silicon-oxygen-nitrogen bonds 35 B are diffused out during the re-oxidation process. This transformation accompanies an increase in thickness.
- the remaining first silicon oxide layer 33 A in the cell region is transformed into a second silicon oxide layer 36 B having a thickness greater than that of the remaining first silicon oxide layer 33 A.
- the second silicon oxide layer 36 B is referred to as a targeted silicon oxide layer.
- the thickness of the oxynitride layer 36 A is thinner than the targeted silicon oxide layer 36 B because the nitrogen of the silicon-nitrogen bond 35 A suppresses the oxidation during the re-oxidation process.
- the nitrogen of the silicon-oxygen-nitrogen bond 35 B is diffused out and thus, the suppression effect by the silicon-oxygen-nitrogen bond 35 B is weaker than that by the silicon-nitrogen bond 35 A.
- the increase in the thickness of the targeted silicon oxide layer 36 B is more pronounced than that of the oxynitride layer 35 A.
- the silicon-nitrogen bond 35 A has a stronger bonding force than that of the silicon-oxygen-nitrogen bond 35 B, nitrogen of the silicon-nitrogen bond 35 A barely diffuses out.
- the remaining first silicon oxide layer 33 A that is nitrided has a low level of resistance to the oxidation and as a result, the thickness of the nitrided remaining first silicon oxide layer 33 A increases to a greater extent.
- the nitrided silicon substrate 31 has a high level of resistance to the oxidation and as a result, the increase in the thickness of the silicon substrate_ 31 is low.
- an undoped silicon layer 37 is formed on the oxynitride layer 36 A and the targeted silicon oxide layer 36 B.
- a photosensitive layer is formed on the undoped silicon layer 37 and is patterned by performing a photo-exposure process and a developing process to form a second mask pattern 38 .
- the second mask pattern 38 masks the cell region and the NMOS region of the peripheral region while exposing the PMOS region of the peripheral region.
- dopants of an element in the third period i.e., p-type dopants are ion-implanted by using the second mask pattern 38 as an ion implantation barrier.
- the dopant of the third period element is selected from a group consisting of boron (B), boron fluoride (BF) and boron difluoride (BF 2 ).
- the ion implantation is carried out by applying energy ranging from approximately 2 keV to approximately 30 keV and a dose of the dopants ranges from approximately 1 ⁇ 10 15 atoms/cm 2 to approximately 1 ⁇ 10 16 atoms/cm 2 .
- the ion implantation with the above mentioned dopants of the third period element is applied to the undoped silicon layer 37 disposed in the PMOS region of the peripheral region.
- the undoped silicon layer 37 in the PMOS region of the peripheral region is transformed to a p+-type silicon electrode 37 A. Also, a portion of the undoped silicon layer 37 masked by the second mask pattern 38 is not transformed.
- the second mask pattern 38 is removed, and then, a photosensitive layer is formed on the undoped silicon layer 37 and the p+-type silicon electrode 37 A and is patterned by a photo-exposure process and a developing process to form a third mask pattern 39 .
- the third mask pattern 39 masks the PMOS region of the peripheral region and exposes the cell region and the NMOS region of the peripheral region.
- the undoped silicon layer 37 is subjected to an ion implantation process employing dopants of an element in the fifth period, i.e., n-type dopants.
- the fifth period element dopant is one of phosphorus (P) and arsenic (As).
- This ion implantation process is carried out with an energy ranging from approximately 3 keV to approximately 50 keV and a dose ranging from approximately 1 ⁇ 10 15 atoms/cm 2 to approximately 1 ⁇ 10 16 atoms/cm 2 .
- the undoped silicon layer 37 disposed in the cell region and the NMOS region of the peripheral region is transformed into an n+-type silicon electrode 37 B.
- the third photosensitive pattern 39 is removed, and then, a low resistance metal electrode 40 and a gate hard mask 41 are sequentially formed on the p+-type silicon electrode 37 A and the n+-type silicon electrode 37 B.
- the low resistance metal electrode 40 is made of a material selected from a group consisting of tungsten, tungsten nitride and tungsten silicide.
- the gate hard mask 41 is made of nitride. Afterwards, a gate patterning process is performed to form a first to a third gate structures 100 to 300 in the cell region, the NMOS region of the peripheral region and the PMOS region of the peripheral region, respectively.
- Each of the first and the second gate structure 100 and 200 has a dual gate electrode structure including the n+-type silicon electrode 37 B and the low resistance metal electrode 40 .
- the third gate structure 300 formed in the PMOS region of the peripheral region has a dual gate electrode structure including the p+-type silicon electrode 37 A and the low resistance metal electrode 40 .
- FIG. 4 is a graph showing changes in oxygen and nitrogen profiles when a silicon oxide layer is nitrided through a plasma nitridation technique and is oxidized thereafter.
- reference denotations ⁇ and ⁇ represent the nitrogen profiles
- reference denotations ⁇ and ⁇ represent the oxygen profiles.
- the reference denotations of solid circles and squares, ⁇ and ⁇ respectively represent the nitrogen profile and the oxygen profile before a re-oxidation process.
- the reference denotations of open circles and squares, ⁇ and ⁇ respectively represent the nitrogen profile and the oxygen profile after the re-oxidation process.
- the thickness of the silicon oxide layer increases by the re-oxidation process.
- the NMOS transistor in the cell region uses the targeted silicon oxide layer 36 B as a gate dielectric layer while the NMOS transistor and the PMOS transistor in the peripheral region use the oxynitride layer 36 A as the gate dielectric layer which is thin. Therefore, it is possible to form dual gate dielectric layers with different thicknesses within one chip.
- the targeted silicon oxide layer 36 B and the oxynitride layer 36 A each having a different thickness can be selectively formed within one chip through simple processes such as the plasma nitridation process and the re-oxidation process.
- the NMOS transistor in the cell region requiring high sensitivity to carrier mobility and good reliability uses the targeted silicon oxide layer 36 B as the gate dielectric layer
- the PMOS transistor in the peripheral region requiring high sensitivity to penetration of boron uses the oxynitride layer 36 A as a gate dielectric layer.
- the thick targeted silicon oxide layer 36 B is used as the gate dielectric layer.
- the PMOS transistor in the peripheral region uses the oxynitride layer 36 A as the gate dielectric layer to prevent the dopants of the third period element doped onto the p+-type silicon electrode 37 A from penetrating into the gate dielectric layer.
- the selectively formed dual dielectric layers i.e., the targeted silicon oxide layer and the oxynitride layer
- the dual gate dielectric layers with different thicknesses provide another effect of realizing transistors usable for various purposes.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- General Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Chemical & Material Sciences (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Disclosed are a semiconductor device with dual gate dielectric layers and a method for fabricating the same. The semiconductor device includes: a silicon substrate divided into a cell region where NMOS transistors are formed and a peripheral region where NMOS and PMOS transistors are formed; a targeted silicon oxide layer formed on the silicon substrate in the cell region; an oxynitride layer formed on the silicon substrate in the peripheral region; a first gate structure formed in the cell region; a second gate structure formed on the oxynitride layer in an NMOS region of the peripheral region; and a third gate structure formed on the oxynitride layer in a PMOS region of the peripheral region.
Description
- The present application claims the benefit of priority to the Korean patent application No. KR 2004-0115352, filed in the Korean Patent Office on Dec. 29, 2004, the entire contents of which are incorporated herein by reference.
- The present invention relates to a semiconductor device and method for fabricating the same, and, more particularly, to a semiconductor device and method for forming multiple gate dielectric layers in a semiconductor device.
- Recently, there has been an active study on a system-on-chip (SOC) in which various devices with different functions have been integrated into one chip. For example, a thick gate dielectric layer is required for devices applied with high voltages to improve reliability, and a thin gate dielectric layer is required for devices sensitive to operation speed. Also, a dual polysilicon gate structure has been studied to improve the device operation speed and to get an N-channel metal oxide semiconductor field effect transistor (NMOSFET) and a P-channel metal oxide semiconductor field effect transistor (PMOSFET) to have a symmetric threshold voltage.
-
FIG. 1A is a diagram showing a structure of a conventional semiconductor device with a dual gate dielectric layer. - As shown in
FIG. 1A , asilicon substrate 11 is divided into a cell region in which NMOS transistors will be formed and a peripheral region in which NMOS transistors and PMOS transistors will be formed. A first gatedielectric layer 12 is formed on thesilicon substrate 11 disposed in the cell region, and a second gatedielectric layer 13A is formed on thesilicon substrate 11 disposed in a region of the peripheral region where NMOS transistors will be formed. Also, a third gatedielectric layer 13B is formed on thesilicon substrate 11 disposed in a region of the peripheral region where PMOS transistors will be formed. - A
first gate structure 21 including an n+-type silicon electrode 14A, a lowdielectric metal electrode 15 and a gatehard mask 16 is formed on the first gatedielectric layer 12 in the cell region. In the peripheral region, asecond gate structure 22 including the n+-type silicon electrode 14A, the lowdielectric metal electrode 15 and the gatehard mask 16 is formed on thesecond insulation layer 13A. Also, a third gatedielectric layer 13B including a p+-type silicon electrode 14B, the lowdielectric metal electrode 15 and the gatehard mask 16 is formed on the third gatedielectric layer 13B in the peripheral region. - Herein, the first gate
dielectric layer 12 formed in the cell region is thicker than the second and the third gatedielectric layers dielectric layers dielectric layer 13B is a nitride layer. - However, there are several difficulties in forming the first to the third gate dielectric layers with different thicknesses in one chip. First, it is complicated to form the gate
dielectric layers dielectric layer 13B formed beneath the P+-type silicon electrode 14B of the PMOS transistor in the peripheral region should be made of nitride instead of oxide in order to prevent penetration of boron. When the gatedielectric layer 13B is made of nitride, nitrogen exists at an interface between the gatedielectric layer 13B and thesilicon substrate 11. The nitrogen existing at the interface results in a decrease in mobility of carriers which further causes a device speed to decrease. -
FIG. 1B is a graph for comparing normalized transconductance (Gm) of pure silicon oxide with that of nitride. - As shown in
FIG. 1B , the nitride has a lower transconductance level than the pure silicon oxide. Generally, it is known that as the transconductance level, which is one parameter for representing a transistor characteristic, is higher, the transistor characteristic becomes better. - Consistent with embodiments of the present invention, there is provided a semiconductor memory device, including: a silicon substrate including a cell region where NMOS transistors are formed and a peripheral region where NMOS and PMOS transistors are formed; a targeted silicon oxide layer on the silicon substrate in the cell region; an oxynitride layer on the silicon substrate in the peripheral region; a first gate structure formed on the targeted silicon layer and including an n+-type silicon electrode, a low resistance metal electrode, and a gate hard mask; a second gate structure formed on the oxynitride layer in an NMOS region of the peripheral region and including an n+-type silicon electrode, a low resistance metal electrode, and a gate hard mask; and a third gate structure formed on the oxynitride layer in a PMOS region of the peripheral region and including a p+-type silicon electrode, a low resistance metal electrode, and a gate hard mask.
- Also consistent with embodiments of the present invention, there is provided a method for fabricating a semiconductor device, including: forming a silicon oxide layer on a silicon substrate through a first oxidation process, the silicon substrate including a cell region where NMOS transistors are formed and a peripheral region where NMOS and PMOS transistors are formed; selectively removing the silicon oxide layer in the peripheral region; simultaneously forming silicon-nitrogen bonds on an exposed surface of the silicon substrate in the peripheral region and silicon-oxygen-nitrogen bonds on a surface of the silicon oxide layer remaining in the cell region; and forming an oxynitride layer on the surface of the silicon substrate with the silicon-nitrogen bonds and transforming the remaining silicon oxide layer with the silicon-oxygen-nitrogen bonds into a targeted silicon oxide layer through performing a second oxidation process.
- The above and other features consistent with the present invention will become better understood with respect to the following description of the embodiments given in conjunction with the accompanying drawings, in which:
-
FIG. 1A is a cross-sectional view showing a conventional semiconductor device with multiple gate dielectric layers; -
FIG. 1B is a graph for comparing a normalized transconductance characteristic of a pure silicon oxide layer with that of a nitride layer; -
FIG. 2 is a cross-sectional view showing a semiconductor device with multiple gate dielectric layers consistent with the present invention; -
FIGS. 3A to 3G are cross-sectional views illustrating a method for fabricating a semiconductor device with multiple gate dielectric layers consistent with the present invention; and -
FIG. 4 is a graph showing changes in nitrogen and oxygen profiles when a silicon oxide layer is nitrided by a plasma nitridation technique and is re-oxidized thereafter consistent with the present invention. - A semiconductor device with multiple gate dielectric layers and a method for fabricating the same consistent with the present invention will be described in detail with reference to the accompanying drawings.
-
FIG. 2 is a cross-sectional view showing a semiconductor device having multiple gate dielectric layers consistent with the present invention. - As shown in
FIG. 2 , asilicon substrate 31 is divided into a cell region in which N-channel metal oxide semiconductor (NMOS) transistors will be formed and a peripheral region in which P-channel metal oxide semiconductor (PMOS) transistors and NMOS transistors will be formed. In the cell region where the NMOS transistors will be formed, a targetedsilicon oxide layer 36B is formed on thesilicon substrate 31. In the peripheral region where the NMOS and PMOS transistors will be formed, anoxynitride layer 36A is formed. - A
first gate structure 100 including an n+-type silicon layer 37B, a lowresistance metal electrode 40 and a gatehard mask 41 is formed on the targetedsilicon oxide layer 36B in the cell region. Also, asecond gate structure 200 including the n+-type silicon layer 37B, the lowresistance metal electrode 40 and the gatehard mask 41 is formed on theoxynitride layer 36A in an NMOS region of the peripheral region. Athird gate structure 300 including a p+-type silicon electrode 37A, the lowresistance metal electrode 40 and the gatehard mask 41 is formed on theoxynitride layer 36A in a PMOS region of the peripheral region. - In the semiconductor device shown in
FIG. 2 , the targetedsilicon oxide layer 36B in the cell region is thicker than theoxynitride layer 36A in the peripheral region. Also, theoxynitride layer 36A is formed by oxidizing a surface portion of thesilicon substrate 31 where silicon-nitrogen bonds are formed. On the other hand, the targetedsilicon oxide layer 36B is formed by oxidizing a silicon oxide layer where silicon-oxygen-nitrogen bonds are formed. Furthermore, theoxynitride layer 36A contains nitrogen of a concentration ranging in atomic percent from approximately 5% to approximately 30%. -
FIGS. 3A to 3G are cross-sectional views illustrating a method for fabricating a semiconductor device with multiple gate dielectric layers consistent with the present invention. It should be noted that the same reference numerals are used for the same configuration elements described inFIG. 2 . - Referring to
FIG. 3A , a firstsilicon oxide layer 33 is formed on asilicon substrate 31 provided with afield oxide layer 32 through performing a first oxidation process. That is, the firstsilicon oxide layer 33 is obtained by oxidizing a surface of thesilicon substrate 31. Herein, thesilicon substrate 31 is divided into a cell region and a peripheral region. Particularly, it is required to form a thick gate dielectric layer in the cell region, while it is required to form a relatively thin gate dielectric layer in the peripheral region. In a dynamic random access memory (DRAM) device, NMOS transistors will be formed in the cell region, while NMOS and PMOS transistors will be formed in the peripheral region. Also, as shown inFIG. 3A , the thickness of the firstsilicon oxide layer 33 in the cell region and in the peripheral region is the same. At this time, the firstsilicon oxide layer 33 has a thickness ranging from approximately 5 Å to approximately 100 Å. - Referring to
FIG. 3B , a photosensitive layer is formed on the firstsilicon oxide layer 33 and is patterned by performing a photo-exposure process and a developing process to form afirst mask pattern 34 for masking the cell region. Afterwards, the firstsilicon oxide layer 33 formed in the peripheral region is etched by using thefirst mask pattern 34 as an etch barrier and as a result of this etching, a surface of thesilicon substrate 31 in the peripheral region is exposed. A reference numeral 33A denotes a portion of firstsilicon oxide layer 33 remaining in the cell region after the above selective etching process. In the peripheral region, after the above selective etching process, the firstsilicon oxide layer 33 does not remain on thesilicon substrate 31. - Referring to
FIG. 3C , thefirst mask pattern 34 is removed, and then, a plasma nitridation process is performed to nitride a surface of the remaining first silicon oxide layer 33A in the cell region and a surface of the exposedsilicon substrate 31 in the peripheral region. Through the plasma nitridation process, silicon-nitrogen (Si—N) bonds 35A are formed on the surface of thesilicon substrate 31 in the peripheral region and silicon-oxygen-nitrogen (Si—O—N) bonds 35B are simultaneously formed on the surface of the remaining first silicon oxide layer 33A. - Herein, the plasma nitridation process proceeds by using one of a method for generating nitrogen plasma directly on the
silicon substrate 31 and a method for generating nitrogen plasma first at a different place and then nitriding thesilicon substrate 31 by applying only nitrogen radicals thereto. The latter method is called a remote plasma nitridation method. - For the above described plasma nitridation process, a source gas for generating the plasma is selected from a group consisting of Ar/N2, Xe/N2, N2, NO, N2O and a mixture of these listed gases. At this time, a power for generating the plasma ranges from approximately 100 W to approximately 3,000 W, and the plasma nitridation process is carried out for approximately 5 seconds to approximately 600 seconds. Also, a temperature of the
silicon substrate 31 is set to be in a range from approximately 0° C. to approximately 600° C., and a quantity of flowed source gas ranges from approximately 5 sccm (standard cubic centimeter per minute) to approximately 2,000 sccm. - Referring to
FIG. 3D , a second oxidation process, i.e., a re-oxidation process, is performed. At this time, on the surface of thesilicon substrate 31 in the peripheral region on which the silicon-nitrogen bonds 35A are formed, anoxynitride layer 36A, more particularly, a silicon oxynitride (SiON) layer is formed as the portion ofsilicon substrate 31 on which the silicon-nitrogen bonds 35A are formed is exposed to an oxidizing ambient. Herein, theoxynitride layer 36A contains nitrogen of a concentration ranging in atomic percent from approximately 5% to approximately 30%. However, the remaining silicon oxide layer 33A on which the silicon-oxygen-nitrogen bonds 35B are formed is transformed into a pure silicon oxide (SiO2) layer as the nitrogen atoms of the silicon-oxygen-nitrogen bonds 35B are diffused out during the re-oxidation process. This transformation accompanies an increase in thickness. Eventually, the remaining first silicon oxide layer 33A in the cell region is transformed into a secondsilicon oxide layer 36B having a thickness greater than that of the remaining first silicon oxide layer 33A. Hereinafter, the secondsilicon oxide layer 36B is referred to as a targeted silicon oxide layer. - As a result of the re-oxidation process, the thickness of the
oxynitride layer 36A is thinner than the targetedsilicon oxide layer 36B because the nitrogen of the silicon-nitrogen bond 35A suppresses the oxidation during the re-oxidation process. In contrast, during the re-oxidation process, the nitrogen of the silicon-oxygen-nitrogen bond 35B is diffused out and thus, the suppression effect by the silicon-oxygen-nitrogen bond 35B is weaker than that by the silicon-nitrogen bond 35A. For this reason, during the concurrently applied re-oxidation process, the increase in the thickness of the targetedsilicon oxide layer 36B is more pronounced than that of the oxynitride layer 35A. - Herein, since the silicon-nitrogen bond 35A has a stronger bonding force than that of the silicon-oxygen-nitrogen bond 35B, nitrogen of the silicon-nitrogen bond 35A barely diffuses out. Also, the remaining first silicon oxide layer 33A that is nitrided has a low level of resistance to the oxidation and as a result, the thickness of the nitrided remaining first silicon oxide layer 33A increases to a greater extent. On the other hand, the
nitrided silicon substrate 31 has a high level of resistance to the oxidation and as a result, the increase in the thickness of the silicon substrate_31 is low. - Referring to
FIG. 3E , anundoped silicon layer 37 is formed on theoxynitride layer 36A and the targetedsilicon oxide layer 36B. Afterwards, a photosensitive layer is formed on theundoped silicon layer 37 and is patterned by performing a photo-exposure process and a developing process to form asecond mask pattern 38. Herein, thesecond mask pattern 38 masks the cell region and the NMOS region of the peripheral region while exposing the PMOS region of the peripheral region. - Next, dopants of an element in the third period, i.e., p-type dopants are ion-implanted by using the
second mask pattern 38 as an ion implantation barrier. The dopant of the third period element is selected from a group consisting of boron (B), boron fluoride (BF) and boron difluoride (BF2). The ion implantation is carried out by applying energy ranging from approximately 2 keV to approximately 30 keV and a dose of the dopants ranges from approximately 1×1015 atoms/cm2 to approximately 1×1016 atoms/cm2. - Especially, the ion implantation with the above mentioned dopants of the third period element is applied to the
undoped silicon layer 37 disposed in the PMOS region of the peripheral region. Through the ion implantation process, theundoped silicon layer 37 in the PMOS region of the peripheral region is transformed to a p+-type silicon electrode 37A. Also, a portion of theundoped silicon layer 37 masked by thesecond mask pattern 38 is not transformed. - Referring to
FIG. 3F , thesecond mask pattern 38 is removed, and then, a photosensitive layer is formed on theundoped silicon layer 37 and the p+-type silicon electrode 37A and is patterned by a photo-exposure process and a developing process to form athird mask pattern 39. Herein, thethird mask pattern 39 masks the PMOS region of the peripheral region and exposes the cell region and the NMOS region of the peripheral region. - Subsequently, the
undoped silicon layer 37 is subjected to an ion implantation process employing dopants of an element in the fifth period, i.e., n-type dopants. The fifth period element dopant is one of phosphorus (P) and arsenic (As). This ion implantation process is carried out with an energy ranging from approximately 3 keV to approximately 50 keV and a dose ranging from approximately 1×1015 atoms/cm2 to approximately 1×1016 atoms/cm2. As a result of this ion implantation process, theundoped silicon layer 37 disposed in the cell region and the NMOS region of the peripheral region is transformed into an n+-type silicon electrode 37B. - Referring to
FIG. 3G , the thirdphotosensitive pattern 39 is removed, and then, a lowresistance metal electrode 40 and a gatehard mask 41 are sequentially formed on the p+-type silicon electrode 37A and the n+-type silicon electrode 37B. The lowresistance metal electrode 40 is made of a material selected from a group consisting of tungsten, tungsten nitride and tungsten silicide. The gatehard mask 41 is made of nitride. Afterwards, a gate patterning process is performed to form a first to athird gate structures 100 to 300 in the cell region, the NMOS region of the peripheral region and the PMOS region of the peripheral region, respectively. Each of the first and thesecond gate structure type silicon electrode 37B and the lowresistance metal electrode 40. On the other hand, thethird gate structure 300 formed in the PMOS region of the peripheral region has a dual gate electrode structure including the p+-type silicon electrode 37A and the lowresistance metal electrode 40. -
FIG. 4 is a graph showing changes in oxygen and nitrogen profiles when a silicon oxide layer is nitrided through a plasma nitridation technique and is oxidized thereafter. Herein, reference denotations ◯ and represent the nitrogen profiles, while reference denotations ▪ and □ represent the oxygen profiles. Especially, the reference denotations of solid circles and squares, and ▪, respectively represent the nitrogen profile and the oxygen profile before a re-oxidation process. Also, the reference denotations of open circles and squares, ◯ and □, respectively represent the nitrogen profile and the oxygen profile after the re-oxidation process. - As shown in
FIG. 4 , a high level of nitrogen exists on a surface of the silicon oxide layer that is nitrided through the plasma nitridation technique. However, the nitrogen concentration decreases by the re-oxidation process. - For the oxygen profiles, the thickness of the silicon oxide layer increases by the re-oxidation process.
- Consistent with the present invention, the NMOS transistor in the cell region uses the targeted
silicon oxide layer 36B as a gate dielectric layer while the NMOS transistor and the PMOS transistor in the peripheral region use theoxynitride layer 36A as the gate dielectric layer which is thin. Therefore, it is possible to form dual gate dielectric layers with different thicknesses within one chip. - As mentioned above, the targeted
silicon oxide layer 36B and theoxynitride layer 36A each having a different thickness can be selectively formed within one chip through simple processes such as the plasma nitridation process and the re-oxidation process. Thus, the NMOS transistor in the cell region requiring high sensitivity to carrier mobility and good reliability uses the targetedsilicon oxide layer 36B as the gate dielectric layer, while the PMOS transistor in the peripheral region requiring high sensitivity to penetration of boron uses theoxynitride layer 36A as a gate dielectric layer. - For instance, in case of implementing this dual gate electric layer to DRAM devices, since the NMOS transistor in the cell region requires high sensitivity to the carrier mobility and good reliability, the thick targeted
silicon oxide layer 36B is used as the gate dielectric layer. Also, the PMOS transistor in the peripheral region uses theoxynitride layer 36A as the gate dielectric layer to prevent the dopants of the third period element doped onto the p+-type silicon electrode 37A from penetrating into the gate dielectric layer. - Thus, consistent with the present invention, the selectively formed dual dielectric layers, i.e., the targeted silicon oxide layer and the oxynitride layer, provide an effect of securing intended levels of carrier mobility and reliability required in the transistor in the cell region and solving the boron penetration problem in the peripheral region. Also, the dual gate dielectric layers with different thicknesses provide another effect of realizing transistors usable for various purposes.
- It will be apparent to those skilled in the art that various modifications and variations can be made in the disclosed process without departing from the scope or spirit of the invention. Other embodiments will be apparent to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification and examples be considered as exemplary only, with a true scope and spirit of the invention being indicated by the following claims.
Claims (6)
1. A semiconductor memory device, comprising:
a silicon substrate comprising a cell region where NMOS transistors are formed and a peripheral region where NMOS and PMOS transistors are formed;
a targeted silicon oxide layer on the silicon substrate in the cell region;
an oxynitride layer on the silicon substrate in the peripheral region;
a first gate structure formed on the targeted silicon layer and including an n+-type silicon electrode, a low resistance metal electrode, and a gate hard mask;
a second gate structure formed on the oxynitride layer in an NMOS region of the peripheral region and including an n+-type silicon electrode, a low resistance metal electrode, and a gate hard mask; and
a third gate structure formed on the oxynitride layer in a PMOS region of the peripheral region and including a p+-type silicon electrode, a low resistance metal electrode, and a gate hard mask.
2. The semiconductor device of claim 1 , wherein the targeted silicon oxide layer has a thickness greater than that of the oxynitride layer.
3. The semiconductor device of claim 1 , wherein the oxynitride layer is formed by oxidizing a surface portion of the silicon substrate on which silicon-nitrogen bonds are formed and the targeted silicon oxide layer is formed by oxidizing a silicon oxide layer formed on the silicon substrate and on which silicon-oxygen-nitrogen bonds are formed.
4. The semiconductor device of claim 1 , wherein the oxynitride layer contains nitrogen of a concentration ranging from approximately 5% to approximately 30% in atomic percent.
5. The semiconductor device of claim 1 , wherein the n+-type silicon electrode is formed by ion implanting one of phosphorus and arsenic.
6. The semiconductor device of claim 1 , wherein the p+-type silicon electrode is formed by ion implanting one of boron, boron fluoride and boron difluoride.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/457,540 US20100013022A1 (en) | 2004-12-29 | 2009-06-15 | Semiconductor device with multiple gate dielectric layers and method for fabricating the same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2004-115352 | 2004-12-29 | ||
KR1020040115352A KR100611784B1 (en) | 2004-12-29 | 2004-12-29 | Semiconductor device having multiple gate insulating film and manufacturing method thereof |
US11/227,156 US7563726B2 (en) | 2004-12-29 | 2005-09-16 | Semiconductor device with multiple gate dielectric layers and method for fabricating the same |
US12/457,540 US20100013022A1 (en) | 2004-12-29 | 2009-06-15 | Semiconductor device with multiple gate dielectric layers and method for fabricating the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/227,156 Division US7563726B2 (en) | 2004-12-29 | 2005-09-16 | Semiconductor device with multiple gate dielectric layers and method for fabricating the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20100013022A1 true US20100013022A1 (en) | 2010-01-21 |
Family
ID=36599488
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/227,156 Expired - Fee Related US7563726B2 (en) | 2004-12-29 | 2005-09-16 | Semiconductor device with multiple gate dielectric layers and method for fabricating the same |
US12/457,540 Abandoned US20100013022A1 (en) | 2004-12-29 | 2009-06-15 | Semiconductor device with multiple gate dielectric layers and method for fabricating the same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/227,156 Expired - Fee Related US7563726B2 (en) | 2004-12-29 | 2005-09-16 | Semiconductor device with multiple gate dielectric layers and method for fabricating the same |
Country Status (6)
Country | Link |
---|---|
US (2) | US7563726B2 (en) |
JP (1) | JP4545046B2 (en) |
KR (1) | KR100611784B1 (en) |
CN (1) | CN1797769B (en) |
DE (1) | DE102005024798B4 (en) |
TW (1) | TWI304999B (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110291166A1 (en) * | 2010-05-27 | 2011-12-01 | International Business Machines Corporation | Integrated circuit with finfets and mim fin capacitor |
AU2013303256B2 (en) * | 2012-08-13 | 2016-07-28 | Telefonaktiebolaget L M Ericsson (Publ) | Enhancing positioning with transmit-timing adjustment information |
US20170223494A1 (en) * | 2016-01-29 | 2017-08-03 | Beijing Xiaomi Mobile Software Co., Ltd. | Method, device and medium for acquiring location information |
US9786761B2 (en) | 2015-04-21 | 2017-10-10 | Samsung Electronics Co., Ltd. | Integrated circuit device having an interfacial layer and method of manufacturing the same |
US11862461B2 (en) | 2021-12-28 | 2024-01-02 | Changxin Memory Technologies, Inc. | Method of forming oxide layer on a doped substrate using nitridation and oxidation process |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100678473B1 (en) * | 2005-11-28 | 2007-02-02 | 삼성전자주식회사 | Method for manufacturing a semiconductor device having a multi-gate insulating film |
US7799649B2 (en) * | 2006-04-13 | 2010-09-21 | Texas Instruments Incorporated | Method for forming multi gate devices using a silicon oxide masking layer |
KR100761354B1 (en) * | 2006-10-02 | 2007-09-27 | 주식회사 하이닉스반도체 | Dual polygate of a semiconductor device having a multi-channel and its formation method |
JP4156008B2 (en) * | 2007-02-15 | 2008-09-24 | シャープ株式会社 | Semiconductor device and manufacturing method thereof |
KR100924195B1 (en) * | 2007-09-18 | 2009-10-29 | 주식회사 하이닉스반도체 | Semiconductor device and manufacturing method thereof |
US8617954B2 (en) * | 2007-10-09 | 2013-12-31 | Texas Instruments Incorporated | Formation of nitrogen containing dielectric layers having an improved nitrogen distribution |
US7799628B2 (en) * | 2008-10-06 | 2010-09-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Advanced metal gate method and device |
CN102403197B (en) * | 2010-09-08 | 2013-11-20 | 中芯国际集成电路制造(上海)有限公司 | Method for activating dopant atoms |
US8440526B2 (en) * | 2011-09-23 | 2013-05-14 | Winbound Electronics Corp. | Method of fabricating memory |
KR101929384B1 (en) | 2012-05-24 | 2018-12-14 | 삼성전자주식회사 | Method for manufacturing semiconductor device having selectively nitrided gate dielectric layer |
US9425212B2 (en) | 2012-06-29 | 2016-08-23 | Intel Corporation | Isolated and bulk semiconductor devices formed on a same bulk substrate |
CN104347501B (en) * | 2013-08-07 | 2017-07-14 | 中芯国际集成电路制造(上海)有限公司 | The forming method of semiconductor devices |
CN104952734B (en) * | 2015-07-16 | 2020-01-24 | 矽力杰半导体技术(杭州)有限公司 | Semiconductor structure and method of making the same |
CN108630605B (en) * | 2017-03-22 | 2020-12-18 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor device and method of manufacturing the same |
CN116364654A (en) * | 2021-12-28 | 2023-06-30 | 长鑫存储技术有限公司 | A kind of semiconductor structure and its forming method |
Citations (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5834351A (en) * | 1995-08-25 | 1998-11-10 | Macronix International, Co. Ltd. | Nitridation process with peripheral region protection |
US6225167B1 (en) * | 2000-03-13 | 2001-05-01 | Taiwan Semiconductor Manufacturing Company | Method of generating multiple oxide thicknesses by one oxidation step using NH3 nitridation followed by re-oxidation |
US6368923B1 (en) * | 2000-04-20 | 2002-04-09 | United Microelectronics Corp. | Method of fabricating a dual metal gate having two different gate dielectric layers |
US6436771B1 (en) * | 2001-07-12 | 2002-08-20 | Taiwan Semiconductor Manufacturing Company | Method of forming a semiconductor device with multiple thickness gate dielectric layers |
US6468838B2 (en) * | 2001-03-01 | 2002-10-22 | United Microelectronic Corp. | Method for fabricating a MOS transistor of an embedded memory |
US6528434B2 (en) * | 2001-03-09 | 2003-03-04 | Macronix International Co. Ltd. | Method of forming a silicon oxide layer using pulsed nitrogen plasma implantation |
US6597046B1 (en) * | 1998-11-24 | 2003-07-22 | Intel Corporation | Integrated circuit with multiple gate dielectric structures |
US6653184B2 (en) * | 2000-06-22 | 2003-11-25 | Micron Technology, Inc. | Method of forming transistors associated with semiconductor substrates comprising forming a nitrogen-comprising region across an oxide region of a transistor gate |
US20040029328A1 (en) * | 2002-08-09 | 2004-02-12 | Eric Lahaug | Methods for forming dual gate oxides |
US6734113B1 (en) * | 2002-12-30 | 2004-05-11 | Hynix Semiconductor Inc. | Method for forming multiple gate oxide layers |
US20040092133A1 (en) * | 2002-11-11 | 2004-05-13 | Sang-Jin Hyun | Methods of fabricating oxide layers by plasma nitridation and oxidation |
US6756635B2 (en) * | 2001-06-12 | 2004-06-29 | Nec Electronics Corporation | Semiconductor substrate including multiple nitrided gate insulating films |
US6780715B2 (en) * | 2001-10-24 | 2004-08-24 | Hynix Semiconductor Inc. | Method for fabricating merged dram with logic semiconductor device |
US6784060B2 (en) * | 2002-10-29 | 2004-08-31 | Hynix Semiconductor Inc. | Method for fabricating high voltage and low voltage transistors |
US20040232516A1 (en) * | 2001-07-18 | 2004-11-25 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for manufacturing the same |
US6828185B2 (en) * | 2001-11-01 | 2004-12-07 | Hynix Semiconductor Inc. | CMOS of semiconductor device and method for manufacturing the same |
US20050003597A1 (en) * | 2003-07-05 | 2005-01-06 | Samsung Electronics Co., Ltd. | Method of forming a gate oxide layer in a semiconductor device and method of forming a gate electrode having the same |
US6872664B2 (en) * | 2003-03-13 | 2005-03-29 | Promos Technologies, Inc. | Dual gate nitride process |
US20050164444A1 (en) * | 2004-01-22 | 2005-07-28 | International Business Machines Corporation | Selective nitridation of gate oxides |
US20050205939A1 (en) * | 2004-03-22 | 2005-09-22 | Sang-Don Lee | Transistor of volatile memory device with gate dielectric structure capable of trapping charges and method for fabricating the same |
US6979616B2 (en) * | 2003-12-19 | 2005-12-27 | Hynix Semiconductor Inc. | Method for fabricating semiconductor device with dual gate dielectric structure |
US7078354B2 (en) * | 2003-05-13 | 2006-07-18 | Elpida Memory, Inc. | Method of manufacturing semiconductor device having oxide films with different thickness |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100273281B1 (en) * | 1998-02-27 | 2000-12-15 | 김영환 | Method of forming insulator film of semiconductor device |
JP2000216257A (en) * | 1999-01-20 | 2000-08-04 | Matsushita Electronics Industry Corp | Semiconductor device and its manufacture |
JP2002076134A (en) * | 2000-08-31 | 2002-03-15 | Seiko Epson Corp | Method for manufacturing semiconductor device |
JP2002170887A (en) * | 2000-11-30 | 2002-06-14 | Nec Corp | Circuit manufacturing method |
JP2003133550A (en) * | 2001-07-18 | 2003-05-09 | Matsushita Electric Ind Co Ltd | Semiconductor device and manufacturing method therefor |
KR20030050680A (en) * | 2001-12-19 | 2003-06-25 | 주식회사 하이닉스반도체 | Method of fabricating semiconductor device with dual gate oxide |
DE10207122B4 (en) * | 2002-02-20 | 2007-07-05 | Advanced Micro Devices, Inc., Sunnyvale | A method of forming layers of oxide on a surface of a substrate |
JP2003332466A (en) * | 2002-05-17 | 2003-11-21 | Mitsubishi Electric Corp | Semiconductor device |
KR20030093713A (en) * | 2002-06-05 | 2003-12-11 | 주식회사 하이닉스반도체 | Method for forming dual gate oxide |
JP4128396B2 (en) * | 2002-06-07 | 2008-07-30 | 株式会社ルネサステクノロジ | Manufacturing method of semiconductor device |
US6759302B1 (en) * | 2002-07-30 | 2004-07-06 | Taiwan Semiconductor Manufacturing Company | Method of generating multiple oxides by plasma nitridation on oxide |
KR20040108488A (en) * | 2003-06-17 | 2004-12-24 | 삼성전자주식회사 | Method for manufacturing of dram device |
-
2004
- 2004-12-29 KR KR1020040115352A patent/KR100611784B1/en not_active Expired - Fee Related
-
2005
- 2005-05-26 DE DE102005024798A patent/DE102005024798B4/en not_active Expired - Fee Related
- 2005-06-02 TW TW094118197A patent/TWI304999B/en not_active IP Right Cessation
- 2005-06-02 JP JP2005162180A patent/JP4545046B2/en not_active Expired - Fee Related
- 2005-06-09 CN CN200510076926XA patent/CN1797769B/en not_active Expired - Fee Related
- 2005-09-16 US US11/227,156 patent/US7563726B2/en not_active Expired - Fee Related
-
2009
- 2009-06-15 US US12/457,540 patent/US20100013022A1/en not_active Abandoned
Patent Citations (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5834351A (en) * | 1995-08-25 | 1998-11-10 | Macronix International, Co. Ltd. | Nitridation process with peripheral region protection |
US6597046B1 (en) * | 1998-11-24 | 2003-07-22 | Intel Corporation | Integrated circuit with multiple gate dielectric structures |
US6225167B1 (en) * | 2000-03-13 | 2001-05-01 | Taiwan Semiconductor Manufacturing Company | Method of generating multiple oxide thicknesses by one oxidation step using NH3 nitridation followed by re-oxidation |
US6368923B1 (en) * | 2000-04-20 | 2002-04-09 | United Microelectronics Corp. | Method of fabricating a dual metal gate having two different gate dielectric layers |
US6653184B2 (en) * | 2000-06-22 | 2003-11-25 | Micron Technology, Inc. | Method of forming transistors associated with semiconductor substrates comprising forming a nitrogen-comprising region across an oxide region of a transistor gate |
US6468838B2 (en) * | 2001-03-01 | 2002-10-22 | United Microelectronic Corp. | Method for fabricating a MOS transistor of an embedded memory |
US6528434B2 (en) * | 2001-03-09 | 2003-03-04 | Macronix International Co. Ltd. | Method of forming a silicon oxide layer using pulsed nitrogen plasma implantation |
US6756635B2 (en) * | 2001-06-12 | 2004-06-29 | Nec Electronics Corporation | Semiconductor substrate including multiple nitrided gate insulating films |
US6436771B1 (en) * | 2001-07-12 | 2002-08-20 | Taiwan Semiconductor Manufacturing Company | Method of forming a semiconductor device with multiple thickness gate dielectric layers |
US20040232516A1 (en) * | 2001-07-18 | 2004-11-25 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for manufacturing the same |
US6780715B2 (en) * | 2001-10-24 | 2004-08-24 | Hynix Semiconductor Inc. | Method for fabricating merged dram with logic semiconductor device |
US6828185B2 (en) * | 2001-11-01 | 2004-12-07 | Hynix Semiconductor Inc. | CMOS of semiconductor device and method for manufacturing the same |
US20040029328A1 (en) * | 2002-08-09 | 2004-02-12 | Eric Lahaug | Methods for forming dual gate oxides |
US6784060B2 (en) * | 2002-10-29 | 2004-08-31 | Hynix Semiconductor Inc. | Method for fabricating high voltage and low voltage transistors |
US20040092133A1 (en) * | 2002-11-11 | 2004-05-13 | Sang-Jin Hyun | Methods of fabricating oxide layers by plasma nitridation and oxidation |
US6734113B1 (en) * | 2002-12-30 | 2004-05-11 | Hynix Semiconductor Inc. | Method for forming multiple gate oxide layers |
US6872664B2 (en) * | 2003-03-13 | 2005-03-29 | Promos Technologies, Inc. | Dual gate nitride process |
US7078354B2 (en) * | 2003-05-13 | 2006-07-18 | Elpida Memory, Inc. | Method of manufacturing semiconductor device having oxide films with different thickness |
US20050003597A1 (en) * | 2003-07-05 | 2005-01-06 | Samsung Electronics Co., Ltd. | Method of forming a gate oxide layer in a semiconductor device and method of forming a gate electrode having the same |
US6979616B2 (en) * | 2003-12-19 | 2005-12-27 | Hynix Semiconductor Inc. | Method for fabricating semiconductor device with dual gate dielectric structure |
US20050164444A1 (en) * | 2004-01-22 | 2005-07-28 | International Business Machines Corporation | Selective nitridation of gate oxides |
US20050205939A1 (en) * | 2004-03-22 | 2005-09-22 | Sang-Don Lee | Transistor of volatile memory device with gate dielectric structure capable of trapping charges and method for fabricating the same |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110291166A1 (en) * | 2010-05-27 | 2011-12-01 | International Business Machines Corporation | Integrated circuit with finfets and mim fin capacitor |
US8420476B2 (en) * | 2010-05-27 | 2013-04-16 | International Business Machines Corporation | Integrated circuit with finFETs and MIM fin capacitor |
AU2013303256B2 (en) * | 2012-08-13 | 2016-07-28 | Telefonaktiebolaget L M Ericsson (Publ) | Enhancing positioning with transmit-timing adjustment information |
US9786761B2 (en) | 2015-04-21 | 2017-10-10 | Samsung Electronics Co., Ltd. | Integrated circuit device having an interfacial layer and method of manufacturing the same |
US20170223494A1 (en) * | 2016-01-29 | 2017-08-03 | Beijing Xiaomi Mobile Software Co., Ltd. | Method, device and medium for acquiring location information |
US11862461B2 (en) | 2021-12-28 | 2024-01-02 | Changxin Memory Technologies, Inc. | Method of forming oxide layer on a doped substrate using nitridation and oxidation process |
Also Published As
Publication number | Publication date |
---|---|
US7563726B2 (en) | 2009-07-21 |
TWI304999B (en) | 2009-01-01 |
CN1797769B (en) | 2010-09-29 |
KR100611784B1 (en) | 2006-08-10 |
DE102005024798B4 (en) | 2011-11-10 |
JP4545046B2 (en) | 2010-09-15 |
JP2006190942A (en) | 2006-07-20 |
US20060138550A1 (en) | 2006-06-29 |
DE102005024798A1 (en) | 2006-07-13 |
KR20060075968A (en) | 2006-07-04 |
TW200623209A (en) | 2006-07-01 |
CN1797769A (en) | 2006-07-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20100013022A1 (en) | Semiconductor device with multiple gate dielectric layers and method for fabricating the same | |
US7265428B2 (en) | Semiconductor device having NMOSFET and PMOSFET and manufacturing method thereof | |
US7652341B2 (en) | Semiconductor apparatus having a semicondutor element with a high dielectric constant film | |
TW578270B (en) | CMOS of semiconductor device and method for manufacturing the same | |
US7999331B2 (en) | Semiconductor device and method of fabricating the same | |
KR100505068B1 (en) | method of forming gate oxide layer in semiconductor device and method of gate electrode of the same | |
KR100636461B1 (en) | How to reduce gate-induced drain leakage in semiconductor devices | |
US6667206B2 (en) | Method of manufacturing semiconductor device | |
JP4094379B2 (en) | Semiconductor device and manufacturing method thereof | |
US7468297B2 (en) | Method of manufacturing semiconductor device | |
US20060189085A1 (en) | Method of forming dual polysilicon gate of semiconductor device | |
JP4145802B2 (en) | Method for forming oxide layers having different thicknesses on a substrate surface | |
JPH0982812A (en) | Method for manufacturing semiconductor device | |
JP5177980B2 (en) | Semiconductor device and manufacturing method thereof | |
US20050127446A1 (en) | Semiconductor device and method for manufacturing semiconductor device | |
JP3348071B2 (en) | Method for manufacturing semiconductor device | |
JPH118317A (en) | Semiconductor device and manufacture thereof | |
KR20030093713A (en) | Method for forming dual gate oxide | |
JP2980084B2 (en) | Method of manufacturing complementary MOS semiconductor device | |
JP2001085531A (en) | Method for manufacturing semiconductor integrated circuit device | |
US20050224857A1 (en) | MOS transistor | |
JP2004288886A (en) | Semiconductor device and method of manufacturing the same | |
JP2002313943A (en) | Semiconductor device and its manufacturing method | |
KR20030050680A (en) | Method of fabricating semiconductor device with dual gate oxide | |
KR20070025002A (en) | Dual Gate of Semiconductor Device and Formation Method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |