US20090303773A1 - Multi-terminal reversibly switchable memory device - Google Patents
Multi-terminal reversibly switchable memory device Download PDFInfo
- Publication number
- US20090303773A1 US20090303773A1 US12/456,677 US45667709A US2009303773A1 US 20090303773 A1 US20090303773 A1 US 20090303773A1 US 45667709 A US45667709 A US 45667709A US 2009303773 A1 US2009303773 A1 US 2009303773A1
- Authority
- US
- United States
- Prior art keywords
- conductivity
- terminal switch
- memory
- electrolyte
- oxide
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/24—Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/42—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using opto-electronic devices, i.e. light-emitting and photoelectric devices electrically- or optically- coupled or feedback-coupled
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/56—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
- G11C11/5685—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using storage elements comprising metal oxide memory material, e.g. perovskites
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0007—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising metal oxide memory material, e.g. perovskites
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0009—RRAM elements whose operation depends upon chemical change
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/004—Reading or sensing circuits or methods
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/0069—Writing or programming circuits or methods
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/30—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/80—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
- H10B63/84—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays arranged in a direction perpendicular to the substrate, e.g. 3D cell arrays
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/021—Formation of switching materials, e.g. deposition of layers
- H10N70/026—Formation of switching materials, e.g. deposition of layers by physical vapor deposition, e.g. sputtering
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/24—Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
- H10N70/245—Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies the species being metal cations, e.g. programmable metallization cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/828—Current flow limiting means within the switching material region, e.g. constrictions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/841—Electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8833—Binary metal oxides, e.g. TaOx
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8836—Complex metal oxides, e.g. perovskites, spinels
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/004—Reading or sensing circuits or methods
- G11C2013/0045—Read using current through the cell
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/004—Reading or sensing circuits or methods
- G11C2013/005—Read using potential difference applied between cell electrodes
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/0069—Writing or programming circuits or methods
- G11C2013/009—Write using potential difference applied between cell electrodes
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/10—Resistive cells; Technology aspects
- G11C2213/11—Metal ion trapping, i.e. using memory material including cavities, pores or spaces in form of tunnels or channels wherein metal ions can be trapped but do not react and form an electro-deposit creating filaments or dendrites
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/30—Resistive cell, memory material aspects
- G11C2213/31—Material having complex metal oxide, e.g. perovskite structure
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/30—Resistive cell, memory material aspects
- G11C2213/32—Material having simple binary metal oxide structure
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/50—Resistive cell structure aspects
- G11C2213/53—Structure wherein the resistive material being in a transistor, e.g. gate
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/50—Resistive cell structure aspects
- G11C2213/54—Structure including a tunneling barrier layer, the memory effect implying the modification of tunnel barrier conductivity
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/50—Resistive cell structure aspects
- G11C2213/56—Structure including two electrodes, a memory active layer and a so called passive or source or reservoir layer which is NOT an electrode, wherein the passive or source or reservoir layer is a source of ions which migrate afterwards in the memory active layer to be only trapped there, to form conductive filaments there or to react with the material of the memory active layer in redox way
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/70—Resistive array aspects
- G11C2213/71—Three dimensional array
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/70—Resistive array aspects
- G11C2213/79—Array wherein the access device being a transistor
Definitions
- the present invention relates to computer memory and more specifically to non-volatile memory.
- Memory can either be classified as volatile or nonvolatile. Volatile memory is memory that loses its contents when the power is turned off. In contrast, non-volatile memory does not require a continuous power supply to retain information. Most non-volatile memories use solid-state memory devices as memory elements.
- CMOs conductive metal oxides
- U.S. Pat. No. 6,204,139 issued Mar. 20, 2001 to Liu et al., incorporated herein by reference for all purposes, describes some perovskite materials that exhibit memory characteristics.
- the perovskite materials are also described by the same researchers in “Electric-pulse-induced reversible resistance change effect in magnetoresistive films,” Applied Physics Letters, Vol. 76, No.
- resistive cross point memory devices are disclosed along with methods of manufacture and use.
- the memory device comprises an active layer of perovskite material interposed between upper electrodes and lower electrodes.
- FIG. 1A depicts a perspective view of an exemplary cross point memory array employing a single layer of memory
- FIG. 1B depicts a perspective view of an exemplary stacked cross point memory array employing four layer of memory
- FIG. 2B depicts a perspective view of the boundaries of the selected memory cell depicted in FIG. 2A ;
- FIG. 3 depicts a generalized cross-sectional representation of a memory cell that can be used in a transistor memory array
- FIG. 4A depicts a block diagram of a representative implementation of an exemplary 1 MB memory
- FIG. 4B depicts a block diagram of an exemplary memory that includes sensing circuits that are capable of reading multiple bits
- FIG. 5A depicts a block diagram representing the basic components of one embodiment of a memory element
- FIG. 5B depicts a block diagram of the memory element of FIG. 5A in a two-terminal memory cell
- FIG. 5C depicts a block diagram of the memory element of FIG. 5A in a three-terminal memory cell
- FIG. 6A depicts a block diagram of the memory cell of FIG. 5B where oxygen movement results in a low conductivity oxide
- FIG. 6B depicts a block diagram of the memory cell of FIG. 5B where a low conductivity oxide is self-limiting
- FIG. 7 depicts a block diagram of a two-terminal memory cell using another memory element embodiment
- FIG. 8A depicts a block diagram of the memory cell of FIG. 7 where a low conductivity region is created in a mixed valence oxide
- FIG. 8B depicts a block diagram of the memory cell of FIG. 8A that includes an oxygen repository.
- Nonvolatile memory requires three terminal MOSFET-based devices.
- the layout of such devices is not ideal, usually requiring an area of at least 8f 2 for each memory cell, where f is the minimum feature size.
- not all memory elements require three terminals. If, for example, a memory element is capable of changing its electrical properties (e.g., resistivity) in response to a voltage pulse, only two terminals are required. With only two terminals, a cross point array layout that allows a single cell to be fabricated to a size of 4f 2 can be utilized.
- FIG. 1A depicts a perspective view of an exemplary cross point memory array 100 employing a single layer of memory.
- a bottom layer of x-direction conductive array lines 105 is orthogonal to a top layer of y-direction conductive array lines 110 .
- the x-direction conductive array lines 105 act as a first terminal and the y-direction conductive array lines 110 act as a second terminal to a plurality of memory plugs 115 , which are located at the intersections of the conductive array lines 105 and 110 .
- the conductive array lines 105 and 110 are used to both deliver a voltage pulse to the memory plugs 115 and carry current through the memory plugs 115 in order to determine their resistive states.
- Conductive array line layers 105 and 110 can generally be constructed of any conductive material, such as aluminum, copper, tungsten or certain ceramics. Depending upon the material, a conductive array line would typically cross between 64 and 8192 perpendicular conductive array lines. Fabrication techniques, feature size and resistivity of material may allow for shorter or longer lines. Although the x-direction and y-direction conductive array lines can be of equal lengths (forming a square cross point array) they can also be of unequal lengths (forming a rectangular cross point array), which may be useful if they are made from different materials with different resistivities.
- FIG. 2A illustrates selection of a memory cell 205 in the cross point array 100 .
- the point of intersection between a single x-direction conductive array line 210 and a single y-direction conductive array line 215 uniquely identifies the single memory cell 205 .
- FIG. 2B illustrates the boundaries of the selected memory cell 205 .
- the memory cell is a repeatable unit that can be theoretically extended in one, two or even three dimensions.
- One method of repeating the memory cells in the z-direction is to use both the bottom and top surfaces of conductive array lines 105 and 110 , creating a stacked cross point array.
- FIG. 1B depicts an exemplary stacked cross point array 150 employing four memory layers 155 , 160 , 165 , and 170 .
- the memory layers are sandwiched between alternating layers of x-direction conductive array lines 175 , 180 and 185 and y-direction conductive array lines 190 and 195 such that each memory layer 155 , 160 , 165 , and 170 is associated with only one x-direction conductive array line layer and one y-direction conductive array line layer.
- top conductive array line layer 185 and bottom conductive array line layer 175 are only used to supply voltage to a single memory layer 155 and 170
- the other conductive array line layers 180 , 190 , and 195 can be used to supply voltage to both a top and a bottom memory layer 155 , 160 , 165 , or 170 .
- the repeatable cell that makes up the cross point array 100 can be considered to be a memory plug 255 , plus 1 ⁇ 2 of the space around the memory plug, plus 1 ⁇ 2 of an x-direction conductive array line 210 and 1 ⁇ 2 of a y-direction conductive array line 215 .
- 1 ⁇ 2 of a conductive array line is merely a theoretical construct, since a conductive array line would generally be fabricated to the same width, regardless of whether one or both surfaces of the conductive array line was used. Accordingly, the very top and very bottom layers of conductive array lines (which use only one surface) would typically be fabricated to the same size as all other layers of conductive array lines.
- the cross point array is not the only type of memory array that can be used with a two-terminal memory element.
- a two-dimensional transistor memory array can incorporate a two-terminal memory element. While the memory element in such an array would be a two-terminal device, the entire memory cell would be a three-terminal device.
- FIG. 3 is a generalized diagrammatic representation of a memory cell 300 that can be used in a transistor memory array.
- Each memory cell 300 includes a transistor 305 and a memory plug 310 .
- the transistor 305 is used to permit current from the data line 315 to access the memory plug 310 when an appropriate voltage is applied to the select line 320 , which is also the transistor's gate.
- the reference line 325 might span two cells if the adjacent cells are laid out as the mirror images of each other.
- FIG. 4A is a block diagram of a representative implementation of an exemplary 1 MB memory 400 A. Physical layouts might differ, but each memory bit block 405 can be formed on a separate portion of a semiconductor substrate.
- Input signals into the memory 400 A can include an address bus 430 , a control bus 440 , some power supplies 450 (typically Vcc and ground—the other signals of bus 450 can be internally generated by the 1 MB memory 400 A), and a data bus 460 .
- the control bus 440 typically includes signals to select the chip, to signal whether a read or write operation should be performed, and to enable the output buffers when the chip is in read mode.
- the data is applied from the data bus 460 to the input buffers and data drivers 490 to the selected vertical lines, or bit lines.
- binary information when binary information is sent to the memory chip 400 B, it is typically stored in latch circuits within the circuits 495 .
- each y-line can either have an associated driver circuit or a group of y-lines can share a single driver circuit if the non-selected lines in the group do not cause the unselected memory plugs to experience any change in resistance, typically by holding the non-selected lines to a constant voltage.
- the page register may include 8 latches, in which case the y-block would decode 1 out of 128 y-lines and connect the selected lines to block 495 .
- the driver circuit then writes the 1 or 0 to the appropriate memory plug. The writing can be performed in multiple cycles.
- all the 1 s can be written during a first cycle and all the 0s can be written during a second cycle.
- certain memory plugs can have multiple stable distinct resistive states. With such multi-level resistance memory plugs, driver circuits could program, for example, states of 00, 01, 10 or 11 by varying write voltage magnitude or pulse length.
- such an architecture can be expanded to create a memory where one array handles all the bits of the data bus, as opposed to having multiple arrays, or memory bit blocks as described above.
- the data bus, or memory data organization, also called data width is 16-bit wide
- the y-block of one cross point array can be made to decode 16 lines simultaneously.
- Each memory plug contains layers of materials that may be desirable for fabrication or functionality. For example, a non-ohmic characteristic that exhibit a very high resistance regime for a certain range of voltages (V NO ⁇ to V NO+ ) and a very low resistance regime for voltages above and below that range might be desirable. In a cross point array, a non-ohmic characteristic could prevent leakage during reads and writes if half of both voltages were within the range of voltages V NO ⁇ to V NO+ . If each conductive array line carried 1 ⁇ 2 V w , the current path would be the memory plug at the intersection of the two conductive array lines that each carried 1 ⁇ 2 V w . The other memory plugs would exhibit such high resistances from the non-ohmic characteristic that current would not flow through the half-selected plugs.
- a non-ohmic device might be used to cause the memory plug to exhibit a non-linear resistive characteristic.
- Exemplary non-ohmic devices include three-film metal-insulator-metal (MIM) structures and back-to-back diodes in series. Separate non-ohmic devices, however, may not be necessary.
- MIM metal-insulator-metal
- Certain fabrications of the memory plug can cause a non-ohmic characteristic to be imparted to the memory cell. While a non-ohmic characteristic might be desirable in certain arrays, it may not be required in other arrays.
- memory element electrodes are the electrodes (or, in certain circumstances, the portion of the conductive array lines) that the memory elements are sandwiched in-between. As used herein, memory element electrodes are what allow other components to be electrically connected to the memory element. It should be noted that both cross point arrays and transistor memory arrays have exactly two memory element electrodes since the memory plug has exactly two terminals, regardless of how many terminals the memory cell has. Those skilled in the art will appreciate that a floating gate transistor, if used as a memory element, would have exactly three memory element electrodes (source, drain and gate).
- the memory effect is a hysteresis that exhibits a resistive state change upon application of a voltage while allowing non-destructive reads.
- a non-destructive read means that the read operation has no effect on the resistive state of the memory element.
- Measuring the resistance of a memory cell is generally accomplished by detecting either current after the memory cell is held to a known voltage, or voltage after a known current flows through the memory cell. Therefore, a memory cell that is placed in a high resistive state R 0 upon application of ⁇ V w and a low resistive state R 1 upon application of +V w should be unaffected by a read operation performed at ⁇ V R or +V R . In such materials a write operation is not necessary after a read operation. It should be appreciated that the magnitude of
- programming R 1 would be accomplished with a voltage pulse of V P
- programming R 0 would be accomplished with a voltage pulse greater than V P
- reads would occur with a voltages below V T .
- Intermediate resistive states for multi-level memory cells
- multi-bit resistive memory cells are possible. Changes in the resistive property of the memory plugs that are greater than a factor of 10 might be desirable in multi-bit resistive memory cells.
- the memory plug might have a high resistive state of R 00 , a medium-high resistive state of R 01 , a medium-low resistive state of R 10 and a low resistive state of R 11 . Since multi-bit memories typically have access times longer than single-bit memories, using a factor greater than a 10 times change in resistance from R 11 to R 00 is one way to make a multi-bit memory as fast as a single-bit memory.
- a memory cell that is capable of storing two bits might have the low resistive state be separated from the high resistive state by a factor of 100.
- a memory cell that is capable of storing three or four bits of information might require the low resistive state be separated from the high resistive state by a factor of 1000.
- Tunneling is a process whereby electrons pass through a barrier in the presence of an electric field. Tunneling is exponentially dependant on a barrier's width and the square root of its height. Barrier height is typically defined as the potential difference between the Fermi energy of a first conducting material and the band edge of a second insulating material. The Fermi energy is that energy at which the probability of occupation of an electron state is 50%. Barrier width is the physical thickness of the insulating material.
- the barrier height might be modified if carriers or ions are introduced into the second material, creating an additional electric field.
- a barrier's width can be changed if the barrier physically changes shape, either growing or shrinking. In the presence of a high electric field, both mechanisms could result in a change in conductivity.
- barrier height modification Although the following discussion focuses mainly on purposefully modifying the barrier width, those skilled in the art will appreciate that other mechanisms can be present, including but not limited to: barrier height modification, carrier charge trapping space-charge limited currents, thermionic emission limited conduction, and/or electrothermal Poole-Frenkel emission.
- FIG. 5A is a block diagram representing the basic components of one embodiment of a memory element 500
- FIG. 5B is a block diagram of the memory element 500 in a two-terminal memory cell
- FIG. 5C is a block diagram of the memory element embodiment of FIG. 5A in a three-terminal memory cell.
- FIG. 5A shows an electrolytic tunnel barrier 505 and an ion reservoir 510 , two basic components of the memory element 500 .
- FIG. 5B shows the memory element 500 between a top memory electrode 515 and a bottom memory electrode 520 .
- the orientation of the memory element i.e., whether the electrolytic tunnel barrier 505 is near the top memory electrode 515 or the bottom memory electrode 520 ) may be important for processing considerations, including the necessity of seed layers and how the tunnel barrier reacts with the ion reservoir 510 during deposition.
- FIG. 5C shows the memory element 500 oriented with the electrolytic tunnel barrier 505 on the bottom in a three-terminal transistor device, having a source memory element electrode 525 , gate memory element electrode 530 and a drain memory element electrode 535 . In such an orientation, the electrolytic tunnel barrier 505 could also function as a gate oxide.
- the electrolytic tunnel barrier 505 will typically be between 10 and less than 50 angstroms. If the electrolytic tunnel barrier 505 is much greater than 50 angstroms, then the voltage that is required to create the electric field necessary to move electrons through the memory element 500 via tunneling becomes too high for most electronic devices. Depending on the electrolytic tunnel barrier 505 material, a preferred electrolytic tunnel barrier 505 width might be between 15 and 40 angstroms for circuits where rapid access times (on the order of tens of nanoseconds, typically below 100 ns) in small dimension devices (on the order of hundreds of nanometers) are desired.
- the electrolytic tunnel barrier 505 is an electronic insulator and an ionic electrolyte.
- an electrolyte is any medium that provides an ion transport mechanism between positive and negative electrodes.
- Materials suitable for some embodiments include various metal oxides such as Al 2 O 3 , Ta 2 O 5 , HfO 2 and ZrO 2 .
- Some oxides, such as zirconia might be partially or fully stabilized with other oxides, such as CaO, MgO, or Y 2 O 3 , or doped with materials such as scandium.
- the electrolytic tunnel barrier 505 will typically be of very high quality, being as uniform as possible to allow for predictability in the voltage required to obtain a current through the memory element 500 .
- atomic layer deposition and plasma oxidation are examples of methods that can be used to create very high quality tunnel barriers, the parameters of a particular system will dictate its fabrication options.
- tunnel barriers can be obtained by allowing a reactive metal to simply come in contact with an ion reservoir 510 , as described in PCT Patent Application No. PCT/US04/13836, filed May 3, 2004, already incorporated herein by reference, such barriers may be lacking in uniformity, which may be important in some embodiments. Accordingly, in a preferred embodiment of the invention the tunnel barrier does not significantly react with the ion reservoir 510 during fabrication.
- the electric field at the tunnel barrier 505 is typically high enough to promote tunneling at thicknesses between 10 and 50 angstroms.
- the electric field is typically higher than at other points in the memory element 500 because of the relatively high serial electronic resistance of the electrolytic tunnel barrier 505 .
- the high electric field of the electrolytic tunnel barrier 505 also penetrates into the ion reservoir 510 at least one Debye length.
- the Debye length can be defined as the distance which a local electric field affects distribution of free charge carriers.
- the electric field within the ion reservoir 510 causes ions (which can be positively or negatively charged) to move from the ion reservoir 510 through the electrolytic tunnel barrier 505 , which is an ionic electrolyte.
- the ion reservoir 510 is a material that is conductive enough to allow current to flow and has mobile ions.
- the ion reservoir 510 can be, for example, an oxygen reservoir with mobile oxygen ions. Oxygen ions are negative in charge, and will flow in the direction opposite of current.
- FIG. 6A is a block diagram where a redox reaction between the oxygen reservoir 635 and a complementary reservoir 615 results in a low conductivity oxide 640 and an oxygen-depleted low conductivity region 620 .
- an appropriate complementary reservoir 615 would be positively charged ions.
- the complementary reservoir 615 for the embodiment depicted in FIG. 6A should be conductive in its non-oxidized state and exhibit low conductivity in its oxidized state. Accordingly, many conductive metals (including alkali metals, alkaline earth metals, transition metals and other metals) could act as a complementary reservoir 615 .
- the complimentary reservoir 615 may be the non-oxidized form of the same material that is used for the electrolytic tunnel barrier 505 .
- the electrolytic tunnel barrier 505 When an electric field is applied across the electrolytic tunnel barrier 505 , the electric field would penetrate at least one Debye length into the oxygen reservoir 635 .
- the negatively charged oxygen ions migrate through the electrolytic tunnel barrier 505 to combine with positively charged metal ions in the complementary reservoir 615 , creating a low conductivity oxide 640 .
- This low conductivity oxide 640 is cumulative with the electrolytic tunnel barrier 505 , forcing electrons to tunnel a greater distance to reach the conductive complimentary reservoir 615 . Because of the exponential effect of barrier width on tunneling, the low conductivity oxide 640 can be just a few angstroms wide and still have a very noticeable effect on the memory element's effective resistance.
- redox reaction can occur at either the top or bottom surface of the electrolytic tunnel barrier 505 .
- the low conductivity oxide 640 will form at the top of the electrolytic tunnel barrier 505 if the mobility of the complementary ions is greater than the mobility of the oxygen ions through the electrolytic tunnel barrier 505 . Conversely, if the mobility of oxygen ions is greater than the mobility of the complementary ions through the electrolytic tunnel barrier 505 , then the low conductivity oxide 640 will form at the bottom of the electrolytic tunnel barrier 505 .
- metal oxides will depend on its activation energy. Reversing the redox reaction for many metal oxides, such as Hf and Al, requires a great amount of energy, making such high activation energy cells convenient for use as one-time programmable memories. Oxides with low activation energy, such as RuO x and CuO x , are usually desirable for reprogrammable memories.
- One optimization would be to use the polarity that is less sensitive to read disturbs during reads. For write once memory this may be complementary to the write polarity. Alternatively, alternating read polarities can be used. Another optimization for certain embodiments could be to limit the size of the complementary reservoir 615 .
- FIG. 6B is a block diagram where the complimentary reservoir 615 is fabricated to be self-limiting. Since only a small amount of the complementary reservoir 615 is deposited, the amount of positive ions available to combine with the free oxygen ions is limited. Once all the free ions in the complimentary reservoir 615 are consumed, no more low conductivity oxide 640 could be formed.
- the effective width of the tunneling barrier is limited only by the availability of ions in the reservoirs 615 and 635 . Since many different barrier widths can be formed multiple bits per cell can be easily implemented with different resistive states.
- certain ion reservoirs 510 have the physical property of being less conductive in an oxygen-deficient state.
- materials that have mobile oxygen ions and are less conductive in an oxygen-deficient state include certain perovskites (a perovskite generally being in the form of an ABX 3 structure, where A has an atomic size of 1.0-1.4 ⁇ and B has an atomic size of 0.45-0.75 ⁇ for the case where X is either oxygen or fluorine) such as SrRuO 3 (SRO), Pr 0.7 Ca 0.3 MnO 3 , Pr 0.5 Ca 0.5 MnO 3 and other PCMOs.
- SRO SrRuO 3
- Pr 0.7 Ca 0.3 MnO 3 Pr 0.5 Ca 0.5 MnO 3
- PCMO PCMO might be more conductive when its manganese ion is in its Mn 3+ state, but less conductive when its manganese ion is in its Mn 4+ state.
- certain oxygen reservoirs 635 will additionally form an oxygen-depleted low conductivity region 620 that also adds to the memory effect.
- the oxygen-depleted low conductivity region 620 or the low conductivity oxide 640 may independently be sufficient to create an acceptable memory effect or, if the conduction mechanisms are different (e.g., small polaron hopping through the oxygen-depleted low conductivity region 620 and tunneling through the low conductivity oxide 640 ) one mechanism may even dominate the overall conduction through the memory element 500 . Accordingly, memory cells can be designed to take advantage of only one phenomenon or the other or both.
- FIG. 7 is a block diagram representing another embodiment of a memory element 700 in a two-terminal memory cell where an oxygen-depleted low conductivity region in an otherwise conductive material creates the majority of the memory effect.
- FIG. 7 shows a mixed valence oxide 710 and a mixed electronic ionic conductor 705 , two basic components of the memory element 700 between a top memory electrode 515 and a bottom memory electrode 520 .
- the orientation of the memory element may be important for processing considerations. It should be appreciated that the memory element can also be used in a three-terminal memory cell, similar to what is depicted in FIG. 5C .
- ion deficiency (which, in the embodiment of FIG. 7 , is oxygen) will cause an otherwise conductive material to become less conductive.
- the mixed valence oxide 710 will generally be crystalline, either as a single crystalline structure or a polycrystalline structure. In one specific embodiment the crystalline structure maintains its basic crystallinity (with some degree of deformation) in both valence states. By maintaining its crystallinity, both the physical stresses on the memory element may be reduced and the reversibility of the process may be easier to achieve.
- the mixed electronic ionic conductor 705 is similar, and in some cases identical, to the electrolytic tunnel barrier 505 of FIGS. 6A and 6B . Like the electrolytic tunnel barrier 505 , the mixed electronic ionic conductor 705 is both an electrolyte and creates a high electric field that promotes ionic movement. However, whether the mixed electronic ionic conductor 705 promotes actual tunneling is not critical.
- the mixed electronic ionic conductor 705 also acts as an oxygen repository, temporarily holding oxygen until an opposite polarity voltage pulse pushes the oxygen back into the mixed valence oxide 710 .
- a separate oxygen repository 715 layer is used to hold the oxygen.
- the oxygen repository 715 may be identical to the previously described complementary reservoir 615 or even certain types of oxygen reservoirs 635 such as IrO x . If a redox reaction creates an oxide in the oxygen repository 715 , the activation energy required to disassociate the oxygen from the oxide will influence whether the memory is used as a one time programmable memory or a rewritable memory.
- the bottom electrode 520 might be a 500 Angstrom layer of platinum, DC magnetron sputtered with 180 watts applied to a platinum target in 4 mTorr of argon at 450° C. and then cooled in-situ for at least 10 minutes in the sputter ambient gas environment of 4 mTorr of argon.
- the mixed valence oxide 710 might be a 500 Angstrom layer of a PCMO perovskite, RF magnetron sputtered in 10 mTorr of argon at 550° C. by applying 120 watts to a Pr 0.7 Ca 0.3 MnO 3 target (made with hot isostatic pressing or HIP), afterwards cooled in-situ for 10 minutes in the sputter ambient gas environment of 10 mTorr of argon, then cooled for another 10 minutes in a load lock chamber at 600 Torr of oxygen.
- a PCMO perovskite RF magnetron sputtered in 10 mTorr of argon at 550° C. by applying 120 watts to a Pr 0.7 Ca 0.3 MnO 3 target (made with hot isostatic pressing or HIP), afterwards cooled in-situ for 10 minutes in the sputter ambient gas environment of 10 mTorr of argon, then cooled for another 10 minutes in a load lock chamber at 600 Tor
- the mixed electronic ionic conductor 705 might be 20 or 30 Angstroms of some type of AlO x , RF magnetron sputtered in 4 mTorr of argon with 1% oxygen at 300° C. by applying 150 watts to an Al 2 O 3 target (also made with HIP), and then annealed for 30 minutes at 250° C. in the sputter ambient gas environment of 4 mTorr of argon with 1% O 2 .
- an oxygen repository 715 of 200 Angstroms of aluminum metal could be DC magnetron sputtered with 250 watts applied to an aluminum target in 4 mTorr of argon at 25° C.
- the top electrode 515 might be 500 Angstroms of platinum, DC magnetron sputtered with 180 watts applied to a platinum target in 4 mTorr of argon at 25° C.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- Evolutionary Computation (AREA)
- Geometry (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
- Semiconductor Integrated Circuits (AREA)
- Conductive Materials (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to computer memory and more specifically to non-volatile memory.
- 2. Description of the Related Art
- Memory can either be classified as volatile or nonvolatile. Volatile memory is memory that loses its contents when the power is turned off. In contrast, non-volatile memory does not require a continuous power supply to retain information. Most non-volatile memories use solid-state memory devices as memory elements.
- Since the 1960s, a large body of literature has evolved that describes switching and memory effects in metal-insulator-metal structures with thin insulators. One of the seminal works was “New Conduction and Reversible Memory Phenomena in Thin Insulating Films” by J. G. Simmons and R. R. Verderber in 301 Proc. Roy. Soc. 77-102 (1967), incorporated herein by reference for all purposes. Although the mechanisms described by Simmons and Verderber have since been cast into doubt, their contribution to the field is great.
- However, nobody has successfully implemented a metal-insulator-metal structure into a commercial solid-state memory device. In the text “Oxides and Oxide Films,”
volume 6, edited by A. K. Vijh (Marcel Drekker 1981) 251-325, incorporated herein by reference for all purposes, chapter 4, written by David P. Oxley, is entirely devoted to “Memory Effects in Oxide Films.” In that text, Oxley says “It is perhaps saddening to have to record that, even after 10 years of effort, the number of applications for these oxide switches is so limited.” He goes on to describe a “need for caution before any application is envisaged. This caution can only be exercised when the physics of the switching action is understood; this, in turn, must await a full knowledge of the transport mechanisms operating in any switch for which a commercial use is envisaged.” - In 2002, over twenty years after writing that chapter, Oxley revisited the subject in “The Electroformed metal-insulator-metal structure: A comprehensive model” by R. E. Thurstans and D. P. Oxley 35 J. Phys. D. Appl. Phys. 802-809, incorporated herein by reference for all purposes. In that article, the authors describe a model that identifies the conduction process as “trap-controlled and thermally activated tunneling between metal islands produced in the forming process.” “Forming” (or “electroforming”) is described as “the localized filamentary movement of metallic anode material through the dielectric, induced by the electric field. Here it is important to note that the evaporated dielectric may contain voids and departures from stoichiometry. When resulting filaments through the dielectric carry sufficient current, they rupture to leave a metal island structure embedded in the dielectric. Electronic conduction is possible through this structure by activating tunneling.”
- However, the authors caution, “The forming process is complex and inherently variable. Also tunneling barriers are susceptible to changes in their characteristics when exposed to water vapour, organic species and oxygen. . . . Thus, device characteristics can never be expected to be produced consistently or be stable over long periods without passivation, effective encapsulation and a better understanding of the dynamics of the forming process.”
- In seemingly unrelated research, certain conductive metal oxides (CMOs), have been identified as exhibiting a memory effect after being exposed to an electronic pulse. U.S. Pat. No. 6,204,139, issued Mar. 20, 2001 to Liu et al., incorporated herein by reference for all purposes, describes some perovskite materials that exhibit memory characteristics. The perovskite materials are also described by the same researchers in “Electric-pulse-induced reversible resistance change effect in magnetoresistive films,” Applied Physics Letters, Vol. 76, No. 19, 8 May 2000, and “A New Concept for Non-Volatile Memory: The Electric-Pulse Induced Resistive Change Effect in Colossal Magnetoresistive Thin Films,” in materials for the 2001 Non-Volatile Memory Technology Symposium, all of which are hereby incorporated by reference for all purposes.
- In U.S. Pat. No. 6,531,371 entitled “Electrically programmable resistance cross point memory” by Hsu et al, incorporated herein by reference for all purposes, resistive cross point memory devices are disclosed along with methods of manufacture and use. The memory device comprises an active layer of perovskite material interposed between upper electrodes and lower electrodes.
- Similarly, the IBM Zurich Research Center has also published three technical papers that discuss the use of metal oxide material for memory applications: “Reproducible switching effect in thin oxide films for memory applications,” Applied Physics Letters, Vol. 77, No. 1, 3 Jul. 2000, “Current-driven insulator-conductor transition and nonvolatile memory in chromium-doped SrTiO3 single crystals,” Applied Physics Letters, Vol. 78, No. 23, 4 Jun. 2001, and “Electric current distribution across a metal-insulator-metal structure during bistable switching,” Journal of Applied Physics, Vol. 90, No. 6, 15 Sep. 2001, all of which are hereby incorporated by reference for all purposes.
- There are continuing efforts to incorporate solid state memory devices into a commercial non-volatile RAM.
- The invention may best be understood by reference to the following description taken in conjunction with the accompanying drawings, in which:
-
FIG. 1A depicts a perspective view of an exemplary cross point memory array employing a single layer of memory; -
FIG. 1B depicts a perspective view of an exemplary stacked cross point memory array employing four layer of memory; -
FIG. 2A depicts a plan view of selection of a memory cell in the cross point array depicted inFIG. 1A ; -
FIG. 2B depicts a perspective view of the boundaries of the selected memory cell depicted inFIG. 2A ; -
FIG. 3 depicts a generalized cross-sectional representation of a memory cell that can be used in a transistor memory array; -
FIG. 4A depicts a block diagram of a representative implementation of an exemplary 1 MB memory; -
FIG. 4B depicts a block diagram of an exemplary memory that includes sensing circuits that are capable of reading multiple bits; -
FIG. 5A depicts a block diagram representing the basic components of one embodiment of a memory element; -
FIG. 5B depicts a block diagram of the memory element ofFIG. 5A in a two-terminal memory cell; -
FIG. 5C depicts a block diagram of the memory element ofFIG. 5A in a three-terminal memory cell; -
FIG. 6A depicts a block diagram of the memory cell ofFIG. 5B where oxygen movement results in a low conductivity oxide; -
FIG. 6B depicts a block diagram of the memory cell ofFIG. 5B where a low conductivity oxide is self-limiting; -
FIG. 7 depicts a block diagram of a two-terminal memory cell using another memory element embodiment; -
FIG. 8A depicts a block diagram of the memory cell ofFIG. 7 where a low conductivity region is created in a mixed valence oxide; and -
FIG. 8B depicts a block diagram of the memory cell ofFIG. 8A that includes an oxygen repository. - It is to be understood that, in the drawings, like reference numerals designate like structural elements. Also, it is understood that the depictions in the FIGs. are not necessarily to scale.
- In the following description, numerous specific details are set forth to provide a thorough understanding of the present invention. It will be apparent, however, to one skilled in the art that the present invention may be practiced without some or all of these specific details. In other instances, well known process steps have not been described in detail in order to avoid unnecessarily obscuring the present invention.
- Conventional nonvolatile memory requires three terminal MOSFET-based devices. The layout of such devices is not ideal, usually requiring an area of at least 8f2 for each memory cell, where f is the minimum feature size. However, not all memory elements require three terminals. If, for example, a memory element is capable of changing its electrical properties (e.g., resistivity) in response to a voltage pulse, only two terminals are required. With only two terminals, a cross point array layout that allows a single cell to be fabricated to a size of 4f2 can be utilized.
-
FIG. 1A depicts a perspective view of an exemplary crosspoint memory array 100 employing a single layer of memory. A bottom layer of x-directionconductive array lines 105 is orthogonal to a top layer of y-direction conductive array lines 110. The x-directionconductive array lines 105 act as a first terminal and the y-directionconductive array lines 110 act as a second terminal to a plurality of memory plugs 115, which are located at the intersections of theconductive array lines conductive array lines - Conductive array line layers 105 and 110 can generally be constructed of any conductive material, such as aluminum, copper, tungsten or certain ceramics. Depending upon the material, a conductive array line would typically cross between 64 and 8192 perpendicular conductive array lines. Fabrication techniques, feature size and resistivity of material may allow for shorter or longer lines. Although the x-direction and y-direction conductive array lines can be of equal lengths (forming a square cross point array) they can also be of unequal lengths (forming a rectangular cross point array), which may be useful if they are made from different materials with different resistivities.
-
FIG. 2A illustrates selection of amemory cell 205 in thecross point array 100. The point of intersection between a single x-directionconductive array line 210 and a single y-directionconductive array line 215 uniquely identifies thesingle memory cell 205.FIG. 2B illustrates the boundaries of the selectedmemory cell 205. The memory cell is a repeatable unit that can be theoretically extended in one, two or even three dimensions. One method of repeating the memory cells in the z-direction (orthogonal to the x-y plane) is to use both the bottom and top surfaces ofconductive array lines -
FIG. 1B depicts an exemplary stackedcross point array 150 employing fourmemory layers conductive array lines conductive array lines memory layer array line layer 185 and bottom conductivearray line layer 175 are only used to supply voltage to asingle memory layer bottom memory layer - Referring back to
FIG. 2B , the repeatable cell that makes up thecross point array 100 can be considered to be amemory plug 255, plus ½ of the space around the memory plug, plus ½ of an x-directionconductive array line 210 and ½ of a y-directionconductive array line 215. Of course, ½ of a conductive array line is merely a theoretical construct, since a conductive array line would generally be fabricated to the same width, regardless of whether one or both surfaces of the conductive array line was used. Accordingly, the very top and very bottom layers of conductive array lines (which use only one surface) would typically be fabricated to the same size as all other layers of conductive array lines. - One benefit of the cross point array is that the active circuitry that drives the
cross point array -
FIG. 3 is a generalized diagrammatic representation of amemory cell 300 that can be used in a transistor memory array. Eachmemory cell 300 includes atransistor 305 and amemory plug 310. Thetransistor 305 is used to permit current from thedata line 315 to access thememory plug 310 when an appropriate voltage is applied to theselect line 320, which is also the transistor's gate. Thereference line 325 might span two cells if the adjacent cells are laid out as the mirror images of each other. -
FIG. 4A is a block diagram of a representative implementation of an exemplary 1MB memory 400A. Physical layouts might differ, but each memory bit block 405 can be formed on a separate portion of a semiconductor substrate. Input signals into thememory 400A can include anaddress bus 430, acontrol bus 440, some power supplies 450 (typically Vcc and ground—the other signals ofbus 450 can be internally generated by the 1MB memory 400A), and adata bus 460. Thecontrol bus 440 typically includes signals to select the chip, to signal whether a read or write operation should be performed, and to enable the output buffers when the chip is in read mode. Theaddress bus 430 specifies which location in the memory array is accessed—some addresses going to the X block 470 (typically including a predecoder and an X-decoder) to select one line out of the horizontal array lines. The other addresses go to a Y block 480 (typically including a predecoder and a Y-decoder) to apply the appropriate voltage on specific vertical lines. Each memory bit block 405 operates on one line of the memorychip data bus 460. - The reading of data from a
memory array 420 is relatively straightforward: an x-line is energized, and current is sensed by thesensing circuits 410 on the energized y-lines and converted to bits of information.FIG. 4B is a block diagram of anexemplary memory 400B that includes sensing circuits 415 that are capable of reading multiple bits. The simultaneous reading of multiple bits involves sensing current from multiple y-lines simultaneously. - During a write operation, the data is applied from the
data bus 460 to the input buffers anddata drivers 490 to the selected vertical lines, or bit lines. Specifically, when binary information is sent to thememory chip 400B, it is typically stored in latch circuits within thecircuits 495. Within thecircuits 495, each y-line can either have an associated driver circuit or a group of y-lines can share a single driver circuit if the non-selected lines in the group do not cause the unselected memory plugs to experience any change in resistance, typically by holding the non-selected lines to a constant voltage. As an example, there may be 1024 y-lines in a cross point array, and the page register may include 8 latches, in which case the y-block would decode 1 out of 128 y-lines and connect the selected lines to block 495. The driver circuit then writes the 1 or 0 to the appropriate memory plug. The writing can be performed in multiple cycles. In a scheme described in PCT Patent Application No. PCT/US04/13836, filed May 3, 2004, incorporated herein by reference, all the 1 s can be written during a first cycle and all the 0s can be written during a second cycle. As described below, certain memory plugs can have multiple stable distinct resistive states. With such multi-level resistance memory plugs, driver circuits could program, for example, states of 00, 01, 10 or 11 by varying write voltage magnitude or pulse length. - It is to be noted that such an architecture can be expanded to create a memory where one array handles all the bits of the data bus, as opposed to having multiple arrays, or memory bit blocks as described above. For example, if the data bus, or memory data organization, also called data width, is 16-bit wide, the y-block of one cross point array can be made to decode 16 lines simultaneously. By applying the techniques of simultaneous reads and 2-cycle writes, such a memory chip with only one array can read and program 16-bit words.
- Each memory plug contains layers of materials that may be desirable for fabrication or functionality. For example, a non-ohmic characteristic that exhibit a very high resistance regime for a certain range of voltages (VNO− to VNO+) and a very low resistance regime for voltages above and below that range might be desirable. In a cross point array, a non-ohmic characteristic could prevent leakage during reads and writes if half of both voltages were within the range of voltages VNO− to VNO+. If each conductive array line carried ½ Vw, the current path would be the memory plug at the intersection of the two conductive array lines that each carried ½ Vw. The other memory plugs would exhibit such high resistances from the non-ohmic characteristic that current would not flow through the half-selected plugs.
- A non-ohmic device might be used to cause the memory plug to exhibit a non-linear resistive characteristic. Exemplary non-ohmic devices include three-film metal-insulator-metal (MIM) structures and back-to-back diodes in series. Separate non-ohmic devices, however, may not be necessary. Certain fabrications of the memory plug can cause a non-ohmic characteristic to be imparted to the memory cell. While a non-ohmic characteristic might be desirable in certain arrays, it may not be required in other arrays.
- Electrodes will typically be desirable components of the memory plugs, a pair of electrodes sandwiching the memory element. If the only purpose of the electrodes is as a barrier to prevent metal inter-diffusion, then a thin layer of non-reactive metal, e.g. TiN, TaN, Pt, Au, and certain metal oxides could be used. However, electrodes may provide advantages beyond simply acting as a metal inter-diffusion barrier. Electrodes (formed either with a single layer or multiple layers) can perform various functions, including to: prevent the diffusion of metals, oxygen, hydrogen and water; act as a seed layer in order to form a good lattice match with other layers; act as adhesion layers; reduce stress caused by uneven coefficients of thermal expansion; and provide other benefits. Additionally, the choice of electrode layers can affect the memory effect properties of the memory plug and become part of the memory element.
- The “memory element electrodes” are the electrodes (or, in certain circumstances, the portion of the conductive array lines) that the memory elements are sandwiched in-between. As used herein, memory element electrodes are what allow other components to be electrically connected to the memory element. It should be noted that both cross point arrays and transistor memory arrays have exactly two memory element electrodes since the memory plug has exactly two terminals, regardless of how many terminals the memory cell has. Those skilled in the art will appreciate that a floating gate transistor, if used as a memory element, would have exactly three memory element electrodes (source, drain and gate).
- The memory effect is a hysteresis that exhibits a resistive state change upon application of a voltage while allowing non-destructive reads. A non-destructive read means that the read operation has no effect on the resistive state of the memory element. Measuring the resistance of a memory cell is generally accomplished by detecting either current after the memory cell is held to a known voltage, or voltage after a known current flows through the memory cell. Therefore, a memory cell that is placed in a high resistive state R0 upon application of −Vw and a low resistive state R1 upon application of +Vw should be unaffected by a read operation performed at −VR or +VR. In such materials a write operation is not necessary after a read operation. It should be appreciated that the magnitude of |−VR| does not necessarily equal the magnitude of |+VR|.
- Furthermore, it is possible to have a memory cell that can be switched between resistive states with voltages of the same polarity. For example, in the paper “The Electroformed metal-insulator-metal structure: a comprehensive model,” already incorporated by reference, Thurstans and Oxley describe a memory that maintains a low resistive state until a certain VP is reached. After VP is reached the resistive state can be increased with voltages. After programming, the high resistive state is then maintained until a VT is reached. The VT is sensitive to speed at which the program voltage is removed from the memory cell. In such a system, programming R1 would be accomplished with a voltage pulse of VP, programming R0 would be accomplished with a voltage pulse greater than VP, and reads would occur with a voltages below VT. Intermediate resistive states (for multi-level memory cells) are also possible.
- The R1 state of the memory plug may have a best value of 10 kΩ to 100 kΩ. If the R1 state resistance is much less than 10 kΩ, the current consumption will be increased because the cell current is high, and the parasitic resistances will have a larger effect. If the R1, state value is much above 100 kΩ, the RC delays will increase access time. However, workable single state resistive values may also be achieved with resistances from 5 kΩ to 1 MΩ and beyond with appropriate architectural improvements. Typically, a single state memory would have the operational resistances of R0 and R1 separated by a factor of 10.
- Since memory plugs can be placed into several different resistive states, multi-bit resistive memory cells are possible. Changes in the resistive property of the memory plugs that are greater than a factor of 10 might be desirable in multi-bit resistive memory cells. For example, the memory plug might have a high resistive state of R00, a medium-high resistive state of R01, a medium-low resistive state of R10 and a low resistive state of R11. Since multi-bit memories typically have access times longer than single-bit memories, using a factor greater than a 10 times change in resistance from R11 to R00 is one way to make a multi-bit memory as fast as a single-bit memory. For example, a memory cell that is capable of storing two bits might have the low resistive state be separated from the high resistive state by a factor of 100. A memory cell that is capable of storing three or four bits of information might require the low resistive state be separated from the high resistive state by a factor of 1000.
- Creating the Memory Effect with Tunneling
- Tunneling is a process whereby electrons pass through a barrier in the presence of an electric field. Tunneling is exponentially dependant on a barrier's width and the square root of its height. Barrier height is typically defined as the potential difference between the Fermi energy of a first conducting material and the band edge of a second insulating material. The Fermi energy is that energy at which the probability of occupation of an electron state is 50%. Barrier width is the physical thickness of the insulating material.
- The barrier height might be modified if carriers or ions are introduced into the second material, creating an additional electric field. A barrier's width can be changed if the barrier physically changes shape, either growing or shrinking. In the presence of a high electric field, both mechanisms could result in a change in conductivity.
- Although the following discussion focuses mainly on purposefully modifying the barrier width, those skilled in the art will appreciate that other mechanisms can be present, including but not limited to: barrier height modification, carrier charge trapping space-charge limited currents, thermionic emission limited conduction, and/or electrothermal Poole-Frenkel emission.
-
FIG. 5A is a block diagram representing the basic components of one embodiment of amemory element 500,FIG. 5B is a block diagram of thememory element 500 in a two-terminal memory cell, andFIG. 5C is a block diagram of the memory element embodiment ofFIG. 5A in a three-terminal memory cell. -
FIG. 5A shows anelectrolytic tunnel barrier 505 and anion reservoir 510, two basic components of thememory element 500.FIG. 5B shows thememory element 500 between atop memory electrode 515 and abottom memory electrode 520. The orientation of the memory element (i.e., whether theelectrolytic tunnel barrier 505 is near thetop memory electrode 515 or the bottom memory electrode 520) may be important for processing considerations, including the necessity of seed layers and how the tunnel barrier reacts with theion reservoir 510 during deposition.FIG. 5C shows thememory element 500 oriented with theelectrolytic tunnel barrier 505 on the bottom in a three-terminal transistor device, having a sourcememory element electrode 525, gatememory element electrode 530 and a drainmemory element electrode 535. In such an orientation, theelectrolytic tunnel barrier 505 could also function as a gate oxide. - Referring back to
FIG. 5A , theelectrolytic tunnel barrier 505 will typically be between 10 and less than 50 angstroms. If theelectrolytic tunnel barrier 505 is much greater than 50 angstroms, then the voltage that is required to create the electric field necessary to move electrons through thememory element 500 via tunneling becomes too high for most electronic devices. Depending on theelectrolytic tunnel barrier 505 material, a preferredelectrolytic tunnel barrier 505 width might be between 15 and 40 angstroms for circuits where rapid access times (on the order of tens of nanoseconds, typically below 100 ns) in small dimension devices (on the order of hundreds of nanometers) are desired. - Fundamentally, the
electrolytic tunnel barrier 505 is an electronic insulator and an ionic electrolyte. As used herein, an electrolyte is any medium that provides an ion transport mechanism between positive and negative electrodes. Materials suitable for some embodiments include various metal oxides such as Al2O3, Ta2O5, HfO2 and ZrO2. Some oxides, such as zirconia might be partially or fully stabilized with other oxides, such as CaO, MgO, or Y2O3, or doped with materials such as scandium. - The
electrolytic tunnel barrier 505 will typically be of very high quality, being as uniform as possible to allow for predictability in the voltage required to obtain a current through thememory element 500. Although atomic layer deposition and plasma oxidation are examples of methods that can be used to create very high quality tunnel barriers, the parameters of a particular system will dictate its fabrication options. Although tunnel barriers can be obtained by allowing a reactive metal to simply come in contact with anion reservoir 510, as described in PCT Patent Application No. PCT/US04/13836, filed May 3, 2004, already incorporated herein by reference, such barriers may be lacking in uniformity, which may be important in some embodiments. Accordingly, in a preferred embodiment of the invention the tunnel barrier does not significantly react with theion reservoir 510 during fabrication. - With standard designs, the electric field at the
tunnel barrier 505 is typically high enough to promote tunneling at thicknesses between 10 and 50 angstroms. The electric field is typically higher than at other points in thememory element 500 because of the relatively high serial electronic resistance of theelectrolytic tunnel barrier 505. The high electric field of theelectrolytic tunnel barrier 505 also penetrates into theion reservoir 510 at least one Debye length. The Debye length can be defined as the distance which a local electric field affects distribution of free charge carriers. At an appropriate polarity, the electric field within theion reservoir 510 causes ions (which can be positively or negatively charged) to move from theion reservoir 510 through theelectrolytic tunnel barrier 505, which is an ionic electrolyte. - The
ion reservoir 510 is a material that is conductive enough to allow current to flow and has mobile ions. Theion reservoir 510 can be, for example, an oxygen reservoir with mobile oxygen ions. Oxygen ions are negative in charge, and will flow in the direction opposite of current. -
FIG. 6A is a block diagram where a redox reaction between theoxygen reservoir 635 and acomplementary reservoir 615 results in alow conductivity oxide 640 and an oxygen-depletedlow conductivity region 620. In the case where theion reservoir 510 is made up of negative oxygen ions, an appropriatecomplementary reservoir 615 would be positively charged ions. Additionally, thecomplementary reservoir 615 for the embodiment depicted inFIG. 6A should be conductive in its non-oxidized state and exhibit low conductivity in its oxidized state. Accordingly, many conductive metals (including alkali metals, alkaline earth metals, transition metals and other metals) could act as acomplementary reservoir 615. For ease of fabrication, thecomplimentary reservoir 615 may be the non-oxidized form of the same material that is used for theelectrolytic tunnel barrier 505. - When an electric field is applied across the
electrolytic tunnel barrier 505, the electric field would penetrate at least one Debye length into theoxygen reservoir 635. The negatively charged oxygen ions migrate through theelectrolytic tunnel barrier 505 to combine with positively charged metal ions in thecomplementary reservoir 615, creating alow conductivity oxide 640. Thislow conductivity oxide 640 is cumulative with theelectrolytic tunnel barrier 505, forcing electrons to tunnel a greater distance to reach the conductivecomplimentary reservoir 615. Because of the exponential effect of barrier width on tunneling, thelow conductivity oxide 640 can be just a few angstroms wide and still have a very noticeable effect on the memory element's effective resistance. - Those skilled in the art will appreciate that redox reaction can occur at either the top or bottom surface of the
electrolytic tunnel barrier 505. Thelow conductivity oxide 640 will form at the top of theelectrolytic tunnel barrier 505 if the mobility of the complementary ions is greater than the mobility of the oxygen ions through theelectrolytic tunnel barrier 505. Conversely, if the mobility of oxygen ions is greater than the mobility of the complementary ions through theelectrolytic tunnel barrier 505, then thelow conductivity oxide 640 will form at the bottom of theelectrolytic tunnel barrier 505. - The stability of metal oxides will depend on its activation energy. Reversing the redox reaction for many metal oxides, such as Hf and Al, requires a great amount of energy, making such high activation energy cells convenient for use as one-time programmable memories. Oxides with low activation energy, such as RuOx and CuOx, are usually desirable for reprogrammable memories.
- One optimization would be to use the polarity that is less sensitive to read disturbs during reads. For write once memory this may be complementary to the write polarity. Alternatively, alternating read polarities can be used. Another optimization for certain embodiments could be to limit the size of the
complementary reservoir 615. -
FIG. 6B is a block diagram where thecomplimentary reservoir 615 is fabricated to be self-limiting. Since only a small amount of thecomplementary reservoir 615 is deposited, the amount of positive ions available to combine with the free oxygen ions is limited. Once all the free ions in thecomplimentary reservoir 615 are consumed, no morelow conductivity oxide 640 could be formed. - In most cases the effective width of the tunneling barrier is limited only by the availability of ions in the
reservoirs - Referring back to
FIG. 5A ,certain ion reservoirs 510 have the physical property of being less conductive in an oxygen-deficient state. Some examples of materials that have mobile oxygen ions and are less conductive in an oxygen-deficient state include certain perovskites (a perovskite generally being in the form of an ABX3 structure, where A has an atomic size of 1.0-1.4 Å and B has an atomic size of 0.45-0.75 Å for the case where X is either oxygen or fluorine) such as SrRuO3 (SRO), Pr0.7Ca0.3MnO3, Pr0.5Ca0.5MnO3 and other PCMOs. Many of theseion reservoirs 510 are potentially mixed valence oxides. For example, PCMO might be more conductive when its manganese ion is in its Mn3+ state, but less conductive when its manganese ion is in its Mn4+ state. - Accordingly, as shown in
FIG. 6A ,certain oxygen reservoirs 635 will additionally form an oxygen-depletedlow conductivity region 620 that also adds to the memory effect. Those skilled in the art will appreciate that either the oxygen-depletedlow conductivity region 620 or thelow conductivity oxide 640 may independently be sufficient to create an acceptable memory effect or, if the conduction mechanisms are different (e.g., small polaron hopping through the oxygen-depletedlow conductivity region 620 and tunneling through the low conductivity oxide 640) one mechanism may even dominate the overall conduction through thememory element 500. Accordingly, memory cells can be designed to take advantage of only one phenomenon or the other or both. - Creating the Memory Effect with Oxygen Depletion
-
FIG. 7 is a block diagram representing another embodiment of amemory element 700 in a two-terminal memory cell where an oxygen-depleted low conductivity region in an otherwise conductive material creates the majority of the memory effect.FIG. 7 shows amixed valence oxide 710 and a mixed electronicionic conductor 705, two basic components of thememory element 700 between atop memory electrode 515 and abottom memory electrode 520. As with the embodiment ofFIG. 5A , the orientation of the memory element may be important for processing considerations. It should be appreciated that the memory element can also be used in a three-terminal memory cell, similar to what is depicted inFIG. 5C . - In these embodiments, ion deficiency (which, in the embodiment of
FIG. 7 , is oxygen) will cause an otherwise conductive material to become less conductive. Themixed valence oxide 710 will generally be crystalline, either as a single crystalline structure or a polycrystalline structure. In one specific embodiment the crystalline structure maintains its basic crystallinity (with some degree of deformation) in both valence states. By maintaining its crystallinity, both the physical stresses on the memory element may be reduced and the reversibility of the process may be easier to achieve. - The mixed electronic
ionic conductor 705 is similar, and in some cases identical, to theelectrolytic tunnel barrier 505 ofFIGS. 6A and 6B . Like theelectrolytic tunnel barrier 505, the mixed electronicionic conductor 705 is both an electrolyte and creates a high electric field that promotes ionic movement. However, whether the mixed electronicionic conductor 705 promotes actual tunneling is not critical. - In
FIG. 8A the mixed electronicionic conductor 705 also acts as an oxygen repository, temporarily holding oxygen until an opposite polarity voltage pulse pushes the oxygen back into themixed valence oxide 710. InFIG. 8B aseparate oxygen repository 715 layer is used to hold the oxygen. Theoxygen repository 715 may be identical to the previously describedcomplementary reservoir 615 or even certain types ofoxygen reservoirs 635 such as IrOx. If a redox reaction creates an oxide in theoxygen repository 715, the activation energy required to disassociate the oxygen from the oxide will influence whether the memory is used as a one time programmable memory or a rewritable memory. - In one specific embodiment that is similar to an inverted embodiment of what is shown in
FIG. 8A , thebottom electrode 520 might be a 500 Angstrom layer of platinum, DC magnetron sputtered with 180 watts applied to a platinum target in 4 mTorr of argon at 450° C. and then cooled in-situ for at least 10 minutes in the sputter ambient gas environment of 4 mTorr of argon. - The
mixed valence oxide 710 might be a 500 Angstrom layer of a PCMO perovskite, RF magnetron sputtered in 10 mTorr of argon at 550° C. by applying 120 watts to a Pr0.7Ca0.3MnO3 target (made with hot isostatic pressing or HIP), afterwards cooled in-situ for 10 minutes in the sputter ambient gas environment of 10 mTorr of argon, then cooled for another 10 minutes in a load lock chamber at 600 Torr of oxygen. - The mixed electronic
ionic conductor 705 might be 20 or 30 Angstroms of some type of AlOx, RF magnetron sputtered in 4 mTorr of argon with 1% oxygen at 300° C. by applying 150 watts to an Al2O3 target (also made with HIP), and then annealed for 30 minutes at 250° C. in the sputter ambient gas environment of 4 mTorr of argon with 1% O2. - If an embodiment similar to
FIG. 8B were desired, anoxygen repository 715 of 200 Angstroms of aluminum metal could be DC magnetron sputtered with 250 watts applied to an aluminum target in 4 mTorr of argon at 25° C. - The
top electrode 515 might be 500 Angstroms of platinum, DC magnetron sputtered with 180 watts applied to a platinum target in 4 mTorr of argon at 25° C. - Although the invention has been described in its presently contemplated best mode, it is clear that it is susceptible to numerous modifications, modes of operation and embodiments, all within the ability and skill of those familiar with the art and without exercise of further inventive activity. For example, although the ion reservoir was described as being negative in connection with the oxygen reservoir, a positively charged ion reservoir may have the same functionality, as long as the other physical requirements of the specific embodiments are met. Furthermore, while the theories provided above are one possible explanation of how the various materials interact, the inventors do not wish to be bound by any theoretical explanation. Accordingly, that which is intended to be protected by Letters Patent is set forth in the claims and includes all variations and modifications that fall within the spirit and scope of the claims.
Claims (24)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/456,677 US20090303773A1 (en) | 2004-02-06 | 2009-06-18 | Multi-terminal reversibly switchable memory device |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/773,549 US7082052B2 (en) | 2004-02-06 | 2004-02-06 | Multi-resistive state element with reactive metal |
US10/934,951 US7538338B2 (en) | 2004-09-03 | 2004-09-03 | Memory using variable tunnel barrier widths |
US11/095,026 US20060171200A1 (en) | 2004-02-06 | 2005-03-30 | Memory using mixed valence conductive oxides |
US12/456,677 US20090303773A1 (en) | 2004-02-06 | 2009-06-18 | Multi-terminal reversibly switchable memory device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/095,026 Continuation US20060171200A1 (en) | 2004-02-06 | 2005-03-30 | Memory using mixed valence conductive oxides |
Publications (1)
Publication Number | Publication Date |
---|---|
US20090303773A1 true US20090303773A1 (en) | 2009-12-10 |
Family
ID=35744697
Family Applications (13)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/095,026 Abandoned US20060171200A1 (en) | 2004-02-06 | 2005-03-30 | Memory using mixed valence conductive oxides |
US12/004,292 Expired - Fee Related US8020132B2 (en) | 2004-02-06 | 2007-12-19 | Combined memories in integrated circuits |
US12/456,627 Abandoned US20090303772A1 (en) | 2004-02-06 | 2009-06-18 | Two-Terminal Reversibly Switchable Memory Device |
US12/456,677 Abandoned US20090303773A1 (en) | 2004-02-06 | 2009-06-18 | Multi-terminal reversibly switchable memory device |
US13/224,173 Active US8141021B2 (en) | 2004-02-06 | 2011-09-01 | Combined memories in integrated circuits |
US13/329,063 Abandoned US20120087174A1 (en) | 2004-09-03 | 2011-12-16 | Two Terminal Re Writeable Non Volatile Ion Transport Memory Device |
US13/425,256 Active US8347254B2 (en) | 2004-02-06 | 2012-03-20 | Combined memories in integrated circuits |
US14/463,518 Expired - Lifetime US9159913B2 (en) | 2004-02-06 | 2014-08-19 | Two-terminal reversibly switchable memory device |
US14/844,805 Expired - Lifetime US9831425B2 (en) | 2004-02-06 | 2015-09-03 | Two-terminal reversibly switchable memory device |
US15/797,452 Expired - Lifetime US10224480B2 (en) | 2004-02-06 | 2017-10-30 | Two-terminal reversibly switchable memory device |
US16/262,841 Expired - Lifetime US10680171B2 (en) | 2004-02-06 | 2019-01-30 | Two-terminal reversibly switchable memory device |
US16/864,051 Expired - Lifetime US11063214B2 (en) | 2004-02-06 | 2020-04-30 | Two-terminal reversibly switchable memory device |
US17/194,609 Expired - Lifetime US11672189B2 (en) | 2004-02-06 | 2021-03-08 | Two-terminal reversibly switchable memory device |
Family Applications Before (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/095,026 Abandoned US20060171200A1 (en) | 2004-02-06 | 2005-03-30 | Memory using mixed valence conductive oxides |
US12/004,292 Expired - Fee Related US8020132B2 (en) | 2004-02-06 | 2007-12-19 | Combined memories in integrated circuits |
US12/456,627 Abandoned US20090303772A1 (en) | 2004-02-06 | 2009-06-18 | Two-Terminal Reversibly Switchable Memory Device |
Family Applications After (9)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/224,173 Active US8141021B2 (en) | 2004-02-06 | 2011-09-01 | Combined memories in integrated circuits |
US13/329,063 Abandoned US20120087174A1 (en) | 2004-09-03 | 2011-12-16 | Two Terminal Re Writeable Non Volatile Ion Transport Memory Device |
US13/425,256 Active US8347254B2 (en) | 2004-02-06 | 2012-03-20 | Combined memories in integrated circuits |
US14/463,518 Expired - Lifetime US9159913B2 (en) | 2004-02-06 | 2014-08-19 | Two-terminal reversibly switchable memory device |
US14/844,805 Expired - Lifetime US9831425B2 (en) | 2004-02-06 | 2015-09-03 | Two-terminal reversibly switchable memory device |
US15/797,452 Expired - Lifetime US10224480B2 (en) | 2004-02-06 | 2017-10-30 | Two-terminal reversibly switchable memory device |
US16/262,841 Expired - Lifetime US10680171B2 (en) | 2004-02-06 | 2019-01-30 | Two-terminal reversibly switchable memory device |
US16/864,051 Expired - Lifetime US11063214B2 (en) | 2004-02-06 | 2020-04-30 | Two-terminal reversibly switchable memory device |
US17/194,609 Expired - Lifetime US11672189B2 (en) | 2004-02-06 | 2021-03-08 | Two-terminal reversibly switchable memory device |
Country Status (6)
Country | Link |
---|---|
US (13) | US20060171200A1 (en) |
EP (2) | EP2284840A3 (en) |
JP (2) | JP2008512857A (en) |
KR (1) | KR20070047341A (en) |
CN (1) | CN102694122A (en) |
WO (1) | WO2006029228A2 (en) |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090268506A1 (en) * | 2008-04-25 | 2009-10-29 | Seagate Technology Llc | Storage device including a memory cell having multiple memory layers |
US20100162037A1 (en) * | 2008-12-22 | 2010-06-24 | International Business Machines Corporation | Memory System having Spare Memory Devices Attached to a Local Interface Bus |
US20110220862A1 (en) * | 2009-07-13 | 2011-09-15 | Koji Arita | Resistance variable element and resistance variable memory device |
US20120001143A1 (en) * | 2009-03-27 | 2012-01-05 | Dmitri Borisovich Strukov | Switchable Junction with Intrinsic Diode |
WO2012003821A1 (en) * | 2010-07-05 | 2012-01-12 | Forschungszentrum Jülich GmbH | Ionically controlled three-gate component |
US9159913B2 (en) | 2004-02-06 | 2015-10-13 | Unity Semiconductor Corporation | Two-terminal reversibly switchable memory device |
WO2019066851A1 (en) * | 2017-09-28 | 2019-04-04 | Intel Corporation | A resistive random access memory device and methods of fabrication |
US10340312B2 (en) | 2004-02-06 | 2019-07-02 | Hefei Reliance Memory Limited | Memory element with a reactive metal layer |
US10586765B2 (en) | 2017-06-22 | 2020-03-10 | Tokyo Electron Limited | Buried power rails |
US11037987B2 (en) | 2011-09-30 | 2021-06-15 | Hefei Reliance Memory Limited | Multi-layered conductive metal oxide structures and methods for facilitating enhanced performance characteristics of two-terminal memory cells |
US11417707B2 (en) | 2020-03-19 | 2022-08-16 | SK Hynix Inc. | Nonvolatile memory device of three-dimensional structure including resistance change element |
US11563172B2 (en) | 2020-09-25 | 2023-01-24 | SK Hynix Inc. | Variable resistance memory device and manufacturing method of the same |
US11942282B1 (en) * | 2021-07-13 | 2024-03-26 | National Technology & Engineering Solutions Of Sandia, Llc | Thermally sensitive state change ionic redox transistor |
Families Citing this family (158)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006245280A (en) * | 2005-03-03 | 2006-09-14 | Matsushita Electric Ind Co Ltd | Field effect transistor and method of operating the same |
US8559209B2 (en) | 2011-06-10 | 2013-10-15 | Unity Semiconductor Corporation | Array voltage regulating technique to enable data operations on large cross-point memory arrays with resistive memory elements |
US8270193B2 (en) | 2010-01-29 | 2012-09-18 | Unity Semiconductor Corporation | Local bit lines and methods of selecting the same to access memory elements in cross-point arrays |
US7889571B2 (en) | 2008-01-09 | 2011-02-15 | Unity Semiconductor Corporation | Buffering systems methods for accessing multiple layers of memory in integrated circuits |
US8565003B2 (en) | 2011-06-28 | 2013-10-22 | Unity Semiconductor Corporation | Multilayer cross-point memory array having reduced disturb susceptibility |
US8111572B2 (en) * | 2007-12-12 | 2012-02-07 | Unity Semiconductor Corporation | Disturb control circuits and methods to control memory disturbs among multiple layers of memory |
US8937292B2 (en) | 2011-08-15 | 2015-01-20 | Unity Semiconductor Corporation | Vertical cross point arrays for ultra high density memory applications |
US9058300B2 (en) * | 2005-03-30 | 2015-06-16 | Unity Semiconductor Corporation | Integrated circuits and methods to control access to multiple layers of memory |
US7256415B2 (en) * | 2005-05-31 | 2007-08-14 | International Business Machines Corporation | Memory device and method of manufacturing the device by simultaneously conditioning transition metal oxide layers in a plurality of memory cells |
US8395199B2 (en) | 2006-03-25 | 2013-03-12 | 4D-S Pty Ltd. | Systems and methods for fabricating self-aligned memory cell |
US7522468B2 (en) * | 2006-06-08 | 2009-04-21 | Unity Semiconductor Corporation | Serial memory interface |
US7747817B2 (en) * | 2006-06-28 | 2010-06-29 | Unity Semiconductor Corporation | Performing data operations using non-volatile third dimension memory |
US7932548B2 (en) | 2006-07-14 | 2011-04-26 | 4D-S Pty Ltd. | Systems and methods for fabricating self-aligned memory cell |
US8454810B2 (en) | 2006-07-14 | 2013-06-04 | 4D-S Pty Ltd. | Dual hexagonal shaped plasma source |
US7619945B2 (en) * | 2006-08-18 | 2009-11-17 | Unity Semiconductor Corporation | Memory power management |
US7536669B1 (en) * | 2006-08-30 | 2009-05-19 | Xilinx, Inc. | Generic DMA IP core interface for FPGA platform design |
US8308915B2 (en) | 2006-09-14 | 2012-11-13 | 4D-S Pty Ltd. | Systems and methods for magnetron deposition |
WO2008038365A1 (en) * | 2006-09-28 | 2008-04-03 | Fujitsu Limited | Variable-resistance element |
US8058643B2 (en) | 2006-09-29 | 2011-11-15 | The Board Of Trustees Of The Leland Stanford Junior University | Electrochemical memory with internal boundary |
US8766224B2 (en) | 2006-10-03 | 2014-07-01 | Hewlett-Packard Development Company, L.P. | Electrically actuated switch |
US7539811B2 (en) * | 2006-10-05 | 2009-05-26 | Unity Semiconductor Corporation | Scaleable memory systems using third dimension memory |
US7724562B2 (en) | 2006-11-02 | 2010-05-25 | The Board Of Trustees Of The Leland Stanford Junior University | Electrochemical memory with heater |
CN100568532C (en) * | 2006-12-21 | 2009-12-09 | 国际商业机器公司 | Storage unit and manufacturing method thereof |
US7765380B2 (en) * | 2007-01-19 | 2010-07-27 | Unity Semiconductor Corporation | Fast data access through page manipulation |
US7678607B2 (en) | 2007-02-05 | 2010-03-16 | Intermolecular, Inc. | Methods for forming resistive switching memory elements |
US7704789B2 (en) * | 2007-02-05 | 2010-04-27 | Intermolecular, Inc. | Methods for forming resistive switching memory elements |
US7972897B2 (en) * | 2007-02-05 | 2011-07-05 | Intermolecular, Inc. | Methods for forming resistive switching memory elements |
US7629198B2 (en) * | 2007-03-05 | 2009-12-08 | Intermolecular, Inc. | Methods for forming nonvolatile memory elements with resistive-switching metal oxides |
US8097878B2 (en) * | 2007-03-05 | 2012-01-17 | Intermolecular, Inc. | Nonvolatile memory elements with metal-deficient resistive-switching metal oxides |
WO2008140979A1 (en) * | 2007-05-09 | 2008-11-20 | Intermolecular, Inc. | Resistive-switching nonvolatile memory elements |
WO2009015298A2 (en) * | 2007-07-25 | 2009-01-29 | Intermolecular, Inc. | Nonvolatile memory elements |
WO2009015297A1 (en) | 2007-07-25 | 2009-01-29 | Intermolecular, Inc. | Multistate nonvolatile memory elements |
US8737151B2 (en) | 2007-07-26 | 2014-05-27 | Unity Semiconductor Corporation | Low read current architecture for memory |
US7715250B2 (en) * | 2007-08-16 | 2010-05-11 | Unity Semiconductor Corporation | Circuitry and method for indicating a memory |
US7813210B2 (en) * | 2007-08-16 | 2010-10-12 | Unity Semiconductor Corporation | Multiple-type memory |
JP5263160B2 (en) * | 2007-08-22 | 2013-08-14 | 富士通株式会社 | Variable resistance element |
US7996600B2 (en) | 2007-08-30 | 2011-08-09 | Unity Semiconductor Corporation | Memory emulation in an electronic organizer |
US8164656B2 (en) * | 2007-08-31 | 2012-04-24 | Unity Semiconductor Corporation | Memory emulation in an image capture device |
US7877541B2 (en) * | 2007-12-22 | 2011-01-25 | Unity Semiconductor Corporation | Method and system for accessing non-volatile memory |
US20090164203A1 (en) * | 2007-12-23 | 2009-06-25 | Unity Semiconductor Corporation | Non-volatile memory compiler |
US20090164744A1 (en) * | 2007-12-24 | 2009-06-25 | Unity Semiconductor Corporation | Memory access protection |
US20090171650A1 (en) * | 2007-12-27 | 2009-07-02 | Unity Semiconductor Corporation | Non-Volatile memories in interactive entertainment systems |
US7652502B2 (en) * | 2007-12-29 | 2010-01-26 | Unity Semiconductor Corporation | Field programmable gate arrays using resistivity sensitive memories |
US20090167496A1 (en) * | 2007-12-31 | 2009-07-02 | Unity Semiconductor Corporation | Radio frequency identification transponder memory |
US7652501B2 (en) | 2008-01-07 | 2010-01-26 | Unity Semiconductor Corporation | Programmable logic device structure using third dimensional memory |
US7768812B2 (en) | 2008-01-15 | 2010-08-03 | Micron Technology, Inc. | Memory cells, memory cell programming methods, memory cell reading methods, memory cell operating methods, and memory devices |
US7715244B2 (en) * | 2008-02-05 | 2010-05-11 | Unity Semiconductor Corporation | Non-volatile register having a memory element and register logic vertically configured on a substrate |
US7990762B2 (en) * | 2008-02-06 | 2011-08-02 | Unity Semiconductor Corporation | Integrated circuits to control access to multiple layers of memory |
US8208284B2 (en) * | 2008-03-07 | 2012-06-26 | Unity Semiconductor Corporation | Data retention structure for non-volatile memory |
WO2009122567A1 (en) * | 2008-04-01 | 2009-10-08 | 株式会社 東芝 | Information recording/reproducing device |
US8034655B2 (en) * | 2008-04-08 | 2011-10-11 | Micron Technology, Inc. | Non-volatile resistive oxide memory cells, non-volatile resistive oxide memory arrays, and methods of forming non-volatile resistive oxide memory cells and memory arrays |
US8551809B2 (en) * | 2008-05-01 | 2013-10-08 | Intermolecular, Inc. | Reduction of forming voltage in semiconductor devices |
US8062918B2 (en) * | 2008-05-01 | 2011-11-22 | Intermolecular, Inc. | Surface treatment to improve resistive-switching characteristics |
US8129704B2 (en) | 2008-05-01 | 2012-03-06 | Intermolecular, Inc. | Non-volatile resistive-switching memories |
US8053364B2 (en) * | 2008-05-01 | 2011-11-08 | Intermolecular, Inc. | Closed-loop sputtering controlled to enhance electrical characteristics in deposited layer |
US8211743B2 (en) * | 2008-05-02 | 2012-07-03 | Micron Technology, Inc. | Methods of forming non-volatile memory cells having multi-resistive state material between conductive electrodes |
DE102008024078A1 (en) | 2008-05-17 | 2009-12-17 | Forschungszentrum Jülich GmbH | Memory and method for writing and reading information in a memory |
US8114468B2 (en) * | 2008-06-18 | 2012-02-14 | Boise Technology, Inc. | Methods of forming a non-volatile resistive oxide memory array |
US8134137B2 (en) | 2008-06-18 | 2012-03-13 | Micron Technology, Inc. | Memory device constructions, memory cell forming methods, and semiconductor construction forming methods |
US9343665B2 (en) | 2008-07-02 | 2016-05-17 | Micron Technology, Inc. | Methods of forming a non-volatile resistive oxide memory cell and methods of forming a non-volatile resistive oxide memory array |
WO2010004705A1 (en) * | 2008-07-11 | 2010-01-14 | パナソニック株式会社 | Nonvolatile memory element, method for manufacturing the nonvolatile memory element, and nonvolatile semiconductor device using the nonvolatile memory element |
CN101878530B (en) | 2008-10-01 | 2012-03-07 | 松下电器产业株式会社 | Nonvolatile storage element and nonvolatile storage device using same |
US8519376B2 (en) * | 2008-10-27 | 2013-08-27 | Seagate Technology Llc | Nonvolatile resistive memory devices |
US8390100B2 (en) * | 2008-12-19 | 2013-03-05 | Unity Semiconductor Corporation | Conductive oxide electrodes |
US20100157647A1 (en) * | 2008-12-19 | 2010-06-24 | Unity Semiconductor Corporation | Memory access circuits and layout of the same for cross-point memory arrays |
US8456880B2 (en) * | 2009-01-30 | 2013-06-04 | Unity Semiconductor Corporation | Multiple layers of memory implemented as different memory technology |
US8339867B2 (en) * | 2009-01-30 | 2012-12-25 | Unity Semiconductor Corporation | Fuse elements based on two-terminal re-writeable non-volatile memory |
US8064256B2 (en) * | 2009-03-02 | 2011-11-22 | Unity Semiconductor Corporation | Non-volatile FIFO with third dimension memory |
US7968452B2 (en) * | 2009-06-30 | 2011-06-28 | Intermolecular, Inc. | Titanium-based high-K dielectric films |
US8320178B2 (en) | 2009-07-02 | 2012-11-27 | Actel Corporation | Push-pull programmable logic device cell |
US8421048B2 (en) * | 2009-07-13 | 2013-04-16 | Seagate Technology Llc | Non-volatile memory with active ionic interface region |
KR20120046327A (en) | 2009-09-04 | 2012-05-09 | 휴렛-팩커드 디벨롭먼트 컴퍼니, 엘.피. | Memristors based on mixed-metal-valence compounds |
US8045364B2 (en) | 2009-12-18 | 2011-10-25 | Unity Semiconductor Corporation | Non-volatile memory device ion barrier |
US8363443B2 (en) | 2010-02-01 | 2013-01-29 | Unity Semiconductor Corporation | Circuits and techniques to compensate data signals for variations of parameters affecting memory cells in cross-point arrays |
US8638584B2 (en) * | 2010-02-02 | 2014-01-28 | Unity Semiconductor Corporation | Memory architectures and techniques to enhance throughput for cross-point arrays |
US8437174B2 (en) * | 2010-02-15 | 2013-05-07 | Micron Technology, Inc. | Memcapacitor devices, field effect transistor devices, non-volatile memory arrays, and methods of programming |
US8416609B2 (en) | 2010-02-15 | 2013-04-09 | Micron Technology, Inc. | Cross-point memory cells, non-volatile memory arrays, methods of reading a memory cell, methods of programming a memory cell, methods of writing to and reading from a memory cell, and computer systems |
US8427859B2 (en) | 2010-04-22 | 2013-04-23 | Micron Technology, Inc. | Arrays of vertically stacked tiers of non-volatile cross point memory cells, methods of forming arrays of vertically stacked tiers of non-volatile cross point memory cells, and methods of reading a data value stored by an array of vertically stacked tiers of non-volatile cross point memory cells |
US8411477B2 (en) | 2010-04-22 | 2013-04-02 | Micron Technology, Inc. | Arrays of vertically stacked tiers of non-volatile cross point memory cells, methods of forming arrays of vertically stacked tiers of non-volatile cross point memory cells, and methods of reading a data value stored by an array of vertically stacked tiers of non-volatile cross point memory cells |
US8705265B2 (en) * | 2010-04-30 | 2014-04-22 | Hewlett-Packard Development Company, L.P. | Ionic devices containing a membrane between layers |
WO2011136806A1 (en) * | 2010-04-30 | 2011-11-03 | Hewlett-Packard Development Company, L.P. | Ionic devices with interacting species |
US8796656B2 (en) * | 2010-06-04 | 2014-08-05 | Micron Technology, Inc. | Oxide based memory |
US8289763B2 (en) | 2010-06-07 | 2012-10-16 | Micron Technology, Inc. | Memory arrays |
JP5186634B2 (en) | 2010-06-29 | 2013-04-17 | シャープ株式会社 | Nonvolatile semiconductor memory device |
CN102332454B (en) * | 2010-07-15 | 2013-04-10 | 复旦大学 | One-time programmable memory cell, memory and preparation method thereof |
US8634224B2 (en) | 2010-08-12 | 2014-01-21 | Micron Technology, Inc. | Memory cells, non-volatile memory arrays, methods of operating memory cells, methods of writing to and reading from a memory cell, and methods of programming a memory cell |
US8313996B2 (en) * | 2010-09-22 | 2012-11-20 | Micron Technology, Inc. | Reactive metal implated oxide based memory |
US8351242B2 (en) | 2010-09-29 | 2013-01-08 | Micron Technology, Inc. | Electronic devices, memory devices and memory arrays |
US8759809B2 (en) | 2010-10-21 | 2014-06-24 | Micron Technology, Inc. | Integrated circuitry comprising nonvolatile memory cells having platelike electrode and ion conductive material layer |
US8526213B2 (en) | 2010-11-01 | 2013-09-03 | Micron Technology, Inc. | Memory cells, methods of programming memory cells, and methods of forming memory cells |
US8796661B2 (en) | 2010-11-01 | 2014-08-05 | Micron Technology, Inc. | Nonvolatile memory cells and methods of forming nonvolatile memory cell |
US9454997B2 (en) | 2010-12-02 | 2016-09-27 | Micron Technology, Inc. | Array of nonvolatile memory cells having at least five memory cells per unit cell, having a plurality of the unit cells which individually comprise three elevational regions of programmable material, and/or having a continuous volume having a combination of a plurality of vertically oriented memory cells and a plurality of horizontally oriented memory cells; array of vertically stacked tiers of nonvolatile memory cells |
US8431458B2 (en) | 2010-12-27 | 2013-04-30 | Micron Technology, Inc. | Methods of forming a nonvolatile memory cell and methods of forming an array of nonvolatile memory cells |
US8791447B2 (en) | 2011-01-20 | 2014-07-29 | Micron Technology, Inc. | Arrays of nonvolatile memory cells and methods of forming arrays of nonvolatile memory cells |
US20120211716A1 (en) * | 2011-02-23 | 2012-08-23 | Unity Semiconductor Corporation | Oxygen ion implanted conductive metal oxide re-writeable non-volatile memory device |
US8488365B2 (en) | 2011-02-24 | 2013-07-16 | Micron Technology, Inc. | Memory cells |
JP5690635B2 (en) * | 2011-04-06 | 2015-03-25 | 国立大学法人鳥取大学 | Nonvolatile semiconductor memory device and method of manufacturing the same |
US8537592B2 (en) | 2011-04-15 | 2013-09-17 | Micron Technology, Inc. | Arrays of nonvolatile memory cells and methods of forming arrays of nonvolatile memory cells |
US10141314B2 (en) * | 2011-05-04 | 2018-11-27 | Micron Technology, Inc. | Memories and methods to provide configuration information to controllers |
US8466031B2 (en) | 2011-05-27 | 2013-06-18 | Micron Technology, Inc. | Mixed valent oxide memory and method |
US10566056B2 (en) | 2011-06-10 | 2020-02-18 | Unity Semiconductor Corporation | Global bit line pre-charge circuit that compensates for process, operating voltage, and temperature variations |
US8891276B2 (en) | 2011-06-10 | 2014-11-18 | Unity Semiconductor Corporation | Memory array with local bitlines and local-to-global bitline pass gates and gain stages |
US9117495B2 (en) | 2011-06-10 | 2015-08-25 | Unity Semiconductor Corporation | Global bit line pre-charge circuit that compensates for process, operating voltage, and temperature variations |
US8866121B2 (en) | 2011-07-29 | 2014-10-21 | Sandisk 3D Llc | Current-limiting layer and a current-reducing layer in a memory device |
US8610099B2 (en) | 2011-08-15 | 2013-12-17 | Unity Semiconductor Corporation | Planar resistive memory integration |
KR101912223B1 (en) * | 2011-08-16 | 2019-01-04 | 삼성전자주식회사 | Stacked mram device and memory system having the same |
US9024425B2 (en) | 2011-09-01 | 2015-05-05 | HangZhou HaiCun Information Technology Co., Ltd. | Three-dimensional memory comprising an integrated intermediate-circuit die |
US8659001B2 (en) | 2011-09-01 | 2014-02-25 | Sandisk 3D Llc | Defect gradient to boost nonvolatile memory performance |
US8921991B2 (en) | 2011-09-01 | 2014-12-30 | Chengdu Haicun Ip Technology Llc | Discrete three-dimensional memory |
US9117493B2 (en) | 2011-09-01 | 2015-08-25 | Chengdu Haicun Ip Technology Llc | Discrete three-dimensional memory comprising off-die address/data translator |
US8890300B2 (en) | 2011-09-01 | 2014-11-18 | Chengdu Haicun Ip Technology Llc | Discrete three-dimensional memory comprising off-die read/write-voltage generator |
US8637413B2 (en) | 2011-12-02 | 2014-01-28 | Sandisk 3D Llc | Nonvolatile resistive memory element with a passivated switching layer |
US9136306B2 (en) * | 2011-12-29 | 2015-09-15 | Micron Technology, Inc. | Memory structures and arrays |
US8698119B2 (en) | 2012-01-19 | 2014-04-15 | Sandisk 3D Llc | Nonvolatile memory device using a tunnel oxide as a current limiter element |
US10355001B2 (en) | 2012-02-15 | 2019-07-16 | Micron Technology, Inc. | Memories and methods to provide configuration information to controllers |
US8686386B2 (en) | 2012-02-17 | 2014-04-01 | Sandisk 3D Llc | Nonvolatile memory device using a varistor as a current limiter element |
US8975727B2 (en) | 2012-02-28 | 2015-03-10 | Intermolecular, Inc. | Memory cell having an integrated two-terminal current limiting resistor |
US8791445B2 (en) | 2012-03-01 | 2014-07-29 | Intermolecular, Inc. | Interfacial oxide used as switching layer in a nonvolatile resistive memory element |
US8804399B2 (en) * | 2012-03-23 | 2014-08-12 | Micron Technology, Inc. | Multi-function resistance change memory cells and apparatuses including the same |
US10134916B2 (en) * | 2012-08-27 | 2018-11-20 | Micron Technology, Inc. | Transistor devices, memory cells, and arrays of memory cells |
US9384108B2 (en) | 2012-12-04 | 2016-07-05 | International Business Machines Corporation | Functional built-in self test for a chip |
US9105704B2 (en) | 2012-12-20 | 2015-08-11 | Intermolecular, Inc. | Method of depositing films with narrow-band conductive properties |
US8907314B2 (en) | 2012-12-27 | 2014-12-09 | Intermolecular, Inc. | MoOx-based resistance switching materials |
US9047940B2 (en) | 2013-01-10 | 2015-06-02 | Intermolecular, Inc. | Resistive random access memory cells having variable switching characteristics |
US20140241031A1 (en) | 2013-02-28 | 2014-08-28 | Sandisk 3D Llc | Dielectric-based memory cells having multi-level one-time programmable and bi-level rewriteable operating modes and methods of forming the same |
US9190146B2 (en) | 2013-02-28 | 2015-11-17 | Kabushiki Kaisha Toshiba | Variable resistance memory system with redundancy lines and shielded bit lines |
CN105144383B (en) * | 2013-03-21 | 2019-11-19 | 汉阳大学校产学协力团 | Two-terminal switching element and resistive memory crosspoint array with bidirectional switching characteristics |
KR102074942B1 (en) * | 2013-07-29 | 2020-02-10 | 삼성전자 주식회사 | Nonvolatile memory transistor and device including the same |
US8883557B1 (en) | 2013-09-03 | 2014-11-11 | Intermolecular, Inc. | Controlling composition of multiple oxides in resistive switching layers using atomic layer deposition |
US20150249113A1 (en) * | 2014-02-28 | 2015-09-03 | Kabushiki Kaisha Toshiba | Nonvolatile memory device |
CN104978990B (en) * | 2014-04-14 | 2017-11-10 | 成都海存艾匹科技有限公司 | Compact three-dimensional storage |
KR20160058458A (en) * | 2014-11-17 | 2016-05-25 | 에스케이하이닉스 주식회사 | Memory system and operating method of memory system |
JP6430306B2 (en) | 2015-03-19 | 2018-11-28 | 東芝メモリ株式会社 | Nonvolatile memory device |
US9524769B2 (en) * | 2015-04-17 | 2016-12-20 | Samsung Electronics Co., Ltd. | Smart in-module refresh for DRAM |
US9761296B2 (en) | 2015-04-17 | 2017-09-12 | Samsung Electronics Co., Ltd. | Smart in-module refresh for DRAM |
CN106299111B (en) * | 2015-06-23 | 2019-02-05 | 北京有色金属研究总院 | One kind is exempted to electrically activate complementary resistance-variable storing device and preparation method thereof |
US10127993B2 (en) * | 2015-07-29 | 2018-11-13 | National Chiao Tung University | Dielectric fuse memory circuit and operation method thereof |
US9899450B2 (en) | 2015-09-15 | 2018-02-20 | The Regents Of The University Of California | Memristors and method for fabricating memristors |
US9553263B1 (en) | 2015-11-06 | 2017-01-24 | Micron Technology, Inc. | Resistive memory elements including buffer materials, and related memory cells, memory devices, electronic systems |
TWI569416B (en) * | 2015-11-26 | 2017-02-01 | 華邦電子股份有限公司 | Resistive random access memory and method of fabricating the same |
US10482940B2 (en) | 2015-12-17 | 2019-11-19 | Hewlett Packard Enterprise Development Lp | Computational accuracy in a crossbar array |
US10270451B2 (en) | 2015-12-17 | 2019-04-23 | Microsemi SoC Corporation | Low leakage ReRAM FPGA configuration cell |
US20170179382A1 (en) * | 2015-12-17 | 2017-06-22 | Microsemi SoC Corporation | Low leakage resistive random access memory cells and processes for fabricating same |
KR102556818B1 (en) * | 2015-12-30 | 2023-07-19 | 에스케이하이닉스 주식회사 | Synapse and neuromorphic device including the same |
US9773978B1 (en) * | 2016-08-02 | 2017-09-26 | International Business Machines Corporation | Optimal device structures for back-end-of-line compatible mixed ionic electronic conductors materials |
US9990993B2 (en) | 2016-09-29 | 2018-06-05 | Microsemi SoC Corporation | Three-transistor resistive random access memory cells |
US10147485B2 (en) | 2016-09-29 | 2018-12-04 | Microsemi Soc Corp. | Circuits and methods for preventing over-programming of ReRAM-based memory cells |
US9887351B1 (en) | 2016-09-30 | 2018-02-06 | International Business Machines Corporation | Multivalent oxide cap for analog switching resistive memory |
US9704573B1 (en) | 2016-09-30 | 2017-07-11 | Microsemi SoC Corporation | Three-transistor resistive random access memory cells |
CN116782666A (en) * | 2016-11-14 | 2023-09-19 | 合肥睿科微电子有限公司 | Method for forming nonvolatile memory structure |
DE112017006212T5 (en) | 2016-12-09 | 2019-08-29 | Microsemi Soc Corp. | Resistive memory cell with random access |
US10522224B2 (en) | 2017-08-11 | 2019-12-31 | Microsemi Soc Corp. | Circuitry and methods for programming resistive random access memory devices |
JP2019057540A (en) * | 2017-09-19 | 2019-04-11 | 東芝メモリ株式会社 | Memory element |
US10528288B2 (en) | 2017-12-20 | 2020-01-07 | International Business Machines Corporation | Three-dimensional stacked memory access optimization |
FR3076618B1 (en) * | 2018-01-05 | 2023-11-24 | Unity Semiconductor | METHOD AND SYSTEM FOR OPTICAL INSPECTION OF A SUBSTRATE |
JP2019220534A (en) * | 2018-06-18 | 2019-12-26 | キオクシア株式会社 | Semiconductor storage device and manufacturing method thereof |
US20210184113A1 (en) * | 2019-12-17 | 2021-06-17 | International Business Machines Corporation | Conductive Oxide Diffusion Barrier for Laser Crystallization |
TWI851350B (en) * | 2023-07-21 | 2024-08-01 | 國立清華大學 | Resistive random access memory unit with one-way conduction characteristic and fabricating method thereof |
Citations (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5835396A (en) * | 1996-10-17 | 1998-11-10 | Zhang; Guobiao | Three-dimensional read-only memory |
US6034882A (en) * | 1998-11-16 | 2000-03-07 | Matrix Semiconductor, Inc. | Vertically stacked field programmable nonvolatile memory and method of fabrication |
US6128214A (en) * | 1999-03-29 | 2000-10-03 | Hewlett-Packard | Molecular wire crossbar memory |
US6259644B1 (en) * | 1997-11-20 | 2001-07-10 | Hewlett-Packard Co | Equipotential sense methods for resistive cross point memory cell arrays |
US6458621B1 (en) * | 2001-08-01 | 2002-10-01 | Hewlett-Packard Company | Batch fabricated molecular electronic devices with cost-effective lithographic electrodes |
US6545891B1 (en) * | 2000-08-14 | 2003-04-08 | Matrix Semiconductor, Inc. | Modular memory device |
US6774054B1 (en) * | 2003-08-13 | 2004-08-10 | Sharp Laboratories Of America, Inc. | High temperature annealing of spin coated Pr1-xCaxMnO3 thim film for RRAM application |
US6788576B2 (en) * | 2002-10-28 | 2004-09-07 | Tower Semiconductor Ltd. | Complementary non-volatile memory cell |
US6839269B2 (en) * | 2001-12-28 | 2005-01-04 | Kabushiki Kaisha Toshiba | Magnetic random access memory |
US6855647B2 (en) * | 2003-04-02 | 2005-02-15 | Hewlett-Packard Development Company, L.P. | Custom electrodes for molecular memory and logic devices |
US6903361B2 (en) * | 2003-09-17 | 2005-06-07 | Micron Technology, Inc. | Non-volatile memory structure |
US20050151156A1 (en) * | 2004-01-13 | 2005-07-14 | Wu Naijuan | Switchable resistive perovskite microelectronic device with multi-layer thin film structure |
US20060023497A1 (en) * | 2004-07-28 | 2006-02-02 | Sharp Kabushiki Kaisha | Nonvolatile semiconductor memory device and read method |
US20070223282A1 (en) * | 2006-03-27 | 2007-09-27 | Tower Semiconductor Ltd. | Ultra Low Power Non-Volatile Memory Module |
US20080079029A1 (en) * | 2006-10-03 | 2008-04-03 | Williams R S | Multi-terminal electrically actuated switch |
US20080173975A1 (en) * | 2007-01-22 | 2008-07-24 | International Business Machines Corporation | Programmable resistor, switch or vertical memory cell |
US7408212B1 (en) * | 2003-07-18 | 2008-08-05 | Winbond Electronics Corporation | Stackable resistive cross-point memory with schottky diode isolation |
US7460385B2 (en) * | 2003-04-29 | 2008-12-02 | Infineon Technologies Ag | Memory circuit arrangement with a cell array substrate and a logic circuit substrate and method for the production thereof |
US7538338B2 (en) * | 2004-09-03 | 2009-05-26 | Unity Semiconductor Corporation | Memory using variable tunnel barrier widths |
Family Cites Families (202)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3886577A (en) * | 1973-09-12 | 1975-05-27 | Energy Conversion Devices Inc | Filament-type memory semiconductor device and method of making the same |
JPS60109844A (en) | 1983-09-27 | 1985-06-15 | メカトロン・システムズ・インコ−ポレ−テツド | Method and device for transmitting plurality of electric excitation signal in controllable manner |
US6635603B1 (en) * | 1987-01-09 | 2003-10-21 | Lucent Technologies Inc. | Devices and systems based on novel superconducting material |
GB2201268B (en) * | 1987-02-07 | 1991-05-29 | Motorola Inc | Non-volatile memory system |
FR2612507B1 (en) | 1987-03-19 | 1989-05-05 | Comp Generale Electricite | COPPER OXIDE WITH SUPERCONDUCTING VALENCIA AND METHOD FOR IMPLEMENTING SAME |
US5034882A (en) | 1987-11-10 | 1991-07-23 | Echelon Corporation | Multiprocessor intelligent cell for a network which provides sensing, bidirectional communications and control |
US5296716A (en) * | 1991-01-18 | 1994-03-22 | Energy Conversion Devices, Inc. | Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom |
US5536947A (en) | 1991-01-18 | 1996-07-16 | Energy Conversion Devices, Inc. | Electrically erasable, directly overwritable, multibit single cell memory element and arrays fabricated therefrom |
JPH04348068A (en) * | 1991-03-18 | 1992-12-03 | Toshiba Corp | Semiconductor memory device |
US5719416A (en) | 1991-12-13 | 1998-02-17 | Symetrix Corporation | Integrated circuit with layered superlattice material compound |
US5541850A (en) * | 1994-05-17 | 1996-07-30 | Vlsi Technology, Inc. | Method and apparatus for forming an integrated circuit including a memory structure |
US5479317A (en) | 1994-10-05 | 1995-12-26 | Bell Communications Research, Inc. | Ferroelectric capacitor heterostructure and method of making same |
KR100214267B1 (en) | 1995-04-07 | 1999-08-02 | 김영환 | Semiconductor device fabrication method |
US5625587A (en) * | 1995-07-12 | 1997-04-29 | Virginia Polytechnic Institute And State University | Rare earth manganate films made by metalorganic decomposition or metalorganic chemical vapor deposition for nonvolatile memory devices |
JPH09172208A (en) * | 1995-10-16 | 1997-06-30 | Sanyo Electric Co Ltd | Superconductive device |
US6023564A (en) * | 1996-07-19 | 2000-02-08 | Xilinx, Inc. | Data processing system using a flash reconfigurable logic device as a dynamic execution unit for a sequence of instructions |
US6421817B1 (en) * | 1997-05-29 | 2002-07-16 | Xilinx, Inc. | System and method of computation in a programmable logic device using virtual instructions |
US6047115A (en) * | 1997-05-29 | 2000-04-04 | Xilinx, Inc. | Method for configuring FPGA memory planes for virtual hardware computation |
WO1999025014A1 (en) | 1997-11-10 | 1999-05-20 | Hitachi, Ltd. | Dielectric element and manufacturing method therefor |
US5991193A (en) | 1997-12-02 | 1999-11-23 | International Business Machines Corporation | Voltage biasing for magnetic ram with magnetic tunnel memory cells |
US6185121B1 (en) * | 1998-02-26 | 2001-02-06 | Lucent Technologies Inc. | Access structure for high density read only memory |
US6204139B1 (en) * | 1998-08-25 | 2001-03-20 | University Of Houston | Method for switching the properties of perovskite materials used in thin film resistors |
US6563155B2 (en) * | 1998-09-08 | 2003-05-13 | Texas Instruments Incorporated | Cross point type DRAM cell composed of a pillar having an active region |
US6351406B1 (en) * | 1998-11-16 | 2002-02-26 | Matrix Semiconductor, Inc. | Vertically stacked field programmable nonvolatile memory and method of fabrication |
US6385074B1 (en) * | 1998-11-16 | 2002-05-07 | Matrix Semiconductor, Inc. | Integrated circuit structure including three-dimensional memory array |
TW434877B (en) | 1998-12-03 | 2001-05-16 | Matsushita Electronics Corp | Semiconductor memory device and method for manufacturing the same |
US6487106B1 (en) * | 1999-01-12 | 2002-11-26 | Arizona Board Of Regents | Programmable microelectronic devices and method of forming and programming same |
US6825489B2 (en) * | 2001-04-06 | 2004-11-30 | Axon Technologies Corporation | Microelectronic device, structure, and system, including a memory structure having a variable programmable property and method of forming the same |
CN1175423C (en) * | 1999-02-11 | 2004-11-10 | 亚利桑那州立大学董事会 | Microelectronic Programmable Structure and Its Formation and Programming Method |
US6140672A (en) | 1999-03-05 | 2000-10-31 | Symetrix Corporation | Ferroelectric field effect transistor having a gate electrode being electrically connected to the bottom electrode of a ferroelectric capacitor |
US6459095B1 (en) | 1999-03-29 | 2002-10-01 | Hewlett-Packard Company | Chemically synthesized and assembled electronics devices |
US6236076B1 (en) | 1999-04-29 | 2001-05-22 | Symetrix Corporation | Ferroelectric field effect transistors for nonvolatile memory applications having functional gradient material |
JP3743487B2 (en) * | 1999-07-14 | 2006-02-08 | 富士ゼロックス株式会社 | Programmable logic circuit device, information processing system, method for reconfiguring circuit into programmable logic circuit device, and method for compressing circuit information for programmable logic circuit device |
US6631085B2 (en) | 2000-04-28 | 2003-10-07 | Matrix Semiconductor, Inc. | Three-dimensional memory array incorporating serial chain diode stack |
US6420215B1 (en) | 2000-04-28 | 2002-07-16 | Matrix Semiconductor, Inc. | Three-dimensional memory array and method of fabrication |
US6888750B2 (en) | 2000-04-28 | 2005-05-03 | Matrix Semiconductor, Inc. | Nonvolatile memory on SOI and compound semiconductor substrates and method of fabrication |
CN1430792A (en) * | 2000-05-31 | 2003-07-16 | 摩托罗拉公司 | Semiconductor device and method |
US6515888B2 (en) * | 2000-08-14 | 2003-02-04 | Matrix Semiconductor, Inc. | Low cost three-dimensional memory array |
US6518609B1 (en) | 2000-08-31 | 2003-02-11 | University Of Maryland | Niobium or vanadium substituted strontium titanate barrier intermediate a silicon underlayer and a functional metal oxide film |
DE10058047A1 (en) * | 2000-11-23 | 2002-06-13 | Infineon Technologies Ag | Integrated memory with an arrangement of non-volatile memory cells and method for producing and operating the integrated memory |
US6664639B2 (en) * | 2000-12-22 | 2003-12-16 | Matrix Semiconductor, Inc. | Contact and via structure and method of fabrication |
CN1284082C (en) * | 2001-01-19 | 2006-11-08 | 株式会社日立制作所 | Electronic circuit device |
US6356477B1 (en) * | 2001-01-29 | 2002-03-12 | Hewlett Packard Company | Cross point memory array including shared devices for blocking sneak path currents |
US6407953B1 (en) * | 2001-02-02 | 2002-06-18 | Matrix Semiconductor, Inc. | Memory array organization and related test method particularly well suited for integrated circuits having write-once memory arrays |
US6515904B2 (en) * | 2001-03-21 | 2003-02-04 | Matrix Semiconductor, Inc. | Method and system for increasing programming bandwidth in a non-volatile memory device |
US6504753B1 (en) * | 2001-03-21 | 2003-01-07 | Matrix Semiconductor, Inc. | Method and apparatus for discharging memory array lines |
US7177181B1 (en) * | 2001-03-21 | 2007-02-13 | Sandisk 3D Llc | Current sensing method and apparatus particularly useful for a memory array of cells having diode-like characteristics |
US6522594B1 (en) * | 2001-03-21 | 2003-02-18 | Matrix Semiconductor, Inc. | Memory array incorporating noise detection line |
US6473332B1 (en) * | 2001-04-04 | 2002-10-29 | The University Of Houston System | Electrically variable multi-state resistance computing |
US6657888B1 (en) * | 2001-05-11 | 2003-12-02 | Board Of Regents Of The University Of Nebraska | Application of high spin polarization materials in two terminal non-volatile bistable memory devices |
US6531371B2 (en) * | 2001-06-28 | 2003-03-11 | Sharp Laboratories Of America, Inc. | Electrically programmable resistance cross point memory |
US6569745B2 (en) * | 2001-06-28 | 2003-05-27 | Sharp Laboratories Of America, Inc. | Shared bit line cross point memory array |
US6927430B2 (en) | 2001-06-28 | 2005-08-09 | Sharp Laboratories Of America, Inc. | Shared bit line cross-point memory array incorporating P/N junctions |
US6825058B2 (en) | 2001-06-28 | 2004-11-30 | Sharp Laboratories Of America, Inc. | Methods of fabricating trench isolated cross-point memory array |
US6693821B2 (en) * | 2001-06-28 | 2004-02-17 | Sharp Laboratories Of America, Inc. | Low cross-talk electrically programmable resistance cross point memory |
US6599796B2 (en) | 2001-06-29 | 2003-07-29 | Hewlett-Packard Development Company, L.P. | Apparatus and fabrication process to reduce crosstalk in pirm memory array |
US6525953B1 (en) * | 2001-08-13 | 2003-02-25 | Matrix Semiconductor, Inc. | Vertically-stacked, field-programmable, nonvolatile memory and method of fabrication |
US7132711B2 (en) * | 2001-08-30 | 2006-11-07 | Micron Technology, Inc. | Programmable array logic or memory with p-channel devices and asymmetrical tunnel barriers |
JP3593582B2 (en) * | 2001-09-19 | 2004-11-24 | 彰 土井 | Storage element using electric field induced blackening of ion conductor containing silver ion |
AU2002362662A1 (en) * | 2001-10-09 | 2003-04-22 | Axon Technologies Corporation | Programmable microelectronic device, structure, and system, and method of forming the same |
TW519734B (en) | 2001-12-04 | 2003-02-01 | Macronix Int Co Ltd | Programming and erasing methods of non-volatile memory having nitride tunneling layer |
US6759249B2 (en) | 2002-02-07 | 2004-07-06 | Sharp Laboratories Of America, Inc. | Device and method for reversible resistance change induced by electric pulses in non-crystalline perovskite unipolar programmable memory |
TWI224403B (en) * | 2002-03-15 | 2004-11-21 | Axon Technologies Corp | Programmable structure, an array including the structure, and methods of forming the same |
US6731528B2 (en) * | 2002-05-03 | 2004-05-04 | Micron Technology, Inc. | Dual write cycle programmable conductor memory system and method of operation |
JP4282314B2 (en) * | 2002-06-25 | 2009-06-17 | シャープ株式会社 | Storage device |
US6753561B1 (en) * | 2002-08-02 | 2004-06-22 | Unity Semiconductor Corporation | Cross point memory array using multiple thin films |
US6965137B2 (en) * | 2002-08-02 | 2005-11-15 | Unity Semiconductor Corporation | Multi-layer conductive memory device |
US7071008B2 (en) * | 2002-08-02 | 2006-07-04 | Unity Semiconductor Corporation | Multi-resistive state material that uses dopants |
US7020006B2 (en) * | 2002-08-02 | 2006-03-28 | Unity Semiconductor Corporation | Discharge of conductive array lines in fast memory |
US6859382B2 (en) * | 2002-08-02 | 2005-02-22 | Unity Semiconductor Corporation | Memory array of a non-volatile ram |
US7057914B2 (en) * | 2002-08-02 | 2006-06-06 | Unity Semiconductor Corporation | Cross point memory array with fast access time |
US6970375B2 (en) | 2002-08-02 | 2005-11-29 | Unity Semiconductor Corporation | Providing a reference voltage to a cross point memory array |
US6850455B2 (en) * | 2002-08-02 | 2005-02-01 | Unity Semiconductor Corporation | Multiplexor having a reference voltage on unselected lines |
US6906939B2 (en) * | 2002-08-02 | 2005-06-14 | Unity Semiconductor Corporation | Re-writable memory with multiple memory layers |
US6856536B2 (en) * | 2002-08-02 | 2005-02-15 | Unity Semiconductor Corporation | Non-volatile memory with a single transistor and resistive memory element |
US7042035B2 (en) | 2002-08-02 | 2006-05-09 | Unity Semiconductor Corporation | Memory array with high temperature wiring |
US7079442B2 (en) | 2002-08-02 | 2006-07-18 | Unity Semiconductor Corporation | Layout of driver sets in a cross point memory array |
US6917539B2 (en) | 2002-08-02 | 2005-07-12 | Unity Semiconductor Corporation | High-density NVRAM |
US7884349B2 (en) * | 2002-08-02 | 2011-02-08 | Unity Semiconductor Corporation | Selection device for re-writable memory |
US7067862B2 (en) * | 2002-08-02 | 2006-06-27 | Unity Semiconductor Corporation | Conductive memory device with conductive oxide electrodes |
US7326979B2 (en) * | 2002-08-02 | 2008-02-05 | Unity Semiconductor Corporation | Resistive memory device with a treated interface |
US6836421B2 (en) * | 2002-08-02 | 2004-12-28 | Unity Semiconductor Corporation | Line drivers that fit within a specified line pitch |
US7009909B2 (en) * | 2002-08-02 | 2006-03-07 | Unity Semiconductor Corporation | Line drivers that use minimal metal layers |
US6870755B2 (en) | 2002-08-02 | 2005-03-22 | Unity Semiconductor Corporation | Re-writable memory with non-linear memory element |
US6882553B2 (en) * | 2002-08-08 | 2005-04-19 | Micron Technology Inc. | Stacked columnar resistive memory structure and its method of formation and operation |
US6778420B2 (en) | 2002-09-25 | 2004-08-17 | Ovonyx, Inc. | Method of operating programmable resistant element |
US6940744B2 (en) | 2002-10-31 | 2005-09-06 | Unity Semiconductor Corporation | Adaptive programming technique for a re-writable conductive memory device |
WO2004048906A2 (en) | 2002-11-22 | 2004-06-10 | Cidra Corporation | Method for calibrating a flow meter having an array of sensors |
JP4371781B2 (en) * | 2002-11-26 | 2009-11-25 | 株式会社東芝 | Magnetic cell and magnetic memory |
JP4113423B2 (en) * | 2002-12-04 | 2008-07-09 | シャープ株式会社 | Semiconductor memory device and reference cell correction method |
JP4355136B2 (en) | 2002-12-05 | 2009-10-28 | シャープ株式会社 | Nonvolatile semiconductor memory device and reading method thereof |
US6966044B2 (en) * | 2002-12-09 | 2005-11-15 | Lsi Logic Corporation | Method for composing memory on programmable platform devices to meet varied memory requirements with a fixed set of resources |
US7069523B2 (en) * | 2002-12-13 | 2006-06-27 | Lsi Logic Corporation | Automated selection and placement of memory during design of an integrated circuit |
US7055113B2 (en) * | 2002-12-31 | 2006-05-30 | Lsi Logic Corporation | Simplified process to design integrated circuits |
JP4326226B2 (en) * | 2003-01-20 | 2009-09-02 | Okiセミコンダクタ株式会社 | Semiconductor integrated circuit |
US7188534B2 (en) | 2003-02-10 | 2007-03-13 | Invensys Systems, Inc. | Multi-phase coriolis flowmeter |
JP3704128B2 (en) * | 2003-02-17 | 2005-10-05 | 株式会社東芝 | Magnetic random access memory and reading method thereof |
US6911361B2 (en) | 2003-03-10 | 2005-06-28 | Sharp Laboratories Of America, Inc. | Low temperature processing of PCMO thin film on Ir substrate for RRAM application |
US6774004B1 (en) | 2003-03-17 | 2004-08-10 | Sharp Laboratories Of America, Inc. | Nano-scale resistance cross-point memory array |
US7394680B2 (en) | 2003-03-18 | 2008-07-01 | Kabushiki Kaisha Toshiba | Resistance change memory device having a variable resistance element with a recording layer electrode served as a cation source in a write or erase mode |
US6822903B2 (en) * | 2003-03-31 | 2004-11-23 | Matrix Semiconductor, Inc. | Apparatus and method for disturb-free programming of passive element memory cells |
US7001846B2 (en) * | 2003-05-20 | 2006-02-21 | Sharp Laboratories Of America, Inc. | High-density SOI cross-point memory array and method for fabricating same |
US6972238B2 (en) * | 2003-05-21 | 2005-12-06 | Sharp Laboratories Of America, Inc. | Oxygen content system and method for controlling memory resistance properties |
US6939724B2 (en) * | 2003-08-13 | 2005-09-06 | Sharp Laboratories Of America, Inc. | Method for obtaining reversible resistance switches on a PCMO thin film when integrated with a highly crystallized seed layer |
US7029924B2 (en) * | 2003-09-05 | 2006-04-18 | Sharp Laboratories Of America, Inc. | Buffered-layer memory cell |
US7148538B2 (en) | 2003-12-17 | 2006-12-12 | Micron Technology, Inc. | Vertical NAND flash memory array |
US7095644B2 (en) * | 2003-12-22 | 2006-08-22 | Unity Semiconductor Corporation | Conductive memory array having page mode and burst mode read capability |
US7002197B2 (en) * | 2004-01-23 | 2006-02-21 | Hewlett-Packard Development Company, L.P. | Cross point resistive memory array |
US7082052B2 (en) | 2004-02-06 | 2006-07-25 | Unity Semiconductor Corporation | Multi-resistive state element with reactive metal |
US20060171200A1 (en) | 2004-02-06 | 2006-08-03 | Unity Semiconductor Corporation | Memory using mixed valence conductive oxides |
US6972427B2 (en) * | 2004-04-29 | 2005-12-06 | Infineon Technologies Ag | Switching device for reconfigurable interconnect and method for making the same |
US7060586B2 (en) * | 2004-04-30 | 2006-06-13 | Sharp Laboratories Of America, Inc. | PCMO thin film with resistance random access memory (RRAM) characteristics |
JP2007536680A (en) | 2004-05-03 | 2007-12-13 | ユニティ・セミコンダクター・コーポレーション | Nonvolatile programmable memory |
US6972985B2 (en) | 2004-05-03 | 2005-12-06 | Unity Semiconductor Corporation | Memory element having islands |
CA2568349C (en) | 2004-05-17 | 2013-07-16 | Cidra Corporation | Apparatus and method for measuring compositional parameters of a mixture |
US7398492B2 (en) * | 2004-06-03 | 2008-07-08 | Lsi Corporation | Rules and directives for validating correct data used in the design of semiconductor products |
US7075817B2 (en) | 2004-07-20 | 2006-07-11 | Unity Semiconductor Corporation | Two terminal memory array having reference cells |
US7507629B2 (en) * | 2004-09-10 | 2009-03-24 | Gerald Lucovsky | Semiconductor devices having an interfacial dielectric layer and related methods |
US7464621B2 (en) | 2004-11-09 | 2008-12-16 | Steeda Autosports, Inc. | Longitudinally displaced shifter |
US7443711B1 (en) | 2004-12-16 | 2008-10-28 | Hewlett-Packard Development Company, L.P. | Non-volatile programmable impedance nanoscale devices |
US7592255B2 (en) * | 2004-12-22 | 2009-09-22 | Hewlett-Packard Development Company, L.P. | Fabricating arrays of metallic nanostructures |
US7327600B2 (en) * | 2004-12-23 | 2008-02-05 | Unity Semiconductor Corporation | Storage controller for multiple configurations of vertical memory |
US7046550B1 (en) * | 2005-01-18 | 2006-05-16 | International Business Machines Corporation | Cross-point memory architecture with improved selectivity |
US7292957B1 (en) | 2005-01-26 | 2007-11-06 | Sun Microsystems, Inc. | Cost efficient performance statistics gathering using logarithmic indexing |
US7554873B2 (en) * | 2005-03-21 | 2009-06-30 | Macronix International Co., Ltd. | Three-dimensional memory devices and methods of manufacturing and operating the same |
KR100697282B1 (en) | 2005-03-28 | 2007-03-20 | 삼성전자주식회사 | Resistive memory cell, formation method thereof and resistor memory array using same |
US8003511B2 (en) * | 2008-12-19 | 2011-08-23 | Unity Semiconductor Corporation | Memory cell formation using ion implant isolated conductive metal oxide |
US8031509B2 (en) * | 2008-12-19 | 2011-10-04 | Unity Semiconductor Corporation | Conductive metal oxide structures in non-volatile re-writable memory devices |
US8937292B2 (en) | 2011-08-15 | 2015-01-20 | Unity Semiconductor Corporation | Vertical cross point arrays for ultra high density memory applications |
US20130043452A1 (en) | 2011-08-15 | 2013-02-21 | Unity Semiconductor Corporation | Structures And Methods For Facilitating Enhanced Cycling Endurance Of Memory Accesses To Re-Writable Non Volatile Two Terminal Memory Elements |
US8139409B2 (en) * | 2010-01-29 | 2012-03-20 | Unity Semiconductor Corporation | Access signal adjustment circuits and methods for memory cells in a cross-point array |
US8314024B2 (en) * | 2008-12-19 | 2012-11-20 | Unity Semiconductor Corporation | Device fabrication |
US8270193B2 (en) | 2010-01-29 | 2012-09-18 | Unity Semiconductor Corporation | Local bit lines and methods of selecting the same to access memory elements in cross-point arrays |
US8111572B2 (en) * | 2007-12-12 | 2012-02-07 | Unity Semiconductor Corporation | Disturb control circuits and methods to control memory disturbs among multiple layers of memory |
JP2006303108A (en) * | 2005-04-19 | 2006-11-02 | Toshiba Corp | Semiconductor integrated circuit |
US7782650B2 (en) | 2005-05-09 | 2010-08-24 | Nantero, Inc. | Nonvolatile nanotube diodes and nonvolatile nanotube blocks and systems using same and methods of making same |
US8013363B2 (en) | 2005-05-09 | 2011-09-06 | Nantero, Inc. | Nonvolatile nanotube diodes and nonvolatile nanotube blocks and systems using same and methods of making same |
US7412903B2 (en) * | 2005-05-18 | 2008-08-19 | Endress + Hauser Flowtec Ag | In-line measuring devices and method for compensation measurement errors in in-line measuring devices |
US7256415B2 (en) | 2005-05-31 | 2007-08-14 | International Business Machines Corporation | Memory device and method of manufacturing the device by simultaneously conditioning transition metal oxide layers in a plurality of memory cells |
JP4309877B2 (en) | 2005-08-17 | 2009-08-05 | シャープ株式会社 | Semiconductor memory device |
US7360453B2 (en) * | 2005-12-27 | 2008-04-22 | Endress + Hauser Flowtec Ag | In-line measuring devices and method for compensation measurement errors in in-line measuring devices |
JP4203506B2 (en) | 2006-01-13 | 2009-01-07 | シャープ株式会社 | Nonvolatile semiconductor memory device and rewriting method thereof |
US7649788B2 (en) * | 2006-01-30 | 2010-01-19 | Unity Semiconductor Corporation | Buffering systems for accessing multiple layers of memory in integrated circuits |
JP4398945B2 (en) * | 2006-02-23 | 2010-01-13 | シャープ株式会社 | Nonvolatile semiconductor memory device and data rewriting method |
US20070253245A1 (en) | 2006-04-27 | 2007-11-01 | Yadav Technology | High Capacity Low Cost Multi-Stacked Cross-Line Magnetic Memory |
KR100718155B1 (en) | 2006-02-27 | 2007-05-14 | 삼성전자주식회사 | Nonvolatile Memory Device Using Two Oxide Layers |
US7902867B2 (en) * | 2006-04-03 | 2011-03-08 | Blaise Laurent Mouttet | Memristor crossbar neural interface |
KR101206034B1 (en) | 2006-05-19 | 2012-11-28 | 삼성전자주식회사 | Nonvolatile memory device using oxygen-deficient metal oxide layer and the fabrication method |
KR101159075B1 (en) * | 2006-06-27 | 2012-06-25 | 삼성전자주식회사 | Variable resistance random access memory device comprising n+ interfacial layer |
US7747817B2 (en) * | 2006-06-28 | 2010-06-29 | Unity Semiconductor Corporation | Performing data operations using non-volatile third dimension memory |
KR101297754B1 (en) * | 2006-07-11 | 2013-08-26 | 삼성전자주식회사 | Memory compiling system and compiling method thereof |
US7463546B2 (en) | 2006-07-31 | 2008-12-09 | Sandisk 3D Llc | Method for using a passive element memory array incorporating reversible polarity word line and bit line decoders |
KR101258983B1 (en) * | 2006-09-19 | 2013-04-29 | 삼성전자주식회사 | Semiconductor memory device using variable resistive element and operating method for thereof |
US8009476B2 (en) * | 2006-09-19 | 2011-08-30 | Samsung Electronics Co., Ltd. | Semiconductor memory device using variable resistor |
US7539811B2 (en) * | 2006-10-05 | 2009-05-26 | Unity Semiconductor Corporation | Scaleable memory systems using third dimension memory |
US7608905B2 (en) * | 2006-10-17 | 2009-10-27 | Hewlett-Packard Development Company, L.P. | Independently addressable interdigitated nanowires |
US7379364B2 (en) * | 2006-10-19 | 2008-05-27 | Unity Semiconductor Corporation | Sensing a signal in a two-terminal memory array having leakage current |
WO2008088599A2 (en) * | 2006-10-19 | 2008-07-24 | Boise State University | Forced ion migration for chalcogenide phase change memory device |
US7372753B1 (en) * | 2006-10-19 | 2008-05-13 | Unity Semiconductor Corporation | Two-cycle sensing in a two-terminal memory array having leakage current |
KR100827706B1 (en) | 2006-10-31 | 2008-05-07 | 삼성전자주식회사 | Semiconductor memory device and dummy line biasing method thereof |
KR101350979B1 (en) | 2007-05-11 | 2014-01-14 | 삼성전자주식회사 | Resistive memory device and Manufacturing Method for the same |
US7742323B2 (en) | 2007-07-26 | 2010-06-22 | Unity Semiconductor Corporation | Continuous plane of thin-film materials for a two-terminal cross-point memory |
US7995371B2 (en) * | 2007-07-26 | 2011-08-09 | Unity Semiconductor Corporation | Threshold device for a memory array |
US7701791B2 (en) * | 2007-07-26 | 2010-04-20 | Unity Semiconductor Corporation | Low read current architecture for memory |
US7813210B2 (en) * | 2007-08-16 | 2010-10-12 | Unity Semiconductor Corporation | Multiple-type memory |
US7715250B2 (en) * | 2007-08-16 | 2010-05-11 | Unity Semiconductor Corporation | Circuitry and method for indicating a memory |
US7996600B2 (en) * | 2007-08-30 | 2011-08-09 | Unity Semiconductor Corporation | Memory emulation in an electronic organizer |
US7876638B2 (en) * | 2007-09-11 | 2011-01-25 | Micron Technology, Inc. | Storing operational information in an array of memory cells |
US7593284B2 (en) * | 2007-10-17 | 2009-09-22 | Unity Semiconductor Corporation | Memory emulation using resistivity-sensitive memory |
US7706177B2 (en) * | 2007-12-28 | 2010-04-27 | Sandisk 3D Llc | Method of programming cross-point diode memory array |
US7652502B2 (en) * | 2007-12-29 | 2010-01-26 | Unity Semiconductor Corporation | Field programmable gate arrays using resistivity sensitive memories |
US8208284B2 (en) | 2008-03-07 | 2012-06-26 | Unity Semiconductor Corporation | Data retention structure for non-volatile memory |
US7961494B2 (en) | 2008-04-11 | 2011-06-14 | Sandisk 3D Llc | Non-volatile multi-level re-writable memory cell incorporating a diode in series with multiple resistors and method for writing same |
KR20090126530A (en) | 2008-06-04 | 2009-12-09 | 삼성전자주식회사 | Resistive memory devices |
US7733685B2 (en) | 2008-07-09 | 2010-06-08 | Sandisk 3D Llc | Cross point memory cell with distributed diodes and method of making same |
US7719876B2 (en) * | 2008-07-31 | 2010-05-18 | Unity Semiconductor Corporation | Preservation circuit and methods to maintain values representing data in one or more layers of memory |
US7830701B2 (en) * | 2008-09-19 | 2010-11-09 | Unity Semiconductor Corporation | Contemporaneous margin verification and memory access for memory cells in cross point memory arrays |
US7969011B2 (en) * | 2008-09-29 | 2011-06-28 | Sandisk 3D Llc | MIIM diodes having stacked structure |
KR20100045077A (en) * | 2008-10-23 | 2010-05-03 | 삼성전자주식회사 | Resistance variable memory device reducing area |
US8264864B2 (en) * | 2008-12-19 | 2012-09-11 | Unity Semiconductor Corporation | Memory device with band gap control |
US20100162065A1 (en) | 2008-12-19 | 2010-06-24 | Unity Semiconductor Corporation | Protecting integrity of data in multi-layered memory with data redundancy |
US8159858B2 (en) | 2008-12-19 | 2012-04-17 | Unity Semiconductor Corporation | Signal margin improvement for read operations in a cross-point memory array |
US8390100B2 (en) * | 2008-12-19 | 2013-03-05 | Unity Semiconductor Corporation | Conductive oxide electrodes |
US20100161888A1 (en) | 2008-12-22 | 2010-06-24 | Unity Semiconductor Corporation | Data storage system with non-volatile memory using both page write and block program and block erase |
US7985962B2 (en) * | 2008-12-23 | 2011-07-26 | Hewlett-Packard Development Company, L.P. | Memristive device |
US7929345B2 (en) * | 2008-12-23 | 2011-04-19 | Actel Corporation | Push-pull memory cell configured for simultaneous programming of n-channel and p-channel non-volatile transistors |
US20100195393A1 (en) | 2009-01-30 | 2010-08-05 | Unity Semiconductor Corporation | Data storage system with refresh in place |
US7983065B2 (en) | 2009-04-08 | 2011-07-19 | Sandisk 3D Llc | Three-dimensional array of re-programmable non-volatile memory elements having vertical bit lines |
US7940554B2 (en) | 2009-04-24 | 2011-05-10 | Sandisk 3D Llc | Reduced complexity array line drivers for 3D matrix arrays |
US7991253B2 (en) | 2009-04-30 | 2011-08-02 | Hewlett-Packard Development Company, L.P. | Memristive array with waveguide |
US8227783B2 (en) * | 2009-07-13 | 2012-07-24 | Seagate Technology Llc | Non-volatile resistive sense memory with praseodymium calcium manganese oxide |
US8008648B2 (en) * | 2009-07-24 | 2011-08-30 | Hewlett-Packard Development Company, L.P. | Memristors with insulation elements and methods for fabricating the same |
US8283649B2 (en) * | 2009-07-28 | 2012-10-09 | Hewlett-Packard Development Company, L.P. | Memristor with a non-planar substrate |
US8207593B2 (en) * | 2009-07-28 | 2012-06-26 | Hewlett-Packard Development Company, L.P. | Memristor having a nanostructure in the switching material |
US8223539B2 (en) | 2010-01-26 | 2012-07-17 | Micron Technology, Inc. | GCIB-treated resistive device |
US8363443B2 (en) | 2010-02-01 | 2013-01-29 | Unity Semiconductor Corporation | Circuits and techniques to compensate data signals for variations of parameters affecting memory cells in cross-point arrays |
US8638584B2 (en) | 2010-02-02 | 2014-01-28 | Unity Semiconductor Corporation | Memory architectures and techniques to enhance throughput for cross-point arrays |
WO2011114666A1 (en) | 2010-03-18 | 2011-09-22 | パナソニック株式会社 | Current control element, memory element, memory device, and production method for current control element |
US7902869B1 (en) * | 2010-04-30 | 2011-03-08 | Hewlett-Packard Development Company, L.P. | Extensible three dimensional circuit |
US8796656B2 (en) | 2010-06-04 | 2014-08-05 | Micron Technology, Inc. | Oxide based memory |
US20120012897A1 (en) * | 2010-07-16 | 2012-01-19 | Unity Semiconductor Corporation | Vertically Fabricated BEOL Non-Volatile Two-Terminal Cross-Trench Memory Array with Two-Terminal Memory Elements and Method of Fabricating the Same |
US8891276B2 (en) | 2011-06-10 | 2014-11-18 | Unity Semiconductor Corporation | Memory array with local bitlines and local-to-global bitline pass gates and gain stages |
-
2005
- 2005-03-30 US US11/095,026 patent/US20060171200A1/en not_active Abandoned
- 2005-09-01 EP EP10182254A patent/EP2284840A3/en not_active Withdrawn
- 2005-09-01 WO PCT/US2005/031913 patent/WO2006029228A2/en active Application Filing
- 2005-09-01 JP JP2007530487A patent/JP2008512857A/en active Pending
- 2005-09-01 KR KR1020077005463A patent/KR20070047341A/en not_active Abandoned
- 2005-09-01 EP EP05794930A patent/EP1800314A2/en not_active Withdrawn
- 2005-09-01 CN CN2012101934211A patent/CN102694122A/en active Pending
-
2007
- 2007-12-19 US US12/004,292 patent/US8020132B2/en not_active Expired - Fee Related
-
2009
- 2009-06-18 US US12/456,627 patent/US20090303772A1/en not_active Abandoned
- 2009-06-18 US US12/456,677 patent/US20090303773A1/en not_active Abandoned
-
2011
- 2011-09-01 US US13/224,173 patent/US8141021B2/en active Active
- 2011-12-16 US US13/329,063 patent/US20120087174A1/en not_active Abandoned
-
2012
- 2012-03-20 US US13/425,256 patent/US8347254B2/en active Active
- 2012-08-07 JP JP2012175072A patent/JP2012238893A/en active Pending
-
2014
- 2014-08-19 US US14/463,518 patent/US9159913B2/en not_active Expired - Lifetime
-
2015
- 2015-09-03 US US14/844,805 patent/US9831425B2/en not_active Expired - Lifetime
-
2017
- 2017-10-30 US US15/797,452 patent/US10224480B2/en not_active Expired - Lifetime
-
2019
- 2019-01-30 US US16/262,841 patent/US10680171B2/en not_active Expired - Lifetime
-
2020
- 2020-04-30 US US16/864,051 patent/US11063214B2/en not_active Expired - Lifetime
-
2021
- 2021-03-08 US US17/194,609 patent/US11672189B2/en not_active Expired - Lifetime
Patent Citations (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5835396A (en) * | 1996-10-17 | 1998-11-10 | Zhang; Guobiao | Three-dimensional read-only memory |
US6259644B1 (en) * | 1997-11-20 | 2001-07-10 | Hewlett-Packard Co | Equipotential sense methods for resistive cross point memory cell arrays |
US6034882A (en) * | 1998-11-16 | 2000-03-07 | Matrix Semiconductor, Inc. | Vertically stacked field programmable nonvolatile memory and method of fabrication |
US6128214A (en) * | 1999-03-29 | 2000-10-03 | Hewlett-Packard | Molecular wire crossbar memory |
US6545891B1 (en) * | 2000-08-14 | 2003-04-08 | Matrix Semiconductor, Inc. | Modular memory device |
US20030151959A1 (en) * | 2000-08-14 | 2003-08-14 | Matrix Semiconductor, Inc. | Modular memory device |
US6458621B1 (en) * | 2001-08-01 | 2002-10-01 | Hewlett-Packard Company | Batch fabricated molecular electronic devices with cost-effective lithographic electrodes |
US6839269B2 (en) * | 2001-12-28 | 2005-01-04 | Kabushiki Kaisha Toshiba | Magnetic random access memory |
US6788576B2 (en) * | 2002-10-28 | 2004-09-07 | Tower Semiconductor Ltd. | Complementary non-volatile memory cell |
US6855647B2 (en) * | 2003-04-02 | 2005-02-15 | Hewlett-Packard Development Company, L.P. | Custom electrodes for molecular memory and logic devices |
US7460385B2 (en) * | 2003-04-29 | 2008-12-02 | Infineon Technologies Ag | Memory circuit arrangement with a cell array substrate and a logic circuit substrate and method for the production thereof |
US7408212B1 (en) * | 2003-07-18 | 2008-08-05 | Winbond Electronics Corporation | Stackable resistive cross-point memory with schottky diode isolation |
US6774054B1 (en) * | 2003-08-13 | 2004-08-10 | Sharp Laboratories Of America, Inc. | High temperature annealing of spin coated Pr1-xCaxMnO3 thim film for RRAM application |
US6903361B2 (en) * | 2003-09-17 | 2005-06-07 | Micron Technology, Inc. | Non-volatile memory structure |
US20050151156A1 (en) * | 2004-01-13 | 2005-07-14 | Wu Naijuan | Switchable resistive perovskite microelectronic device with multi-layer thin film structure |
US20060023497A1 (en) * | 2004-07-28 | 2006-02-02 | Sharp Kabushiki Kaisha | Nonvolatile semiconductor memory device and read method |
US7538338B2 (en) * | 2004-09-03 | 2009-05-26 | Unity Semiconductor Corporation | Memory using variable tunnel barrier widths |
US20070223282A1 (en) * | 2006-03-27 | 2007-09-27 | Tower Semiconductor Ltd. | Ultra Low Power Non-Volatile Memory Module |
US20080079029A1 (en) * | 2006-10-03 | 2008-04-03 | Williams R S | Multi-terminal electrically actuated switch |
US20080090337A1 (en) * | 2006-10-03 | 2008-04-17 | Williams R Stanley | Electrically actuated switch |
US20080173975A1 (en) * | 2007-01-22 | 2008-07-24 | International Business Machines Corporation | Programmable resistor, switch or vertical memory cell |
Cited By (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9831425B2 (en) | 2004-02-06 | 2017-11-28 | Unity Semiconductor Corporation | Two-terminal reversibly switchable memory device |
US10340312B2 (en) | 2004-02-06 | 2019-07-02 | Hefei Reliance Memory Limited | Memory element with a reactive metal layer |
US11672189B2 (en) | 2004-02-06 | 2023-06-06 | Hefei Reliance Memory Limited | Two-terminal reversibly switchable memory device |
US10833125B2 (en) | 2004-02-06 | 2020-11-10 | Hefei Reliance Memory Limited | Memory element with a reactive metal layer |
US11502249B2 (en) | 2004-02-06 | 2022-11-15 | Hefei Reliance Memory Limited | Memory element with a reactive metal layer |
US10224480B2 (en) | 2004-02-06 | 2019-03-05 | Hefei Reliance Memory Limited | Two-terminal reversibly switchable memory device |
US10680171B2 (en) | 2004-02-06 | 2020-06-09 | Hefei Reliance Memory Limited | Two-terminal reversibly switchable memory device |
US11063214B2 (en) | 2004-02-06 | 2021-07-13 | Hefei Reliance Memory Limited | Two-terminal reversibly switchable memory device |
US9159913B2 (en) | 2004-02-06 | 2015-10-13 | Unity Semiconductor Corporation | Two-terminal reversibly switchable memory device |
US20090268506A1 (en) * | 2008-04-25 | 2009-10-29 | Seagate Technology Llc | Storage device including a memory cell having multiple memory layers |
US8098520B2 (en) * | 2008-04-25 | 2012-01-17 | Seagate Technology Llc | Storage device including a memory cell having multiple memory layers |
US20100162037A1 (en) * | 2008-12-22 | 2010-06-24 | International Business Machines Corporation | Memory System having Spare Memory Devices Attached to a Local Interface Bus |
US20120001143A1 (en) * | 2009-03-27 | 2012-01-05 | Dmitri Borisovich Strukov | Switchable Junction with Intrinsic Diode |
US8394669B2 (en) | 2009-07-13 | 2013-03-12 | Panasonic Corporation | Resistance variable element and resistance variable memory device |
US20110220862A1 (en) * | 2009-07-13 | 2011-09-15 | Koji Arita | Resistance variable element and resistance variable memory device |
US20130079230A1 (en) * | 2010-07-05 | 2013-03-28 | Ulrich Poppe | Ionically controlled three-gate component |
WO2012003821A1 (en) * | 2010-07-05 | 2012-01-12 | Forschungszentrum Jülich GmbH | Ionically controlled three-gate component |
US11037987B2 (en) | 2011-09-30 | 2021-06-15 | Hefei Reliance Memory Limited | Multi-layered conductive metal oxide structures and methods for facilitating enhanced performance characteristics of two-terminal memory cells |
US11289542B2 (en) | 2011-09-30 | 2022-03-29 | Hefei Reliance Memory Limited | Multi-layered conductive metal oxide structures and methods for facilitating enhanced performance characteristics of two-terminal memory cells |
US11765914B2 (en) | 2011-09-30 | 2023-09-19 | Hefei Reliance Memory Limited | Multi-layered conductive metal oxide structures and methods for facilitating enhanced performance characteristics of two-terminal memory cells |
US10586765B2 (en) | 2017-06-22 | 2020-03-10 | Tokyo Electron Limited | Buried power rails |
WO2019066851A1 (en) * | 2017-09-28 | 2019-04-04 | Intel Corporation | A resistive random access memory device and methods of fabrication |
US11489112B2 (en) | 2017-09-28 | 2022-11-01 | Intel Corporation | Resistive random access memory device and methods of fabrication |
US11417707B2 (en) | 2020-03-19 | 2022-08-16 | SK Hynix Inc. | Nonvolatile memory device of three-dimensional structure including resistance change element |
US11563172B2 (en) | 2020-09-25 | 2023-01-24 | SK Hynix Inc. | Variable resistance memory device and manufacturing method of the same |
US11942282B1 (en) * | 2021-07-13 | 2024-03-26 | National Technology & Engineering Solutions Of Sandia, Llc | Thermally sensitive state change ionic redox transistor |
Also Published As
Publication number | Publication date |
---|---|
US20150029780A1 (en) | 2015-01-29 |
US20080109775A1 (en) | 2008-05-08 |
US20150380642A1 (en) | 2015-12-31 |
US20190173006A1 (en) | 2019-06-06 |
US8141021B2 (en) | 2012-03-20 |
JP2008512857A (en) | 2008-04-24 |
US9831425B2 (en) | 2017-11-28 |
US11063214B2 (en) | 2021-07-13 |
US20120087174A1 (en) | 2012-04-12 |
US20090303772A1 (en) | 2009-12-10 |
EP1800314A2 (en) | 2007-06-27 |
US20210193917A1 (en) | 2021-06-24 |
EP2284840A3 (en) | 2011-06-22 |
WO2006029228A2 (en) | 2006-03-16 |
US10224480B2 (en) | 2019-03-05 |
US20120176840A1 (en) | 2012-07-12 |
US20200259079A1 (en) | 2020-08-13 |
US11672189B2 (en) | 2023-06-06 |
US20110310658A1 (en) | 2011-12-22 |
US10680171B2 (en) | 2020-06-09 |
US20180130946A1 (en) | 2018-05-10 |
KR20070047341A (en) | 2007-05-04 |
US8020132B2 (en) | 2011-09-13 |
EP2284840A2 (en) | 2011-02-16 |
US8347254B2 (en) | 2013-01-01 |
JP2012238893A (en) | 2012-12-06 |
WO2006029228A3 (en) | 2006-07-20 |
CN102694122A (en) | 2012-09-26 |
US20060171200A1 (en) | 2006-08-03 |
US9159913B2 (en) | 2015-10-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11672189B2 (en) | Two-terminal reversibly switchable memory device | |
US7985963B2 (en) | Memory using variable tunnel barrier widths | |
US7227775B2 (en) | Two terminal memory array having reference cells | |
US6972985B2 (en) | Memory element having islands | |
US7020006B2 (en) | Discharge of conductive array lines in fast memory | |
US7071008B2 (en) | Multi-resistive state material that uses dopants | |
EP2204813B1 (en) | Non-volatile programmable memory | |
US8208284B2 (en) | Data retention structure for non-volatile memory | |
US7382644B2 (en) | Two terminal memory array having reference cells |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: UNITY SEMICONDUCTOR CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:RINERSON, DARRELL;LAMBERTSON, ROY;CHEVALLIER, CHRISTOPHE;AND OTHERS;REEL/FRAME:023172/0778;SIGNING DATES FROM 20090819 TO 20090824 |
|
AS | Assignment |
Owner name: SILICON VALLEY BANK, CALIFORNIA Free format text: SECURITY AGREEMENT;ASSIGNOR:UNITY SEMICONDUCTOR CORPORATION;REEL/FRAME:025710/0132 Effective date: 20110121 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: UNITY SEMICONDUCTOR CORPORATION, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:SILICON VALLEY BANK;REEL/FRAME:027675/0686 Effective date: 20120206 |