US20090181535A1 - Method of manufacturing a semiconductor device - Google Patents
Method of manufacturing a semiconductor device Download PDFInfo
- Publication number
- US20090181535A1 US20090181535A1 US12/406,487 US40648709A US2009181535A1 US 20090181535 A1 US20090181535 A1 US 20090181535A1 US 40648709 A US40648709 A US 40648709A US 2009181535 A1 US2009181535 A1 US 2009181535A1
- Authority
- US
- United States
- Prior art keywords
- interconnection
- nanomaterial
- semiconductor device
- metal
- manufacturing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 45
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 35
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 claims abstract description 137
- 229910052751 metal Inorganic materials 0.000 claims abstract description 90
- 239000002184 metal Substances 0.000 claims abstract description 90
- 239000000758 substrate Substances 0.000 claims abstract description 19
- 238000000034 method Methods 0.000 claims description 77
- 239000002086 nanomaterial Substances 0.000 claims description 61
- 229910052799 carbon Inorganic materials 0.000 claims description 29
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims description 28
- 238000007747 plating Methods 0.000 claims description 28
- 239000002245 particle Substances 0.000 claims description 27
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 21
- 229910052710 silicon Inorganic materials 0.000 claims description 21
- 239000010703 silicon Substances 0.000 claims description 21
- 239000007788 liquid Substances 0.000 claims description 10
- 229910052759 nickel Inorganic materials 0.000 claims description 10
- XEEYBQQBJWHFJM-UHFFFAOYSA-N Iron Chemical compound [Fe] XEEYBQQBJWHFJM-UHFFFAOYSA-N 0.000 claims description 9
- 229910017052 cobalt Inorganic materials 0.000 claims description 8
- 239000010941 cobalt Substances 0.000 claims description 8
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 claims description 8
- 238000000151 deposition Methods 0.000 claims description 8
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 claims description 8
- 239000000126 substance Substances 0.000 claims description 7
- 229910052742 iron Inorganic materials 0.000 claims description 5
- 229910052697 platinum Inorganic materials 0.000 claims description 4
- 229910021332 silicide Inorganic materials 0.000 claims description 4
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims description 4
- UQSXHKLRYXJYBZ-UHFFFAOYSA-N iron oxide Inorganic materials [Fe]=O UQSXHKLRYXJYBZ-UHFFFAOYSA-N 0.000 claims description 3
- 235000013980 iron oxide Nutrition 0.000 claims description 3
- VBMVTYDPPZVILR-UHFFFAOYSA-N iron(2+);oxygen(2-) Chemical class [O-2].[Fe+2] VBMVTYDPPZVILR-UHFFFAOYSA-N 0.000 claims description 3
- 238000002488 metal-organic chemical vapour deposition Methods 0.000 claims 2
- 239000002041 carbon nanotube Substances 0.000 abstract description 90
- 229910021393 carbon nanotube Inorganic materials 0.000 abstract description 90
- 238000013508 migration Methods 0.000 abstract description 15
- 230000005012 migration Effects 0.000 abstract description 15
- 238000013461 design Methods 0.000 abstract description 6
- 239000000203 mixture Substances 0.000 abstract description 3
- 239000010410 layer Substances 0.000 description 107
- 238000005530 etching Methods 0.000 description 30
- 239000011229 interlayer Substances 0.000 description 26
- 239000010949 copper Substances 0.000 description 25
- 230000015572 biosynthetic process Effects 0.000 description 21
- 230000004888 barrier function Effects 0.000 description 18
- 238000005229 chemical vapour deposition Methods 0.000 description 11
- 229910052802 copper Inorganic materials 0.000 description 9
- 239000000463 material Substances 0.000 description 9
- 239000002356 single layer Substances 0.000 description 9
- 238000004544 sputter deposition Methods 0.000 description 9
- 229910052782 aluminium Inorganic materials 0.000 description 8
- 229910045601 alloy Inorganic materials 0.000 description 7
- 239000000956 alloy Substances 0.000 description 7
- XMWRBQBLMFGWIX-UHFFFAOYSA-N C60 fullerene Chemical compound C12=C3C(C4=C56)=C7C8=C5C5=C9C%10=C6C6=C4C1=C1C4=C6C6=C%10C%10=C9C9=C%11C5=C8C5=C8C7=C3C3=C7C2=C1C1=C2C4=C6C4=C%10C6=C9C9=C%11C5=C5C8=C3C3=C7C1=C1C2=C4C6=C2C9=C5C3=C12 XMWRBQBLMFGWIX-UHFFFAOYSA-N 0.000 description 6
- 229910003472 fullerene Inorganic materials 0.000 description 6
- 150000002739 metals Chemical class 0.000 description 6
- VNWKTOKETHGBQD-UHFFFAOYSA-N methane Chemical compound C VNWKTOKETHGBQD-UHFFFAOYSA-N 0.000 description 6
- 230000009977 dual effect Effects 0.000 description 5
- 239000007789 gas Substances 0.000 description 5
- 239000002116 nanohorn Substances 0.000 description 5
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- 229910021645 metal ion Inorganic materials 0.000 description 4
- 229910052709 silver Inorganic materials 0.000 description 4
- 239000010936 titanium Substances 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- 238000009713 electroplating Methods 0.000 description 3
- 238000000206 photolithography Methods 0.000 description 3
- 238000005498 polishing Methods 0.000 description 3
- 238000002230 thermal chemical vapour deposition Methods 0.000 description 3
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 2
- 229920000049 Carbon (fiber) Polymers 0.000 description 2
- 206010010144 Completed suicide Diseases 0.000 description 2
- 229910017770 Cu—Ag Inorganic materials 0.000 description 2
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- 239000004917 carbon fiber Substances 0.000 description 2
- 239000003575 carbonaceous material Substances 0.000 description 2
- 238000007796 conventional method Methods 0.000 description 2
- 229910000365 copper sulfate Inorganic materials 0.000 description 2
- ARUVKPQLZAKDPS-UHFFFAOYSA-L copper(II) sulfate Chemical compound [Cu+2].[O-][S+2]([O-])([O-])[O-] ARUVKPQLZAKDPS-UHFFFAOYSA-L 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 239000002657 fibrous material Substances 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 239000002071 nanotube Substances 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- -1 particularly Substances 0.000 description 2
- 230000003014 reinforcing effect Effects 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 239000004332 silver Substances 0.000 description 2
- 229910017944 Ag—Cu Inorganic materials 0.000 description 1
- 229910018125 Al-Si Inorganic materials 0.000 description 1
- 229910018182 Al—Cu Inorganic materials 0.000 description 1
- 229910018520 Al—Si Inorganic materials 0.000 description 1
- 229910018594 Si-Cu Inorganic materials 0.000 description 1
- 229910008465 Si—Cu Inorganic materials 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- HSFWRNGVRCDJHI-UHFFFAOYSA-N alpha-acetylene Natural products C#C HSFWRNGVRCDJHI-UHFFFAOYSA-N 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910021529 ammonia Inorganic materials 0.000 description 1
- 125000004429 atom Chemical group 0.000 description 1
- UMIVXZPTRXBADB-UHFFFAOYSA-N benzocyclobutene Chemical compound C1=CC=C2CCC2=C1 UMIVXZPTRXBADB-UHFFFAOYSA-N 0.000 description 1
- 239000003054 catalyst Substances 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 239000006185 dispersion Substances 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 125000002534 ethynyl group Chemical group [H]C#C* 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 239000008187 granular material Substances 0.000 description 1
- 230000020169 heat generation Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 239000011368 organic material Substances 0.000 description 1
- 238000011002 quantification Methods 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 239000010944 silver (metal) Substances 0.000 description 1
- 239000002002 slurry Substances 0.000 description 1
- 230000001629 suppression Effects 0.000 description 1
- 239000004094 surface-active agent Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/288—Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L21/76876—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for deposition from the gas phase, e.g. CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
- H01L21/76879—Filling of holes, grooves or trenches, e.g. vias, with conductive material by selective deposition of conductive material in the vias, e.g. selective C.V.D. on semiconductor material, plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53276—Conductive materials containing carbon, e.g. fullerenes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/10—Applying interconnections to be used for carrying current between separate components within a device
- H01L2221/1068—Formation and after-treatment of conductors
- H01L2221/1094—Conducting structures comprising nanotubes or nanowires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates to a semiconductor device and a method of manufacturing the semiconductor device and, more particularly, to a semiconductor device having a connection plug or an interconnection and a method of manufacturing the semiconductor device.
- connection plug that connects interconnection materials or interconnections of a semiconductor device
- low-resistance metals such as Cu or Al are used.
- an interconnection material A which has a low resistance value but is not resistant to migration (for example, Cu or Al) and an interconnection material B which has a high resistance value but is resistant to migration (for example, titanium, tungsten and silicide materials of these metals).
- an interconnection material A which has a low resistance value but is not resistant to migration
- an interconnection material B which has a high resistance value but is resistant to migration
- titanium, tungsten and silicide materials of these metals for example, titanium, tungsten and silicide materials of these metals.
- carbon nanotubes are formed in via holes and used as connection plugs that connect an upper interconnection layer and a lower interconnection layer together. Approximately 1000 carbon nanotubes are formed in a via hole of 5 ⁇ 30 micrometers square.
- connection plugs formed from multilayer carbon nanotubes have high resistance values in spite of the fact that the multilayer carbon nanotubes have metallic properties and low resistance is that the contact resistance between the carbon nanotubes and the metal interconnections is high, with the result that the resistance of connection plugs increases due to the contact resistance even when the resistance of the carbon nanotubes is low.
- the present invention provides an interconnection structure of a high-reliability semiconductor device which has a low resistance value even in the case of scale down design and does not produce electromigration and stress migration, and a method of manufacturing the interconnection structure.
- FIG. 1 is a schematic sectional view to show an interconnection structure in the first embodiment of the present invention
- FIGS. 2( a ) to 2 ( c ) are each a schematic sectional view to explain each step of a manufacturing method of an interconnection in the first embodiment of the present invention
- FIG. 3 is a schematic sectional view to show an interconnection structure by the single damascene process in the second embodiment of the present invention
- FIGS. 4( a ) to 4 ( g ) are each a schematic sectional view to explain each step of a manufacturing method of an interconnection by the single damascene process in the second embodiment of the present invention
- FIG. 5 is a schematic sectional view to show the structure of a connection plug by the single damascene process in the second embodiment of the present invention
- FIGS. 6( a ) to 6 ( g ) are each a schematic sectional view to explain each step of a manufacturing method of a connection plug by the single damascene process in the second embodiment of the present invention
- FIG. 7 is a schematic sectional view to show an interconnection and a connection plug by the dual damascene process in the third embodiment of the present invention.
- FIGS. 8( a ) to 8 ( h ) are each a schematic sectional view to show each step of a manufacturing method of an interconnection and a connection plug by the dual damascene process in the third embodiment of the present invention.
- the numeral 10 denotes an insulating film, the numerals 11 , 51 an interconnection, the numerals 12 , 29 , 42 , 49 , 52 an interlayer dielectric film, the numerals 13 , 28 , 43 , 48 a barrier metal layer, the numerals 14 , 24 , 44 a carbon nanotube, the numerals 17 , 55 an interconnection trench, the numerals 15 , 25 , 45 a particle, the numerals 18 , 32 , 57 a seed layer, the numerals 19 , 33 , 39 , 58 a metal layer, the numerals 26 , 46 a connection plug, the numerals 16 , 27 , 30 , 47 , 50 , 53 an etching stopper layer, the numerals 31 , 56 a via hole, the numeral 54 a hole, the numerals 34 , 59 a first interconnection layer, the numerals 35 , 60 a connection plug layer, and the numeral 61 a second interconnection
- the present invention provides an interconnection structure best suited to a semiconductor device which is manufactured according to a design rule with a line and space of not more than 0.1 ⁇ m.
- a semiconductor device in which a nanomaterial is substantially uniformly disposed in a section of a connection plug formed from a metal and, furthermore, a nanomaterial is substantially uniformly formed on a bottom surface of an interconnection formed from a metal.
- the nanomaterial is a fibrous carbon nanomaterial, a particle-like carbon nanomaterial or a thin silicon wire.
- nanomaterials are oriented substantially perpendicularly to a substrate. Furthermore, it is preferred that these nanomaterials be disposed in the whole connection plug, and in the case of an interconnection, it is preferred that the nanomaterial be provided up to the vicinity of a top surface of the interconnection.
- a method of manufacturing a semiconductor device which comprises the step of forming a metal of nanometer size on an insulating base, the step of causing a nanomaterial to grow on the metal of nanometer size, the step of depositing the metal on the substrate on which the nanomaterial has grown, and the step of working the metal including the nanomaterial into an interconnection.
- a semiconductor device can be manufactured by the following steps. That is, there is provided a method of manufacturing a semiconductor device which comprises the step of forming a trench in an insulating base, the step of forming a metal of nanometer size at least on a bottom of the trench, the step of causing a nanomaterial to grow on the metal of nanometer size, the step of depositing the metal so that the trench is embedded with the metal, and the step of working the metal including the nanomaterial into an interconnection.
- the insulating base may have an interconnection in a lower layer or a device element formed on the semiconductor substrate and at least part of the lower-layer interconnection or the element may be exposed to part of the bottom of the trench formed in the insulating base.
- the metal of nanometer size becomes a nucleus which causes the nanomaterial to grow, and the metal of nanometer size is any of iron, platinum, nickel, cobalt or silicide substances of nickel and cobalt, and iron oxides.
- the nanomaterial is a fibrous carbon nanomaterial, a particle-like carbon nanomaterial or a thin silicon wire.
- the metal In the step of depositing the metal, it is advantageous to deposit the metal by a plating method or an MOCVD method in terms of voids.
- electromigration occurs, which is a phenomenon that metal ions migrate on an electron flow.
- a nanomaterial having high mechanical strength such as a carbon nanotube, for example, is present in a place to which metal ions migrate, the migration of the metal ions is suppressed. That is, electromigration is suppressed.
- atoms thereof are bonded by metallic bonds.
- the atoms that constitute nanomaterials such as a fullerene, a carbon nanotube, a carbon nanohorn and a thin silicon wire, are bonded by covalent bonds.
- Table 1 shows a comparison of mechanical strength and Young's modulus between conventionally used Cu and Al and a carbon nanotube.
- Carbon fibers represented by a single-layer carbon nanotube and a multilayer carbon nanotube, carbon materials represented by a fullerene, a carbon nanohorn, etc., and a thin silicon wire can be enumerated as nanomaterials.
- carbon nanotubes have a diameter of not more than 100 nm and an aspect ratio of not less than 10.
- a thin silicon wire is a fibrous material made of silicon having a diameter of 1 to 100 nm and an aspect ratio of not less than 10.
- fibrous materials have the function of preventing the breakage of connection plugs and interconnections that occur due to mechanical stress and temperature stress during manufacture. Because fibrous structures having high mechanical strength are contained in the metals that constitute connection plugs and interconnections, as with the relationship between reinforcing bars and concrete in a building, fibrous structures (reinforcing bars) increase the strength of a metal (the framework of a building) and protect connection plugs and interconnections (the building) from vibrations from outside and thermal shrinkage.
- a multilayer carbon nanotube exhibits metallic properties.
- chirality which shows how a carbon sheet is wound, a single-layer carbon nanotube exhibits metallic properties and its resistivity becomes very small.
- connection plug and interconnection of the present invention are formed from a mixed material of a carbon nanotube and a metal and an increase in resistance can be prevented by the fact that a current flows through the metal part. Also, because the surface of a carbon nanotube is covered with the metal, the contact resistance of the connection plug and the interconnection can be reduced.
- the carbon nanotube used in the present invention may be either a multilayer carbon nanotube or a single-layer carbon nanotube.
- a multilayer carbon nanotube can be easily formed by the CVD method.
- carbon nanotubes are not subject to constraints on quantification by being a thin wire and, therefore, carbon nanotubes have the advantage that they have always metallic properties.
- FIG. 1 is a schematic sectional view of an interconnection structure in a semiconductor device of the first embodiment.
- an interconnection 11 is constituted by a metal layer 39 , which is formed on an insulating film 10 formed on a semiconductor substrate 1 on which a device element or an interconnection is formed.
- Carbon nanotubes 14 are mixed in the metal layer 39 which constitutes the interconnection 11 .
- the carbon nanotube 14 is formed on a particle 15 of nickel formed on the insulating film 10 .
- the particle 15 acts as a catalyst during the growth of the carbon nanotube, and the carbon nanotube 14 grows, with the particle 15 serving as a nucleus.
- the insulating film 10 is formed on a silicon substrate 1 on which a semiconductor device element is formed.
- the insulating film 10 is a film having a film thickness of 20 nm formed by the thermal oxidation method or the CVD method, and this is a film formed from an oxide film, a nitride film, an oxynitride film, etc.
- particles 15 are formed on the insulating film 10 by using Ni having a film thickness of 2 to 10 nm formed by the sputtering method.
- carbon nanotubes 14 are caused to grow on the particles 15 , with the particles 15 serving as nuclei ( FIG. 2( a )).
- the particle 15 is in the form of a granule of nanometer size, and metals, metal suicides and metal oxides can be used. Iron, platinum, cobalt or suicide substances of cobalt and nickel or oxides, etc. are also known in addition to nickel.
- the granular particle 15 of nanometer size is obtained by forming a film of 2 to 10 nm.
- the evaporation method and the chemical vapor deposition method may be used in addition to the sputtering method.
- the carbon nanotube 14 may be fibrous carbon nanomaterials represented by a single-layer carbon nanotube, a multilayer carbon nanotube, etc., granular carbon nanomaterials represented by a carbon nanohorn and a fullerene, and a thin silicon wire.
- the carbon nanotube is caused to grow by the thermal CVD method or the plasma CVD method.
- the thermal CVD method When the thermal CVD method is used, the nanotube tends to come to an entangled condition.
- the nanotube is advantageous when it is in an entangled condition.
- the carbon nanotube when the plasma CVD method is used, it is possible to cause the carbon nanotube to be oriented perpendicularly to the substrate.
- Process gas Mixed gas of acetylene and ammonia
- Substrate temperature 400 to 500 degrees
- Al—Cu alloy (cu 5%), which is an Al-based alloy, was deposited as the 270 metal layer 39 by the sputtering method on the insulating film 10 in a film thickness of 600 nm ( FIG. 2 ( b )).
- the metal layer 39 may be formed from Al, Cu, Ag, Al-based alloys (for example, Al—Si, Al—Si—Cu, etc.), Cu-based alloys (Cu—Ag etc.) and the like.
- the plating method and the MOCVD (metal organic chemical vapor deposition) method may be used in addition to the sputtering method.
- Voids can be suppressed by (1) a method which involves causing carbon nanotubes to be perpendicularly oriented and (2) a method which involves lowering the density of carbon nanotubes.
- the two methods (1) and (2) may be used in combination.
- the density of carbon nanotubes can be controlled by changing the film thickness of Ni or the like.
- the density of carbon nanotubes is lowered, for example, by reducing the film thickness of Ni.
- the interconnection 11 is formed by using a lithography technique and an etching technique which are publicly known ( FIG. 2 ( c )).
- the stress migration resistance increases when the carbon nanotubes in the interconnection are provided up to the vicinity of a top surface of the interconnection.
- a granular carbon nanomaterial such as a carbon nanohorn may be used.
- FIG. 3 shows an interconnection structure by the single damascene process.
- the interconnection structure by the single damascene process will be described. There are formed an insulating film 10 , which is formed on a semiconductor substrate 1 on which a device element or an interconnection is formed, an interlayer dielectric film 12 formed on the insulating film 10 , and an etching stopper layer 16 .
- An interconnection 11 is formed in a trench which is formed in the interlayer dielectric film 12 and the etching stopper layer 16 .
- the interconnection 11 has particles 15 formed on a barrier metal layer 13 and carbon nanotubes 14 which are caused to grow on the particles 15 , and is embedded with a metal layer 39 .
- the particle 15 may be formed from Fe or Ni and the carbon nanotube 14 may be formed from a carbon fiber, such as a carbon nanotube, a thin silicon wire, etc.
- the insulating film 10 , the interlayer dielectric film 12 formed on the insulating film 10 , and the etching stopper layer 16 formed from SiC (film thickness 30 nm) by the plasma CVD method on the interlayer dielectric film 12 are formed on a silicon substrate 1 on which a semiconductor device element is formed.
- the etching stopper film 16 works also as a diffusion preventing film that prevents a metal which becomes an interconnection from diffusing into the insulating film.
- the insulating film 10 (film thickness 300 nm) may be an oxide film formed by the thermal oxidation of the silicon substrate or an oxide film, a nitride film and an oxynitride film formed by the CVD method (the chemical vapor deposition method).
- the interlayer dielectric film 12 (film thickness 600 nm) may be a silicon oxide film, a silicon nitride film and a silicon oxynitride film formed, for example, by the CVD method or may be an organic substance having low permittivity and high voltage resistance, such as divinylsiloxane benzocyclobutene which is disclosed in the Japanese Patent Laid-Open No. 2002-118169, for example. Because interconnection intervals have narrowed due to scale down design, research on organic materials having low permittivity and high voltage resistance has been widely conducted in order to lower the interconnection capacitance.
- the etching stopper layer 16 have a higher etching rate than the interlayer dielectric film, and furthermore, it is necessary for the etching stopper layer to work also as a diffusion preventing film which prevents metal atoms from diffusing into the insulating film.
- a silicon nitride film, a silicon oxynitride film, etc. are preferable as the etching stopper layer in addition to SiC ( FIG. 4 ( a )).
- an interconnection trench 17 is formed by using a lithography technique and an etching technique which are publicly known ( FIG. 4 ( b )).
- Ta having a film thickness of 50 nm is formed by the sputtering method as a barrier metal layer 13 on the whole surface of the substrate 10 including the interconnection trench 17 ( FIG. 4 ( c )).
- particles 15 are formed in a bottom portion of the interconnection trench 17 by using Ni having a film thickness of 2 to 10 nm formed by the sputtering method. After that, carbon nanotubes are formed on the particles 15 , with the particles 15 serving as nuclei. The carbon nanotubes are caused to grow to such an extent that they protrude from the interconnection trench 17 (800 nm or so) ( FIG. 4 ( d )).
- Cu having a film thickness of 50 nm is formed as a seed layer 18 ( FIG. 4 ( f ), a metal layer 19 of 650 nm formed from Cu is deposited by the plating method, and the metal layer having a total thickness of 700 nm formed from a Cu layer is formed on the barrier metal layer 13 .
- the MOCVD method (the metal organic chemical vapor deposition method) may be used in the formation of the seed layer 18 .
- the formation of the seed layer 18 may be omitted.
- Voids are less apt to occur in the plating method and the MOCVD method than in the sputtering method.
- the interconnection 11 is constituted by the seed layer 18 and the metal later 19 .
- Cu and Ag or Cu-based alloys Cu—Ag etc.
- Ag-based alloys Ag—Cu etc.
- Al Al-based alloys
- the seed layer 18 may have the same composition as the metal layer 19 or may have a different composition from that of the metal layer.
- connection plug that connects a lower-layer interconnection and an upper-layer interconnection together will be described by using drawings.
- connection plug layer 35 which connects an interconnection 11 formed in a first interconnection layer 34 (which is formed in the interlayer dielectric film 12 ).
- connection plug which connects with the interconnection 11 of the lower layer will be described with reference to FIG. 5 .
- FIG. 5 the same numerals are given to the same parts as used in FIG. 3 .
- carbon nanotubes 14 may be mixed as shown in FIG. 3 .
- the first interconnection layer 34 is constituted by the interlayer dielectric layer 12 , the interconnection 11 , the barrier metal layer 13 , and etching stopper layers 16 and 27 .
- connection plug 35 on the first interconnection layer 34 is constituted by an interlayer dielectric film 29 , a connection plug 26 , a barrier metal layer 28 , particles 25 and an etching stopper layer 30 .
- Carbon nanotubes 24 are mixed in the connection plug 26 .
- an upper-layer interconnection to be connected to the connection plug is not formed.
- the upper-layer interconnection can also be formed by the same manufacturing method as in FIGS. 4( a ) to 4 ( g ).
- connection plug Because structures having high mechanical strength and high resistance to electromigration such as carbon nanotubes are contained in the connection plug, electromigration does not occur even when structures having high mechanical strength and high resistance to electromigration such as carbon nanotubes are not contained in the upper-layer interconnection or the lower-layer interconnection.
- connection plug of an interconnection structure in the second embodiment A manufacturing method of a connection plug of an interconnection structure in the second embodiment will be described below with reference to FIGS. 6( a ) to 6 ( g ).
- the insulating film 10 formed on a silicon substrate 1 on which a semiconductor device element is formed, the interlayer dielectric film 12 formed on the insulating film 10 , and the interconnection 11 formed in a trench portion, which is formed in the interlayer dielectric film 12 formed on the insulating film 10 and this first interlayer dielectric film 12 are formed from the barrier metal layer 13 and a metal.
- the etching stopper layers 16 and 27 are formed on the interlayer dielectric film 12 .
- the interlayer dielectric film 29 and the etching stopper layer 30 are formed on the etching stopper layer 16 ( FIG. 6 ( a )).
- the interlayer dielectric film 29 is formed in the same manner as the interlayer dielectric film 12 .
- a via hole 31 is formed by using a photolithography technique and an etching technique which are publicly known ( FIG. 6 ( b )).
- Ta having a film thickness of 10 to 30 nm is formed as the barrier metal layer 28 by the sputtering method on the whole surface of the substrate including the via hole 31 ( FIG. 6 ( c )).
- Ni which becomes the particles 25 and the carbon nanotubes 24 are formed.
- the carbon nanotubes are caused to grow to such an extent that they protrude from the via hole 31 (800 nm or so) ( FIG. 6 ( d )).
- Cu having a film thickness of 30 nm is formed as a seed layer 32 ( FIG. 6( e )), a metal layer 33 of 670 nm formed from Cu is deposited by the plating method, and a Cu layer having a total thickness of 700 nm is formed on the Ta film ( FIG. 6( f ).
- the MOCVD method the metal organic chemical vapor deposition method
- excess Cu layers, carbon nanotubes and Ni other than those in the via hole are removed by use of the CMP method, which is a conventional technique, and the connection plug 26 is formed ( FIG. 6( g )).
- connection plug 26 can be manufactured in the same manner as with the interconnection 11 described in FIGS. 4( a ) to 4 ( g ).
- carbon nanotubes 14 may be mixed as shown in FIG. 3 .
- a first interconnection layer 59 is constituted by an interlayer dielectric layer 12 , an interconnection 11 , a barrier metal layer 13 , and etching stopper layers 16 and 47 .
- This embodiment provides, on an insulating film 10 formed on a substrate 1 including a semiconductor device element, the first interconnection layer 59 , a connection plug 60 and a second interconnection layer 61 .
- the first interconnection layer 59 is constituted by the interlayer dielectric layer 12 , the interconnection 11 , the barrier metal layer 13 , and the etching stopper layers 16 and 47 .
- connection plug 60 on the first interconnection structure is constituted by an interlayer dielectric film 49 , a connection plug 46 , a barrier metal layer 48 , particles 45 and an etching stopper layer 50 .
- Carbon nanotubes 24 are mixed in the connection plug 46 .
- the second interconnection layer 61 is constituted by an interlayer dielectric film 52 , an interconnection 51 , a barrier metal layer 48 , and an etching stopper layer 53 . Carbon nanotubes 44 are mixed in the interconnection 51 .
- a manufacturing method by the dual damascene process which is the third embodiment of the present invention, will be described below with reference to FIGS. 8( a ) to 8 ( h ).
- the first interconnection layer 59 excluding the etching stopper layer 47 is formed by using the same method as used in the second embodiment.
- the etching stopper layers 47 , 51 , 53 are formed from an SiC film having a film thickness of 30 nm, are formed and the interlayer dielectric film 49 , 52 formed from a silicon oxide film having a film thickness of 600 nm are formed by the plasma CVD method in order: etching stopper layer 47 , interlayer dielectric film 49 , etching stopper layer 51 , interlayer dielectric film 52 , etching stopper layer 53 ( FIG. 8( a )).
- a hole 54 that pierces through the etching stopper layer 51 , the interlayer dielectric film 52 and the etching stopper layer 54 is formed by using a photolithography technique and an etching technique ( FIG. 8( b )).
- the hole 54 has the same pattern as a via hole 56 .
- an interconnection trench 55 is formed in the second interconnection layer 61 by using a photolithography technique and an etching technique. At this time, the pattern of the hole 54 is transferred to the interlayer dielectric film 49 and the via hole 56 is formed ( FIG. 8( c )).
- Ta having a film thickness of 10 to 30 nm is formed as the barrier metal layer 48 by the sputtering method on the whole surface of the substrate including the interconnection trench 55 and the via hole 56 ( FIG. 8( d )).
- Ni which becomes the particles 45 and carbon nanotubes 44 are formed.
- the carbon nanotubes 44 are caused to grow to such an extent that they protrude from the via hole 56 (800 nm or so) ( FIG. 8 ( e )).
- Cu having a film thickness of 30 nm is formed as a seed layer 57 ( FIG. 8( f ), a metal layer 58 of 1370 nm formed from Cu is deposited by the plating method, and a Cu layer having a total thickness of 1400 nm is formed on the Ta film ( FIG. 8( g )).
- the MOCVD method the metal organic chemical vapor deposition method
- the suppression of the occurrence of voids can be performed by the method described above.
- particles which become nuclei are formed on the bottom surface of a trench or a via which becomes an interconnection, carbon nanotubes are caused to grow on the nuclei and after that, a metal film is formed, whereby a trench interconnection structure is formed.
- an interconnection containing carbon nanotubes is formed by the plating method which involves using a plating liquid containing carbon nanomaterials (fibrous nanomaterials represented by single-layer and multi-layer/metallic, semiconducting and insulating carbon nanotubes etc., granular carbon nanomaterials represented by carbon nanohorns, fullerenes, etc., and nanomaterials such as a thin silicon wire).
- a plating liquid containing carbon nanomaterials fibrous nanomaterials represented by single-layer and multi-layer/metallic, semiconducting and insulating carbon nanotubes etc., granular carbon nanomaterials represented by carbon nanohorns, fullerenes, etc., and nanomaterials such as a thin silicon wire.
- the plating liquid When copper is used in the trench interconnection structure, it is possible to use an ordinary copper sulfate-based plating liquid as the plating liquid for this embodiment.
- a solution obtained by mixing 0.1 m of copper sulfate, 1.0 g/l of carbon nanotubes and a surfactant was used, and before plating, ultrasonic waves were applied for 10 minutes so that the carbon nanotubes are sufficiently dispersed in the plating solution. After that, electrolytic plating was performed under usual conditions. Incidentally, the dispersion by ultrasonic waves may be performed during plating.
- the content of carbon nanotubes in the plating liquid which depends on the content of carbon nanotubes required by the properties of a film formed by plating, is not less than 0.2 g/l, preferably not less than 0.5 g/l, and more preferably not less than 1.0 g/l.
- carbon nanotubes are dispersed in the film. It is not especially necessary to set an upper limit.
- an upper limit is not more than 25 g/l, preferably not more than 15 g/l, and more preferably not more than 10 g/l.
- carbon nanotubes are uniformly dispersed in the plated film.
- electrolytic plating with copper is exemplified in this embodiment, it is possible to perform plating with other metals such as gold and silver with which plating is ordinarily performed.
- the electrolytic plating liquid for this embodiment it is unnecessary to use a plating liquid particular to this embodiment, and it is possible to use commercially available plating liquids.
- this embodiment can be adapted also to electroless plating.
- carbon nanotubes are used as nanomaterials in this embodiment, fibrous nanomaterials represented by single-layer and multi-layer/metallic, semiconducting and insulating carbon nanotubes etc., granular carbon nanomaterials represented by carbon nanohorns, fullerenes, etc., and nanomaterials such as a thin silicon wire may also be used.
- an interconnection containing carbon nanotubes is formed by the plating method which involves using a plating liquid containing carbon nanomaterials (fibrous nanomaterials represented by single-layer and multi-layer/metallic, semiconducting and insulating carbon nanotubes etc., granular carbon nanomaterials represented by carbon nanohorns, fullerenes, etc., and nanomaterials such as a thin silicon wire may be used), this produces a marked effect that voids do not occur in metal films formed as an interconnection and a via.
- carbon nanomaterials fibrous nanomaterials represented by single-layer and multi-layer/metallic, semiconducting and insulating carbon nanotubes etc., granular carbon nanomaterials represented by carbon nanohorns, fullerenes, etc., and nanomaterials such as a thin silicon wire
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Nanotechnology (AREA)
- Mathematical Physics (AREA)
- Theoretical Computer Science (AREA)
- Crystallography & Structural Chemistry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Scale down design has posed problems in an increase in the resistance value of an interconnection structure and a decrease in the resistance to electromigration and stress migration. The present invention provides an interconnection structure of a high-reliability semiconductor device which has a low resistance value even in the case of scale down design and does not produce electromigration or stress migration, and a method of manufacturing the interconnection structure. Provided are a semiconductor device which has an interconnection or a connection plug, both of which are fabricated from a mixture of a metal and carbon nanotubes, in an interconnection trench or a via hole, both of which are formed on an insulating film on a substrate on which a semiconductor device element is formed, and a method of manufacturing this semiconductor device.
Description
- The present invention relates to a semiconductor device and a method of manufacturing the semiconductor device and, more particularly, to a semiconductor device having a connection plug or an interconnection and a method of manufacturing the semiconductor device.
- In a connection plug that connects interconnection materials or interconnections of a semiconductor device, low-resistance metals such as Cu or Al are used. With the scale down design of semiconductor devices moving ahead, the cross sections of interconnections and interconnection plugs decrease. As a result, the following phenomena have become more serious:
- (1) Increase in the resistance values of interconnections and connection plugs
- (2) Electromigration of metal ions by current densities which have increased and
- (3) Stress migration due to heat cycles during manufacturing and heat generation etc. during working.
- Electromigration and stress migration pose problems, such as changes with time in the resistance of metal interconnections and connection plugs and disconnections of them.
- In order to prevent interconnections from being broken due to electromigration, there is available a method which involves using two materials in combination: an interconnection material A which has a low resistance value but is not resistant to migration (for example, Cu or Al) and an interconnection material B which has a high resistance value but is resistant to migration (for example, titanium, tungsten and silicide materials of these metals). In this case, the disconnection of interconnections can be prevented by the redundancy effect of the interconnection material B. However, this method is effective for interconnections although it is not effective for connection plugs. Also, although interconnections do not lead to disconnections, there is a problem that the interconnection resistance increases. Furthermore, this method is not effective for stress migration.
- In contrast, there has been proposed a semiconductor device element in which carbon nanotubes having resistance to electromigration are used in connection plugs (Japanese Journal of Applied Physics, Vol. 41, pp. 4370 to 4374, 2002).
- In this example, carbon nanotubes are formed in via holes and used as connection plugs that connect an upper interconnection layer and a lower interconnection layer together. Approximately 1000 carbon nanotubes are formed in a via hole of 5×30 micrometers square.
- It is known that carbon nanotubes have high migration resistance and hence migration does not readily occur in carbon nanotubes.
- When methods that involve combining interconnection materials are 50 adopted, it is impossible to prevent the occurrence of voids due to the electromigration in connection plugs. Also, in interconnections, it is impossible to prevent changes in resistance that are caused of the disconnection of part of the interconnections due to electromigration or stress migration.
- However, the reason why connection plugs formed from multilayer carbon nanotubes have high resistance values in spite of the fact that the multilayer carbon nanotubes have metallic properties and low resistance is that the contact resistance between the carbon nanotubes and the metal interconnections is high, with the result that the resistance of connection plugs increases due to the contact resistance even when the resistance of the carbon nanotubes is low.
- The present invention provides an interconnection structure of a high-reliability semiconductor device which has a low resistance value even in the case of scale down design and does not produce electromigration and stress migration, and a method of manufacturing the interconnection structure.
- According to the present invention, it is possible to provide a semiconductor device having an interconnection structure resistant to electromigration and stress migration.
-
FIG. 1 is a schematic sectional view to show an interconnection structure in the first embodiment of the present invention; -
FIGS. 2( a) to 2(c) are each a schematic sectional view to explain each step of a manufacturing method of an interconnection in the first embodiment of the present invention; -
FIG. 3 is a schematic sectional view to show an interconnection structure by the single damascene process in the second embodiment of the present invention; -
FIGS. 4( a) to 4(g) are each a schematic sectional view to explain each step of a manufacturing method of an interconnection by the single damascene process in the second embodiment of the present invention; -
FIG. 5 is a schematic sectional view to show the structure of a connection plug by the single damascene process in the second embodiment of the present invention; -
FIGS. 6( a) to 6(g) are each a schematic sectional view to explain each step of a manufacturing method of a connection plug by the single damascene process in the second embodiment of the present invention; -
FIG. 7 is a schematic sectional view to show an interconnection and a connection plug by the dual damascene process in the third embodiment of the present invention; and -
FIGS. 8( a) to 8(h) are each a schematic sectional view to show each step of a manufacturing method of an interconnection and a connection plug by the dual damascene process in the third embodiment of the present invention. - The reference numerals used in the drawings will be described below.
- The
numeral 10 denotes an insulating film, thenumerals numerals numerals numerals numerals numerals numerals 18, 32, 57 a seed layer, thenumerals numerals 26, 46 a connection plug, thenumerals numerals 31, 56 a via hole, the numeral 54 a hole, thenumerals 34, 59 a first interconnection layer, thenumerals 35, 60 a connection plug layer, and the numeral 61 a second interconnection layer. - The present invention provides an interconnection structure best suited to a semiconductor device which is manufactured according to a design rule with a line and space of not more than 0.1 μm. In the present invention, there is provided a semiconductor device in which a nanomaterial is substantially uniformly disposed in a section of a connection plug formed from a metal and, furthermore, a nanomaterial is substantially uniformly formed on a bottom surface of an interconnection formed from a metal.
- The nanomaterial is a fibrous carbon nanomaterial, a particle-like carbon nanomaterial or a thin silicon wire.
- These nanomaterials are oriented substantially perpendicularly to a substrate. Furthermore, it is preferred that these nanomaterials be disposed in the whole connection plug, and in the case of an interconnection, it is preferred that the nanomaterial be provided up to the vicinity of a top surface of the interconnection.
- Furthermore, it is advantageous in terms of voids when the metal is formed by an MOCVD method or a plating method.
- As a first manufacturing method, there is provided a method of manufacturing a semiconductor device which comprises the step of forming a metal of nanometer size on an insulating base, the step of causing a nanomaterial to grow on the metal of nanometer size, the step of depositing the metal on the substrate on which the nanomaterial has grown, and the step of working the metal including the nanomaterial into an interconnection.
- As a second manufacturing method, a semiconductor device can be manufactured by the following steps. That is, there is provided a method of manufacturing a semiconductor device which comprises the step of forming a trench in an insulating base, the step of forming a metal of nanometer size at least on a bottom of the trench, the step of causing a nanomaterial to grow on the metal of nanometer size, the step of depositing the metal so that the trench is embedded with the metal, and the step of working the metal including the nanomaterial into an interconnection.
- In this case, the insulating base may have an interconnection in a lower layer or a device element formed on the semiconductor substrate and at least part of the lower-layer interconnection or the element may be exposed to part of the bottom of the trench formed in the insulating base.
- The metal of nanometer size becomes a nucleus which causes the nanomaterial to grow, and the metal of nanometer size is any of iron, platinum, nickel, cobalt or silicide substances of nickel and cobalt, and iron oxides.
- The nanomaterial is a fibrous carbon nanomaterial, a particle-like carbon nanomaterial or a thin silicon wire.
- In the step of depositing the metal, it is advantageous to deposit the metal by a plating method or an MOCVD method in terms of voids.
- Embodiments of the present invention will be described.
- When an excessive current is caused to flow through an interconnection and a connection plug which are formed from a metal alone, electromigration occurs, which is a phenomenon that metal ions migrate on an electron flow. On the other hand, if a nanomaterial having high mechanical strength, such as a carbon nanotube, for example, is present in a place to which metal ions migrate, the migration of the metal ions is suppressed. That is, electromigration is suppressed.
- In metals having low electric resistance used in the interconnections and connection plugs of present semiconductor device elements, such as gold, silver, copper and aluminum, atoms thereof are bonded by metallic bonds. In contrast, the atoms that constitute nanomaterials, such as a fullerene, a carbon nanotube, a carbon nanohorn and a thin silicon wire, are bonded by covalent bonds.
- Carbon materials having such a structure that only the leading end of a carbon nanotube protrudes from a carbon aggregate, such as the carbon 165 nanohorn disclosed in the Japanese Patent Laid-Open No. 2001-64004, have been manufactured or discovered as one form, of carbon nanomaterial.
- Because carbon nanomaterials are formed from covalent bonds, which have higher bonding strength than metallic bonds, separation requires great energy. Therefore, covalent bonds have higher mechanical strength and electromigration resistance than metallic bonds.
- Table 1 shows a comparison of mechanical strength and Young's modulus between conventionally used Cu and Al and a carbon nanotube.
-
TABLE 1 Electric resistivity Young's modulus Material (×10−6 Ω cm) (×1012 Pa) Al 2.74 0.068 Cu 1.70 0.126 Carbon Nanotube <0.1 ~1 - Carbon fibers represented by a single-layer carbon nanotube and a multilayer carbon nanotube, carbon materials represented by a fullerene, a carbon nanohorn, etc., and a thin silicon wire can be enumerated as nanomaterials.
- It is necessary only that carbon nanotubes have a diameter of not more than 100 nm and an aspect ratio of not less than 10.
- A thin silicon wire is a fibrous material made of silicon having a diameter of 1 to 100 nm and an aspect ratio of not less than 10.
- Among these nanomaterials, particularly, fibrous materials have the function of preventing the breakage of connection plugs and interconnections that occur due to mechanical stress and temperature stress during manufacture. Because fibrous structures having high mechanical strength are contained in the metals that constitute connection plugs and interconnections, as with the relationship between reinforcing bars and concrete in a building, fibrous structures (reinforcing bars) increase the strength of a metal (the framework of a building) and protect connection plugs and interconnections (the building) from vibrations from outside and thermal shrinkage.
- In the case of a carbon nanotube, a multilayer carbon nanotube exhibits metallic properties. On the other hand, by selecting chirality, which shows how a carbon sheet is wound, a single-layer carbon nanotube exhibits metallic properties and its resistivity becomes very small.
- The resistivity of a carbon nanotube in the case that it exhibits metallic properties is shown in Table 1.
- When chirality becomes different, a single-layer carbon nanotube exhibits metallic properties or semiconducting properties. Although it is difficult to control chirality with the current techniques, the superiority of the present invention is not demolished even when a semiconducting single-layer carbon nanotube is contained at an appropriate ratio. This is because the connection plug and interconnection of the present invention are formed from a mixed material of a carbon nanotube and a metal and an increase in resistance can be prevented by the fact that a current flows through the metal part. Also, because the surface of a carbon nanotube is covered with the metal, the contact resistance of the connection plug and the interconnection can be reduced.
- The carbon nanotube used in the present invention may be either a multilayer carbon nanotube or a single-layer carbon nanotube. A multilayer carbon nanotube can be easily formed by the CVD method. Furthermore, carbon nanotubes are not subject to constraints on quantification by being a thin wire and, therefore, carbon nanotubes have the advantage that they have always metallic properties.
- Next, embodiments of the present invention will be described in detail with reference to the drawings.
- The description will be given by using
FIG. 1 that is a schematic sectional view of an interconnection structure in a semiconductor device of the first embodiment. - In
FIG. 1 , aninterconnection 11 is constituted by ametal layer 39, which is formed on an insulatingfilm 10 formed on asemiconductor substrate 1 on which a device element or an interconnection is formed.Carbon nanotubes 14 are mixed in themetal layer 39 which constitutes theinterconnection 11. Thecarbon nanotube 14 is formed on aparticle 15 of nickel formed on the insulatingfilm 10. Theparticle 15 acts as a catalyst during the growth of the carbon nanotube, and thecarbon nanotube 14 grows, with theparticle 15 serving as a nucleus. - A manufacturing method of a semiconductor device of the first embodiment will be described with reference to
FIGS. 2( a) to 2(c). - The insulating
film 10 is formed on asilicon substrate 1 on which a semiconductor device element is formed. - The insulating
film 10 is a film having a film thickness of 20 nm formed by the thermal oxidation method or the CVD method, and this is a film formed from an oxide film, a nitride film, an oxynitride film, etc. - Next,
particles 15 are formed on the insulatingfilm 10 by using Ni having a film thickness of 2 to 10 nm formed by the sputtering method. - After that,
carbon nanotubes 14 are caused to grow on theparticles 15, with theparticles 15 serving as nuclei (FIG. 2( a)). - The
particle 15 is in the form of a granule of nanometer size, and metals, metal suicides and metal oxides can be used. Iron, platinum, cobalt or suicide substances of cobalt and nickel or oxides, etc. are also known in addition to nickel. - The
granular particle 15 of nanometer size is obtained by forming a film of 2 to 10 nm. The evaporation method and the chemical vapor deposition method may be used in addition to the sputtering method. - The
carbon nanotube 14 may be fibrous carbon nanomaterials represented by a single-layer carbon nanotube, a multilayer carbon nanotube, etc., granular carbon nanomaterials represented by a carbon nanohorn and a fullerene, and a thin silicon wire. - The carbon nanotube is caused to grow by the thermal CVD method or the plasma CVD method. When the thermal CVD method is used, the nanotube tends to come to an entangled condition. In order to increase the strength of an interconnection, the nanotube is advantageous when it is in an entangled condition.
- On the other hand, when the plasma CVD method is used, it is possible to cause the carbon nanotube to be oriented perpendicularly to the substrate.
- Growth conditions by the plasma CVD method are exemplified below:
- Process gas: Mixed gas of acetylene and ammonia
- Gas pressure: 3 to 20 torr
- Substrate temperature: 400 to 500 degrees
- DC power: 100 to 200 W
- Growth conditions by the thermal CVD method are exemplified below:
- Process gas: Methane
- Gas pressure: 0.1 to 1 atm
- Growth temperature: 500 to 800 degrees
- An Al—Cu alloy (cu 5%), which is an Al-based alloy, was deposited as the 270
metal layer 39 by the sputtering method on the insulatingfilm 10 in a film thickness of 600 nm (FIG. 2 (b)). - The
metal layer 39 may be formed from Al, Cu, Ag, Al-based alloys (for example, Al—Si, Al—Si—Cu, etc.), Cu-based alloys (Cu—Ag etc.) and the like. The plating method and the MOCVD (metal organic chemical vapor deposition) method may be used in addition to the sputtering method. - There is a correlation between the density of carbon nanotubes and the frequency of occurrence of voids during the deposition of the
metal layer 39, and the higher the density, the higher the frequency of occurrence of voids. Voids may sometimes burst due to thermal expansion, thereby lowering the reliability of a semiconductor device. The growth of voids must be suppressed. - Voids can be suppressed by (1) a method which involves causing carbon nanotubes to be perpendicularly oriented and (2) a method which involves lowering the density of carbon nanotubes. The two methods (1) and (2) may be used in combination.
- The density of carbon nanotubes can be controlled by changing the film thickness of Ni or the like. The density of carbon nanotubes is lowered, for example, by reducing the film thickness of Ni.
- Lastly, the
interconnection 11 is formed by using a lithography technique and an etching technique which are publicly known (FIG. 2 (c)). - In the case of this first embodiment, the stress migration resistance increases when the carbon nanotubes in the interconnection are provided up to the vicinity of a top surface of the interconnection. On the other hand, when the carbon nanotubes are substantially uniformly provided on the bottom surface, this is effective for the resistance to electromigration. Therefore, a granular carbon nanomaterial such as a carbon nanohorn may be used.
- The second embodiment of the present invention is an interconnection trench structure by the single damascene process.
-
FIG. 3 shows an interconnection structure by the single damascene process. - The interconnection structure by the single damascene process will be described. There are formed an insulating
film 10, which is formed on asemiconductor substrate 1 on which a device element or an interconnection is formed, aninterlayer dielectric film 12 formed on the insulatingfilm 10, and anetching stopper layer 16. - An
interconnection 11 is formed in a trench which is formed in theinterlayer dielectric film 12 and theetching stopper layer 16. Theinterconnection 11 hasparticles 15 formed on abarrier metal layer 13 andcarbon nanotubes 14 which are caused to grow on theparticles 15, and is embedded with ametal layer 39. - The
particle 15 may be formed from Fe or Ni and thecarbon nanotube 14 may be formed from a carbon fiber, such as a carbon nanotube, a thin silicon wire, etc. - Next, a method of manufacturing an interconnection structure by the single damascene process will be described with reference to
FIGS. 4( a) to 4(g). - The insulating
film 10, theinterlayer dielectric film 12 formed on the insulatingfilm 10, and theetching stopper layer 16 formed from SiC (film thickness 30 nm) by the plasma CVD method on theinterlayer dielectric film 12 are formed on asilicon substrate 1 on which a semiconductor device element is formed. Theetching stopper film 16 works also as a diffusion preventing film that prevents a metal which becomes an interconnection from diffusing into the insulating film. - The insulating film 10 (film thickness 300 nm) may be an oxide film formed by the thermal oxidation of the silicon substrate or an oxide film, a nitride film and an oxynitride film formed by the CVD method (the chemical vapor deposition method).
- The interlayer dielectric film 12 (film thickness 600 nm) may be a silicon oxide film, a silicon nitride film and a silicon oxynitride film formed, for example, by the CVD method or may be an organic substance having low permittivity and high voltage resistance, such as divinylsiloxane benzocyclobutene which is disclosed in the Japanese Patent Laid-Open No. 2002-118169, for example. Because interconnection intervals have narrowed due to scale down design, research on organic materials having low permittivity and high voltage resistance has been widely conducted in order to lower the interconnection capacitance.
- It is preferred that the
etching stopper layer 16 have a higher etching rate than the interlayer dielectric film, and furthermore, it is necessary for the etching stopper layer to work also as a diffusion preventing film which prevents metal atoms from diffusing into the insulating film. A silicon nitride film, a silicon oxynitride film, etc. are preferable as the etching stopper layer in addition to SiC (FIG. 4 (a)). - After that, an
interconnection trench 17 is formed by using a lithography technique and an etching technique which are publicly known (FIG. 4 (b)). - Ta having a film thickness of 50 nm is formed by the sputtering method as a
barrier metal layer 13 on the whole surface of thesubstrate 10 including the interconnection trench 17 (FIG. 4 (c)). - The
barrier metal layer 13 is a film which prevents metal atoms from diffusing into the insulating film. Ti, TiN or a two-layer structure of Ti and TiN (Ti being a lower layer) or Ta, TaN or a two-layer structure of Ta and TaN (Ta being a lower layer) and the like are preferable. - In the same manner as in the first embodiment,
particles 15 are formed in a bottom portion of theinterconnection trench 17 by using Ni having a film thickness of 2 to 10 nm formed by the sputtering method. After that, carbon nanotubes are formed on theparticles 15, with theparticles 15 serving as nuclei. The carbon nanotubes are caused to grow to such an extent that they protrude from the interconnection trench 17 (800 nm or so) (FIG. 4 (d)). - Cu having a film thickness of 50 nm is formed as a seed layer 18 (
FIG. 4 (f), a metal layer 19 of 650 nm formed from Cu is deposited by the plating method, and the metal layer having a total thickness of 700 nm formed from a Cu layer is formed on thebarrier metal layer 13. - The MOCVD method (the metal organic chemical vapor deposition method) may be used in the formation of the seed layer 18.
- When the metal layer 19 is formed by the MOCVD method (the metal organic chemical vapor deposition method), the formation of the seed layer 18 may be omitted.
- Voids are less apt to occur in the plating method and the MOCVD method than in the sputtering method.
- The
interconnection 11 is constituted by the seed layer 18 and the metal later 19. - In the case of trench interconnection, Cu and Ag or Cu-based alloys (Cu—Ag etc.), Ag-based alloys (Ag—Cu etc.), etc. are more frequently used than Al and Al-based alloys.
- Lastly, excess Cu layers, carbon nanotubes and Ni other than those in the
interconnection trench 17 are removed by use of the publicly known CMP method (the chemical mechanical polishing method) and theinterconnection 11 is formed. In the CMP method, a polishing solution (a slurry) obtained by mixing hydrogen peroxide with an abrasive, the main component of which is silica, is used (FIG. 4 (g)). - The seed layer 18 may have the same composition as the metal layer 19 or may have a different composition from that of the metal layer.
- Next, the structure of a connection plug that connects a lower-layer interconnection and an upper-layer interconnection together will be described by using drawings.
- There is provided a
connection plug layer 35 which connects aninterconnection 11 formed in a first interconnection layer 34 (which is formed in the interlayer dielectric film 12). - The structure of a connection plug which connects with the
interconnection 11 of the lower layer will be described with reference toFIG. 5 . - In
FIG. 5 , the same numerals are given to the same parts as used inFIG. 3 . - Incidentally, although carbon nanotubes are not mixed in the
interconnection 11 ofFIG. 5 ,carbon nanotubes 14 may be mixed as shown inFIG. 3 . - The
first interconnection layer 34 is constituted by theinterlayer dielectric layer 12, theinterconnection 11, thebarrier metal layer 13, and etching stopper layers 16 and 27. - The connection plug 35 on the
first interconnection layer 34 is constituted by aninterlayer dielectric film 29, aconnection plug 26, abarrier metal layer 28,particles 25 and anetching stopper layer 30.Carbon nanotubes 24 are mixed in theconnection plug 26. - In
FIG. 5 , an upper-layer interconnection to be connected to the connection plug is not formed. However, the upper-layer interconnection can also be formed by the same manufacturing method as inFIGS. 4( a) to 4(g). - Because structures having high mechanical strength and high resistance to electromigration such as carbon nanotubes are contained in the connection plug, electromigration does not occur even when structures having high mechanical strength and high resistance to electromigration such as carbon nanotubes are not contained in the upper-layer interconnection or the lower-layer interconnection.
- On the other hand, it is effective for stress migration to mix structures having high mechanical strength in the metal from which an interconnection is formed.
- A manufacturing method of a connection plug of an interconnection structure in the second embodiment will be described below with reference to
FIGS. 6( a) to 6(g). - The insulating
film 10 formed on asilicon substrate 1 on which a semiconductor device element is formed, theinterlayer dielectric film 12 formed on the insulatingfilm 10, and theinterconnection 11 formed in a trench portion, which is formed in theinterlayer dielectric film 12 formed on the insulatingfilm 10 and this firstinterlayer dielectric film 12 are formed from thebarrier metal layer 13 and a metal. The etching stopper layers 16 and 27 are formed on theinterlayer dielectric film 12. Theinterlayer dielectric film 29 and theetching stopper layer 30 are formed on the etching stopper layer 16 (FIG. 6 (a)). - The
interlayer dielectric film 29 is formed in the same manner as theinterlayer dielectric film 12. - After that, a via
hole 31 is formed by using a photolithography technique and an etching technique which are publicly known (FIG. 6 (b)). - In the same manner as with the trench interconnection, Ta having a film thickness of 10 to 30 nm is formed as the
barrier metal layer 28 by the sputtering method on the whole surface of the substrate including the via hole 31 (FIG. 6 (c)). - Ni which becomes the
particles 25 and thecarbon nanotubes 24 are formed. The carbon nanotubes are caused to grow to such an extent that they protrude from the via hole 31 (800 nm or so) (FIG. 6 (d)). - Cu having a film thickness of 30 nm is formed as a seed layer 32 (
FIG. 6( e)), ametal layer 33 of 670 nm formed from Cu is deposited by the plating method, and a Cu layer having a total thickness of 700 nm is formed on the Ta film (FIG. 6( f). The MOCVD method (the metal organic chemical vapor deposition method) may be used in the formation of the seed layer and the Cu layer. Lastly, excess Cu layers, carbon nanotubes and Ni other than those in the via hole are removed by use of the CMP method, which is a conventional technique, and theconnection plug 26 is formed (FIG. 6( g)). - The connection plug 26 can be manufactured in the same manner as with the
interconnection 11 described inFIGS. 4( a) to 4(g). - In the third embodiment, a description is given of a trench interconnection structure by the dual damascene process in which an interconnection and a connection plug are simultaneously formed.
- An interconnection structure by the dual damascene process will be described with reference to
FIG. 7 . - Also in
FIG. 7 , the same numerals are given to the same parts as used inFIGS. 3 and 5 . - Incidentally, although carbon nanotubes are not mixed in the
interconnection 11 ofFIG. 7 ,carbon nanotubes 14 may be mixed as shown inFIG. 3 . - A
first interconnection layer 59 is constituted by aninterlayer dielectric layer 12, aninterconnection 11, abarrier metal layer 13, and etching stopper layers 16 and 47. - This embodiment provides, on an insulating
film 10 formed on asubstrate 1 including a semiconductor device element, thefirst interconnection layer 59, aconnection plug 60 and asecond interconnection layer 61. Thefirst interconnection layer 59 is constituted by theinterlayer dielectric layer 12, theinterconnection 11, thebarrier metal layer 13, and the etching stopper layers 16 and 47. - The connection plug 60 on the first interconnection structure is constituted by an
interlayer dielectric film 49, aconnection plug 46, abarrier metal layer 48,particles 45 and anetching stopper layer 50.Carbon nanotubes 24 are mixed in theconnection plug 46. - The
second interconnection layer 61 is constituted by aninterlayer dielectric film 52, aninterconnection 51, abarrier metal layer 48, and anetching stopper layer 53.Carbon nanotubes 44 are mixed in theinterconnection 51. - A manufacturing method by the dual damascene process, which is the third embodiment of the present invention, will be described below with reference to
FIGS. 8( a) to 8(h). - The
first interconnection layer 59 excluding theetching stopper layer 47 is formed by using the same method as used in the second embodiment. - Next, the etching stopper layers 47, 51, 53, each formed from an SiC film having a film thickness of 30 nm, are formed and the
interlayer dielectric film etching stopper layer 47,interlayer dielectric film 49,etching stopper layer 51,interlayer dielectric film 52, etching stopper layer 53 (FIG. 8( a)). - After that, a hole 54 that pierces through the
etching stopper layer 51, theinterlayer dielectric film 52 and the etching stopper layer 54 is formed by using a photolithography technique and an etching technique (FIG. 8( b)). - The hole 54 has the same pattern as a via hole 56. Next, an
interconnection trench 55 is formed in thesecond interconnection layer 61 by using a photolithography technique and an etching technique. At this time, the pattern of the hole 54 is transferred to theinterlayer dielectric film 49 and the via hole 56 is formed (FIG. 8( c)). - Ta having a film thickness of 10 to 30 nm is formed as the
barrier metal layer 48 by the sputtering method on the whole surface of the substrate including theinterconnection trench 55 and the via hole 56 (FIG. 8( d)). - Ni which becomes the
particles 45 andcarbon nanotubes 44 are formed. Thecarbon nanotubes 44 are caused to grow to such an extent that they protrude from the via hole 56 (800 nm or so) (FIG. 8 (e)). - Cu having a film thickness of 30 nm is formed as a seed layer 57 (
FIG. 8( f), ametal layer 58 of 1370 nm formed from Cu is deposited by the plating method, and a Cu layer having a total thickness of 1400 nm is formed on the Ta film (FIG. 8( g)). The MOCVD method (the metal organic chemical vapor deposition method) may be used in the formation of the seed layer and the Cu layer. - The suppression of the occurrence of voids can be performed by the method described above.
- Lastly, excess Cu layers, carbon nanotubes and Ni other than those in the via
hole 55 are removed by use of the CMP method (the chemical mechanical polishing method), which is a conventional technique, and theinterconnection 51 and theconnection plug 46 are formed (FIG. 8( h)). - In the first to third embodiments, particles which become nuclei are formed on the bottom surface of a trench or a via which becomes an interconnection, carbon nanotubes are caused to grow on the nuclei and after that, a metal film is formed, whereby a trench interconnection structure is formed.
- In this embodiment, after the formation of a trench which becomes an interconnection and the formation of a barrier metal layer, for example, in
FIG. 4( c), an interconnection containing carbon nanotubes is formed by the plating method which involves using a plating liquid containing carbon nanomaterials (fibrous nanomaterials represented by single-layer and multi-layer/metallic, semiconducting and insulating carbon nanotubes etc., granular carbon nanomaterials represented by carbon nanohorns, fullerenes, etc., and nanomaterials such as a thin silicon wire). - By using the plating method of this embodiment which involves using a plating solution containing carbon nanotubes, it is possible to omit the step of forming particles and the step of forming carbon nanotubes, which are described in the first to third embodiments.
- When copper is used in the trench interconnection structure, it is possible to use an ordinary copper sulfate-based plating liquid as the plating liquid for this embodiment. For example, a solution obtained by mixing 0.1 m of copper sulfate, 1.0 g/l of carbon nanotubes and a surfactant was used, and before plating, ultrasonic waves were applied for 10 minutes so that the carbon nanotubes are sufficiently dispersed in the plating solution. After that, electrolytic plating was performed under usual conditions. Incidentally, the dispersion by ultrasonic waves may be performed during plating.
- The content of carbon nanotubes in the plating liquid, which depends on the content of carbon nanotubes required by the properties of a film formed by plating, is not less than 0.2 g/l, preferably not less than 0.5 g/l, and more preferably not less than 1.0 g/l. When the content is not less than 0.2 g/l, carbon nanotubes are dispersed in the film. It is not especially necessary to set an upper limit. However, an upper limit is not more than 25 g/l, preferably not more than 15 g/l, and more preferably not more than 10 g/l. When the upper limit is not more than 25 g/l, carbon nanotubes are uniformly dispersed in the plated film.
- Incidentally, although electrolytic plating with copper is exemplified in this embodiment, it is possible to perform plating with other metals such as gold and silver with which plating is ordinarily performed.
- As the electrolytic plating liquid for this embodiment, it is unnecessary to use a plating liquid particular to this embodiment, and it is possible to use commercially available plating liquids.
- Furthermore, this embodiment can be adapted also to electroless plating.
- Although carbon nanotubes are used as nanomaterials in this embodiment, fibrous nanomaterials represented by single-layer and multi-layer/metallic, semiconducting and insulating carbon nanotubes etc., granular carbon nanomaterials represented by carbon nanohorns, fullerenes, etc., and nanomaterials such as a thin silicon wire may also be used. When an interconnection containing carbon nanotubes is formed by the plating method which involves using a plating liquid containing carbon nanomaterials (fibrous nanomaterials represented by single-layer and multi-layer/metallic, semiconducting and insulating carbon nanotubes etc., granular carbon nanomaterials represented by carbon nanohorns, fullerenes, etc., and nanomaterials such as a thin silicon wire may be used), this produces a marked effect that voids do not occur in metal films formed as an interconnection and a via.
Claims (14)
1. A method of manufacturing a semiconductor device, wherein the method comprises the step of forming particles of nanometer size on an insulating base, the step of causing a nanomaterial to grow on the particles of nanometer size, the step of depositing a metal on the substrate on which the nanomaterial has grown, and the step of working the metal including the nanomaterial into an interconnection.
2. A method of manufacturing a semiconductor device, wherein the method comprises the step of forming a trench in an insulating base, the step of forming particles of nanometer size at least in a bottom portion of the trench, the step of causing a nanomaterial to grow on the particles of nanometer size, the step of depositing a metal so that the trench is embedded with the metal, and the step of working the metal including the nanomaterial into an interconnection.
3. The method of manufacturing a semiconductor device according to claim 2 , wherein the insulating base has an interconnection in a lower layer or a device element formed on the semiconductor substrate and that at least part of the lower-layer interconnection or the device element is exposed to part of the bottom portion of the trench formed in the insulating base.
4. The method of manufacturing a semiconductor device according to claim 1 , wherein the particles of nanometer size are any of iron, platinum, nickel, cobalt or silicide substances of nickel and cobalt, and iron oxides.
5. The method of manufacturing a semiconductor device according to claim 2 , wherein the particles of nanometer size are any of iron, platinum, nickel, cobalt or silicide substances of nickel and cobalt, and iron oxides.
6. The method of manufacturing a semiconductor device according to claim 1 , wherein the nanomaterial is a fibrous carbon nanomaterial, a particle-like carbon nanomaterial or a thin silicon wire.
7. The method of manufacturing a semiconductor device according to claim 2 , wherein the nanomaterial is a fibrous carbon nanomaterial, a particle-like carbon nanomaterial or a thin silicon wire.
8. The method of manufacturing a semiconductor device according to claim 1 , wherein in the step of depositing a metal, the metal is deposited by a plating method or an MOCVD method.
9. The method of manufacturing a semiconductor device according to claim 2 , wherein in the step of depositing a metal, the metal is deposited by a plating method or an MOCVD method.
10. A method of manufacturing a semiconductor device, wherein the method comprises the step of forming a metal plated film on an insulating base, the metal plated film containing a nanomaterial by using a plating liquid containing the nanomaterial, and the step of working the metal plated film containing the nanomaterial into an interconnection.
11. A method of manufacturing a semiconductor device, wherein the method comprises the step of forming a trench in an insulating base, the step of forming a metal plated film containing a nanomaterial by using a plating liquid containing the nanomaterial in such a manner as to embed at least the trench, and the step of working the metal plated film containing the nanomaterial into an interconnection.
12. The method of manufacturing a semiconductor device according to claim 11 , wherein at least part of the lower-layer interconnection and the device element is exposed to part of a bottom portion of the trench formed on the insulating base.
13. The method of manufacturing a semiconductor device according to claim 10 , wherein the nanomaterial is a fibrous carbon nanomaterial, a granular carbon nanomaterial or a thin silicon wire.
14. The method of manufacturing a semiconductor device according to claim 11 , wherein the nanomaterial is a fibrous carbon nanomaterial, a granular carbon nanomaterial or a thin silicon wire.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/406,487 US20090181535A1 (en) | 2002-11-29 | 2009-03-18 | Method of manufacturing a semiconductor device |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2002-347753 | 2002-11-29 | ||
JP2002347753 | 2002-11-29 | ||
US10/536,993 US7518247B2 (en) | 2002-11-29 | 2003-12-01 | Semiconductor device and its manufacturing method |
PCT/JP2003/015322 WO2004051726A1 (en) | 2002-11-29 | 2003-12-01 | Semiconductor device and its manufacturing method |
US12/406,487 US20090181535A1 (en) | 2002-11-29 | 2009-03-18 | Method of manufacturing a semiconductor device |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2003/015322 Division WO2004051726A1 (en) | 2002-11-29 | 2003-12-01 | Semiconductor device and its manufacturing method |
US10/536,993 Division US7518247B2 (en) | 2002-11-29 | 2003-12-01 | Semiconductor device and its manufacturing method |
Publications (1)
Publication Number | Publication Date |
---|---|
US20090181535A1 true US20090181535A1 (en) | 2009-07-16 |
Family
ID=32462892
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/536,993 Expired - Lifetime US7518247B2 (en) | 2002-11-29 | 2003-12-01 | Semiconductor device and its manufacturing method |
US12/406,487 Abandoned US20090181535A1 (en) | 2002-11-29 | 2009-03-18 | Method of manufacturing a semiconductor device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/536,993 Expired - Lifetime US7518247B2 (en) | 2002-11-29 | 2003-12-01 | Semiconductor device and its manufacturing method |
Country Status (4)
Country | Link |
---|---|
US (2) | US7518247B2 (en) |
JP (1) | JP4683188B2 (en) |
CN (1) | CN1720606A (en) |
WO (1) | WO2004051726A1 (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080116439A1 (en) * | 2004-04-07 | 2008-05-22 | Dubin Valery M | Forming self-aligned nano-electrodes |
US20110266694A1 (en) * | 2005-04-15 | 2011-11-03 | Micron Technology, Inc. | Methods of manufacturing semiconductor structures and devices including nanotubes, and semiconductor structures, devices, and systems fabricated using such methods |
US20120329210A1 (en) * | 2008-06-18 | 2012-12-27 | Micron Technology, Inc. | Methods of Forming Diodes |
US9406888B2 (en) * | 2013-08-07 | 2016-08-02 | GlobalFoundries, Inc. | Carbon nanotube device |
RU2593415C1 (en) * | 2015-07-15 | 2016-08-10 | Федеральное государственное автономное образовательное учреждение высшего образования "Национальный исследовательский университет "Московский институт электронной техники" (МИЭТ) | Method of manufacturing interconnections for semiconductor devices |
RU2593416C1 (en) * | 2015-07-15 | 2016-08-10 | Федеральное государственное автономное образовательное учреждение высшего образования "Национальный исследовательский университет "Московский институт электронной техники" (МИЭТ) | Method of manufacturing interconnections for semiconductor devices |
US9620840B2 (en) | 2014-06-27 | 2017-04-11 | Tdk Corporation | High-frequency transmission line, antenna and electronic circuit board |
US9627737B2 (en) | 2014-06-27 | 2017-04-18 | Tdk Corporation | High-frequency transmission line, antenna and electronic circuit board |
US10141528B1 (en) | 2017-05-23 | 2018-11-27 | International Business Machines Corporation | Enhancing drive current and increasing device yield in n-type carbon nanotube field effect transistors |
Families Citing this family (50)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4689218B2 (en) * | 2003-09-12 | 2011-05-25 | 株式会社半導体エネルギー研究所 | Method for manufacturing semiconductor device |
JP4026573B2 (en) * | 2003-09-24 | 2007-12-26 | 株式会社デンソー | Method for manufacturing package for storing electronic device |
US20050112791A1 (en) * | 2003-09-30 | 2005-05-26 | Davis Robert C. | Method and apparatus for fabricating commercially feasible and structurally robust nanotube-based nanomechanical devices |
DE10359424B4 (en) * | 2003-12-17 | 2007-08-02 | Infineon Technologies Ag | Redistribution board for narrow pitch semiconductor devices and method of making the same |
US7135773B2 (en) | 2004-02-26 | 2006-11-14 | International Business Machines Corporation | Integrated circuit chip utilizing carbon nanotube composite interconnection vias |
JP2005277096A (en) * | 2004-03-24 | 2005-10-06 | Japan Science & Technology Agency | Semiconductor wiring using carbon nanotube-containing metal film, manufacturing method thereof, and manufacturing method of carbon nanotube-containing metal film |
JP3935479B2 (en) * | 2004-06-23 | 2007-06-20 | キヤノン株式会社 | Carbon fiber manufacturing method, electron-emitting device manufacturing method using the same, electronic device manufacturing method, image display device manufacturing method, and information display / reproducing apparatus using the image display device |
JP5374801B2 (en) * | 2004-08-31 | 2013-12-25 | 富士通株式会社 | Forming body and forming method of linear structure substance made of carbon element |
JP2006080170A (en) | 2004-09-08 | 2006-03-23 | Hitachi Cable Ltd | CNT-containing wiring material manufacturing method and sputtering target material |
JP2006108210A (en) * | 2004-10-01 | 2006-04-20 | Fujitsu Ltd | Wiring connection structure and method for forming the same |
TW200631111A (en) * | 2004-11-04 | 2006-09-01 | Koninkl Philips Electronics Nv | Nanotube-based circuit connection approach |
JP5009511B2 (en) * | 2005-06-06 | 2012-08-22 | 富士通株式会社 | Electrical connection structure, manufacturing method thereof, and semiconductor integrated circuit device |
US20060281306A1 (en) * | 2005-06-08 | 2006-12-14 | Florian Gstrein | Carbon nanotube interconnect contacts |
US7777291B2 (en) * | 2005-08-26 | 2010-08-17 | Smoltek Ab | Integrated circuits having interconnects and heat dissipators based on nanostructures |
TWI298520B (en) * | 2005-09-12 | 2008-07-01 | Ind Tech Res Inst | Method of making an electroplated interconnection wire of a composite of metal and carbon nanotubes |
CN100431106C (en) * | 2005-09-26 | 2008-11-05 | 财团法人工业技术研究院 | Method for forming electroplating interconnection wire of carbon nano-tube and metal composite material |
JP4855757B2 (en) * | 2005-10-19 | 2012-01-18 | 富士通株式会社 | Carbon nanotube pad and electronic device |
KR100721020B1 (en) * | 2006-01-20 | 2007-05-23 | 삼성전자주식회사 | Semiconductor device comprising contact structure and method for forming same |
US7713858B2 (en) | 2006-03-31 | 2010-05-11 | Intel Corporation | Carbon nanotube-solder composite structures for interconnects, process of making same, packages containing same, and systems containing same |
KR20090057089A (en) | 2006-09-04 | 2009-06-03 | 코닌클리즈케 필립스 일렉트로닉스 엔.브이. | Interconnect structures, methods of making interconnect structures, and methods of making integrated circuit devices |
DE102006043163B4 (en) | 2006-09-14 | 2016-03-31 | Infineon Technologies Ag | Semiconductor circuitry |
US8174084B2 (en) * | 2006-09-19 | 2012-05-08 | Intel Corporation | Stress sensor for in-situ measurement of package-induced stress in semiconductor devices |
JP5055929B2 (en) * | 2006-09-29 | 2012-10-24 | 富士通株式会社 | Manufacturing method of electronic device |
JP5168984B2 (en) * | 2007-03-30 | 2013-03-27 | 富士通株式会社 | Device structure with carbon nanotube metal composite |
JP5181512B2 (en) * | 2007-03-30 | 2013-04-10 | 富士通セミコンダクター株式会社 | Manufacturing method of electronic device |
JP4364253B2 (en) | 2007-04-05 | 2009-11-11 | 株式会社東芝 | Wiring, electronic device, and method of manufacturing electronic device |
KR100827524B1 (en) * | 2007-04-06 | 2008-05-06 | 주식회사 하이닉스반도체 | Manufacturing Method of Semiconductor Device |
JP5273050B2 (en) * | 2007-09-07 | 2013-08-28 | 日本電気株式会社 | Switching element and manufacturing method thereof |
CN101827782B (en) * | 2007-09-12 | 2014-12-10 | 斯莫特克有限公司 | Connecting and bonding adjacent layers with nanostructures |
JP2009117591A (en) * | 2007-11-06 | 2009-05-28 | Panasonic Corp | Wiring structure and method for forming the same |
US8299605B2 (en) * | 2007-11-14 | 2012-10-30 | International Business Machines Corporation | Carbon nanotube structures for enhancement of thermal dissipation from semiconductor modules |
US8283786B2 (en) * | 2007-12-21 | 2012-10-09 | Advanced Micro Devices, Inc. | Integrated circuit system with contact integration |
CN105441903B (en) | 2008-02-25 | 2018-04-24 | 斯莫特克有限公司 | Conduction in nanostructured manufacturing process helps the deposition of layer and selectivity to remove |
US20090294966A1 (en) * | 2008-05-27 | 2009-12-03 | Unidym, Inc. | Carbon nanotubes as interconnects in integrated circuits and method of fabrication |
US20100224998A1 (en) * | 2008-06-26 | 2010-09-09 | Carben Semicon Limited | Integrated Circuit with Ribtan Interconnects |
US8531042B2 (en) * | 2009-06-30 | 2013-09-10 | Oracle America, Inc. | Technique for fabricating microsprings on non-planar surfaces |
US9099537B2 (en) * | 2009-08-28 | 2015-08-04 | International Business Machines Corporation | Selective nanotube growth inside vias using an ion beam |
JP5339222B2 (en) * | 2009-11-19 | 2013-11-13 | 株式会社村田製作所 | Electronic devices |
JP2011204769A (en) * | 2010-03-24 | 2011-10-13 | Toshiba Corp | Semiconductor device, and method of manufacturing the same |
JP2010263227A (en) * | 2010-06-16 | 2010-11-18 | Fujitsu Ltd | Manufacturing method of electrical connection structure |
EP2541581A1 (en) * | 2011-06-29 | 2013-01-02 | Khalid Waqas | Device comprising nanostructures and method of manufacturing thereof |
US8716863B2 (en) * | 2011-07-13 | 2014-05-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for high performance interconnect |
US20130047348A1 (en) * | 2011-08-31 | 2013-02-28 | Charles Robert Smith | Method and Kit For Depilation |
CN102403304B (en) * | 2011-12-06 | 2016-03-16 | 上海集成电路研发中心有限公司 | A kind of interconnection structure and preparation method thereof |
US8865604B2 (en) * | 2012-09-17 | 2014-10-21 | The Boeing Company | Bulk carbon nanotube and metallic composites and method of fabricating |
JP5624600B2 (en) * | 2012-12-27 | 2014-11-12 | 株式会社東芝 | Wiring and semiconductor device manufacturing method |
JP2016012448A (en) * | 2014-06-27 | 2016-01-21 | Tdk株式会社 | Conductive wire |
CN105070767B (en) * | 2015-08-05 | 2018-04-20 | 西安电子科技大学 | A kind of High Temperature SiC JFET device based on carbon-based composite electrode |
US9994741B2 (en) | 2015-12-13 | 2018-06-12 | International Business Machines Corporation | Enhanced adhesive materials and processes for 3D applications |
CN106910687B (en) * | 2015-12-23 | 2019-11-26 | 上海新昇半导体科技有限公司 | Vertical vacuum sealing carbon nanotube field-effect transistor and its manufacturing method |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5036382A (en) * | 1989-02-22 | 1991-07-30 | Yamaha Corporation | Semiconductor device having a multi-level wiring structure |
US5913147A (en) * | 1997-01-21 | 1999-06-15 | Advanced Micro Devices, Inc. | Method for fabricating copper-aluminum metallization |
US20010025962A1 (en) * | 2000-03-31 | 2001-10-04 | Masayuki Nakamoto | Field emmision type cold cathode device, manufacturing method thereof and vacuum micro device |
US20020163079A1 (en) * | 2001-05-02 | 2002-11-07 | Fujitsu Limited | Integrated circuit device and method of producing the same |
US20020197752A1 (en) * | 1999-05-24 | 2002-12-26 | Choi Won-Bong | Carbon nanotube field emission array and method for fabricating the same |
US20030211724A1 (en) * | 2002-05-10 | 2003-11-13 | Texas Instruments Incorporated | Providing electrical conductivity between an active region and a conductive layer in a semiconductor device using carbon nanotubes |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR0148325B1 (en) | 1995-03-04 | 1998-12-01 | 김주용 | Formation method of metal layer in semiconductor device |
JP3363759B2 (en) | 1997-11-07 | 2003-01-08 | キヤノン株式会社 | Carbon nanotube device and method of manufacturing the same |
JP4403618B2 (en) | 1999-12-21 | 2010-01-27 | パナソニック株式会社 | Method for producing carbon nanotube |
DE10006964C2 (en) * | 2000-02-16 | 2002-01-31 | Infineon Technologies Ag | Electronic component with a conductive connection between two conductive layers and method for producing an electronic component |
JP2002008523A (en) | 2000-06-22 | 2002-01-11 | Hitachi Ltd | Image display device |
JP4212258B2 (en) * | 2001-05-02 | 2009-01-21 | 富士通株式会社 | Integrated circuit device and integrated circuit device manufacturing method |
JP4229648B2 (en) * | 2002-06-25 | 2009-02-25 | 富士通株式会社 | Manufacturing method of electronic device |
JP2004076031A (en) * | 2002-08-09 | 2004-03-11 | Ishikawajima Harima Heavy Ind Co Ltd | Plating bath for electrolytic plating, plating bath for composite plating, and production method thereof |
JP2004067485A (en) * | 2002-08-09 | 2004-03-04 | National Institute Of Advanced Industrial & Technology | Method for improving conductivity of carbon nanotube |
JP4032116B2 (en) * | 2002-11-01 | 2008-01-16 | 国立大学法人信州大学 | Electronic component and manufacturing method thereof |
-
2003
- 2003-12-01 WO PCT/JP2003/015322 patent/WO2004051726A1/en active Application Filing
- 2003-12-01 US US10/536,993 patent/US7518247B2/en not_active Expired - Lifetime
- 2003-12-01 JP JP2004556872A patent/JP4683188B2/en not_active Expired - Lifetime
- 2003-12-01 CN CN200380104626.7A patent/CN1720606A/en active Pending
-
2009
- 2009-03-18 US US12/406,487 patent/US20090181535A1/en not_active Abandoned
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5036382A (en) * | 1989-02-22 | 1991-07-30 | Yamaha Corporation | Semiconductor device having a multi-level wiring structure |
US5913147A (en) * | 1997-01-21 | 1999-06-15 | Advanced Micro Devices, Inc. | Method for fabricating copper-aluminum metallization |
US20020197752A1 (en) * | 1999-05-24 | 2002-12-26 | Choi Won-Bong | Carbon nanotube field emission array and method for fabricating the same |
US20010025962A1 (en) * | 2000-03-31 | 2001-10-04 | Masayuki Nakamoto | Field emmision type cold cathode device, manufacturing method thereof and vacuum micro device |
US20020163079A1 (en) * | 2001-05-02 | 2002-11-07 | Fujitsu Limited | Integrated circuit device and method of producing the same |
US20030211724A1 (en) * | 2002-05-10 | 2003-11-13 | Texas Instruments Incorporated | Providing electrical conductivity between an active region and a conductive layer in a semiconductor device using carbon nanotubes |
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7755082B2 (en) * | 2004-04-07 | 2010-07-13 | Intel Corporation | Forming self-aligned nano-electrodes |
US20080116439A1 (en) * | 2004-04-07 | 2008-05-22 | Dubin Valery M | Forming self-aligned nano-electrodes |
US20110266694A1 (en) * | 2005-04-15 | 2011-11-03 | Micron Technology, Inc. | Methods of manufacturing semiconductor structures and devices including nanotubes, and semiconductor structures, devices, and systems fabricated using such methods |
US8598689B2 (en) * | 2005-04-15 | 2013-12-03 | Micron Technology, Inc. | Methods of manufacturing semiconductor structures and devices including nanotubes, and semiconductor structures, devices, and systems fabricated using such methods |
US8993448B2 (en) | 2005-04-15 | 2015-03-31 | Micron Technology, Inc. | Methods of manufacturing semiconductor structures and devices including nanotubes, and semiconductor structures, devices, and systems fabricated using such methods |
US9520478B2 (en) | 2008-06-18 | 2016-12-13 | Micron Technology, Inc. | Methods of forming diodes |
US20120329210A1 (en) * | 2008-06-18 | 2012-12-27 | Micron Technology, Inc. | Methods of Forming Diodes |
US8889538B2 (en) * | 2008-06-18 | 2014-11-18 | Micron Technology, Inc. | Methods of forming diodes |
US9397187B2 (en) | 2008-06-18 | 2016-07-19 | Micron Technology, Inc. | Methods of forming diodes |
US11916129B2 (en) | 2008-06-18 | 2024-02-27 | Micron Technology, Inc. | Methods of forming diodes |
US9406888B2 (en) * | 2013-08-07 | 2016-08-02 | GlobalFoundries, Inc. | Carbon nanotube device |
US9640765B2 (en) | 2013-08-07 | 2017-05-02 | Globalfoundries Inc. | Carbon nanotube device |
US9620840B2 (en) | 2014-06-27 | 2017-04-11 | Tdk Corporation | High-frequency transmission line, antenna and electronic circuit board |
US9627737B2 (en) | 2014-06-27 | 2017-04-18 | Tdk Corporation | High-frequency transmission line, antenna and electronic circuit board |
RU2593416C1 (en) * | 2015-07-15 | 2016-08-10 | Федеральное государственное автономное образовательное учреждение высшего образования "Национальный исследовательский университет "Московский институт электронной техники" (МИЭТ) | Method of manufacturing interconnections for semiconductor devices |
RU2593415C1 (en) * | 2015-07-15 | 2016-08-10 | Федеральное государственное автономное образовательное учреждение высшего образования "Национальный исследовательский университет "Московский институт электронной техники" (МИЭТ) | Method of manufacturing interconnections for semiconductor devices |
US10141528B1 (en) | 2017-05-23 | 2018-11-27 | International Business Machines Corporation | Enhancing drive current and increasing device yield in n-type carbon nanotube field effect transistors |
Also Published As
Publication number | Publication date |
---|---|
WO2004051726A1 (en) | 2004-06-17 |
CN1720606A (en) | 2006-01-11 |
JPWO2004051726A1 (en) | 2006-04-06 |
JP4683188B2 (en) | 2011-05-11 |
US20060091557A1 (en) | 2006-05-04 |
US7518247B2 (en) | 2009-04-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7518247B2 (en) | Semiconductor device and its manufacturing method | |
TWI406361B (en) | Structure and method for creating reliable via contacts for interconnect applications | |
US9085831B2 (en) | Bundle of long thin carbon structures, manufacturing method therefor, and electronic device | |
CN100397612C (en) | Interconnect structures containing conductive electrolessly deposited etch stop layers, liner layers, and via plugs | |
US7893535B2 (en) | Semiconductor device and method for fabricating the same | |
JP4083968B2 (en) | Manufacturing method of semiconductor device | |
JP2010503191A (en) | Controlling carbon nanostructure growth in interconnected structures | |
WO2008084867A1 (en) | Semiconductor device and process for producing the semiconductor device | |
US20080317947A1 (en) | Method for making a carbon nanotube-based electrical connection | |
JPH07283219A (en) | Manufacture of semiconductor device | |
JP2005072171A (en) | Semiconductor device and manufacturing method thereof | |
CN102130091A (en) | Composite through-hole interconnection structure for integrated circuit chip and preparation method thereof | |
JP5233147B2 (en) | Electronic device and manufacturing method thereof | |
CN101099235A (en) | Interconnection structure with cladding layer and its manufacturing method | |
WO2005119750A1 (en) | Semiconductor device and method for fabricating same | |
JP5699164B2 (en) | Interconnect structure made of redirected carbon nanotubes | |
US8338822B2 (en) | Electrical connection structure having elongated carbon structures with fine catalyst particle layer | |
JP2006108210A (en) | Wiring connection structure and method for forming the same | |
US20080067681A1 (en) | Interconnection structure and manufacturing method thereof | |
JPH07135186A (en) | Manufacture of semiconductor device | |
KR19990078425A (en) | Process for the production of semiconductor device | |
JP4735314B2 (en) | Semiconductor device and manufacturing method thereof | |
JP3339901B2 (en) | Semiconductor device having a multilayer wiring structure and method of manufacturing the same | |
WO2022140026A2 (en) | Cmos-compatible graphene structures, interconnects and fabrication methods | |
JPH06216262A (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NEC CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SAKAMOTO, TOSHITSUGU;KAWAURA, HISAO;BABA, TOSHIO;AND OTHERS;REEL/FRAME:022414/0383 Effective date: 20050511 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |