US20090152601A1 - Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain - Google Patents
Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain Download PDFInfo
- Publication number
- US20090152601A1 US20090152601A1 US12/319,887 US31988709A US2009152601A1 US 20090152601 A1 US20090152601 A1 US 20090152601A1 US 31988709 A US31988709 A US 31988709A US 2009152601 A1 US2009152601 A1 US 2009152601A1
- Authority
- US
- United States
- Prior art keywords
- substitutional carbon
- raised
- region
- spacer
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/027—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs
- H10D30/0275—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs forming single crystalline semiconductor source or drain regions resulting in recessed gates, e.g. forming raised source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/608—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having non-planar bodies, e.g. having recessed gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
Definitions
- Embodiments of the invention relate to semiconductor technology.
- embodiments of the invention relate to methods and apparatus for NMOS transistor optimization.
- transistors may be formed on semiconductor wafers.
- the transistors may include a gate structure, a source, a drain, and a channel region and may be NMOS (N Channel Metal Oxide Semiconductor) or PMOS (P Channel Metal Oxide Semiconductor) transistors.
- the transistors and other devices may be interconnected to form integrated circuits (ICs).
- the ICs may then be packaged and sold. The performance of the ICs may depend on the performance of the transistors.
- FIG. 1 illustrates a cross sectional type view of an apparatus in accordance with one embodiment of the present invention.
- FIGS. 2A-2F illustrate cross sectional type views of a method in accordance with one embodiment of the present invention.
- an apparatus and method relating to strained NMOS transistors are described.
- various embodiments will be described. However, various embodiments may be practiced without one or more of the specific details, or with other methods, materials, or components. In other instances, well-known structures, materials, or operations are not shown or described in detail to avoid obscuring aspects of various embodiments of the invention.
- specific numbers, materials, and configurations are set forth in order to provide a thorough understanding of the invention. Nevertheless, the invention may be practiced without specific details.
- the various embodiments shown in the figures are illustrative representations and are not necessarily drawn to scale.
- Transistor performance may be enhanced by providing stress to transistor channels.
- NMOS N Channel Metal Oxide Semiconductor
- transistor performance may improve when the channel of the NMOS transistor is under lateral tensile stress. Lateral tensile stress in the NMOS channel may stretch the silicon lattice in the channel and allow electrons to move more easily from the source to the drain, thus improving drive current in the NMOS transistors.
- FIG. 1 illustrates a cross-sectional type view of an NMOS transistor 100 .
- NMOS transistor 100 includes a substrate 110 , a gate structure 120 (including a gate electrode and gate dielectric, as further discussed below), source and drain tip regions 130 , a strained channel 140 , spacers 150 , substitutional carbon regions 160 , a raised source structure 170 , and a raised drain structure 180 .
- Substrate 110 may include monocrystalline silicon or other materials as further discussed below.
- Substitutional carbon regions 160 may include a material lattice mostly comprising silicon, but including carbon atoms substituted in place of silicon atoms at some sites in the lattice structure.
- substitutional carbon atoms in the lattice may have shorter bond lengths than silicon atoms in the lattice.
- substitutional carbon regions 160 may be under a stress as compared to a lattice of only silicon atoms. Substitutional carbon regions 160 may transmit this stress on adjacent lattice structures and, in particular, may cause a uniaxial lateral tensile stress in strained channel 140 .
- the tensile stress in strained channel 140 may improve the performance of NMOS transistor 100 by stretching the silicon lattice in the strained channel 140 and thereby increasing the mobility of electrons in strained channel 140 and increasing drive current.
- the larger the fraction of substitutional carbon and greater volume of substitutional carbon regions 160 the greater the stress provided on strained channel 140 .
- the percentage of carbon in substitutional carbon regions 160 may be in the range of about 0.1 to 5.0%. In another embodiment, the percentage of carbon in substitutional carbon regions 160 may be in the range of about 0.5 to 3.0%.
- Raised source structure 170 and raised drain structure 180 may be adjacent to substitutional carbon regions 160 and source and drain tip regions 130 such that the dopants in raised source structure 170 and raised drain structure 180 may be separate from substitutional carbon regions 160 . Raised source structure 170 and raised drain structure 180 may provide low resistance contact or access to strained channel 140 .
- FIGS. 2A-2E illustrate a method according to an embodiment of the invention.
- gate structure 120 may be formed on substrate 110 by known methods.
- Substrate 110 may be a wafer or a die and may include monocrystalline silicon, silicon on insulator, or other suitable materials.
- Substrate 110 may also include other layers or structures (not shown) that comprise insulative, conductive or semiconductive materials.
- Substrate 110 may be doped with a p-type dopant (for example, boron) in NMOS transistor regions such that NMOS transistor 100 is built in a p-well region.
- a p-type dopant for example, boron
- FIG. 2A illustrates only a portion of substrate 110 having a single NMOS transistor 100 for the sake of clarity.
- Substrate 110 may include numerous additional NMOS transistors, PMOS (P Channel Metal Oxide Semiconductor) transistors (not illustrated), and other devices (not illustrated).
- PMOS transistors and other devices may be covered by photoresist or a patterned dielectric layer by known methods during NMOS transistor processing.
- Gate structure 120 may include a gate electrode 210 and a gate dielectric 220 .
- gate dielectric 220 may be an insulative material.
- gate dielectric 220 may include a high-k material.
- gate electrode 210 may include polysilicon.
- gate electrode 210 may include a pre-doped polysilicon.
- gate electrode 210 may include a metal.
- a tip implant 230 may be performed to form source and drain tip regions 130 .
- Tip implant 230 may include any n-type dopant.
- tip implant 230 may include phosphorous or arsenic.
- the source and drain tip regions 130 may be shallow relative to other implants and tip implant 230 may be performed using a low energy implant.
- Source and drain tip regions 130 may be implanted into the surface of substrate 110 that is adjacent to gate structure 120 such that source and drain tip regions 130 may self align to gate structure 120 .
- tip implant 230 may also implant gate structure 120 . After tip implant 230 , the dopants may be aligned with the edges of gate structure 120 . An anneal may be performed and source and drain tip regions 130 may diffuse slightly under gate structure 120 . In other embodiments, tip implant 230 may be performed at an angle such that the implant extends under gate structure 120 .
- spacers 150 may be formed adjacent to gate structure 120 .
- Spacers 150 may include oxide or nitride and may be formed by known methods such as deposition and spacer etch.
- spacers 150 may be narrow spacers, having widths in the range of about 5 nm to 35 nm.
- spacers 150 may not be formed prior to the steps illustrated in FIGS. 2D and 2E , but may be formed later or not at all, as is further discussed below in reference to FIG. 2E .
- an amorphization implant 240 may be performed to disturb the crystal lattice structure of substrate 110 .
- Amorphization implant 240 may include any electrically neutral implant species.
- amorphization implant 240 may include silicon.
- amorphization implant 240 may include germanium.
- carbon may be implanted into substrate 110 by a carbon implant 250 .
- carbon implant 250 may be at an energy in the range of about 5 keV to 15 keV.
- carbon implant 250 may be at an energy in the range of about 8 keV to 12 keV.
- carbon implant 250 may be at a dose in the range of about 1 E14/cm 2 and 1E16/cm 2 .
- carbon implant 250 may be at a dose in the range of about 4E15/cm 2 to 6E15/cm 2 .
- multiple carbon implants of varying energy may be used to achieve a desired carbon distribution in substrate 110 .
- the amorphization implant or carbon implant may be accompanied by a low-dose donor implant to suppress junction leakage.
- the donor may be phosphorous.
- the donor implant may be at a dose in the range of about 1E13/cm 2 and 1E15/cm 2 and at an energy in the range of about 15 keV to 45 keV.
- a donor implant of phosphorous at an energy of about 30 keV and a dose of about 1 E14/cm 2 may be used.
- An anneal may be performed to re-crystallize the lattice, including carbon in the largely silicon lattice, to form substitutional carbon regions 160 .
- the anneal may be a spike anneal at a temperature above about 900° C.
- the anneal may be a sub-melt laser anneal.
- the sub-melt anneal may be a flash anneal.
- any method where the carbon is present and the lattice structure has been disturbed prior to anneal may be available.
- carbon implant 250 may come before amorphization implant 240 and an anneal may follow.
- Other processing flows and orders, for example: carbon implant, anneal, amorphization implant, anneal, may be available.
- spacers 150 may not have been formed prior to the steps illustrated in FIGS. 2D and 2E .
- substitutional carbon regions 160 may not have an offset from gate structure 120 due to spacers 150 , but may instead align to the edges of gate structure.
- Raised source structure 170 and raised drain structure 180 may comprise silicon.
- raised source structure 170 and raised drain structure 180 may be formed by selective epitaxy.
- raised source structure 170 and raised drain structure 180 may be formed using chemical vapor deposition (CVD).
- Raised source structure 170 and raised drain structure 180 may include a dopant such as phosphorous or arsenic.
- the dopant may be provided during epitaxial growth or by implant. The dopant concentration may be in the range of about 1.0E20/cm 3 to 8.0E20/cm 3 .
- raised source structure 170 and raised drain structure 180 may be silicided (not shown) to provide lower resistance electrical connection to electrical contact materials as is known in the art.
- raised source structure 170 and raised drain structure 180 may be sufficiently thick such that the metal-semiconductor alloy formed during silicide is separate from substitutional carbon regions 160 .
- a “disposable spacer” method may be used.
- the spacers may first be formed adjacent to the gate structure and the spacers may be used to offset the substitutional carbon regions and raised source and drain during implant. The spacers may then be removed and a tip implant may be performed. Other variations may be available.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- High Energy & Nuclear Physics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Toxicology (AREA)
- Health & Medical Sciences (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Thin Film Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Some embodiments of the present invention include providing carbon doped regions and raised source/drain regions to provide tensile stress in NMOS transistor channels.
Description
- Embodiments of the invention relate to semiconductor technology. In particular, embodiments of the invention relate to methods and apparatus for NMOS transistor optimization.
- In semiconductor processing, transistors may be formed on semiconductor wafers. The transistors may include a gate structure, a source, a drain, and a channel region and may be NMOS (N Channel Metal Oxide Semiconductor) or PMOS (P Channel Metal Oxide Semiconductor) transistors. The transistors and other devices may be interconnected to form integrated circuits (ICs). The ICs may then be packaged and sold. The performance of the ICs may depend on the performance of the transistors.
- The invention is illustrated by way of example and not by way of limitation in the figures of the accompanying drawings, in which the like references indicate similar elements and in which:
-
FIG. 1 illustrates a cross sectional type view of an apparatus in accordance with one embodiment of the present invention. -
FIGS. 2A-2F illustrate cross sectional type views of a method in accordance with one embodiment of the present invention. - In various embodiments, an apparatus and method relating to strained NMOS transistors are described. In the following description, various embodiments will be described. However, various embodiments may be practiced without one or more of the specific details, or with other methods, materials, or components. In other instances, well-known structures, materials, or operations are not shown or described in detail to avoid obscuring aspects of various embodiments of the invention. Similarly, for purposes of explanation, specific numbers, materials, and configurations are set forth in order to provide a thorough understanding of the invention. Nevertheless, the invention may be practiced without specific details. Furthermore, it is understood that the various embodiments shown in the figures are illustrative representations and are not necessarily drawn to scale.
- Various operations will be described as multiple discrete operations in turn. However, the order of description should not be construed as to imply that these operations are necessarily order dependent. In particular, these operations need not be performed in the order of presentation.
- Transistor performance may be enhanced by providing stress to transistor channels. For example, NMOS (N Channel Metal Oxide Semiconductor) transistor performance may improve when the channel of the NMOS transistor is under lateral tensile stress. Lateral tensile stress in the NMOS channel may stretch the silicon lattice in the channel and allow electrons to move more easily from the source to the drain, thus improving drive current in the NMOS transistors.
-
FIG. 1 illustrates a cross-sectional type view of anNMOS transistor 100.NMOS transistor 100 includes asubstrate 110, a gate structure 120 (including a gate electrode and gate dielectric, as further discussed below), source anddrain tip regions 130, astrained channel 140,spacers 150,substitutional carbon regions 160, a raisedsource structure 170, and a raiseddrain structure 180.Substrate 110 may include monocrystalline silicon or other materials as further discussed below.Substitutional carbon regions 160 may include a material lattice mostly comprising silicon, but including carbon atoms substituted in place of silicon atoms at some sites in the lattice structure. The substitutional carbon atoms in the lattice may have shorter bond lengths than silicon atoms in the lattice. As a result,substitutional carbon regions 160 may be under a stress as compared to a lattice of only silicon atoms.Substitutional carbon regions 160 may transmit this stress on adjacent lattice structures and, in particular, may cause a uniaxial lateral tensile stress instrained channel 140. - The tensile stress in
strained channel 140 may improve the performance ofNMOS transistor 100 by stretching the silicon lattice in thestrained channel 140 and thereby increasing the mobility of electrons instrained channel 140 and increasing drive current. In general, the larger the fraction of substitutional carbon and greater volume ofsubstitutional carbon regions 160, the greater the stress provided onstrained channel 140. In one embodiment, the percentage of carbon insubstitutional carbon regions 160 may be in the range of about 0.1 to 5.0%. In another embodiment, the percentage of carbon insubstitutional carbon regions 160 may be in the range of about 0.5 to 3.0%. - Raised
source structure 170 and raiseddrain structure 180 may be adjacent tosubstitutional carbon regions 160 and source anddrain tip regions 130 such that the dopants in raisedsource structure 170 and raiseddrain structure 180 may be separate fromsubstitutional carbon regions 160. Raisedsource structure 170 and raiseddrain structure 180 may provide low resistance contact or access tostrained channel 140. -
FIGS. 2A-2E illustrate a method according to an embodiment of the invention. Referring first toFIG. 2A ,gate structure 120 may be formed onsubstrate 110 by known methods.Substrate 110 may be a wafer or a die and may include monocrystalline silicon, silicon on insulator, or other suitable materials.Substrate 110 may also include other layers or structures (not shown) that comprise insulative, conductive or semiconductive materials.Substrate 110 may be doped with a p-type dopant (for example, boron) in NMOS transistor regions such thatNMOS transistor 100 is built in a p-well region. - Further,
FIG. 2A illustrates only a portion ofsubstrate 110 having asingle NMOS transistor 100 for the sake of clarity.Substrate 110 may include numerous additional NMOS transistors, PMOS (P Channel Metal Oxide Semiconductor) transistors (not illustrated), and other devices (not illustrated). PMOS transistors and other devices may be covered by photoresist or a patterned dielectric layer by known methods during NMOS transistor processing. -
Gate structure 120 may include agate electrode 210 and a gate dielectric 220. In one embodiment, gate dielectric 220 may be an insulative material. In another embodiment, gate dielectric 220 may include a high-k material. In one embodiment,gate electrode 210 may include polysilicon. In another embodiment,gate electrode 210 may include a pre-doped polysilicon. In yet another embodiment,gate electrode 210 may include a metal. - In
FIG. 2B , atip implant 230 may be performed to form source anddrain tip regions 130.Tip implant 230 may include any n-type dopant. In some embodiments,tip implant 230 may include phosphorous or arsenic. The source anddrain tip regions 130 may be shallow relative to other implants andtip implant 230 may be performed using a low energy implant. Source anddrain tip regions 130 may be implanted into the surface ofsubstrate 110 that is adjacent togate structure 120 such that source anddrain tip regions 130 may self align togate structure 120. - In an embodiment,
tip implant 230 may also implantgate structure 120. Aftertip implant 230, the dopants may be aligned with the edges ofgate structure 120. An anneal may be performed and source and draintip regions 130 may diffuse slightly undergate structure 120. In other embodiments,tip implant 230 may be performed at an angle such that the implant extends undergate structure 120. - Referring now to
FIG. 2C ,spacers 150 may be formed adjacent togate structure 120.Spacers 150 may include oxide or nitride and may be formed by known methods such as deposition and spacer etch. In some embodiments,spacers 150 may be narrow spacers, having widths in the range of about 5 nm to 35 nm. In other embodiments,spacers 150 may not be formed prior to the steps illustrated inFIGS. 2D and 2E , but may be formed later or not at all, as is further discussed below in reference toFIG. 2E . - In
FIG. 2D anamorphization implant 240 may be performed to disturb the crystal lattice structure ofsubstrate 110.Amorphization implant 240 may include any electrically neutral implant species. In one embodiment,amorphization implant 240 may include silicon. In another embodiment,amorphization implant 240 may include germanium. InFIG. 2E , carbon may be implanted intosubstrate 110 by acarbon implant 250. In one embodiment,carbon implant 250 may be at an energy in the range of about 5 keV to 15 keV. In another embodiment,carbon implant 250 may be at an energy in the range of about 8 keV to 12 keV. In yet other embodiment,carbon implant 250 may be at a dose in the range of about 1 E14/cm2 and 1E16/cm2. In another embodiment,carbon implant 250 may be at a dose in the range of about 4E15/cm2 to 6E15/cm2. In other embodiments, multiple carbon implants of varying energy may be used to achieve a desired carbon distribution insubstrate 110. - In some embodiments, the amorphization implant or carbon implant may be accompanied by a low-dose donor implant to suppress junction leakage. In one embodiment, the donor may be phosphorous. In another embodiment, the donor implant may be at a dose in the range of about 1E13/cm2 and 1E15/cm2 and at an energy in the range of about 15 keV to 45 keV. In one embodiment, a donor implant of phosphorous at an energy of about 30 keV and a dose of about 1 E14/cm2 may be used.
- An anneal may be performed to re-crystallize the lattice, including carbon in the largely silicon lattice, to form
substitutional carbon regions 160. In one embodiment, the anneal may be a spike anneal at a temperature above about 900° C. In another embodiment, the anneal may be a sub-melt laser anneal. In one embodiment, the sub-melt anneal may be a flash anneal. - Although the method is illustrated by showing sequentially
amorphization implant 240,carbon implant 250, and then anneal, the order is not meant to be limiting. In particular, any method where the carbon is present and the lattice structure has been disturbed prior to anneal may be available. In one embodiment,carbon implant 250 may come beforeamorphization implant 240 and an anneal may follow. Other processing flows and orders, for example: carbon implant, anneal, amorphization implant, anneal, may be available. - As discussed with respect to
FIG. 2C ,spacers 150 may not have been formed prior to the steps illustrated inFIGS. 2D and 2E . In such embodiments,substitutional carbon regions 160 may not have an offset fromgate structure 120 due tospacers 150, but may instead align to the edges of gate structure. - Referring now to
FIG. 2F , raisedsource structure 170 and raiseddrain structure 180 may be formed. Raisedsource structure 170 and raiseddrain structure 180 may comprise silicon. In an embodiment, raisedsource structure 170 and raiseddrain structure 180 may be formed by selective epitaxy. In one embodiment, raisedsource structure 170 and raiseddrain structure 180 may be formed using chemical vapor deposition (CVD). Raisedsource structure 170 and raiseddrain structure 180 may include a dopant such as phosphorous or arsenic. In one embodiment, the dopant may be provided during epitaxial growth or by implant. The dopant concentration may be in the range of about 1.0E20/cm3 to 8.0E20/cm3. - Subsequently, raised
source structure 170 and raiseddrain structure 180 may be silicided (not shown) to provide lower resistance electrical connection to electrical contact materials as is known in the art. In particular, raisedsource structure 170 and raiseddrain structure 180 may be sufficiently thick such that the metal-semiconductor alloy formed during silicide is separate fromsubstitutional carbon regions 160. - The order of description of the above method should not be considered limiting, methods may use the described operations out of order or with omissions or additions, for example, a “disposable spacer” method may be used. In such an embodiment, the spacers may first be formed adjacent to the gate structure and the spacers may be used to offset the substitutional carbon regions and raised source and drain during implant. The spacers may then be removed and a tip implant may be performed. Other variations may be available.
- Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, material, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily referring to the same embodiment of the invention. Furthermore, the particular features, structures, materials, or characteristics may be combined in any suitable manner in one or more embodiments.
- It is to be understood that the above description is intended to be illustrative, and not restrictive. Many other embodiments will be apparent to those of ordinary skill in the art upon reviewing the above description. The scope of the invention should, therefore, be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.
Claims (27)
1. An apparatus comprising:
a gate structure atop a substrate;
a raised drain structure atop the substrate;
a raised source structure atop the substrate; and
a substitutional carbon region below the substrate surface and below the raised drain structure to induce tensile stress in a channel region.
2. The apparatus of claim 1 , further comprising:
a second substitutional carbon region below the substrate surface and below the raised source structure to induce tensile stress in the channel region.
3. The apparatus of claim 1 , wherein the substitutional carbon region comprises a substantially monocrystalline silicon lattice having about 0.1 to 5.0% substitutional carbon.
4. The apparatus of claim 1 , wherein the substitutional carbon region comprises a substantially monocrystalline silicon lattice having about 0.5 to 3.0% substitutional carbon.
5. The apparatus of claim 1 , further comprising:
a tip implant region below the substrate surface and below the raised drain structure, wherein the bottom of the substitutional carbon region is below the bottom of the tip implant region.
6. The apparatus of claim 5 , wherein the tip implant region comprises at least one of phosphorous or arsenic.
7. The apparatus of claim 5 , further comprising:
a spacer atop the substrate, the spacer being adjacent to the gate structure.
8. The apparatus of claim 7 , wherein the raised drain structure is adjacent to the spacer.
9. The apparatus of claim 8 , wherein the tip implant region extends under at least a portion of the spacer.
10. The apparatus of claim 8 , wherein the tip implant region extends under a portion of the gate structure.
11. The apparatus of claim 8 , wherein the substitutional carbon region is substantially aligned with a surface of the spacer opposite the gate structure.
12. The apparatus of claim 8 , wherein the substitutional carbon region extends under a portion of the spacer.
13. The apparatus of claim 1 , wherein the raised source structure and the raised drain structure comprise at least one of phosphorous or arsenic.
14. The apparatus of claim 1 , wherein the raised source structure and the raised drain structure comprise a dopant having a concentration in the range of about 1.0E20/cm3 to 8.0E20/cm3.
15. The apparatus of claim 1 , wherein the gate structure includes a gate electrode and a gate dielectric, the gate electrode comprising at least one of polysilicon or metal.
16. An apparatus comprising:
a substitutional carbon region below a substrate surface to induce tensile stress in a channel region; and
a raised drain structure above the substrate surface and above the substitutional carbon region.
17. The apparatus of claim 16 , further comprising:
a second substitutional carbon region below the substrate surface to induce tensile stress in the channel region; and
a raised source structure above the substrate surface and above the second substitutional carbon region.
18. The apparatus of claim 17 , further comprising:
a gate atop the substrate surface;
a tip implant region below the substrate surface and below the raised drain structure;
a second tip implant region below the substrate surface and below the raised source structure; and
a first spacer and second spacer, the first and second spacers being adjacent to the gate.
19. The apparatus of claim 18 , wherein the first spacer and the second spacers are about 5 to 35 nm in width.
20. The apparatus of claim 16 , wherein the substitutional carbon region comprises a substantially monocrystalline silicon lattice having about 0.5 to 3.0% carbon.
21. The apparatus of claim 16 , wherein the raised drain structure includes a dopant, the dopant comprising at least one of phosphorous or arsenic.
22. An apparatus comprising:
a gate structure atop a substrate;
a first spacer on the substrate and adjacent to the gate structure;
a raised source structure on the substrate and adjacent to the first spacer;
a second spacer on the substrate and adjacent to the gate structure;
a raised drain structure on the substrate and adjacent to the second spacer;
a first tip implant region below the substrate surface and below the raised source structure;
a second tip implant region below the substrate surface and below the raised drain structure;
a first substitutional carbon region below the substrate surface and below the raised source structure to induce stress in a channel; and
a second substitutional carbon region below the substrate surface and below the raised drain structure to induce stress in the channel, wherein the bottom of the first substitutional carbon region is below the bottom of the first tip implant region and the bottom of the second substitutional carbon region is below the bottom of the second tip implant region.
23. The apparatus of claim 22 , wherein the first substitutional carbon region comprises a substantially monocrystalline silicon lattice having about 0.1 to 5.0% of substitutional carbon.
24. The apparatus of claim 22 , wherein the first substitutional carbon region comprises a substantially monocrystalline silicon lattice having about 0.5 to 3.0% of substitutional carbon.
25. The apparatus of claim 22 , wherein the first tip implant region extends under at least a portion of the gate structure.
26. The apparatus of claim 22 , wherein the first substitutional carbon region extends under at least a portion of the first spacer.
27-47. (canceled)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/319,887 US7858981B2 (en) | 2004-12-17 | 2009-01-12 | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain |
US12/956,020 US8426858B2 (en) | 2004-12-17 | 2010-11-30 | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/014,937 US7479431B2 (en) | 2004-12-17 | 2004-12-17 | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain |
US12/319,887 US7858981B2 (en) | 2004-12-17 | 2009-01-12 | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/014,937 Division US7479431B2 (en) | 2004-12-17 | 2004-12-17 | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/956,020 Continuation US8426858B2 (en) | 2004-12-17 | 2010-11-30 | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain |
Publications (2)
Publication Number | Publication Date |
---|---|
US20090152601A1 true US20090152601A1 (en) | 2009-06-18 |
US7858981B2 US7858981B2 (en) | 2010-12-28 |
Family
ID=36144157
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/014,937 Active 2025-08-23 US7479431B2 (en) | 2004-12-17 | 2004-12-17 | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain |
US12/319,887 Expired - Lifetime US7858981B2 (en) | 2004-12-17 | 2009-01-12 | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain |
US12/956,020 Expired - Lifetime US8426858B2 (en) | 2004-12-17 | 2010-11-30 | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/014,937 Active 2025-08-23 US7479431B2 (en) | 2004-12-17 | 2004-12-17 | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/956,020 Expired - Lifetime US8426858B2 (en) | 2004-12-17 | 2010-11-30 | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain |
Country Status (7)
Country | Link |
---|---|
US (3) | US7479431B2 (en) |
EP (1) | EP1825501A2 (en) |
JP (1) | JP2008524858A (en) |
KR (1) | KR100943554B1 (en) |
CN (1) | CN100550419C (en) |
TW (1) | TWI294651B (en) |
WO (1) | WO2006066194A2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100237440A1 (en) * | 2008-07-07 | 2010-09-23 | Panasonic Corporation | Semiconductor device and method for manufacturing the same |
Families Citing this family (48)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7479431B2 (en) | 2004-12-17 | 2009-01-20 | Intel Corporation | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain |
US7947546B2 (en) | 2005-10-31 | 2011-05-24 | Chartered Semiconductor Manufacturing, Ltd. | Implant damage control by in-situ C doping during SiGe epitaxy for device applications |
US7550336B2 (en) * | 2005-11-25 | 2009-06-23 | United Microelectronics Corp. | Method for fabricating an NMOS transistor |
JP5061461B2 (en) * | 2006-01-16 | 2012-10-31 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method thereof |
US7364976B2 (en) * | 2006-03-21 | 2008-04-29 | Intel Corporation | Selective etch for patterning a semiconductor film deposited non-selectively |
US7678631B2 (en) * | 2006-06-06 | 2010-03-16 | Intel Corporation | Formation of strain-inducing films |
US7456068B2 (en) * | 2006-06-08 | 2008-11-25 | Intel Corporation | Forming ultra-shallow junctions |
DE102006035665B4 (en) * | 2006-07-31 | 2010-12-09 | Advanced Micro Devices, Inc., Sunnyvale | Method for producing a field effect transistor and field effect transistor |
US8642413B2 (en) * | 2006-09-14 | 2014-02-04 | Intel Corporation | Formation of strain-inducing films using hydrogenated amorphous silicon |
US7943469B2 (en) * | 2006-11-28 | 2011-05-17 | Intel Corporation | Multi-component strain-inducing semiconductor regions |
US7416605B2 (en) | 2007-01-08 | 2008-08-26 | Freescale Semiconductor, Inc. | Anneal of epitaxial layer in a semiconductor device |
US7714358B2 (en) | 2007-02-08 | 2010-05-11 | International Business Machines Corporation | Semiconductor structure and method of forming the structure |
US8367548B2 (en) * | 2007-03-16 | 2013-02-05 | Asm America, Inc. | Stable silicide films and methods for making the same |
US7833883B2 (en) * | 2007-03-28 | 2010-11-16 | Intel Corporation | Precursor gas mixture for depositing an epitaxial carbon-doped silicon film |
CN101312208B (en) * | 2007-05-23 | 2010-09-29 | 中芯国际集成电路制造(上海)有限公司 | NMOS transistor and method for forming same |
JP2009152391A (en) * | 2007-12-20 | 2009-07-09 | Fujitsu Microelectronics Ltd | Semiconductor device manufacturing method and semiconductor device |
US8440514B2 (en) * | 2008-04-11 | 2013-05-14 | United Microelectronics Corp. | Semiconductor device and method for manufacturing the same |
TWI362143B (en) * | 2008-07-15 | 2012-04-11 | Wistron Neweb Corp | A multi-frequency antenna and an electronic device having the multi-frequency antenna |
JP2010062529A (en) * | 2008-08-04 | 2010-03-18 | Toshiba Corp | Method of manufacturing semiconductor device |
US20100140768A1 (en) * | 2008-12-10 | 2010-06-10 | Zafiropoulo Arthur W | Systems and processes for forming three-dimensional circuits |
JP2010161223A (en) * | 2009-01-08 | 2010-07-22 | Panasonic Corp | Semiconductor device and method of manufacturing the same |
US20100279479A1 (en) * | 2009-05-01 | 2010-11-04 | Varian Semiconductor Equipment Associates, Inc. | Formation Of Raised Source/Drain On A Strained Thin Film Implanted With Cold And/Or Molecular Carbon |
JP5668277B2 (en) * | 2009-06-12 | 2015-02-12 | ソニー株式会社 | Semiconductor device |
JP5381382B2 (en) * | 2009-06-19 | 2014-01-08 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method thereof |
US8999798B2 (en) * | 2009-12-17 | 2015-04-07 | Applied Materials, Inc. | Methods for forming NMOS EPI layers |
CN102194748B (en) | 2010-03-15 | 2014-04-16 | 北京大学 | Semiconductor device and manufacture method thereof |
US8338260B2 (en) | 2010-04-14 | 2012-12-25 | International Business Machines Corporation | Raised source/drain structure for enhanced strain coupling from stress liner |
US8216906B2 (en) * | 2010-06-30 | 2012-07-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing integrated circuit device with well controlled surface proximity |
US8053344B1 (en) | 2010-09-21 | 2011-11-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming integrated circuits |
US8685847B2 (en) | 2010-10-27 | 2014-04-01 | International Business Machines Corporation | Semiconductor device having localized extremely thin silicon on insulator channel region |
CN102934241B (en) | 2011-02-28 | 2015-09-02 | 松下电器产业株式会社 | The manufacture method of infrared light-emitting component |
US8324059B2 (en) | 2011-04-25 | 2012-12-04 | United Microelectronics Corp. | Method of fabricating a semiconductor structure |
US8426284B2 (en) | 2011-05-11 | 2013-04-23 | United Microelectronics Corp. | Manufacturing method for semiconductor structure |
CN102779753B (en) * | 2011-05-12 | 2015-05-06 | 中芯国际集成电路制造(上海)有限公司 | Manufacture method of semiconductor device |
US8481391B2 (en) | 2011-05-18 | 2013-07-09 | United Microelectronics Corp. | Process for manufacturing stress-providing structure and semiconductor device with such stress-providing structure |
US9537004B2 (en) | 2011-05-24 | 2017-01-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Source/drain formation and structure |
US8431460B2 (en) | 2011-05-27 | 2013-04-30 | United Microelectronics Corp. | Method for fabricating semiconductor device |
US8729637B2 (en) * | 2011-10-05 | 2014-05-20 | International Business Machines Corporation | Work function adjustment by carbon implant in semiconductor devices including gate structure |
US8723266B2 (en) | 2011-12-13 | 2014-05-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Pinch-off control of gate edge dislocation |
US8674453B2 (en) | 2011-12-13 | 2014-03-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming stressor regions in a semiconductor device |
KR20140016008A (en) | 2012-07-30 | 2014-02-07 | 삼성전자주식회사 | Semiconductor device and method of manufacturing the same |
CN103779277B (en) * | 2012-10-18 | 2017-06-13 | 中芯国际集成电路制造(上海)有限公司 | A kind of manufacture method of semiconductor devices |
US9029226B2 (en) | 2013-03-13 | 2015-05-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for doping lightly-doped-drain (LDD) regions of finFET devices |
US9293534B2 (en) | 2014-03-21 | 2016-03-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Formation of dislocations in source and drain regions of FinFET devices |
KR102137371B1 (en) * | 2013-10-29 | 2020-07-27 | 삼성전자 주식회사 | Semiconductor device and method for fabricating the same |
US9876110B2 (en) * | 2014-01-31 | 2018-01-23 | Stmicroelectronics, Inc. | High dose implantation for ultrathin semiconductor-on-insulator substrates |
US10115728B1 (en) * | 2017-04-27 | 2018-10-30 | International Business Machines Corporation | Laser spike annealing for solid phase epitaxy and low contact resistance in an SRAM with a shared PFET and NFET trench |
CN115621315A (en) | 2021-07-16 | 2023-01-17 | 联华电子股份有限公司 | Semiconductor element and manufacturing method thereof |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060003561A1 (en) * | 2004-06-30 | 2006-01-05 | Sinan Goktepeli | Method of making a semiconductor device having a strained semiconductor layer |
US20060060893A1 (en) * | 2004-09-17 | 2006-03-23 | Srinivasan Chakravarthi | Phosphorus activated NMOS using SiC process |
Family Cites Families (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB8908509D0 (en) | 1989-04-14 | 1989-06-01 | Secr Defence | Substitutional carbon in silicon |
JPH05190849A (en) * | 1992-01-14 | 1993-07-30 | Oki Electric Ind Co Ltd | Manufacture of semiconductor device |
US5756391A (en) * | 1995-03-24 | 1998-05-26 | Kabushiki Kaisha Toshiba | Anti-oxidation layer formation by carbon incorporation |
JP2839018B2 (en) * | 1996-07-31 | 1998-12-16 | 日本電気株式会社 | Method for manufacturing semiconductor device |
JPH10125916A (en) * | 1996-10-24 | 1998-05-15 | Matsushita Electric Ind Co Ltd | Semiconductor device and manufacture thereof |
US20020125479A1 (en) | 1996-12-09 | 2002-09-12 | Gunther Lippert | MOSFET and method of its fabrication |
JPH10326837A (en) | 1997-03-25 | 1998-12-08 | Toshiba Corp | Method of manufacturing semiconductor integrated circuit device, semiconductor integrated circuit device, semiconductor device, and method of manufacturing semiconductor device |
JPH10270685A (en) * | 1997-03-27 | 1998-10-09 | Sony Corp | Field-effect transistor and its manufacturing method, semiconductor device and its manufacturing method, logic circuit including the semiconductor device, and semiconductor substrate |
JP3958404B2 (en) * | 1997-06-06 | 2007-08-15 | 三菱電機株式会社 | Semiconductor device having lateral high voltage element |
EP1672700A2 (en) * | 1999-11-15 | 2006-06-21 | Matsushita Electric Industrial Co., Ltd. | Field effect semiconductor device |
CN1698552B (en) * | 2000-02-10 | 2010-05-12 | 厄罗洛吉卡股份公司 | Controlled urinary incontinence treatment |
AU2001283138A1 (en) * | 2000-08-07 | 2002-02-18 | Amberwave Systems Corporation | Gate technology for strained surface channel and strained buried channel mosfet devices |
US7064399B2 (en) * | 2000-09-15 | 2006-06-20 | Texas Instruments Incorporated | Advanced CMOS using super steep retrograde wells |
US6303450B1 (en) * | 2000-11-21 | 2001-10-16 | International Business Machines Corporation | CMOS device structures and method of making same |
US6621131B2 (en) | 2001-11-01 | 2003-09-16 | Intel Corporation | Semiconductor transistor having a stressed channel |
JP2003188274A (en) * | 2001-12-19 | 2003-07-04 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
US6492216B1 (en) * | 2002-02-07 | 2002-12-10 | Taiwan Semiconductor Manufacturing Company | Method of forming a transistor with a strained channel |
US6605498B1 (en) * | 2002-03-29 | 2003-08-12 | Intel Corporation | Semiconductor transistor having a backfilled channel material |
US6921913B2 (en) | 2003-03-04 | 2005-07-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Strained-channel transistor structure with lattice-mismatched zone |
WO2004081982A2 (en) * | 2003-03-07 | 2004-09-23 | Amberwave Systems Corporation | Shallow trench isolation process |
US6872606B2 (en) * | 2003-04-03 | 2005-03-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with raised segment |
US7208362B2 (en) * | 2003-06-25 | 2007-04-24 | Texas Instruments Incorporated | Transistor device containing carbon doped silicon in a recess next to MDD to create strain in channel |
US7132338B2 (en) * | 2003-10-10 | 2006-11-07 | Applied Materials, Inc. | Methods to fabricate MOSFET devices using selective deposition process |
US7057216B2 (en) * | 2003-10-31 | 2006-06-06 | International Business Machines Corporation | High mobility heterojunction complementary field effect transistors and methods thereof |
US7479431B2 (en) | 2004-12-17 | 2009-01-20 | Intel Corporation | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain |
-
2004
- 2004-12-17 US US11/014,937 patent/US7479431B2/en active Active
-
2005
- 2005-12-15 EP EP05854575A patent/EP1825501A2/en not_active Withdrawn
- 2005-12-15 KR KR1020077013537A patent/KR100943554B1/en active Active
- 2005-12-15 JP JP2007546995A patent/JP2008524858A/en active Pending
- 2005-12-15 WO PCT/US2005/045895 patent/WO2006066194A2/en active Application Filing
- 2005-12-16 CN CNB200510048392XA patent/CN100550419C/en not_active Expired - Fee Related
- 2005-12-16 TW TW094144830A patent/TWI294651B/en active
-
2009
- 2009-01-12 US US12/319,887 patent/US7858981B2/en not_active Expired - Lifetime
-
2010
- 2010-11-30 US US12/956,020 patent/US8426858B2/en not_active Expired - Lifetime
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060003561A1 (en) * | 2004-06-30 | 2006-01-05 | Sinan Goktepeli | Method of making a semiconductor device having a strained semiconductor layer |
US20060060893A1 (en) * | 2004-09-17 | 2006-03-23 | Srinivasan Chakravarthi | Phosphorus activated NMOS using SiC process |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100237440A1 (en) * | 2008-07-07 | 2010-09-23 | Panasonic Corporation | Semiconductor device and method for manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
CN1828934A (en) | 2006-09-06 |
WO2006066194A3 (en) | 2006-08-03 |
US7479431B2 (en) | 2009-01-20 |
WO2006066194A2 (en) | 2006-06-22 |
KR100943554B1 (en) | 2010-02-22 |
TW200634933A (en) | 2006-10-01 |
US8426858B2 (en) | 2013-04-23 |
JP2008524858A (en) | 2008-07-10 |
US7858981B2 (en) | 2010-12-28 |
US20110068403A1 (en) | 2011-03-24 |
US20060134872A1 (en) | 2006-06-22 |
EP1825501A2 (en) | 2007-08-29 |
TWI294651B (en) | 2008-03-11 |
KR20070086248A (en) | 2007-08-27 |
CN100550419C (en) | 2009-10-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7479431B2 (en) | Strained NMOS transistor featuring deep carbon doped regions and raised donor doped source and drain | |
US7682892B2 (en) | MOS device and process having low resistance silicide interface using additional source/drain implant | |
US7833869B2 (en) | Methods for forming a transistor | |
US5972783A (en) | Method for fabricating a semiconductor device having a nitrogen diffusion layer | |
US8053340B2 (en) | Method for fabricating semiconductor devices with reduced junction diffusion | |
CN101523608B (en) | N-channel mosfets comprising dual stressors, and methods for forming the same | |
US20100164003A1 (en) | Multiple indium implant methods and devices and integrated circuits therefrom | |
US8796771B2 (en) | Creating anisotropically diffused junctions in field effect transistor devices | |
US20080119025A1 (en) | Method of making a strained semiconductor device | |
US8318571B2 (en) | Method for forming P-type lightly doped drain region using germanium pre-amorphous treatment | |
US20200176327A1 (en) | Method of making breakdown resistant semiconductor device | |
CN103155123A (en) | Method and structure for pFET junction profile with SiGe channel | |
US20070052026A1 (en) | Semiconductor device and method of manufacturing the same | |
US7170084B1 (en) | Strained silicon MOSFET having improved source/drain extension dopant diffusion resistance and method for its fabrication | |
US9331174B2 (en) | Method for improving device performance using epitaxially grown silicon carbon (SiC) or silicon-germanium (SiGe) | |
US20100237440A1 (en) | Semiconductor device and method for manufacturing the same | |
KR100763230B1 (en) | Investment well for semiconductor devices | |
US20050136607A1 (en) | Methods of fabricating semiconductor devices | |
CN109920853B (en) | Semiconductor device and method for manufacturing the same | |
JP2004165468A (en) | Semiconductor device and its manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552) Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |