US20090081863A1 - Method of forming metal wiring layer of semiconductor device - Google Patents
Method of forming metal wiring layer of semiconductor device Download PDFInfo
- Publication number
- US20090081863A1 US20090081863A1 US12/277,334 US27733408A US2009081863A1 US 20090081863 A1 US20090081863 A1 US 20090081863A1 US 27733408 A US27733408 A US 27733408A US 2009081863 A1 US2009081863 A1 US 2009081863A1
- Authority
- US
- United States
- Prior art keywords
- barrier metal
- metal layer
- recess
- forming
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76849—Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned on top of the main fill metal
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76868—Forming or treating discontinuous thin films, e.g. repair, enhancement or reinforcement of discontinuous thin films
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L21/76876—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for deposition from the gas phase, e.g. CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
- H01L21/76879—Filling of holes, grooves or trenches, e.g. vias, with conductive material by selective deposition of conductive material in the vias, e.g. selective C.V.D. on semiconductor material, plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53214—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being aluminium
- H01L23/53223—Additional layers associated with aluminium layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates to a method of forming a metal wiring layer of a semiconductor device.
- the line widths of wiring patterns of semiconductor devices are being made smaller and smaller to increase the degree of integration of the devices.
- the wiring patterns are constituted by a series of metallic lines.
- metal wiring patterns were formed by depositing metal on an insulting layer and then patterning the resultant metal layer.
- patterning a metal layer to produce a pattern of very narrow lines is difficult.
- An example of an alternative method capable of forming a pattern of metal lines having a very small line width is a damascene process.
- the damascene process basically entails forming recesses, e.g., trenches, in an insulating layer and then filling the recesses with metal such as A1.
- a damascene process comprises forming an A1 layer serving as a seed layer in the recesses by chemical vapor deposition (CVD) process, depositing A1 thereon by physical vapor deposition (PVD), and then conducting a high temperature treatment of the resultant structure to grow the A1 crystals and thereby form A1 wiring in the recesses.
- the critical dimension (CD), namely the line width, of the wiring formed by a damascene process can be 100 nm or less.
- a pinch off phenomenon may occur when wiring having such a minute line width is formed using a damascene process. More specifically, the pinch off phenomenon is one in which an inlet of a recess in the insulating layer is closed by A1 during the CVD process, i.e., before the PVD process is carried out. In this case, a void is formed in the recessed region. Therefore, the resistance of the wiring is relatively high. Accordingly, the semiconductor device may not operate stably, and the wiring of the semiconductor device may even experience a short circuit during use.
- an IMD (InterMetallic Dielectric) layer is formed on an upper portion of the damascene wiring.
- contact or via holes are formed in the IMD layer.
- the contact or via holes extend to and expose the damascene wiring so that the wiring may be connected to an upper metallic layer.
- the contact or via holes are formed by etching the IMD layer.
- the A1 wiring may be etched when the IMD layer is etched because there is almost no etch selectivity between the oxide of the IMD layer and the A1 of the wiring layer. That is, the damascene wiring may be damaged during the etching of the IMD layer.
- short circuits are likely to occur in a thin damascene wiring that has been etched during the forming of the contact or via holes. Accordingly, it is difficult to manufacture a reliable semiconductor device whose wiring has a minute line width.
- An object of the invention is to provide a method of forming a reliable metal wiring layer of a semiconductor device.
- a method of forming a metal wiring layer of a semiconductor device includes forming an insulating layer pattern defining a recess on a substrate, forming a conformal first barrier metal layer on the insulating layer pattern, and forming a second barrier metal layer on the first barrier metal layer in such a way that the second barrier metal layer will facilitate the growing of metal from the bottom of the recess such that the metal can fill a bottom part of the recess completely and thereby form damascene wiring of the wiring layer.
- the second barrier metal layer comprises a nitride layer, and the process of forming the second barrier metal layer is terminated at a time when the nitrogen content of that portion of the second barrier metal layer extending within the recess is lower than the nitrogen content of that portion of the second barrier metal layer which lies over the upper surface of the insulating layer pattern.
- the process of forming the second metal barrier layer is terminated when the second barrier metal layer extends over only a portion of the first barrier metal layer disposed within the recess. Therefore, part of the first barrier metal layer is left exposed after the second barrier metal layer has been formed.
- the second metal barrier layer is formed by a PVD process that is terminated at a point in time at which the thickness of the second barrier metal layer varies and, in particular, decreases at least in part, in the depth-wise direction of the recess.
- FIG. 1 is a flow chart of a first example of a method of forming a metal wiring layer of a semiconductor device according to the invention.
- FIGS. 2 to 9 are respective cross-sectional views of a substrate, and together illustrate a sequence of manufacture in the first example of the method of forming a metal wiring layer of a semiconductor device according to the invention.
- FIG. 10 is a flow chart of another example of the method of forming a metal wiring layer of a semiconductor device according to the invention.
- FIGS. 11 to 16 are respective cross-sectional views of a substrate, and together illustrate a sequence of manufacture in the second example of the method of forming a metal wiring layer of a semiconductor device according to the invention.
- an insulating layer pattern 110 defining a recess 112 is formed on a semiconductor substrate 100 (S 10 ).
- an insulating layer is formed on the semiconductor substrate 100 .
- the insulating layer may be a silicon oxide layer, a silicon nitride layer, or a low-K insulating layer.
- the insulating layer may consist of a single film of material or may be a lamination.
- the insulating layer is patterned by, for example, photolithographic and etching processes as is conventional, per se.
- the depth of the recess 112 is greater than the thickness of the damascene wiring to be formed.
- the depth of the recess 112 may be about 2500 ⁇ when a metal wiring layer having a thickness of 2000 ⁇ is to be formed.
- a first barrier metal layer 120 is formed on the upper surface of the insulating layer pattern 110 , and along surfaces of the insulating layer pattern 110 that define the sides and bottom of the recess 112 (S 20 ).
- the first barrier metal layer 120 may be formed of Ti, TiN, WN, W, Ta, TaN, Ru, Cu or a combination thereof.
- the first barrier metal layer 120 may be formed using PVD, CVD or ALD (Atomic Layer Deposition).
- the Ti film may be formed by a CVD process which uses TiCl4 as process gas, and the TiN film may be formed by a thermal CVD process which uses TiCl4 and NH3 as process gas.
- a second barrier metal layer 130 having nitrogen as part of its composition i.e., a nitride layer, is formed over the first barrier metal layer 120 .
- the nitrogen content of that portion of the second barrier metal layer 130 disposed over the walls defining the recess 112 is lower than the nitrogen content of that portion of the second barrier metal layer 130 disposed over the upper surface of the insulating layer pattern 110 (S 30 ).
- the second barrier metal layer 130 may be a TiN layer.
- the second barrier metal layer 130 may also be formed by a PVD process such as a high density magnetron sputtering process using an HCM (Hollow Cathode Magnetron).
- a wafer is mounted on a support in a PVD chamber, and Ti is sputtered onto the wafer from a hollow cathode Ti target.
- Ar and a gas comprising nitrogen, such as N2 are supplied into the PVD chamber.
- the temperature in the PVD chamber may be maintained at about 25 to 400° C., and about 2 to 40 kW power may be applied to the hollow cathode Ti target.
- the second barrier metal layer 130 may be formed in a metallic mode of operation of the PVD apparatus. That is, the volume of the Ar supplied into the PVD chamber is regulated to be greater than that of the N2 as the second barrier metal layer 130 is being formed. Preferably, the volume of the Ar supplied into the PVD chamber is four times that of the N2.
- the thickness of the portion of the second barrier metal layer 130 disposed on the upper surface of the insulating layer pattern 110 is greater than the thickness of the other portions of the second barrier metal layer 130 . That is, the second barrier metal layer 130 is the thickest above the upper surface of the insulating layer pattern 110 , and the thickness of the second barrier metal layer 130 decreases towards the bottom of the recess 112 . That is, a second barrier metal layer 130 is formed by a PVD process characterized in that the material from which the second barrier metal layer 130 is formed is deposited at a rate that decreases as the distance from the target increases, whereby the thickness of the second barrier metal layer 130 varies according to the depth of the recess 112 . The duration of the PVD process is controlled such that the second metal barrier layer 130 never becomes fully developed as in the prior art and thus, has the profile described above and illustrated in FIG. 4 .
- damascene wiring 140 is formed so as to fill a portion of the recess 112 (S 40 ).
- the damascene wiring 140 may be formed of A1.
- the damascene wiring 140 is formed in-situ by transferring the substrate 100 on which the second barrier metal layer 130 has been formed to a CVD chamber while a vacuum pressure is maintained.
- the damascene wiring 140 may be formed by a MOCVD (Metal Organic CVD) process.
- process conditions such as the deposition time, deposition temperature, deposition pressure, and flow rate of carrier gases may be controlled so as to inhibit a reaction of the A1 outside the recess 112 .
- the deposition temperature is kept as low as possible to minimize the rate at which the A1 is deposited outside the recess 112 .
- the deposition temperature may be set at 100 to 200° C.
- the deposition pressure may be set as high as possible so that a large amount of the A1 source gas reaches the inside of the recess 112 within as short a time as possible.
- the A1 source gas may comprise MPA (MethylPyrrolidine Alane), DMEAA (DiMethylEthylAmine Alane), DMAH (DiMethylAluminuim Hydride), TMAA (TriMethylAmine Alane), TMA, or aluminum boron hydride trimethylamine.
- the deposition pressure may be set at 0.1 to 50 Torr.
- Ar when Ar is used as the carrier gas, the Ar may be supplied at a flow rate of, for example, about 50 to 5000 sccm, and preferably at a flow rate of about 100 to 1000 sccm.
- the nitrogen content of the second barrier metal layer 130 influences the growth of A1. More specifically, the growth of the A1 layer is inhibited at the upper surface of the insulating layer pattern 110 where the nitrogen content of the second barrier metal layer 130 is high. Meanwhile, the A1 layer grows at a higher rate at the lower portion of the recess 112 where the second barrier metal layer 130 is relatively thin and the nitrogen content of the second barrier metal layer 130 is relatively low, because a number of nuclear sites, i.e., sites that facilitate the forming of the A1 layer, are present at the bottom of the recess 112 . That is, the A1 layer grows best at the bottom of the recess 112 where the second barrier metal layer 130 is thinnest and the nitrogen content thereof is lowest.
- the A1 basically grows from the bottom of the recess 112 towards the upper portion thereof. Subsequently, the substrate 100 is subjected to an annealing process, i.e., is heat treated. The heat treatment improves the durability of the damascene wiring 140 .
- an etch stop layer 150 a is formed in the recess 112 which is partially filled by the damascene wiring 140 (S 50 ).
- the etch stop layer 150 a may also be formed over the upper surface of the insulating layer pattern 110 .
- the etch stop layer 150 a may be formed of materials which offer a lower contact resistance than the damascene wiring 140 alone.
- the etch stop layer 150 a may be formed of Ti, TiN, WN, W, Ta, TaN, Ru, Cu, CoWP or a combination thereof, and may be formed of materials which improve the EM (Electro Migration) characteristic by reacting with the A1 of the damascene wiring 140 .
- the etch stop layer 150 a includes a first etch stop film 152 a and a second etch stop film 154 a .
- the first etch stop film 152 a may be formed of Ti
- the second etch stop film 154 a may be formed of TiN.
- the etch stop layer 150 a may be formed by PVD, CVD, or ALD.
- the annealing of the substrate 100 may be performed after the etch stop layer 150 a is formed.
- an etch stop layer pattern 150 is formed on the damascene wiring 140 (S 60 ). More specifically, the etch stop layer pattern 150 is formed by removing select portions of the second etch stop film 154 a , the first etch stop film 152 a , the second barrier metal layer 130 , and the first barrier metal layer 120 to expose the upper surface of the insulating layer pattern 110 .
- the portions of the second etch stop film 154 a , the first etch stop film 152 a , the second barrier metal layer 130 , and the first barrier metal layer 120 located on the upper surface of the insulating layer pattern 110 may be removed by a CMP (Chemical Mechanical Polishing) process or an etch back process to form the etch stop layer pattern 150 .
- CMP Chemical Mechanical Polishing
- a contact hole 162 is formed over the etch stop layer pattern 150 (S 70 ).
- an IMD (Inter Metallic Dielectric) layer 160 is formed on the on the insulating layer pattern 110 and etch stop layer pattern 150 .
- a photoresist pattern serving as an etch mask is formed on the IMD layer 160 .
- the IMD layer 160 is etched.
- the contact hole 162 serves to allow the damascene wiring 140 to be connected to a metal layer formed on the IMD layer ( 160 ).
- the damascene wiring 140 inside the recess 112 is not exposed to the etchant used to form the contact hole 162 in the IMD layer 160 because the etch stop layer pattern 150 is disposed on the damascene wiring 140 during the etching of the IMD layer. Accordingly, the damascene wiring 140 is not damaged when the contact hole 162 is formed.
- FIGS. 10 and 16 Another example of the method of forming a metal wiring layer of a semiconductor device will be described with reference to FIGS. 10 and 16 .
- This example of the method of forming a metal wiring layer of a semiconductor device differs from the above-described first example in that the second barrier metal layer is formed in only a portion of the recess 112 .
- a second barrier metal layer is formed on only a portion of the first barrier metal layer 120 (S 32 ). More specifically, the second barrier metal layer has a first section 132 formed on the upper surface of the insulating layer pattern 110 , and on a sidewall of the insulating layer pattern 110 that defines the sides of the recess 112 . The portion of the first section 132 disposed along the sides of the recess 112 gradually becomes thinner towards the bottom of the recess 112 .
- the second barrier metal layer also has a second section 134 formed at the bottom of the recess 112 as spaced from the first section 132 .
- the first and second sections 132 and 134 of the second barrier metal layer are formed simultaneously by a PVD process such as the high density magnetron sputtering process using an HCM. That is, the sections 132 , 134 of the second barrier metal layer are formed by a PVD process characterized in that the material from which the second barrier metal layer is formed is deposited at a rate that decreases as the distance from the target increases. In this example, the material is not deposited on a lower portion of the sides of the recess 112 .
- the duration of the PVD process is controlled to be even shorter than that of the example described above in connection with FIGS. 1-9 such that the second metal barrier layer becomes even less developed and thus, has the profile illustrated in FIG. 11 . That is, unlike the first example, a discontinuity is formed in the second metal barrier layer and yet, like the first example, the thickness of the second barrier metal layer varies according to the depth of the recess 112 . Also, the ratio of N to Ti of the second barrier metal layer is smaller than that of the first barrier metal layer 120 .
- the damascene wiring 140 is formed so as to fill a portion of the recess 112 (S 40 ).
- the growth of A1 serving as the damascene wiring 140 starts at the lower portion of the sides of the recess 112 where the first barrier metal layer 120 is exposed.
- A1 of the second barrier metal layer formed by the PVD process grows slower than the A1 of the first barrier metal layer 120 formed by the CVD process as the ratio of N to Ti of the second barrier metal layer is smaller than that of the first barrier metal layer.
- an etch stop layer 150 a is formed on the damascene wiring 140 (S 50 ). Then, the etch stop layer 150 a is patterned to form an etch stop layer pattern 150 (S 60 ). Subsequently, a contact hole 162 is formed on the metal wiring layer as aligned with the recess 112 (S 70 ).
- A1 is grown from the bottom of the recess 112 by a CVD process. Accordingly, the resulting damascene wiring 140 fills only a portion of the recess 112 . Also, a layer of A1 is not formed on the upper surface of the insulating layer pattern 110 . Moreover, the A1 forming the damascene wiring 140 fills the lower portion of the recess 112 uniformly so that a void is not formed in the recess 112 . Hence, a reliable metal wiring layer, i.e., a metal wiring layer that is not prone to short circuiting, is formed.
- the etch stop layer pattern 150 prevents the damascene wiring 140 from being damaged when a contact hole is formed on the metal wiring layer. More specifically, the A1 layer is vulnerable because there is almost no etch selectivity between the oxide of the IMD layer 160 and the A1 of the damascene wiring 140 . However, the etch stop layer pattern 150 stops the etching process and thus, the etchant never reaches the damascene wiring 140 .
- the contact resistance between etch stop layer pattern 150 and the damascene wiring 140 is small.
- the etch stop layer pattern 150 does not degrade the electrical characteristics of the wiring layer.
- the present invention allows reliable semiconductor devices to be manufactured.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
A method of forming a metal wiring layer of a semiconductor device produces metal wiring that is free of defects. The method includes forming an insulating layer pattern defining a recess on a substrate, forming a conformal first barrier metal layer on the insulating layer pattern, and forming a second barrier metal layer on the first barrier metal layer in such a way that the second barrier metal layer will facilitate the growing of metal from the bottom of the recess such that the metal can fill a bottom part of the recess completely and thus, form damascene wiring. An etch stop layer pattern is formed after the damascene wiring is formed so as to fill the portion of the recess which is not occupied by the damascene wiring.
Description
- This is a divisional of application Ser. No. 11/519,844, filed Sep. 13, 2006, which is incorporated herein by reference in its entirety.
- 1. Field of the Invention
- The present invention relates to a method of forming a metal wiring layer of a semiconductor device.
- 2. Description of the Related Art
- The line widths of wiring patterns of semiconductor devices are being made smaller and smaller to increase the degree of integration of the devices. The wiring patterns are constituted by a series of metallic lines. Conventionally, metal wiring patterns were formed by depositing metal on an insulting layer and then patterning the resultant metal layer. However, patterning a metal layer to produce a pattern of very narrow lines is difficult. An example of an alternative method capable of forming a pattern of metal lines having a very small line width is a damascene process.
- The damascene process basically entails forming recesses, e.g., trenches, in an insulating layer and then filling the recesses with metal such as A1. In general, such a damascene process comprises forming an A1 layer serving as a seed layer in the recesses by chemical vapor deposition (CVD) process, depositing A1 thereon by physical vapor deposition (PVD), and then conducting a high temperature treatment of the resultant structure to grow the A1 crystals and thereby form A1 wiring in the recesses. The critical dimension (CD), namely the line width, of the wiring formed by a damascene process can be 100 nm or less.
- However, a pinch off phenomenon may occur when wiring having such a minute line width is formed using a damascene process. More specifically, the pinch off phenomenon is one in which an inlet of a recess in the insulating layer is closed by A1 during the CVD process, i.e., before the PVD process is carried out. In this case, a void is formed in the recessed region. Therefore, the resistance of the wiring is relatively high. Accordingly, the semiconductor device may not operate stably, and the wiring of the semiconductor device may even experience a short circuit during use.
- In addition, an IMD (InterMetallic Dielectric) layer is formed on an upper portion of the damascene wiring. Then contact or via holes are formed in the IMD layer. The contact or via holes extend to and expose the damascene wiring so that the wiring may be connected to an upper metallic layer. Basically, the contact or via holes are formed by etching the IMD layer. However, the A1 wiring may be etched when the IMD layer is etched because there is almost no etch selectivity between the oxide of the IMD layer and the A1 of the wiring layer. That is, the damascene wiring may be damaged during the etching of the IMD layer. In particular, short circuits are likely to occur in a thin damascene wiring that has been etched during the forming of the contact or via holes. Accordingly, it is difficult to manufacture a reliable semiconductor device whose wiring has a minute line width.
- An object of the invention is to provide a method of forming a reliable metal wiring layer of a semiconductor device.
- According to an aspect of the invention, a method of forming a metal wiring layer of a semiconductor device includes forming an insulating layer pattern defining a recess on a substrate, forming a conformal first barrier metal layer on the insulating layer pattern, and forming a second barrier metal layer on the first barrier metal layer in such a way that the second barrier metal layer will facilitate the growing of metal from the bottom of the recess such that the metal can fill a bottom part of the recess completely and thereby form damascene wiring of the wiring layer.
- According to another aspect of the invention, the second barrier metal layer comprises a nitride layer, and the process of forming the second barrier metal layer is terminated at a time when the nitrogen content of that portion of the second barrier metal layer extending within the recess is lower than the nitrogen content of that portion of the second barrier metal layer which lies over the upper surface of the insulating layer pattern.
- According to still another aspect of the invention, the process of forming the second metal barrier layer is terminated when the second barrier metal layer extends over only a portion of the first barrier metal layer disposed within the recess. Therefore, part of the first barrier metal layer is left exposed after the second barrier metal layer has been formed.
- According to still yet another aspect of the invention, the second metal barrier layer is formed by a PVD process that is terminated at a point in time at which the thickness of the second barrier metal layer varies and, in particular, decreases at least in part, in the depth-wise direction of the recess.
- The above and other objects, features and advantages of the invention will become more apparent from the following detailed description of the preferred embodiments thereof made with reference to the attached drawings in which:
-
FIG. 1 is a flow chart of a first example of a method of forming a metal wiring layer of a semiconductor device according to the invention. -
FIGS. 2 to 9 are respective cross-sectional views of a substrate, and together illustrate a sequence of manufacture in the first example of the method of forming a metal wiring layer of a semiconductor device according to the invention. -
FIG. 10 is a flow chart of another example of the method of forming a metal wiring layer of a semiconductor device according to the invention. -
FIGS. 11 to 16 are respective cross-sectional views of a substrate, and together illustrate a sequence of manufacture in the second example of the method of forming a metal wiring layer of a semiconductor device according to the invention. - A method of forming a metal wiring layer of a semiconductor device according to the present invention will now be described with reference to the drawings. Note, like reference numerals denote like elements throughout the drawings.
- Referring first to
FIGS. 1 and 2 , aninsulating layer pattern 110 defining arecess 112 is formed on a semiconductor substrate 100 (S10). To this end, first, an insulating layer is formed on thesemiconductor substrate 100. For example, the insulating layer may be a silicon oxide layer, a silicon nitride layer, or a low-K insulating layer. Also, the insulating layer may consist of a single film of material or may be a lamination. Next, the insulating layer is patterned by, for example, photolithographic and etching processes as is conventional, per se. At this time, the depth of therecess 112 is greater than the thickness of the damascene wiring to be formed. For example, the depth of therecess 112 may be about 2500 Å when a metal wiring layer having a thickness of 2000 Å is to be formed. - Referring to
FIGS. 1 and 3 , a firstbarrier metal layer 120 is formed on the upper surface of theinsulating layer pattern 110, and along surfaces of theinsulating layer pattern 110 that define the sides and bottom of the recess 112 (S20). The firstbarrier metal layer 120 may be formed of Ti, TiN, WN, W, Ta, TaN, Ru, Cu or a combination thereof. In addition, the firstbarrier metal layer 120 may be formed using PVD, CVD or ALD (Atomic Layer Deposition). For example, in the case in which the firstbarrier metal layer 120 is a lamination of a Ti film and a TiN film, the Ti film may be formed by a CVD process which uses TiCl4 as process gas, and the TiN film may be formed by a thermal CVD process which uses TiCl4 and NH3 as process gas. - Referring to
FIGS. 1 and 4 , a secondbarrier metal layer 130 having nitrogen as part of its composition, i.e., a nitride layer, is formed over the firstbarrier metal layer 120. The nitrogen content of that portion of the secondbarrier metal layer 130 disposed over the walls defining therecess 112 is lower than the nitrogen content of that portion of the secondbarrier metal layer 130 disposed over the upper surface of the insulating layer pattern 110 (S30). The secondbarrier metal layer 130 may be a TiN layer. The secondbarrier metal layer 130 may also be formed by a PVD process such as a high density magnetron sputtering process using an HCM (Hollow Cathode Magnetron). In this case, a wafer is mounted on a support in a PVD chamber, and Ti is sputtered onto the wafer from a hollow cathode Ti target. Also, Ar and a gas comprising nitrogen, such as N2, are supplied into the PVD chamber. At this time, the temperature in the PVD chamber may be maintained at about 25 to 400° C., and about 2 to 40 kW power may be applied to the hollow cathode Ti target. - The second
barrier metal layer 130 may be formed in a metallic mode of operation of the PVD apparatus. That is, the volume of the Ar supplied into the PVD chamber is regulated to be greater than that of the N2 as the secondbarrier metal layer 130 is being formed. Preferably, the volume of the Ar supplied into the PVD chamber is four times that of the N2. - The thickness of the portion of the second
barrier metal layer 130 disposed on the upper surface of the insulatinglayer pattern 110 is greater than the thickness of the other portions of the secondbarrier metal layer 130. That is, the secondbarrier metal layer 130 is the thickest above the upper surface of the insulatinglayer pattern 110, and the thickness of the secondbarrier metal layer 130 decreases towards the bottom of therecess 112. That is, a secondbarrier metal layer 130 is formed by a PVD process characterized in that the material from which the secondbarrier metal layer 130 is formed is deposited at a rate that decreases as the distance from the target increases, whereby the thickness of the secondbarrier metal layer 130 varies according to the depth of therecess 112. The duration of the PVD process is controlled such that the secondmetal barrier layer 130 never becomes fully developed as in the prior art and thus, has the profile described above and illustrated inFIG. 4 . - Next, referring to
FIGS. 1 , 5 and 6,damascene wiring 140 is formed so as to fill a portion of the recess 112 (S40). Thedamascene wiring 140 may be formed of A1. Thedamascene wiring 140 is formed in-situ by transferring thesubstrate 100 on which the secondbarrier metal layer 130 has been formed to a CVD chamber while a vacuum pressure is maintained. In this case, thedamascene wiring 140 may be formed by a MOCVD (Metal Organic CVD) process. - In the forming of the
damascene wiring 140, process conditions such as the deposition time, deposition temperature, deposition pressure, and flow rate of carrier gases may be controlled so as to inhibit a reaction of the A1 outside therecess 112. More specifically, the deposition temperature is kept as low as possible to minimize the rate at which the A1 is deposited outside therecess 112. For example, the deposition temperature may be set at 100 to 200° C. In addition, the deposition pressure may be set as high as possible so that a large amount of the A1 source gas reaches the inside of therecess 112 within as short a time as possible. The A1 source gas may comprise MPA (MethylPyrrolidine Alane), DMEAA (DiMethylEthylAmine Alane), DMAH (DiMethylAluminuim Hydride), TMAA (TriMethylAmine Alane), TMA, or aluminum boron hydride trimethylamine. Also, the deposition pressure may be set at 0.1 to 50 Torr. Furthermore, when Ar is used as the carrier gas, the Ar may be supplied at a flow rate of, for example, about 50 to 5000 sccm, and preferably at a flow rate of about 100 to 1000 sccm. - In addition, the nitrogen content of the second
barrier metal layer 130 influences the growth of A1. More specifically, the growth of the A1 layer is inhibited at the upper surface of the insulatinglayer pattern 110 where the nitrogen content of the secondbarrier metal layer 130 is high. Meanwhile, the A1 layer grows at a higher rate at the lower portion of therecess 112 where the secondbarrier metal layer 130 is relatively thin and the nitrogen content of the secondbarrier metal layer 130 is relatively low, because a number of nuclear sites, i.e., sites that facilitate the forming of the A1 layer, are present at the bottom of therecess 112. That is, the A1 layer grows best at the bottom of therecess 112 where the secondbarrier metal layer 130 is thinnest and the nitrogen content thereof is lowest. Accordingly, the A1 basically grows from the bottom of therecess 112 towards the upper portion thereof. Subsequently, thesubstrate 100 is subjected to an annealing process, i.e., is heat treated. The heat treatment improves the durability of thedamascene wiring 140. - Next, referring to
FIGS. 1 and 7 , an etch stop layer 150 a is formed in therecess 112 which is partially filled by the damascene wiring 140 (S50). At this time, the etch stop layer 150 a may also be formed over the upper surface of the insulatinglayer pattern 110. The etch stop layer 150 a may be formed of materials which offer a lower contact resistance than thedamascene wiring 140 alone. For example, the etch stop layer 150 a may be formed of Ti, TiN, WN, W, Ta, TaN, Ru, Cu, CoWP or a combination thereof, and may be formed of materials which improve the EM (Electro Migration) characteristic by reacting with the A1 of thedamascene wiring 140. The etch stop layer 150 a includes a first etch stop film 152 a and a secondetch stop film 154 a. The first etch stop film 152 a may be formed of Ti, and the secondetch stop film 154 a may be formed of TiN. The etch stop layer 150 a may be formed by PVD, CVD, or ALD. In addition, the annealing of thesubstrate 100 may be performed after the etch stop layer 150 a is formed. - Next, referring to
FIGS. 1 and 8 , an etchstop layer pattern 150 is formed on the damascene wiring 140 (S60). More specifically, the etchstop layer pattern 150 is formed by removing select portions of the secondetch stop film 154 a, the first etch stop film 152 a, the secondbarrier metal layer 130, and the firstbarrier metal layer 120 to expose the upper surface of the insulatinglayer pattern 110. In this respect, the portions of the secondetch stop film 154 a, the first etch stop film 152 a, the secondbarrier metal layer 130, and the firstbarrier metal layer 120 located on the upper surface of the insulatinglayer pattern 110 may be removed by a CMP (Chemical Mechanical Polishing) process or an etch back process to form the etchstop layer pattern 150. - Next, referring to
FIGS. 1 and 9 , acontact hole 162 is formed over the etch stop layer pattern 150 (S70). To this end, first, an IMD (Inter Metallic Dielectric)layer 160 is formed on the on the insulatinglayer pattern 110 and etchstop layer pattern 150. Then, a photoresist pattern serving as an etch mask is formed on theIMD layer 160. Then theIMD layer 160 is etched. Thecontact hole 162 serves to allow thedamascene wiring 140 to be connected to a metal layer formed on the IMD layer (160). - The
damascene wiring 140 inside therecess 112 is not exposed to the etchant used to form thecontact hole 162 in theIMD layer 160 because the etchstop layer pattern 150 is disposed on thedamascene wiring 140 during the etching of the IMD layer. Accordingly, thedamascene wiring 140 is not damaged when thecontact hole 162 is formed. - Another example of the method of forming a metal wiring layer of a semiconductor device will be described with reference to
FIGS. 10 and 16 . - This example of the method of forming a metal wiring layer of a semiconductor device differs from the above-described first example in that the second barrier metal layer is formed in only a portion of the
recess 112. - Referring first to
FIGS. 10 and 11 , steps S10 and S20 are similar to those of the first embodiment of the invention and thus, a detailed description thereof will be omitted. Next, a second barrier metal layer is formed on only a portion of the first barrier metal layer 120 (S32). More specifically, the second barrier metal layer has afirst section 132 formed on the upper surface of the insulatinglayer pattern 110, and on a sidewall of the insulatinglayer pattern 110 that defines the sides of therecess 112. The portion of thefirst section 132 disposed along the sides of therecess 112 gradually becomes thinner towards the bottom of therecess 112. The second barrier metal layer also has asecond section 134 formed at the bottom of therecess 112 as spaced from thefirst section 132. The first andsecond sections sections recess 112. In this example, the duration of the PVD process is controlled to be even shorter than that of the example described above in connection withFIGS. 1-9 such that the second metal barrier layer becomes even less developed and thus, has the profile illustrated inFIG. 11 . That is, unlike the first example, a discontinuity is formed in the second metal barrier layer and yet, like the first example, the thickness of the second barrier metal layer varies according to the depth of therecess 112. Also, the ratio of N to Ti of the second barrier metal layer is smaller than that of the firstbarrier metal layer 120. - Next, referring
FIGS. 10 , 12 and 13, thedamascene wiring 140 is formed so as to fill a portion of the recess 112 (S40). At this time, the growth of A1 serving as thedamascene wiring 140 starts at the lower portion of the sides of therecess 112 where the firstbarrier metal layer 120 is exposed. In this respect, A1 of the second barrier metal layer formed by the PVD process grows slower than the A1 of the firstbarrier metal layer 120 formed by the CVD process as the ratio of N to Ti of the second barrier metal layer is smaller than that of the first barrier metal layer. Therefore, even thoughsections barrier metal layer 120, the growth of A1 starts first at the discontinuity of the second barrier metal layer (between thesections 132 and 134) in therecess 112. - Next, referring to
FIGS. 10 and 14 to 16, an etch stop layer 150 a is formed on the damascene wiring 140 (S50). Then, the etch stop layer 150 a is patterned to form an etch stop layer pattern 150 (S60). Subsequently, acontact hole 162 is formed on the metal wiring layer as aligned with the recess 112 (S70). These steps are carried out in a manner similar to those described above in connection with the first example of the method of forming a wiring layer according to the invention. Thus a detailed description of these steps will be omitted. - In summary as to the method of forming a metal wiring layer of a semiconductor device according to the present invention, A1 is grown from the bottom of the
recess 112 by a CVD process. Accordingly, the resultingdamascene wiring 140 fills only a portion of therecess 112. Also, a layer of A1 is not formed on the upper surface of the insulatinglayer pattern 110. Moreover, the A1 forming thedamascene wiring 140 fills the lower portion of therecess 112 uniformly so that a void is not formed in therecess 112. Hence, a reliable metal wiring layer, i.e., a metal wiring layer that is not prone to short circuiting, is formed. - In addition, the etch
stop layer pattern 150 prevents thedamascene wiring 140 from being damaged when a contact hole is formed on the metal wiring layer. More specifically, the A1 layer is vulnerable because there is almost no etch selectivity between the oxide of theIMD layer 160 and the A1 of thedamascene wiring 140. However, the etchstop layer pattern 150 stops the etching process and thus, the etchant never reaches thedamascene wiring 140. - Still further, the contact resistance between etch
stop layer pattern 150 and thedamascene wiring 140 is small. Thus, the etchstop layer pattern 150 does not degrade the electrical characteristics of the wiring layer. For all of these reasons, the present invention allows reliable semiconductor devices to be manufactured. - Finally, although the present invention has been described above in connection with the preferred embodiments thereof, it is to be understood that the scope of the invention is not so limited. On the contrary, various modifications of and changes to the preferred embodiments will be apparent to those of ordinary skill in the art. Thus, changes to and modifications of the preferred embodiments may fall within the true spirit and scope of the invention as defined by the appended claims.
Claims (14)
1. A method of forming a metal wiring layer of a semiconductor device, the method comprising:
forming an insulating layer pattern defining a recess on a substrate;
forming a first barrier metal layer which extends over an upper surface of the insulating layer pattern, over a side wall of the insulating layer pattern that defines the sides of the recess, and along the bottom of the recess;
forming a second barrier metal layer on the first barrier metal layer including over that portion of the first barrier metal layer that overlies the upper surface of the insulating layer pattern and over a portion of the first barrier metal layer that extends within the recess, and wherein the forming of the second metal barrier layer is terminated when the second barrier metal layer extends over only a portion of the first barrier metal layer disposed within the recess such that part of the first barrier metal layer is left exposed after the second barrier metal layer has been formed;
filling a portion of the recess with conductive material while said part of the first barrier metal layer is exposed to thereby form damascene wiring; and forming an etch stop layer pattern in an upper portion of the recess which is not occupied by the damascene wiring.
2. The method of claim 1 , wherein said forming of the second barrier metal layer comprises forming a second barrier metal layer having a section within the recess that becomes thinner in a direction from the upper surface of the insulating layer towards the bottom of the recess.
3. The method of claim 1 , wherein the forming of the second barrier metal layer comprises forming a second barrier metal layer that has a first section extending over a sidewall of the insulating layer pattern that defines the sides of the recess and a second section that extends across the bottom of the recess, and wherein the second barrier metal layer has a discontinuity between the first and second sections thereof.
4. The method of claim 1 , wherein the first barrier metal layer and the second barrier metal layer are formed of TiN, respectively.
5. The method of claim 4 , wherein the ratio of N to Ti of the second barrier metal layer is smaller than that of the first barrier metal layer.
6. The method of claim 1 , wherein the first barrier metal layer is formed by a CVD process or an ALD process.
7. The method of claim 1 , wherein the second barrier metal layer is formed by a PVD process.
8. The method of claim 6 , wherein the second barrier metal layer is formed by a PVD process.
9. The method of claim 1 , wherein the forming of the damascene wiring comprises growing A1 from said part of the first barrier metal layer left exposed after the second barrier metal layer has been formed.
10. The method of claim 1 , wherein the forming of the etch stop layer pattern comprises forming a first etch stop film and subsequently forming a second etch stop film on the first etch stop film.
11. The method of claim 10 , wherein the forming of the etch stop layer pattern comprises:
forming the first etch stop film and the second etch stop film to each extend over the upper surface of the insulating layer pattern as well as in the portion of the recess which is not occupied with the damascene wiring, and
subsequently selectively removing respective portions of the second etch stop film, the first etch stop film, the second barrier metal layer, and the first barrier metal layer to expose the upper surface of the insulating layer pattern.
12. The method of claim 1 , further comprising forming a contact hole aligned with the recess, after the etch stop layer pattern has been formed.
13. A method of forming a metal wiring layer of a semiconductor device, the method comprising:
forming an insulating layer pattern defining a recess on a substrate;
forming a first barrier metal layer which extends over an upper surface of the insulating layer pattern, over a side wall of the insulating layer pattern that defines the sides of the recess, and along the bottom of the recess;
forming a second barrier metal layer on the first barrier metal layer including over that portion of the first barrier metal layer that overlies the upper surface of the insulating layer pattern and over the first barrier metal within the recess, and wherein the forming of the second metal barrier layer comprises a PVD process that is terminated at a point in time at which the thickness of the second barrier metal layer varies in the depth-wise direction of the recess;
filling a portion of the recess with conductive material while said part of the first barrier metal layer is exposed to thereby form damascene wiring; and
forming an etch stop layer pattern in an upper portion of the recess which is not occupied by the damascene wiring.
14. The method of claim 13 , wherein the PVD process is a high density magnetron sputtering process.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/277,334 US20090081863A1 (en) | 2005-09-13 | 2008-11-25 | Method of forming metal wiring layer of semiconductor device |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR20050085290 | 2005-09-13 | ||
KR10-2005-0085290 | 2005-09-13 | ||
KR10-2006-0001691 | 2006-01-06 | ||
KR1020060001691A KR100735524B1 (en) | 2005-09-13 | 2006-01-06 | Metal wiring formation method of semiconductor device |
US11/519,844 US7470612B2 (en) | 2005-09-13 | 2006-09-13 | Method of forming metal wiring layer of semiconductor device |
US12/277,334 US20090081863A1 (en) | 2005-09-13 | 2008-11-25 | Method of forming metal wiring layer of semiconductor device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/519,844 Division US7470612B2 (en) | 2005-09-13 | 2006-09-13 | Method of forming metal wiring layer of semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20090081863A1 true US20090081863A1 (en) | 2009-03-26 |
Family
ID=37855749
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/519,844 Active 2026-09-16 US7470612B2 (en) | 2005-09-13 | 2006-09-13 | Method of forming metal wiring layer of semiconductor device |
US12/277,334 Abandoned US20090081863A1 (en) | 2005-09-13 | 2008-11-25 | Method of forming metal wiring layer of semiconductor device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/519,844 Active 2026-09-16 US7470612B2 (en) | 2005-09-13 | 2006-09-13 | Method of forming metal wiring layer of semiconductor device |
Country Status (1)
Country | Link |
---|---|
US (2) | US7470612B2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2023102397A1 (en) * | 2021-11-30 | 2023-06-08 | Lam Research Corporation | Gradient liner in metal fill |
Families Citing this family (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6764940B1 (en) | 2001-03-13 | 2004-07-20 | Novellus Systems, Inc. | Method for depositing a diffusion barrier for copper interconnect applications |
US8298933B2 (en) * | 2003-04-11 | 2012-10-30 | Novellus Systems, Inc. | Conformal films on semiconductor substrates |
US7842605B1 (en) | 2003-04-11 | 2010-11-30 | Novellus Systems, Inc. | Atomic layer profiling of diffusion barrier and metal seed layers |
US7727880B1 (en) | 2004-11-03 | 2010-06-01 | Novellus Systems, Inc. | Protective self-aligned buffer layers for damascene interconnects |
US7727881B1 (en) | 2004-11-03 | 2010-06-01 | Novellus Systems, Inc. | Protective self-aligned buffer layers for damascene interconnects |
US7510634B1 (en) | 2006-11-10 | 2009-03-31 | Novellus Systems, Inc. | Apparatus and methods for deposition and/or etch selectivity |
KR100859380B1 (en) * | 2006-12-13 | 2008-09-22 | 주식회사 하이닉스반도체 | Metal wiring formation method of semiconductor device |
US20080174021A1 (en) * | 2007-01-18 | 2008-07-24 | Samsung Electronics Co., Ltd. | Semiconductor devices having metal interconnections, semiconductor cluster tools used in fabrication thereof and methods of fabricating the same |
US7682966B1 (en) | 2007-02-01 | 2010-03-23 | Novellus Systems, Inc. | Multistep method of depositing metal seed layers |
KR100885186B1 (en) * | 2007-05-03 | 2009-02-23 | 삼성전자주식회사 | Method of forming a semiconductor device comprising a diffusion barrier film |
US7927990B2 (en) * | 2007-06-29 | 2011-04-19 | Sandisk Corporation | Forming complimentary metal features using conformal insulator layer |
US8268722B2 (en) * | 2009-06-03 | 2012-09-18 | Novellus Systems, Inc. | Interfacial capping layers for interconnects |
US8531033B2 (en) * | 2009-09-07 | 2013-09-10 | Advanced Interconnect Materials, Llc | Contact plug structure, semiconductor device, and method for forming contact plug |
US8304863B2 (en) | 2010-02-09 | 2012-11-06 | International Business Machines Corporation | Electromigration immune through-substrate vias |
IT1400096B1 (en) * | 2010-05-12 | 2013-05-17 | St Microelectronics Srl | PROCESS OF MANUFACTURE OF INTEGRATED ELECTRONIC CIRCUITS AND CIRCUITS OBTAINED SO |
WO2012167141A2 (en) | 2011-06-03 | 2012-12-06 | Novellus Systems, Inc. | Metal and silicon containing capping layers for interconnects |
US9269612B2 (en) | 2011-11-22 | 2016-02-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms of forming damascene interconnect structures |
US20130302989A1 (en) * | 2012-05-08 | 2013-11-14 | Globalfoundries Inc. | Reducing line edge roughness in hardmask integration schemes |
US8853069B2 (en) * | 2012-09-10 | 2014-10-07 | Globalfoundries Inc. | Field effect transistor and method of fabrication |
US9659869B2 (en) * | 2012-09-28 | 2017-05-23 | Intel Corporation | Forming barrier walls, capping, or alloys /compounds within metal lines |
US9847289B2 (en) * | 2014-05-30 | 2017-12-19 | Applied Materials, Inc. | Protective via cap for improved interconnect performance |
US9633896B1 (en) | 2015-10-09 | 2017-04-25 | Lam Research Corporation | Methods for formation of low-k aluminum-containing etch stop films |
US9691658B1 (en) * | 2016-05-19 | 2017-06-27 | Globalfoundries Inc. | Contact fill in an integrated circuit |
WO2018136712A1 (en) * | 2017-01-20 | 2018-07-26 | Tokyo Electon Limited | Interconnect structure and method of forming the same |
JP2020136446A (en) * | 2019-02-19 | 2020-08-31 | ソニーセミコンダクタソリューションズ株式会社 | Semiconductor devices, solid-state image sensors, and methods for manufacturing semiconductor devices |
US20210384140A1 (en) * | 2020-06-08 | 2021-12-09 | Nanya Technology Corporation | Semiconductor device with adjustment layers and method for fabricating the same |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6376353B1 (en) * | 2000-07-03 | 2002-04-23 | Chartered Semiconductor Manufacturing Ltd. | Aluminum and copper bimetallic bond pad scheme for copper damascene interconnects |
US6417094B1 (en) * | 1998-12-31 | 2002-07-09 | Newport Fab, Llc | Dual-damascene interconnect structures and methods of fabricating same |
US6537913B2 (en) * | 2001-06-29 | 2003-03-25 | Intel Corporation | Method of making a semiconductor device with aluminum capped copper interconnect pads |
US6939793B1 (en) * | 2001-02-28 | 2005-09-06 | Advanced Micro Devices, Inc. | Dual damascene integration scheme for preventing copper contamination of dielectric layer |
US6972253B2 (en) * | 2003-09-09 | 2005-12-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming dielectric barrier layer in damascene structure |
US20060172527A1 (en) * | 2005-01-31 | 2006-08-03 | Gerd Marxsen | Method for forming a defined recess in a damascene structure using a CMP process and a damascene structure |
US20060205204A1 (en) * | 2005-03-14 | 2006-09-14 | Michael Beck | Method of making a semiconductor interconnect with a metal cap |
US20070013069A1 (en) * | 2003-05-29 | 2007-01-18 | Munehiro Tada | Wiring structure and method for manufacturing the same |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001110769A (en) | 1999-10-04 | 2001-04-20 | Toshiba Corp | Manufacturing method of semiconductor device, and semiconductor device |
KR100400040B1 (en) | 2000-05-31 | 2003-09-29 | 삼성전자주식회사 | Metal wiring method of semiconductor device |
KR20040000702A (en) | 2002-06-25 | 2004-01-07 | 주식회사 하이닉스반도체 | Method of forming a copper wiring in a semiconductor device |
KR100519796B1 (en) | 2003-11-12 | 2005-10-10 | 삼성전자주식회사 | Method of forming an buffer metal layer for protecting an Al interconnection |
-
2006
- 2006-09-13 US US11/519,844 patent/US7470612B2/en active Active
-
2008
- 2008-11-25 US US12/277,334 patent/US20090081863A1/en not_active Abandoned
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6417094B1 (en) * | 1998-12-31 | 2002-07-09 | Newport Fab, Llc | Dual-damascene interconnect structures and methods of fabricating same |
US6376353B1 (en) * | 2000-07-03 | 2002-04-23 | Chartered Semiconductor Manufacturing Ltd. | Aluminum and copper bimetallic bond pad scheme for copper damascene interconnects |
US6939793B1 (en) * | 2001-02-28 | 2005-09-06 | Advanced Micro Devices, Inc. | Dual damascene integration scheme for preventing copper contamination of dielectric layer |
US6537913B2 (en) * | 2001-06-29 | 2003-03-25 | Intel Corporation | Method of making a semiconductor device with aluminum capped copper interconnect pads |
US20070013069A1 (en) * | 2003-05-29 | 2007-01-18 | Munehiro Tada | Wiring structure and method for manufacturing the same |
US6972253B2 (en) * | 2003-09-09 | 2005-12-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming dielectric barrier layer in damascene structure |
US20060172527A1 (en) * | 2005-01-31 | 2006-08-03 | Gerd Marxsen | Method for forming a defined recess in a damascene structure using a CMP process and a damascene structure |
US20060205204A1 (en) * | 2005-03-14 | 2006-09-14 | Michael Beck | Method of making a semiconductor interconnect with a metal cap |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2023102397A1 (en) * | 2021-11-30 | 2023-06-08 | Lam Research Corporation | Gradient liner in metal fill |
Also Published As
Publication number | Publication date |
---|---|
US7470612B2 (en) | 2008-12-30 |
US20070059925A1 (en) | 2007-03-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7470612B2 (en) | Method of forming metal wiring layer of semiconductor device | |
JP4615707B2 (en) | Dual damascene metallization method | |
US6518668B2 (en) | Multiple seed layers for metallic interconnects | |
US6924226B2 (en) | Methods for making multiple seed layers for metallic interconnects | |
US6537905B1 (en) | Fully planarized dual damascene metallization using copper line interconnect and selective CVD aluminum plug | |
US10096547B2 (en) | Metallic interconnects products | |
US6458684B1 (en) | Single step process for blanket-selective CVD aluminum deposition | |
KR100599434B1 (en) | Metal wiring formation method of semiconductor device | |
KR100489920B1 (en) | In-situ capped aluminum plug (cap) process using selective cvd al for integrated plug/interconnect metallization | |
US6905960B2 (en) | Method of forming a contact in a semiconductor device | |
US7485574B2 (en) | Methods of forming a metal line in a semiconductor device | |
KR100735524B1 (en) | Metal wiring formation method of semiconductor device | |
KR20030090872A (en) | Method for forming a semiconductor device's contact | |
KR100571386B1 (en) | Copper wiring of semiconductor device and manufacturing method thereof | |
KR20080021301A (en) | Manufacturing Method of Semiconductor Device | |
JP2002110783A (en) | Semiconductor substrate, manufacturing method of the same and semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |