US20090072013A1 - Nano-scale particle paste for wiring microelectronic devices using ink-jet printing - Google Patents
Nano-scale particle paste for wiring microelectronic devices using ink-jet printing Download PDFInfo
- Publication number
- US20090072013A1 US20090072013A1 US12/323,314 US32331408A US2009072013A1 US 20090072013 A1 US20090072013 A1 US 20090072013A1 US 32331408 A US32331408 A US 32331408A US 2009072013 A1 US2009072013 A1 US 2009072013A1
- Authority
- US
- United States
- Prior art keywords
- paste
- applying
- die
- nano
- carbon nanotubes
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000007641 inkjet printing Methods 0.000 title claims abstract description 16
- 239000002105 nanoparticle Substances 0.000 title abstract description 18
- 238000004377 microelectronic Methods 0.000 title description 9
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 claims abstract description 39
- 239000002041 carbon nanotube Substances 0.000 claims abstract description 35
- 229910021393 carbon nanotube Inorganic materials 0.000 claims abstract description 33
- 239000002184 metal Substances 0.000 claims abstract description 17
- 229910052751 metal Inorganic materials 0.000 claims abstract description 17
- 238000000034 method Methods 0.000 claims description 45
- 239000010949 copper Substances 0.000 claims description 10
- 238000005245 sintering Methods 0.000 claims description 8
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 7
- 229910052802 copper Inorganic materials 0.000 claims description 7
- 238000007639 printing Methods 0.000 claims description 7
- 239000002270 dispersing agent Substances 0.000 claims description 3
- 239000003381 stabilizer Substances 0.000 claims description 3
- 239000002082 metal nanoparticle Substances 0.000 claims description 2
- 239000000843 powder Substances 0.000 claims description 2
- 230000008021 deposition Effects 0.000 abstract description 2
- 239000010410 layer Substances 0.000 description 22
- 239000000758 substrate Substances 0.000 description 19
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 16
- 229910052710 silicon Inorganic materials 0.000 description 16
- 239000010703 silicon Substances 0.000 description 16
- 230000008569 process Effects 0.000 description 15
- 238000010586 diagram Methods 0.000 description 12
- 238000005229 chemical vapour deposition Methods 0.000 description 11
- 238000012545 processing Methods 0.000 description 10
- 239000003054 catalyst Substances 0.000 description 7
- 239000000976 ink Substances 0.000 description 7
- 239000000463 material Substances 0.000 description 6
- 239000002048 multi walled nanotube Substances 0.000 description 6
- 229910052759 nickel Inorganic materials 0.000 description 5
- 239000002109 single walled nanotube Substances 0.000 description 5
- 238000004891 communication Methods 0.000 description 4
- 239000010931 gold Substances 0.000 description 4
- XEEYBQQBJWHFJM-UHFFFAOYSA-N iron Substances [Fe] XEEYBQQBJWHFJM-UHFFFAOYSA-N 0.000 description 4
- 239000000203 mixture Substances 0.000 description 4
- 229910052799 carbon Inorganic materials 0.000 description 3
- 230000008859 change Effects 0.000 description 3
- 238000013461 design Methods 0.000 description 3
- 229910052737 gold Inorganic materials 0.000 description 3
- 229910052742 iron Inorganic materials 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 239000002245 particle Substances 0.000 description 3
- 238000007747 plating Methods 0.000 description 3
- 238000005096 rolling process Methods 0.000 description 3
- 229910052709 silver Inorganic materials 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 238000005336 cracking Methods 0.000 description 2
- 238000013500 data storage Methods 0.000 description 2
- 238000007872 degassing Methods 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 229910003460 diamond Inorganic materials 0.000 description 2
- 239000010432 diamond Substances 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 229910052738 indium Inorganic materials 0.000 description 2
- 239000002923 metal particle Substances 0.000 description 2
- 239000002071 nanotube Substances 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 230000002787 reinforcement Effects 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 239000010944 silver (metal) Substances 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 230000003068 static effect Effects 0.000 description 2
- 238000003786 synthesis reaction Methods 0.000 description 2
- 229910052718 tin Inorganic materials 0.000 description 2
- 241000723353 Chrysanthemum Species 0.000 description 1
- 235000005633 Chrysanthemum balsamita Nutrition 0.000 description 1
- -1 Cu-nano paste Chemical compound 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- 239000000654 additive Substances 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 229910052797 bismuth Inorganic materials 0.000 description 1
- 239000003575 carbonaceous material Substances 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 239000003795 chemical substances by application Substances 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000005553 drilling Methods 0.000 description 1
- 238000001035 drying Methods 0.000 description 1
- 238000010891 electric arc Methods 0.000 description 1
- 230000005611 electricity Effects 0.000 description 1
- 238000000866 electrolytic etching Methods 0.000 description 1
- 238000000609 electron-beam lithography Methods 0.000 description 1
- 239000011532 electronic conductor Substances 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 238000011049 filling Methods 0.000 description 1
- 238000009472 formulation Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910002804 graphite Inorganic materials 0.000 description 1
- 239000010439 graphite Substances 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 230000000977 initiatory effect Effects 0.000 description 1
- 238000009434 installation Methods 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 238000000608 laser ablation Methods 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 238000007726 management method Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 239000003863 metallic catalyst Substances 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 238000009740 moulding (composite fabrication) Methods 0.000 description 1
- PXHVJJICTQNCMI-UHFFFAOYSA-N nickel Substances [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 230000035484 reaction time Effects 0.000 description 1
- 238000007493 shaping process Methods 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 238000002174 soft lithography Methods 0.000 description 1
- 229910000679 solder Inorganic materials 0.000 description 1
- 239000002904 solvent Substances 0.000 description 1
- 230000007480 spreading Effects 0.000 description 1
- 238000003892 spreading Methods 0.000 description 1
- 238000001308 synthesis method Methods 0.000 description 1
- 238000012360 testing method Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/09—Use of materials for the conductive, e.g. metallic pattern
- H05K1/092—Dispersed materials, e.g. conductive pastes or inks
- H05K1/097—Inks comprising nanoparticles and specially adapted for being sintered at low temperature
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/27—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/291—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06575—Auxiliary carrier between devices, the carrier having no electrical connection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00011—Not relevant to the scope of the group, the symbol of which is combined with the symbol of this group
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00013—Fully indexed content
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/02—Fillers; Particles; Fibers; Reinforcement materials
- H05K2201/0203—Fillers and particles
- H05K2201/0242—Shape of an individual particle
- H05K2201/026—Nanotubes or nanowires
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/01—Tools for processing; Objects used during processing
- H05K2203/0104—Tools for processing; Objects used during processing for patterning or coating
- H05K2203/013—Inkjet printing, e.g. for printing insulating material or resist
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/12—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using thick film techniques, e.g. printing techniques to apply the conductive material or similar techniques for applying conductive paste or ink patterns
- H05K3/1241—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using thick film techniques, e.g. printing techniques to apply the conductive material or similar techniques for applying conductive paste or ink patterns by ink-jet printing or drawing by dispensing
- H05K3/125—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using thick film techniques, e.g. printing techniques to apply the conductive material or similar techniques for applying conductive paste or ink patterns by ink-jet printing or drawing by dispensing by ink-jet printing
Definitions
- the present description relates to applying conductive patterns to microelectronic devices and, in particular to applying nano-particle pastes and carbon nanotubes.
- RDL redistribution layer
- On-die redistribution requires that the RDL be formed using silicon processing vacuum chamber type equipment. This equipment uses a combination of masks with sputtering and plating techniques. Any change in the pattern requires different masks and the sputtering and plating formulas, temperatures and times must be adjusted to accommodate the new pattern. This makes the RDL very expensive to form inside the die and very expensive to change. It is accordingly difficult to adapt the die to different applications such as adapting the die to work with other components in a different stack.
- Flexibility may be desired, for example when interfacing a die stack with an external silicon device that couples to the die stack using WB (wire bond) pads.
- WB pads may be wired externally at some complexity and expense.
- TSV Through Silicon Via
- An RDL may again be needed to make the connections between the external and internal silicon interconnections.
- Electro-plating and etching techniques have been used for wiring in silicon substrates and PCB (printed circuit board). However, the processes are complex and expensive. Wet plating processes have also been used but these can induce a substrate to absorb moisture, requiring a drying step for the resulting module in the packaging or assembly process.
- FIG. 1 is a diagram of a TSV-architecture die stack in a side elevation view, showing top elevation views of two of the dies in the stack so that vias and interconnects may be shown with printed wires according to an embodiment of the invention
- FIG. 2 is a diagram of another TSV-architecture die stack in a side elevation view, showing top elevation views of two of the dies in the stack so that vias and interconnects may be shown with printed wires according to an embodiment of the invention
- FIG. 3A is a drawing of a top view of a printed circuit such as those of FIGS. 1 and 2 based on a scanning electron microscope photograph according to an embodiment of the invention
- FIG. 3B is a drawing of a close-up top view of the printed circuit of FIG. 3A based on a scanning electron microscope photograph according to an embodiment of the invention
- FIG. 3C is a drawing of a close-up side cross-sectional of the printed circuit of FIG. 3A based on a scanning electron microscope photograph according to an embodiment of the invention
- FIG. 4A is a diagram of a top view of vertical features with carbon nanotubes grown on a substrate according to an embodiment of the invention
- FIG. 4B is a diagram of a side view of the vertical features of FIG. 4A ;
- FIG. 5A is a diagram of rolling the vertical features of FIG. 4A to render horizontal features according to an embodiment of the invention
- FIG. 5B is a diagram of a top view of horizontal features formed as shown in FIG. 5A according to an embodiment of the invention.
- FIG. 5C is a diagram of a side view of the horizontal features of FIG. 5B according to an embodiment of the invention.
- FIG. 6A is a diagram of a top view of horizontal and vertical features with carbon nanotubes grown on a substrate according to an embodiment of the invention
- FIG. 6B is a diagram of a side view of the horizontal and vertical features of FIG. 6A ;
- FIG. 7A is a diagram of ink jet printing vertical features on the horizontal features of FIG. 5C to render vertical and horizontal features according to an embodiment of the invention
- FIG. 7B is a diagram of a top view of horizontal and vertical features formed as shown in FIG. 7A according to an embodiment of the invention.
- FIG. 7C is a diagram of a side view of the horizontal features and vertical features of FIG. 5B according to an embodiment of the invention.
- FIG. 8 is an example of a computer system capable of incorporating aspects of the present invention.
- Nano-particle paste may be applied to microelectronic devices to create electrical connections.
- the paste may be applied using ink jet and other printing technologies avoiding the expense of common silicon processing operations.
- Printed or applied nano-particle paste may be used for flexible on-die routing, for example for laying down an external RDL (redistribution layer).
- the paste may be used to reroute interconnections for external layers of silicon in a TSV-enabled die stack. This allows more flexible RDL manufacturing for WB (wire bond) dies. It also allows the interconnection pitch for tight pitch TSV to be increased.
- the rerouting allows flexibility in laying out daisy chains for TSV enabled TV (Test Vehicles).
- a nano-particle paste may be applied external to the silicon processing layers or in-between layers without photolithography, chemical vapor deposition, etching and other similar processes.
- the paste layer is completely flexible in the paths that may be applied and multiple patterns may be used.
- Paste application processes may be performed at high volume and allow additional silicon layers to be stacked on top of the applied nano-particle paste. This supports TSV architectures. Nano-particle pastes also show high TPT (Through Put Time) and flexibility. In addition, they can sustain HVM (High Volume Manufacturing).
- Carbon nanotubes may be used in nano-particle pastes to reinforce printed and applied paste-based metal wires.
- Such printed wires may be used in a wide range of electric circuits or metallic interconnections and the CNTs provide superior electrical and thermal conductivities, higher current densities, and remarkably improved strength compared to metal wires printed without CNT reinforcement.
- Ink jet printed wires using nano metal paste with CNT reinforcement may be used directly as conductive wires in electronic and semiconductor devices.
- Such printed wires are not only very strong but also flexible and this increases the resistance against crack generation and propagation.
- FIG. 1 shows an example of a TSV enabled architecture package.
- a set of four dies 11 , 12 , 13 , 14 are stacked on a substrate 15 .
- the substrate supplies power, ground, control and data connections.
- the particular connections are common in many TSV architecturs, however, more or fewer types of connection may be used depending on the application.
- Through hole vias 16 extend through each of the dies to interconnect the circuits on each die.
- the vias are typically formed by drilling or etching a hole in each die and then filling the hole with a conductor such as copper, although other types of vias may also be used.
- the dies are shown as being spaced apart vertically with a gap between each die, however, this is for illustration purposes only.
- the dies are typically sandwiched together directly or with an insulating layer in between and then sealed into a package (not shown) for protection. While four dies are shown, more or fewer dies may be used depending on the application.
- the two lower dies 13 , 14 have the same via and interconnect layout.
- the other two dies may also have the same via and interconnect layout.
- On the side of each die is a column of interconnects 20 , 21 , 22 , 23 .
- Corresponding interconnects on each die are coupled to each other across all of the dies.
- a group of vias 25 , 26 are clustered in the central area of each die. The vias are aligned on each die so that they may be interconnected across the dies.
- the vias are tight pitch to save die space for design layout. Accordingly, an RDL is used to increase the interconnection pitch to make interconnection feasible.
- Nano-particle paste may be used to form a RDL 31 , 32 .
- the RDL allows the interconnection pitch to be increased.
- FIG. 1 while the via and the interconnection layout is identical, the RDL creates different connections.
- the RDL is shown as circuit lines 31 , 32 printed on the surface of the layer. As shown in FIG. 1 , the circuit lines are different between the two dies 13 , 14 . This allows the assignment of the vias and the signal, ground, and power signals to be different for each die.
- changing the assignments for the vias and the interconnections would require routing within the die. The routing would be generated using separate masks and silicon processing for each die. By creating the routing using printed nano-particle paste costs are reduced and the routing may easily be adapted to each die by printing a different pattern.
- FIG. 2 shows another example of a TSV-enabled architecture package.
- another set of four dies, 41 , 42 , 43 , 44 are stacked together and mounted to a substrate 45 .
- An additional top die 46 in the stack is external silicon. While the first four dies are coupled using vias 50 and interconnects 48 , 49 , the external silicon is coupled to the other layers using WB pads 52 , in the form of plated solder bumps, for example, however other forms may also be used.
- FIG. 2 shows two columns of WB pads on the top die 41 . These will couple directly and physically to corresponding pads (not shown) on the external silicon.
- the top die may also use a nano-particle paste to form circuit lines 53 as shown in FIG.
- RDL on the surface of the die allows any of the interconnects to the be coupled to any of the WB pads.
- the connections may be easily modified for another die by changing the printed nano-particle paste pattern. The cost and flexibility is much better than with creating an extra metal layer using silicon processing fabrication technology. The pattern may also be changed more easily than changing a mask for silicon processing.
- FIGS. 3A , 3 B, and 3 C show an example of using nano-particle paste based RDL in more detail.
- FIGS. 3A , 3 B, and 3 C are drawings based on scanning electron microscope (SEM) pictures of a simple circuit 62 applied by an ink jet printing process using Cu-nano-paste ink on the back of a die 64 .
- the ink jet printing process lays down a series of dots which then merge to form a line.
- the dots are more easily seen in FIG. 3B which is based on a more highly magnified picture.
- the dotted structure shown in FIG. 3B is an example of results obtained with a particular process.
- the resulting line may be smoother, especially after curing and distinct dots may not be visible or may be much less distinct.
- Curing may be used to solidify the paste. Lines and spacing on the order of 10/10 microns can be achieved. Line thicknesses of the order of 1-5 microns are possible. Thicker lines may be formed but line spacing may be reduced as the paste, having a higher height spreads out laterally during curing or over time.
- An alternative to achieving thicker lines without increasing line and spacing is by laying down a first line, partially curing it and laying down another line on top of the first line and then curing the stack completely. The thinner lines will not spread as much and stop spreading after they are cured. The process of laying down lines on top of each other may be repeated to achieve many desired final line thicknesses.
- FIG. 3C is based on a more highly magnified picture and shows the circuit line 62 in a cross-sectional view, applied to the bottom surface 64 of the die.
- the die has an interlayer dielectric layer (ILD) 66 and an outer buffer layer 67 .
- the circuit line is applied over the buffer layer.
- the top side of the die is also covered with a dielectric layer 68 and a metal layer 69 .
- FIG. 3C shows copper lines on the bottom side of the die, layers may also or alternatively be applied to the other side of the die.
- FIGS. 1 and 2 both show TSV architecture die stacks, printed wires, such as those shown in FIG.
- the printed wires may be applied between layers within a die or to an external surface of the die.
- the printed wires may also be applied to a package that encloses the die or to some other external surface.
- Printed wires may also be used on printed circuit boards and sockets to which such dies or packages are attached.
- the non-particle paste may be formed from a variety of different materials. Pastes containing copper, such as Cu-nano paste, work well with other copper electrical connections as are common in many microelectronic devices. However, other conductive material may be used, including Ag, Au, Ni, Fe, In, Sn, and carbon materials, among others.
- the Cu-nano paste may include a dispersant, a stabilizer, a solvent and additives in addition to the copper. The specific formulation of the paste may be adapted to suit the particle printer and the conditions under which the paste is to be printed.
- Some inkjet printed wires suffer from brittleness and lower conductivity compared to bulk, vapor deposited and electro-plated counterparts. Such wires may also be prone to cracking.
- the brittleness and poor conductivity may be caused by internal stresses in the ink jet printed wire during sintering when the nano-paste and bulk metal change volume at different rates.
- the brittleness and poor conductivity may also be caused by the high concentration of impurities common in ink jet printed materials, such as dispersant, fluxing agent, stabilizer, etc.
- the brittleness and poor conductivity may also be caused by degassing from inside the printed wire during sintering and incomplete necking between the nano particles.
- the porous microstructures of printed nano-paste may also cause cracking by providing potential crack initiation points, especially at an edge point or a free surface of the wire.
- a typical printed nano-paste wire may have many voids in the surface that form as holes to allow degassing.
- CNTs carbon nanotubes
- Single-walled carbon nanotubes (SWCNTs) and multi-walled carbon nanotubes (MWCNTs) have a particularly desirable combination of electrical, thermal, and mechanical properties. In many applications, they have an elastic stiffness comparable to that of diamond. Also, depending on bonding orientation, CNTs may conduct electricity along their length with very little resistance and provide high thermal conductivity. This may be attractive for heat transport management in semiconductor and electronic devices.
- CNT In many CNT designs, a nearly one-dimensional electronic structure, causes electronic transport in metallic CNTs to occur ballistically (e.g., without scattering) over long nanotubes lengths. This allows the CNTs to carry high currents with essentially no heating.
- SWCNT have been shown to exhibit a longitudinal conductivity of around 10 8 (/ ⁇ cm) at 300° K which is higher than that of Cu (5.96 ⁇ 10 5 / ⁇ cm) by about 1000 times.
- MWCNTs have also been shown to carry a very high current density ranging from about 10 6 (A/cm 2 ) to 10 10 .
- CNTs have also been shown to exhibit very high longitudinal thermal conductivity.
- a measured room temperature thermal conductivity for an individual MWCNT (>3000 W/mK) is greater than that of natural diamond and basal plane of graphite (both of 2000 W/mK).
- CNTs are quite stiff and exceptionally strong, meaning that they have a high Young's modulus and high tensile strength.
- the Young's modules of CNTs may range from about 1000 GPa to 1500 GPa. This is more than double that of silicon carbide (450 GPa).
- a nano-particle paste may be produced using either single walled carbon nanotubes (SWCNTs), or multi walled carbon nanotube (MWCNTs), or both.
- the paste may be used for any of the circuit line printing applications mentioned above as well as for other purposes.
- Some ink jet printing applications may include conductive wires, electrode pads, and surface protect layers.
- the CNTs grown on any substrate may have a density ranging from about 1% to 99% in volume.
- Any metal particles capable of being rendered in nanometer sized particles may be used in the paste.
- Such materials may include pure copper (Cu), silver (Ag) and gold (Au), and iron (Fe), for example, although other materials with good electrical or thermal conductivity may also be used, including Ni, In, Bi, Sn and many alloys of these materials.
- CNT structures may be applied to a variety of different substrates in a variety of different ways.
- CNT may be grown vertically as shown in FIGS. 4A and 4B .
- CNTs may be produced on metal bumps by various synthesis methods, including chemical vapor deposition (CVD), laser ablation, and arc discharge.
- the carbon source may be a carbon bearing gas, e.g. C 2 H 2 /H 2 mixture gas at a 1:3 ratio.
- the growth may be catalyzed by a metallic catalyst, such as Fe or Ni. Co, Pd, and Pt may also be used instead or in addition to Fe or Ni.
- a metallic catalyst such as Fe or Ni.
- Co, Pd, and Pt may also be used instead or in addition to Fe or Ni.
- the particular choice of catalysts may be adapted to the particular circumstances.
- Such a CVD synthesis technique presents several significant advantages.
- the CNTs grow only where the catalyst is present on the surface. Accordingly, by producing a well-defined pattern of the catalyst by, for example photolithography, e-beam lithography, shadow masking, soft lithography, or printing, a corresponding well-defined pattern of CNT structures may be grown.
- the density of the CNT structures may be adjusted by adjusting the amount of catalyst delivered on the substrate.
- the diameter of the CNT structures may also be controlled by controlling the size of the catalyst.
- the length of the CNT structures may be controlled by controlling the synthesis conditions, such as the reaction time and temperature and the composition of the carbon bearing source and the gas pressure in the CVD reaction chamber.
- FIGS. 4A and 4B a pattern of vertical CNT structures 111 is shown on a substrate 113 .
- FIG. 4A shows a top elevation view while FIG. 4B shows a cross-sectional side view of the same structures.
- These structures may be grown as described above by applying a catalyst, such as Ni, in a pattern, and then using CVD to grow the CNTs in a reaction chamber.
- FIG. 5A the same structures 111 and substrate are shown. However, a roller 117 is applied to the structures to produce horizontally aligned CNT structures 115 on the substrate 113 .
- a variety of different rolling techniques may be used.
- FIG. 5B shows a top elevation view of the horizontal structures 117 on the substrate after rolling and
- FIG. 5C shows a cross-sectional side view of the same horizontal structures.
- the vertically aligned CNTs in of FIG. 4A show good electrical and thermal conductivities along the vertical direction and a strong resistance against horizontal cracks.
- the horizontally aligned CNTs show good electrical and thermal conductivities along the horizontal direction and a strong resistance against vertical cracks.
- vertical and horizontal structures may be combined. These structures tend to show good electrical and thermal conductivities along the horizontal and the vertical directions together with strong resistance against vertical and horizontal cracks.
- Vertically and horizontally mixed CNTs may be produced on a substrate by growing vertical CNTs on top of horizontal CNTs. This is shown in FIG. 6A in which both horizontal 115 and vertical 119 CNT structures may be seen on the substrate 113 . As seen in FIG. 6B , the original vertical structures 111 , have been rolled to create horizontal structures 115 and then additional vertical structures 119 may be grown on top of the horizontal structures.
- the vertical structures 121 are formed by ink jet printing nano paste over aligned CNTs.
- Ink jet printing techniques using nano paste may be used for applying wiring patterns over the vertically and horizontally aligned CNTs on a substrate.
- Ink jet printing may also be used to print the CNT filled nano paste directly on a substrate without any catalyst using, for example, any of the approaches mentioned above.
- Any vertical or horizontal pattern may be produced using ink jet printing.
- FIG. 7B shows a top view of the resulting structure and
- FIG. 7C shows a cross-sectional side view of the resulting CNT ink jet structure.
- a sintering process may be used to cure the printed patterns. Sintering helps to coalesce the nanometer sized metal particles to bulk metal and may be performed at significantly lower temperatures than sintering a corresponding bulk metal structure. For some applications sintering may be performed at about 200° C. for Ag, Au, or Cu nano-pastes.
- a nano-particle paste with carbon nanotubes may be inkjet printed.
- Commercial black powder carbon nanotubes may be mixed with metal nano-particle paste for ink jet printing.
- the carbon nanotubes may be deposited or grown using CVD as mentioned above. When the nanotubes are formed directly on the substrate, they tend to be better aligned.
- the wiring lines shown and described may be made with carbon nanotubes in either CVD or ink jet printing processes.
- printing and CVD techniques may be combined as shown, for example in FIG. 6 , in which the nano paste is printed over the CVD carbon nanotubes.
- FIG. 8 shows a computer system 120 representing an example of a system upon which microelectronic devices, packages, and printed circuit boards incorporating aspects of the present invention may be used.
- the computer system 120 includes a bus or other communication means 121 for communicating information, and a processing means such as a microprocessor 122 coupled with the bus 121 for processing information.
- the computer system 120 further includes a main memory 124 , such as a random access memory (RAM) or other dynamic data storage device, coupled to the bus 121 for storing information and instructions to be executed by the processor 122 .
- the main memory also may be used for storing temporary variables or other intermediate information during execution of instructions by the processor.
- the computer system may also include a nonvolatile memory 126 , such as a read only memory (ROM) or other static data storage device coupled to the bus for storing static information and instructions for the processor.
- a mass memory 127 such as a magnetic disk or optical disc and its corresponding drive may also be coupled to the bus of the computer system for storing information and instructions.
- the computer system may also be coupled via the bus to a display device or monitor 131 , such as a Liquid Crystal Display (LCD), for displaying information to a user. For example, graphical and textual indications of installation status, operations status and other information may be presented to the user on the display device.
- a display device or monitor 131 such as a Liquid Crystal Display (LCD)
- LCD Liquid Crystal Display
- an alphanumeric input device 132 such as a keyboard with alphanumeric, function and other keys, may be coupled to the bus for communicating information and command selections to the processor.
- a cursor control input device 133 such as a mouse, a trackball, or cursor direction keys may be coupled to the bus for communicating direction information and command selections to the processor and to control cursor movement on the display 131 .
- a communication device 135 is also coupled to the bus 121 .
- the communication device 135 may include a modem, a network interface card, or other well known interface devices, such as those used for coupling to Ethernet, token ring, or other types of physical attachment for purposes of providing a communication link to support a local or wide area network (LAN or WAN), for example.
- LAN or WAN local or wide area network
- the computer system may also be coupled to a number of clients or servers via a conventional network infrastructure, including an intranet or the Internet, for example.
- any or more of the components of FIG. 8 may be implemented using one or more dies, die stacks or other types of microelectronic devices that include wiring applied as described above.
- the components may be mounted on a printed circuit board that that contains circuit lines formed by ink jet printing or depositing as described above.
- a lesser or more equipped computer system than the example described above may be preferred for certain implementations. Therefore, the configuration of the exemplary computer system 120 will vary from implementation to implementation depending upon numerous factors, such as price constraints, performance requirements, technological improvements, or other circumstances.
- compositions and processes may vary from implementation to implementation depending upon numerous factors, such as price constraints, performance requirements, technological improvements, or other circumstances.
- Embodiments of the invention may also be applied to other types of surfaces of microelectronic devices and related components than those shown and described herein.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Computer Hardware Design (AREA)
- Nanotechnology (AREA)
- Physics & Mathematics (AREA)
- Crystallography & Structural Chemistry (AREA)
- Theoretical Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Mathematical Physics (AREA)
- Dispersion Chemistry (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing Of Printed Wiring (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Nano-scale particle paste may be used for on-die routing and other applications using deposition and inkjet printing. A metal paste is applied to a surface of a die to electrically couple two spaced apart connection points of the die. Alternatively, or in addition, the paste may contain carbon nanotubes. The paste may be used on other surfaces as well.
Description
- This application is a divisional application of co-pending application Ser. No. 11/322,504, filed Dec. 30, 2005, entitled Nano-Scale Particle Paste for Wiring Microelectronic Devices Using Deposition and Ink-Jet Printing, the priority of which is hereby claimed.
- The present description relates to applying conductive patterns to microelectronic devices and, in particular to applying nano-particle pastes and carbon nanotubes.
- In microelectronic devices, different dies containing complex electronic circuits are stacked on top of each other to form the complete device. The circuits on different dies are connected together electrically using vias, interconnects, pads, balls, pins, and other kinds of metallic structures. Vias and interconnects are also used to carry power, data, and control signals into and out of the stack. The interconnection devices on each die are lined up in the design of each die layer to make the appropriate connections. Since the dies in each layer must use the same pattern of vias, interconnects, or pads, any differences between the dies in how the connections are used must occur inside the die. The routing between vias and interconnects and circuits in the die is called a redistribution layer (RDL).
- On-die redistribution requires that the RDL be formed using silicon processing vacuum chamber type equipment. This equipment uses a combination of masks with sputtering and plating techniques. Any change in the pattern requires different masks and the sputtering and plating formulas, temperatures and times must be adjusted to accommodate the new pattern. This makes the RDL very expensive to form inside the die and very expensive to change. It is accordingly difficult to adapt the die to different applications such as adapting the die to work with other components in a different stack.
- Flexibility may be desired, for example when interfacing a die stack with an external silicon device that couples to the die stack using WB (wire bond) pads. The WB pads may be wired externally at some complexity and expense. However a TSV (Through Silicon Via) type architecture might require a flip-chip connection to the external device. An RDL (Redistribution Layer) may again be needed to make the connections between the external and internal silicon interconnections. When the external device is changed or modified, the masks and processes for the RDL must again be changed.
- Electro-plating and etching techniques have been used for wiring in silicon substrates and PCB (printed circuit board). However, the processes are complex and expensive. Wet plating processes have also been used but these can induce a substrate to absorb moisture, requiring a drying step for the resulting module in the packaging or assembly process.
- Embodiments of the present invention may be understood more fully from the detailed description given below and from the accompanying drawings of various embodiments of the invention. The drawings, however, should not be taken to be limiting, but are for explanation and understanding only.
-
FIG. 1 is a diagram of a TSV-architecture die stack in a side elevation view, showing top elevation views of two of the dies in the stack so that vias and interconnects may be shown with printed wires according to an embodiment of the invention; -
FIG. 2 is a diagram of another TSV-architecture die stack in a side elevation view, showing top elevation views of two of the dies in the stack so that vias and interconnects may be shown with printed wires according to an embodiment of the invention; -
FIG. 3A is a drawing of a top view of a printed circuit such as those ofFIGS. 1 and 2 based on a scanning electron microscope photograph according to an embodiment of the invention; -
FIG. 3B is a drawing of a close-up top view of the printed circuit ofFIG. 3A based on a scanning electron microscope photograph according to an embodiment of the invention; -
FIG. 3C is a drawing of a close-up side cross-sectional of the printed circuit ofFIG. 3A based on a scanning electron microscope photograph according to an embodiment of the invention; -
FIG. 4A is a diagram of a top view of vertical features with carbon nanotubes grown on a substrate according to an embodiment of the invention; -
FIG. 4B is a diagram of a side view of the vertical features ofFIG. 4A ; -
FIG. 5A is a diagram of rolling the vertical features ofFIG. 4A to render horizontal features according to an embodiment of the invention; -
FIG. 5B is a diagram of a top view of horizontal features formed as shown inFIG. 5A according to an embodiment of the invention; -
FIG. 5C is a diagram of a side view of the horizontal features ofFIG. 5B according to an embodiment of the invention; -
FIG. 6A is a diagram of a top view of horizontal and vertical features with carbon nanotubes grown on a substrate according to an embodiment of the invention; -
FIG. 6B is a diagram of a side view of the horizontal and vertical features ofFIG. 6A ; -
FIG. 7A is a diagram of ink jet printing vertical features on the horizontal features ofFIG. 5C to render vertical and horizontal features according to an embodiment of the invention; -
FIG. 7B is a diagram of a top view of horizontal and vertical features formed as shown inFIG. 7A according to an embodiment of the invention; -
FIG. 7C is a diagram of a side view of the horizontal features and vertical features ofFIG. 5B according to an embodiment of the invention; and -
FIG. 8 is an example of a computer system capable of incorporating aspects of the present invention. - Nano-particle paste may be applied to microelectronic devices to create electrical connections. The paste may be applied using ink jet and other printing technologies avoiding the expense of common silicon processing operations. Printed or applied nano-particle paste may be used for flexible on-die routing, for example for laying down an external RDL (redistribution layer). The paste may be used to reroute interconnections for external layers of silicon in a TSV-enabled die stack. This allows more flexible RDL manufacturing for WB (wire bond) dies. It also allows the interconnection pitch for tight pitch TSV to be increased. In addition, the rerouting allows flexibility in laying out daisy chains for TSV enabled TV (Test Vehicles).
- After silicon processing, a nano-particle paste may be applied external to the silicon processing layers or in-between layers without photolithography, chemical vapor deposition, etching and other similar processes. The paste layer is completely flexible in the paths that may be applied and multiple patterns may be used. Paste application processes may be performed at high volume and allow additional silicon layers to be stacked on top of the applied nano-particle paste. This supports TSV architectures. Nano-particle pastes also show high TPT (Through Put Time) and flexibility. In addition, they can sustain HVM (High Volume Manufacturing).
- Carbon nanotubes (CNTs) may be used in nano-particle pastes to reinforce printed and applied paste-based metal wires. Such printed wires may be used in a wide range of electric circuits or metallic interconnections and the CNTs provide superior electrical and thermal conductivities, higher current densities, and remarkably improved strength compared to metal wires printed without CNT reinforcement.
- Ink jet printed wires using nano metal paste with CNT reinforcement may be used directly as conductive wires in electronic and semiconductor devices. Such printed wires are not only very strong but also flexible and this increases the resistance against crack generation and propagation.
-
FIG. 1 shows an example of a TSV enabled architecture package. InFIG. 1 , a set of four dies 11, 12, 13, 14 are stacked on asubstrate 15. The substrate supplies power, ground, control and data connections. The particular connections are common in many TSV architecturs, however, more or fewer types of connection may be used depending on the application. Through hole vias 16 extend through each of the dies to interconnect the circuits on each die. The vias are typically formed by drilling or etching a hole in each die and then filling the hole with a conductor such as copper, although other types of vias may also be used. The dies are shown as being spaced apart vertically with a gap between each die, however, this is for illustration purposes only. The dies are typically sandwiched together directly or with an insulating layer in between and then sealed into a package (not shown) for protection. While four dies are shown, more or fewer dies may be used depending on the application. - As shown in
FIG. 1 , the two lower dies 13, 14 have the same via and interconnect layout. The other two dies may also have the same via and interconnect layout. On the side of each die is a column ofinterconnects vias - Nano-particle paste may be used to form a
RDL FIG. 1 while the via and the interconnection layout is identical, the RDL creates different connections. The RDL is shown ascircuit lines FIG. 1 , the circuit lines are different between the two dies 13, 14. This allows the assignment of the vias and the signal, ground, and power signals to be different for each die. With a conventional RDL, changing the assignments for the vias and the interconnections would require routing within the die. The routing would be generated using separate masks and silicon processing for each die. By creating the routing using printed nano-particle paste costs are reduced and the routing may easily be adapted to each die by printing a different pattern. -
FIG. 2 shows another example of a TSV-enabled architecture package. InFIG. 2 , another set of four dies, 41, 42, 43, 44 are stacked together and mounted to asubstrate 45. An additional top die 46 in the stack is external silicon. While the first four dies are coupled usingvias 50 and interconnects 48, 49, the external silicon is coupled to the other layers usingWB pads 52, in the form of plated solder bumps, for example, however other forms may also be used.FIG. 2 shows two columns of WB pads on the top die 41. These will couple directly and physically to corresponding pads (not shown) on the external silicon. The top die may also use a nano-particle paste to formcircuit lines 53 as shown inFIG. 2 that connect the interconnects of the die to the WB pads. RDL on the surface of the die allows any of the interconnects to the be coupled to any of the WB pads. The connections may be easily modified for another die by changing the printed nano-particle paste pattern. The cost and flexibility is much better than with creating an extra metal layer using silicon processing fabrication technology. The pattern may also be changed more easily than changing a mask for silicon processing. -
FIGS. 3A , 3B, and 3C show an example of using nano-particle paste based RDL in more detail.FIGS. 3A , 3B, and 3C are drawings based on scanning electron microscope (SEM) pictures of asimple circuit 62 applied by an ink jet printing process using Cu-nano-paste ink on the back of adie 64. The ink jet printing process lays down a series of dots which then merge to form a line. The dots are more easily seen inFIG. 3B which is based on a more highly magnified picture. The dotted structure shown inFIG. 3B is an example of results obtained with a particular process. Using other nano-paste inks or printers, the resulting line may be smoother, especially after curing and distinct dots may not be visible or may be much less distinct. - Curing may be used to solidify the paste. Lines and spacing on the order of 10/10 microns can be achieved. Line thicknesses of the order of 1-5 microns are possible. Thicker lines may be formed but line spacing may be reduced as the paste, having a higher height spreads out laterally during curing or over time. An alternative to achieving thicker lines without increasing line and spacing is by laying down a first line, partially curing it and laying down another line on top of the first line and then curing the stack completely. The thinner lines will not spread as much and stop spreading after they are cured. The process of laying down lines on top of each other may be repeated to achieve many desired final line thicknesses.
-
FIG. 3C is based on a more highly magnified picture and shows thecircuit line 62 in a cross-sectional view, applied to thebottom surface 64 of the die. In the example ofFIG. 3C , the die has an interlayer dielectric layer (ILD) 66 and anouter buffer layer 67. The circuit line is applied over the buffer layer. The top side of the die is also covered with a dielectric layer 68 and a metal layer 69. WhileFIG. 3C shows copper lines on the bottom side of the die, layers may also or alternatively be applied to the other side of the die. WhileFIGS. 1 and 2 both show TSV architecture die stacks, printed wires, such as those shown inFIG. 3 may be applied to a wide range of different architectures, including architectures that do not use a stack but still have connection points that are to be interconnected. The printed wires may be applied between layers within a die or to an external surface of the die. The printed wires may also be applied to a package that encloses the die or to some other external surface. Printed wires may also be used on printed circuit boards and sockets to which such dies or packages are attached. - The non-particle paste may be formed from a variety of different materials. Pastes containing copper, such as Cu-nano paste, work well with other copper electrical connections as are common in many microelectronic devices. However, other conductive material may be used, including Ag, Au, Ni, Fe, In, Sn, and carbon materials, among others. The Cu-nano paste may include a dispersant, a stabilizer, a solvent and additives in addition to the copper. The specific formulation of the paste may be adapted to suit the particle printer and the conditions under which the paste is to be printed.
- Some inkjet printed wires suffer from brittleness and lower conductivity compared to bulk, vapor deposited and electro-plated counterparts. Such wires may also be prone to cracking. The brittleness and poor conductivity may be caused by internal stresses in the ink jet printed wire during sintering when the nano-paste and bulk metal change volume at different rates. The brittleness and poor conductivity may also be caused by the high concentration of impurities common in ink jet printed materials, such as dispersant, fluxing agent, stabilizer, etc. The brittleness and poor conductivity may also be caused by degassing from inside the printed wire during sintering and incomplete necking between the nano particles. The porous microstructures of printed nano-paste may also cause cracking by providing potential crack initiation points, especially at an edge point or a free surface of the wire. After sintering, a typical printed nano-paste wire may have many voids in the surface that form as holes to allow degassing.
- One way to enhance the properties of printed wires is to use carbon nanotubes (CNTs). Single-walled carbon nanotubes (SWCNTs) and multi-walled carbon nanotubes (MWCNTs) have a particularly desirable combination of electrical, thermal, and mechanical properties. In many applications, they have an elastic stiffness comparable to that of diamond. Also, depending on bonding orientation, CNTs may conduct electricity along their length with very little resistance and provide high thermal conductivity. This may be attractive for heat transport management in semiconductor and electronic devices.
- In many CNT designs, a nearly one-dimensional electronic structure, causes electronic transport in metallic CNTs to occur ballistically (e.g., without scattering) over long nanotubes lengths. This allows the CNTs to carry high currents with essentially no heating. SWCNT have been shown to exhibit a longitudinal conductivity of around 108 (/Ωcm) at 300° K which is higher than that of Cu (5.96×105/Ωcm) by about 1000 times. MWCNTs have also been shown to carry a very high current density ranging from about 106 (A/cm2) to 1010. CNTs have also been shown to exhibit very high longitudinal thermal conductivity. A measured room temperature thermal conductivity for an individual MWCNT (>3000 W/mK) is greater than that of natural diamond and basal plane of graphite (both of 2000 W/mK). CNTs are quite stiff and exceptionally strong, meaning that they have a high Young's modulus and high tensile strength. The Young's modules of CNTs may range from about 1000 GPa to 1500 GPa. This is more than double that of silicon carbide (450 GPa).
- A nano-particle paste may be produced using either single walled carbon nanotubes (SWCNTs), or multi walled carbon nanotube (MWCNTs), or both. The paste may be used for any of the circuit line printing applications mentioned above as well as for other purposes. Some ink jet printing applications may include conductive wires, electrode pads, and surface protect layers.
- In such a paste, the CNTs grown on any substrate may have a density ranging from about 1% to 99% in volume. Any metal particles capable of being rendered in nanometer sized particles may be used in the paste. Such materials may include pure copper (Cu), silver (Ag) and gold (Au), and iron (Fe), for example, although other materials with good electrical or thermal conductivity may also be used, including Ni, In, Bi, Sn and many alloys of these materials.
- CNT structures may be applied to a variety of different substrates in a variety of different ways. In one embodiment, CNT may be grown vertically as shown in
FIGS. 4A and 4B . CNTs may be produced on metal bumps by various synthesis methods, including chemical vapor deposition (CVD), laser ablation, and arc discharge. In low temperature CVD techniques, the carbon source may be a carbon bearing gas, e.g. C2H2/H2 mixture gas at a 1:3 ratio. The growth may be catalyzed by a metallic catalyst, such as Fe or Ni. Co, Pd, and Pt may also be used instead or in addition to Fe or Ni. The particular choice of catalysts may be adapted to the particular circumstances. Such a CVD synthesis technique presents several significant advantages. - First, the CNTs grow only where the catalyst is present on the surface. Accordingly, by producing a well-defined pattern of the catalyst by, for example photolithography, e-beam lithography, shadow masking, soft lithography, or printing, a corresponding well-defined pattern of CNT structures may be grown. In addition, the density of the CNT structures may be adjusted by adjusting the amount of catalyst delivered on the substrate. The diameter of the CNT structures may also be controlled by controlling the size of the catalyst. Finally, the length of the CNT structures may be controlled by controlling the synthesis conditions, such as the reaction time and temperature and the composition of the carbon bearing source and the gas pressure in the CVD reaction chamber.
- In
FIGS. 4A and 4B , a pattern ofvertical CNT structures 111 is shown on asubstrate 113.FIG. 4A shows a top elevation view whileFIG. 4B shows a cross-sectional side view of the same structures. These structures may be grown as described above by applying a catalyst, such as Ni, in a pattern, and then using CVD to grow the CNTs in a reaction chamber. - In
FIG. 5A thesame structures 111 and substrate are shown. However, aroller 117 is applied to the structures to produce horizontally alignedCNT structures 115 on thesubstrate 113. A variety of different rolling techniques may be used.FIG. 5B shows a top elevation view of thehorizontal structures 117 on the substrate after rolling andFIG. 5C shows a cross-sectional side view of the same horizontal structures. - The vertically aligned CNTs in of
FIG. 4A show good electrical and thermal conductivities along the vertical direction and a strong resistance against horizontal cracks. The horizontally aligned CNTs show good electrical and thermal conductivities along the horizontal direction and a strong resistance against vertical cracks. As shown inFIGS. 6A and 6B , vertical and horizontal structures may be combined. These structures tend to show good electrical and thermal conductivities along the horizontal and the vertical directions together with strong resistance against vertical and horizontal cracks. These different options allow the alignment direction of CNTs to be chosen according to the particular application and cost targets. - Vertically and horizontally mixed CNTs may be produced on a substrate by growing vertical CNTs on top of horizontal CNTs. This is shown in
FIG. 6A in which both horizontal 115 and vertical 119 CNT structures may be seen on thesubstrate 113. As seen inFIG. 6B , the originalvertical structures 111, have been rolled to createhorizontal structures 115 and then additionalvertical structures 119 may be grown on top of the horizontal structures. - In
FIG. 7A , thevertical structures 121 are formed by ink jet printing nano paste over aligned CNTs. Ink jet printing techniques using nano paste may be used for applying wiring patterns over the vertically and horizontally aligned CNTs on a substrate. Ink jet printing may also be used to print the CNT filled nano paste directly on a substrate without any catalyst using, for example, any of the approaches mentioned above. Any vertical or horizontal pattern may be produced using ink jet printing.FIG. 7B shows a top view of the resulting structure andFIG. 7C shows a cross-sectional side view of the resulting CNT ink jet structure. - After ink jet printing, a sintering process may be used to cure the printed patterns. Sintering helps to coalesce the nanometer sized metal particles to bulk metal and may be performed at significantly lower temperatures than sintering a corresponding bulk metal structure. For some applications sintering may be performed at about 200° C. for Ag, Au, or Cu nano-pastes.
- A nano-particle paste with carbon nanotubes may be inkjet printed. Commercial black powder carbon nanotubes may be mixed with metal nano-particle paste for ink jet printing. Alternatively, the carbon nanotubes may be deposited or grown using CVD as mentioned above. When the nanotubes are formed directly on the substrate, they tend to be better aligned. The wiring lines shown and described may be made with carbon nanotubes in either CVD or ink jet printing processes. In addition, printing and CVD techniques may be combined as shown, for example in
FIG. 6 , in which the nano paste is printed over the CVD carbon nanotubes. -
FIG. 8 shows acomputer system 120 representing an example of a system upon which microelectronic devices, packages, and printed circuit boards incorporating aspects of the present invention may be used. Thecomputer system 120 includes a bus or other communication means 121 for communicating information, and a processing means such as amicroprocessor 122 coupled with thebus 121 for processing information. Thecomputer system 120 further includes amain memory 124, such as a random access memory (RAM) or other dynamic data storage device, coupled to thebus 121 for storing information and instructions to be executed by theprocessor 122. The main memory also may be used for storing temporary variables or other intermediate information during execution of instructions by the processor. - The computer system may also include a
nonvolatile memory 126, such as a read only memory (ROM) or other static data storage device coupled to the bus for storing static information and instructions for the processor. Amass memory 127 such as a magnetic disk or optical disc and its corresponding drive may also be coupled to the bus of the computer system for storing information and instructions. - The computer system may also be coupled via the bus to a display device or monitor 131, such as a Liquid Crystal Display (LCD), for displaying information to a user. For example, graphical and textual indications of installation status, operations status and other information may be presented to the user on the display device. Typically, an
alphanumeric input device 132, such as a keyboard with alphanumeric, function and other keys, may be coupled to the bus for communicating information and command selections to the processor. A cursorcontrol input device 133, such as a mouse, a trackball, or cursor direction keys may be coupled to the bus for communicating direction information and command selections to the processor and to control cursor movement on thedisplay 131. - A
communication device 135 is also coupled to thebus 121. Thecommunication device 135 may include a modem, a network interface card, or other well known interface devices, such as those used for coupling to Ethernet, token ring, or other types of physical attachment for purposes of providing a communication link to support a local or wide area network (LAN or WAN), for example. In this manner, the computer system may also be coupled to a number of clients or servers via a conventional network infrastructure, including an intranet or the Internet, for example. - Any or more of the components of
FIG. 8 may be implemented using one or more dies, die stacks or other types of microelectronic devices that include wiring applied as described above. In addition, the components may be mounted on a printed circuit board that that contains circuit lines formed by ink jet printing or depositing as described above. A lesser or more equipped computer system than the example described above may be preferred for certain implementations. Therefore, the configuration of theexemplary computer system 120 will vary from implementation to implementation depending upon numerous factors, such as price constraints, performance requirements, technological improvements, or other circumstances. - It is to be appreciated that a lesser or more complex paste, printing process, deposition process, or shaping and forming process may be used than those shown and described herein. Therefore, the compositions and processes may vary from implementation to implementation depending upon numerous factors, such as price constraints, performance requirements, technological improvements, or other circumstances. Embodiments of the invention may also be applied to other types of surfaces of microelectronic devices and related components than those shown and described herein.
- In the description above, numerous specific details are set forth. However, it is understood that embodiments of the invention may be practiced without these specific details. For example, well-known equivalent materials may be substituted in place of those described herein, and similarly, well-known equivalent techniques may be substituted in place of the particular processing techniques disclosed. In other instances, well-known circuits, structures and techniques have not been shown in detail to avoid obscuring the understanding of this description.
- While the embodiments of the invention have been described in terms of several examples, those skilled in the art may recognize that the invention is not limited to the embodiments described, but may be practiced with modification and alteration within the spirit and scope of the appended claims. The description is thus to be regarded as illustrative instead of limiting.
Claims (20)
1. A method comprising applying a metal paste to a surface of a die to electrically couple two spaced apart connection points of the die.
2. The method of claim 1 , wherein applying comprises applying the paste through an ink jet.
3. The method of claim 2 , wherein applying comprises ink jet printing.
4. The method of claim 1 , wherein applying comprises applying the paste to an exterior surface of the die.
5. The method of claim 1 , wherein the connection points comprise a via and a die interconnect.
6. The method of claim 1 , wherein the connection points comprise a via and a pad.
7. The method of claim 1 , wherein the paste comprises a copper nano paste.
8. The method of claim 1 , further comprising curing the applied metal paste.
9. The method of claim 8 , further comprising applying a layer of additional metal paste over the cured metal paste.
10. The method of claim 1 , wherein the connection points comprise at least one interconnect to couple the die to another die of a stack.
11. The method of claim 1 , further comprising forming a pattern of carbon nanotubes and wherein applying comprises applying the paste over a pattern of carbon nanotubes.
12. The method of claim 1 , wherein applying comprises applying a series of dots to merge to form lines and then curing the series of dots.
13. The method of claim 1 , wherein applying comprises:
applying a first line of paste;
partially curing the first line of paste;
applying a second line of paste over the partially cured first line of paste; and
then curing the first and second lines of paste together.
14. The method of claim 13 , wherein curing comprises sintering.
15. The method of claim 1 , wherein applying comprises applying the metal past to horizontal carbon nanotube structures to electrically couple the horizontal structures.
16. The method of claim 15 , wherein the horizontal structures comprise vertical structures that have been rolled to form horizontal structures.
17. The method of claim 1 , wherein applying the metal paste comprises printing the paste.
18. The method of claim 1 , wherein the metal paste comprises:
a dispersant;
a stabilizer; and
carbon nanotubes.
19. The method of claim 18 , wherein the carbon nanotubes comprise black powder carbon nanotubes.
20. The method of claim 18 , wherein the paste further comprises metal nano-particles.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/323,314 US20090072013A1 (en) | 2005-12-30 | 2008-11-25 | Nano-scale particle paste for wiring microelectronic devices using ink-jet printing |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/322,504 US7514116B2 (en) | 2005-12-30 | 2005-12-30 | Horizontal Carbon Nanotubes by Vertical Growth and Rolling |
US12/323,314 US20090072013A1 (en) | 2005-12-30 | 2008-11-25 | Nano-scale particle paste for wiring microelectronic devices using ink-jet printing |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/322,504 Division US7514116B2 (en) | 2005-12-30 | 2005-12-30 | Horizontal Carbon Nanotubes by Vertical Growth and Rolling |
Publications (1)
Publication Number | Publication Date |
---|---|
US20090072013A1 true US20090072013A1 (en) | 2009-03-19 |
Family
ID=38223442
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/322,504 Expired - Fee Related US7514116B2 (en) | 2005-12-30 | 2005-12-30 | Horizontal Carbon Nanotubes by Vertical Growth and Rolling |
US12/323,314 Abandoned US20090072013A1 (en) | 2005-12-30 | 2008-11-25 | Nano-scale particle paste for wiring microelectronic devices using ink-jet printing |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/322,504 Expired - Fee Related US7514116B2 (en) | 2005-12-30 | 2005-12-30 | Horizontal Carbon Nanotubes by Vertical Growth and Rolling |
Country Status (1)
Country | Link |
---|---|
US (2) | US7514116B2 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080017695A1 (en) * | 2006-07-19 | 2008-01-24 | Honda Motor Co., Ltd. | Method of joining members having different thermal expansion coefficients |
US20110193557A1 (en) * | 2010-02-11 | 2011-08-11 | Infineon Technologies Ag | Current sensor including a sintered metal layer |
US20110309271A1 (en) * | 2010-06-16 | 2011-12-22 | Gigaphoton Inc. | Spectral purity filter and extreme ultraviolet light generation apparatus provided with the spectral purity filter |
US20120111599A1 (en) * | 2010-11-05 | 2012-05-10 | United States Of America As Represented By The Administrator Of The National Aeronautics And Spac | Inkjet Printing of Conductive Carbon Nanotubes, Inherently Conductive Polymers, and Metal Particle Inks |
US20130206225A1 (en) * | 2012-02-10 | 2013-08-15 | Lockheed Martin Corporation | Photovoltaic cells having electrical contacts formed from metal nanoparticles and methods for production thereof |
CN103377990A (en) * | 2012-04-18 | 2013-10-30 | 中芯国际集成电路制造(上海)有限公司 | Through-silicon-via structure |
CN103378030A (en) * | 2012-04-18 | 2013-10-30 | 中芯国际集成电路制造(上海)有限公司 | Through-silicon-via structure |
WO2017091581A1 (en) * | 2015-11-23 | 2017-06-01 | Indiana University Research And Technology Corporation | Ink reinforcement for printed electronics |
Families Citing this family (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7517732B2 (en) * | 2006-04-12 | 2009-04-14 | Intel Corporation | Thin semiconductor device package |
KR100866577B1 (en) * | 2007-09-28 | 2008-11-03 | 삼성전기주식회사 | Interlayer Conduction Method of Printed Circuit Board |
US7911052B2 (en) | 2007-09-30 | 2011-03-22 | Intel Corporation | Nanotube based vapor chamber for die level cooling |
US7786584B2 (en) * | 2007-11-26 | 2010-08-31 | Infineon Technologies Ag | Through substrate via semiconductor components |
US8502373B2 (en) * | 2008-05-05 | 2013-08-06 | Qualcomm Incorporated | 3-D integrated circuit lateral heat dissipation |
US7772123B2 (en) * | 2008-06-06 | 2010-08-10 | Infineon Technologies Ag | Through substrate via semiconductor components |
KR100986000B1 (en) * | 2008-06-09 | 2010-10-06 | 삼성전기주식회사 | Printed circuit board and manufacturing method thereof |
KR100969437B1 (en) * | 2008-06-13 | 2010-07-14 | 삼성전기주식회사 | Printed circuit board and manufacturing method thereof |
US8014166B2 (en) * | 2008-09-06 | 2011-09-06 | Broadpak Corporation | Stacking integrated circuits containing serializer and deserializer blocks using through silicon via |
US8130527B2 (en) | 2008-09-11 | 2012-03-06 | Micron Technology, Inc. | Stacked device identification assignment |
US9478610B2 (en) | 2008-12-02 | 2016-10-25 | The Regents Of The University Of Michigan | Transformation of nanostructure arrays |
US9406561B2 (en) * | 2009-04-20 | 2016-08-02 | International Business Machines Corporation | Three dimensional integrated circuit integration using dielectric bonding first and through via formation last |
US8563403B1 (en) | 2012-06-27 | 2013-10-22 | International Business Machines Corporation | Three dimensional integrated circuit integration using alignment via/dielectric bonding first and through via formation last |
JP2016219683A (en) * | 2015-05-25 | 2016-12-22 | ソニー株式会社 | Wiring board and manufacturing method |
US20180076339A1 (en) | 2016-09-14 | 2018-03-15 | The Boeing Company | Prefabricated conductors on a substrate to facilitate corner connections for a solar cell array |
US11437533B2 (en) | 2016-09-14 | 2022-09-06 | The Boeing Company | Solar cells for a solar cell array |
US12244265B2 (en) | 2018-03-28 | 2025-03-04 | The Boeing Company | Wiring for a rigid panel solar array |
US11967923B2 (en) | 2018-03-28 | 2024-04-23 | The Boeing Company | Single sheet foldout solar array |
US12003210B2 (en) | 2020-04-13 | 2024-06-04 | The Boeing Company | Solar array attachment |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020014667A1 (en) * | 2000-07-18 | 2002-02-07 | Shin Jin Koog | Method of horizontally growing carbon nanotubes and field effect transistor using the carbon nanotubes grown by the method |
US20020179564A1 (en) * | 1999-11-26 | 2002-12-05 | Ut-Battelle, Llc, Lockheed Martin Energy Research Corporation | Condensed phase conversion and growth of nanorods and other materials |
US20040084759A1 (en) * | 2002-08-05 | 2004-05-06 | Shinko Electronic Industries Co., Ltd. | Housing preform and electronic apparatus using the same |
US20040118598A1 (en) * | 2002-12-19 | 2004-06-24 | Endicott Interconnect Technologies, Inc. | Information handling system utilizing circuitized substrate |
US20040131859A1 (en) * | 2001-03-26 | 2004-07-08 | Rachel Yerushalmi-Rozen | Method for the preparation of stable suspensions and powders of single carbon nanotubes |
US20040136894A1 (en) * | 2003-01-15 | 2004-07-15 | Fuji Xerox Co., Ltd. | Carbon nanotube dispersion liquid and method for producing the same and polymer composite and method for producing the same |
US20040140549A1 (en) * | 2002-03-28 | 2004-07-22 | Fumio Miyagawa | Wiring structure and its manufacturing method |
US6774316B1 (en) * | 1999-11-26 | 2004-08-10 | Matsushita Electric Industrial Co., Ltd. | Wiring board and production method thereof |
US20040178482A1 (en) * | 2003-03-11 | 2004-09-16 | Bolken Todd O. | Techniques for packaging a multiple device component |
US20040222514A1 (en) * | 2001-02-23 | 2004-11-11 | Silicon Bandwidth, Inc. | Semiconductor die package having mesh power and ground planes |
US20050129858A1 (en) * | 2003-12-16 | 2005-06-16 | Jin Yong-Wan | Forming carbon nanotube emitter |
US20070001280A1 (en) * | 2005-06-30 | 2007-01-04 | Fay Hua | Electromigration-resistant and compliant wire interconnects, nano-sized solder compositions, systems made thereof, and methods of assembling soldered packages |
US20070099336A1 (en) * | 2005-10-31 | 2007-05-03 | Weston Donald F | Plasma etch process for defining catalyst pads on nanoemissive displays |
-
2005
- 2005-12-30 US US11/322,504 patent/US7514116B2/en not_active Expired - Fee Related
-
2008
- 2008-11-25 US US12/323,314 patent/US20090072013A1/en not_active Abandoned
Patent Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020179564A1 (en) * | 1999-11-26 | 2002-12-05 | Ut-Battelle, Llc, Lockheed Martin Energy Research Corporation | Condensed phase conversion and growth of nanorods and other materials |
US6774316B1 (en) * | 1999-11-26 | 2004-08-10 | Matsushita Electric Industrial Co., Ltd. | Wiring board and production method thereof |
US20020014667A1 (en) * | 2000-07-18 | 2002-02-07 | Shin Jin Koog | Method of horizontally growing carbon nanotubes and field effect transistor using the carbon nanotubes grown by the method |
US20040222514A1 (en) * | 2001-02-23 | 2004-11-11 | Silicon Bandwidth, Inc. | Semiconductor die package having mesh power and ground planes |
US20040131859A1 (en) * | 2001-03-26 | 2004-07-08 | Rachel Yerushalmi-Rozen | Method for the preparation of stable suspensions and powders of single carbon nanotubes |
US20040140549A1 (en) * | 2002-03-28 | 2004-07-22 | Fumio Miyagawa | Wiring structure and its manufacturing method |
US20040084759A1 (en) * | 2002-08-05 | 2004-05-06 | Shinko Electronic Industries Co., Ltd. | Housing preform and electronic apparatus using the same |
US20040118598A1 (en) * | 2002-12-19 | 2004-06-24 | Endicott Interconnect Technologies, Inc. | Information handling system utilizing circuitized substrate |
US20040136894A1 (en) * | 2003-01-15 | 2004-07-15 | Fuji Xerox Co., Ltd. | Carbon nanotube dispersion liquid and method for producing the same and polymer composite and method for producing the same |
US20040178482A1 (en) * | 2003-03-11 | 2004-09-16 | Bolken Todd O. | Techniques for packaging a multiple device component |
US20050129858A1 (en) * | 2003-12-16 | 2005-06-16 | Jin Yong-Wan | Forming carbon nanotube emitter |
US20070001280A1 (en) * | 2005-06-30 | 2007-01-04 | Fay Hua | Electromigration-resistant and compliant wire interconnects, nano-sized solder compositions, systems made thereof, and methods of assembling soldered packages |
US20070099336A1 (en) * | 2005-10-31 | 2007-05-03 | Weston Donald F | Plasma etch process for defining catalyst pads on nanoemissive displays |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7686205B2 (en) * | 2006-07-19 | 2010-03-30 | Honda Motor Co., Ltd. | Method of joining members having different thermal expansion coefficients |
US20080017695A1 (en) * | 2006-07-19 | 2008-01-24 | Honda Motor Co., Ltd. | Method of joining members having different thermal expansion coefficients |
US8704514B2 (en) | 2010-02-11 | 2014-04-22 | Infineon Technologies Ag | Current sensor including a sintered metal layer |
US20110193557A1 (en) * | 2010-02-11 | 2011-08-11 | Infineon Technologies Ag | Current sensor including a sintered metal layer |
US20110309271A1 (en) * | 2010-06-16 | 2011-12-22 | Gigaphoton Inc. | Spectral purity filter and extreme ultraviolet light generation apparatus provided with the spectral purity filter |
US20120111599A1 (en) * | 2010-11-05 | 2012-05-10 | United States Of America As Represented By The Administrator Of The National Aeronautics And Spac | Inkjet Printing of Conductive Carbon Nanotubes, Inherently Conductive Polymers, and Metal Particle Inks |
US9984785B2 (en) * | 2010-11-05 | 2018-05-29 | The United States Of America As Represented By The Administrator Of Nasa | Inkjet printing of conductive carbon nanotubes |
US9666750B2 (en) | 2012-02-10 | 2017-05-30 | Lockheed Martin Corporation | Photovoltaic cells having electrical contacts formed from metal nanoparticles and methods for production thereof |
US20130206225A1 (en) * | 2012-02-10 | 2013-08-15 | Lockheed Martin Corporation | Photovoltaic cells having electrical contacts formed from metal nanoparticles and methods for production thereof |
CN103378030A (en) * | 2012-04-18 | 2013-10-30 | 中芯国际集成电路制造(上海)有限公司 | Through-silicon-via structure |
CN103377990A (en) * | 2012-04-18 | 2013-10-30 | 中芯国际集成电路制造(上海)有限公司 | Through-silicon-via structure |
WO2017091581A1 (en) * | 2015-11-23 | 2017-06-01 | Indiana University Research And Technology Corporation | Ink reinforcement for printed electronics |
US10934446B2 (en) | 2015-11-23 | 2021-03-02 | Indiana University Research And Technology Corporation | Ink reinforcement for printed electronics |
Also Published As
Publication number | Publication date |
---|---|
US20070152194A1 (en) | 2007-07-05 |
US7514116B2 (en) | 2009-04-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20090072013A1 (en) | Nano-scale particle paste for wiring microelectronic devices using ink-jet printing | |
EP1810332B1 (en) | Nanotube-based circuit connection approach | |
JP5031764B2 (en) | Carbon nanotube solder composites for high performance interconnects | |
US9420689B2 (en) | Method of making a circuitized substrate | |
US8129001B2 (en) | Composite thermal interface material system and method using nano-scale components | |
US5506755A (en) | Multi-layer substrate | |
JP4848674B2 (en) | Resin metal composite conductive material and method for producing the same | |
US20090114425A1 (en) | Conductive paste and printed circuit board using the same | |
US7960834B2 (en) | Electronic element that includes multilayered bonding interface between first electrode having aluminum-containing surface and second electrode composed of metal nanoparticle sintered body | |
US20040140549A1 (en) | Wiring structure and its manufacturing method | |
US8377748B2 (en) | Method of manufacturing cooling fin and package substrate with cooling fin | |
US9024436B2 (en) | Thermal interface material for integrated circuit package | |
US11183447B2 (en) | Flip-chip package substrate and method for fabricating the same | |
TWI388042B (en) | Integrated circuit nanotube-based substrate | |
US7791194B2 (en) | Composite interconnect | |
DE102012104067A1 (en) | Integrated circuit housing and packaging method | |
US7268077B2 (en) | Carbon nanotube reinforced metallic layer | |
US7504711B2 (en) | Semiconductor substrate with strip conductors formed of carbon nanotubes and production thereof | |
US20050079707A1 (en) | Interconnection substrate and fabrication method thereof | |
JP5760668B2 (en) | Sheet-like structure, manufacturing method thereof, electronic device, and manufacturing method thereof | |
DE102012112327A1 (en) | Packaging integrated circuit by fabricating package module from successive build-up layers having circuit interconnections, and forming cavity on top-side of package module | |
DE102012112328A1 (en) | Packaging integrated circuit by fabricating package module from successive build-up layers having circuit interconnections, and forming cavity on top-side of package module | |
US8253250B2 (en) | Interconnection structure of electronic device having multilayer interconnections structure with electrically conductive layers | |
Lu et al. | Conductive adhesives for flip-chip applications | |
Li | Electrical and Mechanical Characterization of MWNT Filled Conductive Adhesive for Electronics Packaging |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |