US20090026626A1 - Method for fabricating semiconductor device and semiconductor device - Google Patents
Method for fabricating semiconductor device and semiconductor device Download PDFInfo
- Publication number
- US20090026626A1 US20090026626A1 US12/175,237 US17523708A US2009026626A1 US 20090026626 A1 US20090026626 A1 US 20090026626A1 US 17523708 A US17523708 A US 17523708A US 2009026626 A1 US2009026626 A1 US 2009026626A1
- Authority
- US
- United States
- Prior art keywords
- film
- refractory metal
- opening
- metal film
- nitride
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 82
- 239000004065 semiconductor Substances 0.000 title claims abstract description 38
- 239000003870 refractory metal Substances 0.000 claims abstract description 48
- 239000000758 substrate Substances 0.000 claims abstract description 31
- 150000004767 nitrides Chemical class 0.000 claims abstract description 28
- 230000008569 process Effects 0.000 claims abstract description 26
- 238000000151 deposition Methods 0.000 claims abstract description 11
- 238000005121 nitriding Methods 0.000 claims abstract description 10
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims abstract description 6
- 229910052721 tungsten Inorganic materials 0.000 claims abstract description 6
- 239000010937 tungsten Substances 0.000 claims abstract description 6
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical group [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 claims description 39
- 239000010936 titanium Substances 0.000 claims description 35
- NXHILIPIEUBEPD-UHFFFAOYSA-H tungsten hexafluoride Chemical compound F[W](F)(F)(F)(F)F NXHILIPIEUBEPD-UHFFFAOYSA-H 0.000 claims description 20
- 238000005229 chemical vapour deposition Methods 0.000 claims description 12
- 238000001039 wet etching Methods 0.000 claims description 12
- 239000000463 material Substances 0.000 claims description 9
- XJDNKRIXUMDJCW-UHFFFAOYSA-J titanium tetrachloride Chemical compound Cl[Ti](Cl)(Cl)Cl XJDNKRIXUMDJCW-UHFFFAOYSA-J 0.000 claims description 7
- 229910021332 silicide Inorganic materials 0.000 claims description 5
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims description 5
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 3
- 229910052719 titanium Inorganic materials 0.000 claims description 3
- 239000007789 gas Substances 0.000 description 42
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 41
- 229910052681 coesite Inorganic materials 0.000 description 23
- 229910052906 cristobalite Inorganic materials 0.000 description 23
- 229910052682 stishovite Inorganic materials 0.000 description 23
- 229910052905 tridymite Inorganic materials 0.000 description 23
- 239000000377 silicon dioxide Substances 0.000 description 18
- 239000000203 mixture Substances 0.000 description 15
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 14
- 238000005530 etching Methods 0.000 description 11
- 239000010949 copper Substances 0.000 description 9
- 229910021341 titanium silicide Inorganic materials 0.000 description 9
- 238000010586 diagram Methods 0.000 description 8
- 230000004888 barrier function Effects 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 6
- 239000002184 metal Substances 0.000 description 6
- 238000005498 polishing Methods 0.000 description 6
- 229910008482 TiSiN Inorganic materials 0.000 description 5
- 239000000460 chlorine Substances 0.000 description 5
- QRXWMOHMRWLFEY-UHFFFAOYSA-N isoniazide Chemical compound NNC(=O)C1=CC=NC=C1 QRXWMOHMRWLFEY-UHFFFAOYSA-N 0.000 description 5
- 229910045601 alloy Inorganic materials 0.000 description 4
- 239000000956 alloy Substances 0.000 description 4
- 230000007423 decrease Effects 0.000 description 4
- 238000000992 sputter etching Methods 0.000 description 4
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 3
- QAOWNCQODCNURD-UHFFFAOYSA-N Sulfuric acid Chemical compound OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 description 3
- 230000008021 deposition Effects 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 2
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 239000012159 carrier gas Substances 0.000 description 2
- 229910052801 chlorine Inorganic materials 0.000 description 2
- 238000007796 conventional method Methods 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- ZOCHARZZJNPSEU-UHFFFAOYSA-N diboron Chemical compound B#B ZOCHARZZJNPSEU-UHFFFAOYSA-N 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 239000001257 hydrogen Substances 0.000 description 2
- 229910052739 hydrogen Inorganic materials 0.000 description 2
- 125000004435 hydrogen atom Chemical class [H]* 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000005240 physical vapour deposition Methods 0.000 description 2
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 238000002230 thermal chemical vapour deposition Methods 0.000 description 2
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 1
- 229910000881 Cu alloy Inorganic materials 0.000 description 1
- 229910017755 Cu-Sn Inorganic materials 0.000 description 1
- 229910017767 Cu—Al Inorganic materials 0.000 description 1
- 229910017927 Cu—Sn Inorganic materials 0.000 description 1
- 229910017945 Cu—Ti Inorganic materials 0.000 description 1
- PXGOKWXKJXAPGV-UHFFFAOYSA-N Fluorine Chemical compound FF PXGOKWXKJXAPGV-UHFFFAOYSA-N 0.000 description 1
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910021529 ammonia Inorganic materials 0.000 description 1
- 229910052786 argon Inorganic materials 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- KUNSUQLRTQLHQQ-UHFFFAOYSA-N copper tin Chemical compound [Cu].[Sn] KUNSUQLRTQLHQQ-UHFFFAOYSA-N 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000007598 dipping method Methods 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 229910052731 fluorine Inorganic materials 0.000 description 1
- 239000011737 fluorine Substances 0.000 description 1
- 229910010272 inorganic material Inorganic materials 0.000 description 1
- 239000011147 inorganic material Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 229910000069 nitrogen hydride Inorganic materials 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 229910000077 silane Inorganic materials 0.000 description 1
- 238000013519 translation Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/285—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
- H01L21/28506—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
- H01L21/28512—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
- H01L21/28556—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table by chemical means, e.g. CVD, LPCVD, PECVD, laser CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76853—Barrier, adhesion or liner layers characterized by particular after-treatment steps
- H01L21/76855—After-treatment introducing at least one additional element into the layer
- H01L21/76856—After-treatment introducing at least one additional element into the layer by treatment in plasmas or gaseous environments, e.g. nitriding a refractory metal liner
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76853—Barrier, adhesion or liner layers characterized by particular after-treatment steps
- H01L21/76865—Selective removal of parts of the layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L21/76876—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for deposition from the gas phase, e.g. CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
- H01L21/76879—Filling of holes, grooves or trenches, e.g. vias, with conductive material by selective deposition of conductive material in the vias, e.g. selective C.V.D. on semiconductor material, plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
- H01L23/485—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes) consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates to a method for fabricating a semiconductor device and a semiconductor device, for example, a semiconductor device in which a contact plug to connect a device portion to a wire such as a copper (Cu) wire is arranged and a method for fabricating a semiconductor device.
- a semiconductor device for example, a semiconductor device in which a contact plug to connect a device portion to a wire such as a copper (Cu) wire is arranged and a method for fabricating a semiconductor device.
- a contact plug to connect a device portion to a wire such as a copper (Cu) wire
- a conventional contact plug is formed as follows. Titanium (Ti) is deposited on a substrate surface, a contact hole wall surface, and a contact hole bottom surface. Titanium silicide (TiSi 2 ) is formed on a silicon (Si) substrate on the bottom surface. On the other hand, Ti on the contact hole wall surface is nitrided to form titanium nitride (TiN). Thereafter, the contact hole is buried with a tungsten (W) film to form a contact plug (for example, see Published Japanese Translation No. 2001-523043 of the PCT International Publication).
- a chemical vapor deposition (CVD) method which supplies a tungsten hexafluoride (WF 6 ) gas, hydrogen (H 2 ) serving as a reducing gas, and the like is used.
- WF 6 tungsten hexafluoride
- H 2 hydrogen
- a barrier metal layer is not formed, fluorine (F) of WF 6 performs F-attack the contact hole bottom surface during film formation of the W film to damage a contact interface and to influence the characteristics of the device. For this reason, as described above, the barrier metal layer is formed in advance to prevent the F attack.
- a contact hole decreases in diameter.
- a TiN film serving as a barrier metal is formed to have the same thickness as that used when a contact hole has a large diameter, a volume of a W film for a contact plug reduces. For this reason, a ratio of the volume of the high-resistance TiN film to the volume of the W film increases, and a contact resistance disadvantageously increases accordingly.
- a method for fabricating a semiconductor device in an aspect of the invention includes forming a dielectric film on a semiconductor substrate; forming an opening in the dielectric film; forming a refractory metal film in the opening; performing a nitriding process to the refractory metal film; removing a nitride of the refractory metal film formed on a side wall of the opening; and depositing tungsten (W) in the opening from which the nitride is removed.
- a semiconductor device in another aspect of the invention includes a dielectric film formed on a semiconductor substrate; a refractory metal nitride film obtained by forming a refractory metal film in an opening formed in the dielectric film, performing a nitriding process to the refractory metal film to obtain a nitride of the refractory metal film, and then removing the nitride of the refractory metal film on a side wall of the opening to leave the nitride of the refractory metal film on a bottom surface of the opening; and a tungsten (W) plug which has a side surface being in contact with the dielectric film and which is formed on the refractory metal nitride film.
- W tungsten
- FIG. 1 is a flow chart showing a main part of a method for fabricating a semiconductor device according to Embodiment 1;
- FIGS. 2A to 2D are sectional diagrams showing steps executed in accordance with the flow chart in FIG. 1 ;
- FIGS. 3A to 3D are sectional diagrams showing steps executed in accordance with the flow chart in FIG. 1 ;
- FIG. 4 is a conceptual diagram for explaining an example of a way of a wet etching process in Embodiment 1;
- FIG. 5 is a conceptual diagram for explaining another example of the way of the wet etching process in Embodiment 1;
- FIG. 6 is a flow chart showing a main part of a method for fabricating a semiconductor device according to Embodiment 2.
- FIG. 1 is a flow chart showing a main part of a method for fabricating a semiconductor device according to Embodiment 1.
- a series of steps that is, an SiO 2 film forming step (S 102 ), a contact hole forming step (S 104 ), a Ti film forming step (S 106 ), a nitriding process step (S 108 ), an etching step (S 110 ), a soak process step (S 112 ), a W film forming step (S 114 ), and a polishing step (S 116 ) are executed.
- FIGS. 2A to 2D are sectional diagrams showing steps executed in accordance with the flow chart in FIG. 1 .
- FIGS. 2A to 2D show the SiO 2 film forming step (S 102 ) to the nitriding process step (S 108 ) in FIG. 1 .
- the SiO 2 film forming step (S 102 ) serving as the dielectric film forming step by a CVD (chemical vapor deposition) method, on a surface of a substrate 200 on which device portions such as a substrate diffusion layer and a gate electrode are formed, for example, a thin SiO 2 film having a film thickness of 300 nm is deposited to form an SiO 2 film 210 serving as a dielectric film.
- a CVD method chemical vapor deposition
- an opening 150 serving as a contact hole structure to be connected to the device portions is formed in the SiO 2 film 210 in a lithography step and a dry etching step.
- the exposed SiO 2 film 210 is removed by an anisotropic etching method to almost vertically form the opening 150 in the surface of the substrate 200 .
- the opening 150 may be formed by a reactive ion etching method.
- a Ti film 212 using Ti serving as a refractory metal is formed on an inner wall (side wall and bottom surface) of the opening 150 formed by the opening forming step and a surface of the SiO 2 film 210 .
- the Ti film 212 is preferably formed by a film forming method (deposition method) having directivity. In this case, the Ti film 212 is formed by using a plasma CVD method.
- TiCl 4 titanium tetrachloride
- H 2 hydrogen
- Ar argon
- TiCl 4 is subjected to a reducing process with H 2 to make it possible to form the Ti film 212 .
- a film thickness (t 1 ) of the Ti film 212 formed on the side wall of the opening 150 can be made thinner than a film thickness (t 2 ) of the Ti film 212 formed on the surface of the SiO 2 film 210 and the bottom surface of the opening 150 .
- the Ti film 212 formed on the surface of the SiO 2 film 210 and the bottom surface of the opening 150 is formed to have a thickness of 4 nm, and the Ti film 212 formed on the side wall of the opening 150 is formed to have a thickness of 2 nm.
- the forming method is not limited to the plasma CVD method, and a sputter method which is one of physical vapor deposition (PVD) methods may be used.
- PVD physical vapor deposition
- the oxide film on the substrate 200 formed on the bottom portion of the opening 150 is reduced and removed by Ti to form a titanium silicide (TiSi 2 ) film 214 .
- the Ti film 212 is nitrided to transform the Ti film 212 into a titanium nitride (TiN) film 216 which is a nitride of the Ti film 212 .
- TiN titanium nitride
- the Ti film 212 portion which is not changed into the TiSi 2 film 214 is nitrided to form the TiN film 216 .
- the Ti film 212 is formed by using TiCl 4
- the Ti film 212 containing large quantities of chlorine (Cl) is formed on the inner wall (side wall and bottom surface) of the opening 150 and the surface of the SiO 2 film 210 .
- the TiSi 2 film 214 contains large quantities of Cl.
- an ammonia (NH 3 ) gas or a nitrogen (N 2 ) gas is caused to flow on the Ti film 212 to generate a plasma.
- the Ti film 212 can be transferred into the TiN film 216 , and chlorine (Cl) can be removed from the Ti film 212 and the TiSi 2 film 214 .
- FIGS. 3A to 3D are sectional diagrams showing steps executed in accordance with the flow chart in FIG. 1 .
- FIGS. 3A to 3D show the etching step (S 110 ) to the polishing step (S 116 ) in FIG. 1 .
- FIG. 4 is a conceptual diagram for explaining one example of a way of the wet etching process in Embodiment 1.
- a substrate 300 in a state shown in FIG. 2D is dipped in an etching bath 302 filled with an etching solution 304 to perform wet etching.
- an etching solution 304 a mixture of hydrogen peroxide (H 2 O 2 ) and a sulfuric acid (H 2 SO 4 ) is preferably used.
- As a dipping time for example, 30 s to 60 s are preferably set.
- the TiN film 216 formed on the side wall of the opening 150 has a smaller thickness than that of the TiN film 216 formed on the bottom surface of the opening 150 , the TiN film 216 formed on the side wall of the opening 150 is removed by an isotropic wet etching process in advance. For this reason, the TiN film 216 formed on the side wall of the opening 150 can be removed to thinly leave the TiN film 216 on the bottom surface of the opening 150 .
- FIG. 5 is a conceptual diagram for explaining another example of the way of the wet etching process in Embodiment 1.
- the following configuration is preferably applied. That is, as shown in FIG. 5 , the substrate 300 is placed on a rotating table 310 , an etching solution 314 is sprayed (supplied) from an exhaust nozzle 312 toward the substrate 300 like a shower while rotating the substrate 300 .
- a W film 260 serving as a contact plug material is deposited (formed) in the opening 150 and the surface of the substrate 200 by a CVD method to entirely bury the opening 150 .
- the deposition of the W film 260 is performed by an initial film forming step and a hole burying step.
- process gases used in both the steps SiH 4 , WF 6 , Ar, and H 2 are used.
- a carrier gas N 2 is used.
- the state of the surface of the SiO 2 film 210 exposed to the side wall of the opening 150 and the state of the surface of the TiN film 216 on the bottom surface are matched with each other by the soak process step (S 112 ). For this reason, W can be prevented from being abnormally locally grown. As a result, the filling property of the W film in the opening 150 can be improved. Since the TiN film 216 is left on the lower side of the W film 260 , F-attack can be suppressed from being performed to the TiSi 2 film 214 .
- the polishing step (S 116 ) by a CMP method, the surface of the substrate 200 is polished to remove the W film 260 and the TiN film 216 deposited on a surface except for the opening by polishing. As a result, planarization can be performed as shown in FIG. 3D .
- the TiN film 216 serving as a refractory metal nitride film is formed on the substrate 200
- the W film 260 serving as a contact plug is formed on the TiN film 216 .
- the SiO 2 film 210 serving as a dielectric film is arranged to be in contact with the W film 260 .
- Embodiment 1 although the TiN film 216 on the sidewall of the opening 150 is removed by wet etching, the removing method is not limited to this way. In Embodiment 2, a case in which the TiN film 216 on the side wall of the opening 150 is removed by another method will be described below.
- FIG. 6 is a flow chart showing a main part of a method for fabricating a semiconductor device according to Embodiment 2.
- the method for fabricating a semiconductor device according to Embodiment 2 is the same as that in FIG. 1 except that a sputter etching step (S 111 ) is used in place of the wet etching step (S 110 ). Therefore, the contents of the steps from the SiO 2 film forming step (S 102 ) to the nitriding process step (S 108 ) are the same as those in Embodiment 1.
- the resistance of the contact plug can be made lower than that in a conventional technique.
- Embodiments 1 and 2 although the W films 260 are deposited on the side wall of the opening 150 and the bottom surface of the opening 150 to have approximately equal thicknesses when the W film 260 is formed.
- the invention is not limited to this configuration.
- Embodiment 3 a case in which the W film 260 is selectively deposited on the TiN film 216 on the bottom surface of the opening will be described below.
- a flow chart showing a main part of a method for fabricating a semiconductor device according to Embodiment 3 is the same as that in FIG. 1 or 6 except for the contents of the W film forming step (S 114 ). Therefore, the contents of the steps from the SiO 2 film forming step (S 102 ) to the soak process step (S 112 ) and the contents of the polishing step (S 116 ) are the same as those in Embodiment 1.
- the W film 260 is selectively grown on only the TiN film 216 in the opening 150 , and W is grown upwardly from the lower side in the opening 150 to entirely fill the inside of the opening 150 with W.
- a pressure is set to, for example, 1.0 Pa
- WF 6 , SiH 4 , Ar, and N 2 are supplied at gas flow rates of 0.17 Pa ⁇ m 3 /s (100 sccm), 0.08 Pa ⁇ m 3 /s (50 sccm), 2.01 Pa ⁇ m 3 /s (1200 sccm), and 0.50 Pa ⁇ m 3 /s (300 sccm), respectively.
- a processing time is set to, for example, 120 s.
- a gas mixture of WF 6 and SiH 4 is used as a process gas in the W selective CVD.
- a gas mixture of WF 6 and H 2 can also be used.
- a gas mixture of WF 6 and SiH 4 is used in the initial step of the W deposition, and a gas mixture of WF 6 and H 2 is used in the filling step.
- the opening 150 can also be entirely buried.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Plasma & Fusion (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Chemical Vapour Deposition (AREA)
- Electrodes Of Semiconductors (AREA)
- Weting (AREA)
Abstract
Description
- This application is based upon and claims the benefit of priority from prior Japanese Patent Application No. 2007-186959 filed on Jul. 18, 2007 in Japan, the entire contents of which are incorporated herein by reference.
- 1. Field of the Invention
- The present invention relates to a method for fabricating a semiconductor device and a semiconductor device, for example, a semiconductor device in which a contact plug to connect a device portion to a wire such as a copper (Cu) wire is arranged and a method for fabricating a semiconductor device.
- 2. Related Art
- In recent years, a new micropatterning technique is developed with advancing of the integration density and performance of a semiconductor integrated circuit (LSI). In particular, recently, in order to achieve the advancing of the high-speed performance of an LSI, an action that replaces a wire material from a conventional aluminum (Al) alloy into low-resistance copper (Cu) or a Cu alloy (to be collectively referred to as Cu hereinafter) is gaining. With recent micropatterning of the semiconductor integrated circuit described above, a contact hole to connect a Cu wire to a substrate diffusion layer and a contact hole to connect a Cu wire to a source, a drain and a gate electrode of a transistor decrease in diameter. Accordingly, aspect ratios of the contact holes increase. For this reason, an increase in contact resistance in a contact plug becomes serious.
- For example, a conventional contact plug is formed as follows. Titanium (Ti) is deposited on a substrate surface, a contact hole wall surface, and a contact hole bottom surface. Titanium silicide (TiSi2) is formed on a silicon (Si) substrate on the bottom surface. On the other hand, Ti on the contact hole wall surface is nitrided to form titanium nitride (TiN). Thereafter, the contact hole is buried with a tungsten (W) film to form a contact plug (for example, see Published Japanese Translation No. 2001-523043 of the PCT International Publication).
- In this case, when the W film serving as a plug is formed, a chemical vapor deposition (CVD) method which supplies a tungsten hexafluoride (WF6) gas, hydrogen (H2) serving as a reducing gas, and the like is used. At this time, if a barrier metal layer is not formed, fluorine (F) of WF6 performs F-attack the contact hole bottom surface during film formation of the W film to damage a contact interface and to influence the characteristics of the device. For this reason, as described above, the barrier metal layer is formed in advance to prevent the F attack. Furthermore, from this viewpoint, by a thermal CVD method using an organic Ti material, a thermal CVD method using titanium tetrachloride (TiCl4) serving as an inorganic material, and the like, formation of a TiN film on a Ti film or further growth of a TiN film after the Ti film is nitrided are also attempted.
- On the other hand, with advancing of the integration density of a recent semiconductor integrated circuit, a contact hole decreases in diameter. Although the contact hole decreases in diameter, when a TiN film serving as a barrier metal is formed to have the same thickness as that used when a contact hole has a large diameter, a volume of a W film for a contact plug reduces. For this reason, a ratio of the volume of the high-resistance TiN film to the volume of the W film increases, and a contact resistance disadvantageously increases accordingly.
- A method for fabricating a semiconductor device in an aspect of the invention, includes forming a dielectric film on a semiconductor substrate; forming an opening in the dielectric film; forming a refractory metal film in the opening; performing a nitriding process to the refractory metal film; removing a nitride of the refractory metal film formed on a side wall of the opening; and depositing tungsten (W) in the opening from which the nitride is removed.
- A semiconductor device in another aspect of the invention, includes a dielectric film formed on a semiconductor substrate; a refractory metal nitride film obtained by forming a refractory metal film in an opening formed in the dielectric film, performing a nitriding process to the refractory metal film to obtain a nitride of the refractory metal film, and then removing the nitride of the refractory metal film on a side wall of the opening to leave the nitride of the refractory metal film on a bottom surface of the opening; and a tungsten (W) plug which has a side surface being in contact with the dielectric film and which is formed on the refractory metal nitride film.
-
FIG. 1 is a flow chart showing a main part of a method for fabricating a semiconductor device according to Embodiment 1; -
FIGS. 2A to 2D are sectional diagrams showing steps executed in accordance with the flow chart inFIG. 1 ; -
FIGS. 3A to 3D are sectional diagrams showing steps executed in accordance with the flow chart inFIG. 1 ; -
FIG. 4 is a conceptual diagram for explaining an example of a way of a wet etching process in Embodiment 1; -
FIG. 5 is a conceptual diagram for explaining another example of the way of the wet etching process in Embodiment 1; and -
FIG. 6 is a flow chart showing a main part of a method for fabricating a semiconductor device according toEmbodiment 2. - In the following embodiments, a method for fabricating a semiconductor device having a contact plug the resistance of which is made lower than that in a conventional semiconductor device and the semiconductor device will be described below.
- Embodiment 1 will be described below with reference to the accompanying drawings.
FIG. 1 is a flow chart showing a main part of a method for fabricating a semiconductor device according to Embodiment 1. InFIG. 1 , in the method for fabricating a semiconductor device according to Embodiment 1, a series of steps, that is, an SiO2 film forming step (S102), a contact hole forming step (S104), a Ti film forming step (S106), a nitriding process step (S108), an etching step (S110), a soak process step (S112), a W film forming step (S114), and a polishing step (S116) are executed. -
FIGS. 2A to 2D are sectional diagrams showing steps executed in accordance with the flow chart inFIG. 1 .FIGS. 2A to 2D show the SiO2 film forming step (S102) to the nitriding process step (S108) inFIG. 1 . - In
FIG. 2A , as the SiO2 film forming step (S102) serving as the dielectric film forming step, by a CVD (chemical vapor deposition) method, on a surface of asubstrate 200 on which device portions such as a substrate diffusion layer and a gate electrode are formed, for example, a thin SiO2 film having a film thickness of 300 nm is deposited to form an SiO2 film 210 serving as a dielectric film. In this case, although the film is formed by the CVD method, another method may be used. As thesubstrate 200, for example, a silicon wafer having a diameter of 300 mm is used. In this case, the device portions are omitted in the drawings. - In
FIG. 2B , as the contact hole forming step (S104) serving as an opening forming step, an opening 150 serving as a contact hole structure to be connected to the device portions is formed in the SiO2 film 210 in a lithography step and a dry etching step. From thesubstrate 200 in which a resist film is formed on the SiO2 film 210 through a resist coating step (not shown) and a lithography step such as an exposing step, the exposed SiO2 film 210 is removed by an anisotropic etching method to almost vertically form theopening 150 in the surface of thesubstrate 200. For example, as an example, the opening 150 may be formed by a reactive ion etching method. - In
FIG. 2C , as the Ti film forming step (S106) serving as a refractory metal film forming step, aTi film 212 using Ti serving as a refractory metal is formed on an inner wall (side wall and bottom surface) of theopening 150 formed by the opening forming step and a surface of the SiO2film 210. The Tifilm 212 is preferably formed by a film forming method (deposition method) having directivity. In this case, theTi film 212 is formed by using a plasma CVD method. A gas mixture of titanium tetrachloride (TiCl4), hydrogen (H2), and argon (Ar) is caused to flow, a predetermined chamber internal pressure and a substrate temperature are set, a plasma is generated at a counter electrode of the substrate. In this manner, TiCl4 is subjected to a reducing process with H2 to make it possible to form theTi film 212. When the film forming method has directivity, a film thickness (t1) of theTi film 212 formed on the side wall of theopening 150 can be made thinner than a film thickness (t2) of theTi film 212 formed on the surface of the SiO2 film 210 and the bottom surface of theopening 150. For example, theTi film 212 formed on the surface of the SiO2 film 210 and the bottom surface of theopening 150 is formed to have a thickness of 4 nm, and theTi film 212 formed on the side wall of theopening 150 is formed to have a thickness of 2 nm. The forming method is not limited to the plasma CVD method, and a sputter method which is one of physical vapor deposition (PVD) methods may be used. On theTi film 212 serving as a adhesion layer formed on the bottom portion of theopening 150, the oxide film on thesubstrate 200 formed on the bottom portion of theopening 150 is reduced and removed by Ti to form a titanium silicide (TiSi2)film 214. In this manner, of theTi film 212 formed on the bottom portion of theopening 150, a portion on thesemiconductor substrate 200 side is transformed (changed) while leaving theTi film 212 on the surface portion. The TiSi2 film 214 is formed to make it possible to secure an ohmic contact. - In
FIG. 2D , as the nitriding process step (S108), theTi film 212 is nitrided to transform theTi film 212 into a titanium nitride (TiN)film 216 which is a nitride of theTi film 212. In this case, of theTi film 212, theTi film 212 portion which is not changed into the TiSi2 film 214 is nitrided to form theTiN film 216. When theTi film 212 is formed by using TiCl4, theTi film 212 containing large quantities of chlorine (Cl) is formed on the inner wall (side wall and bottom surface) of theopening 150 and the surface of the SiO2 film 210. For this reason, the TiSi2 film 214 contains large quantities of Cl. In this state, the contact increases in resistance to deteriorate adhesion. Therefore, an ammonia (NH3) gas or a nitrogen (N2) gas is caused to flow on theTi film 212 to generate a plasma. TheTi film 212 can be transferred into theTiN film 216, and chlorine (Cl) can be removed from theTi film 212 and the TiSi2 film 214. -
FIGS. 3A to 3D are sectional diagrams showing steps executed in accordance with the flow chart inFIG. 1 .FIGS. 3A to 3D show the etching step (S110) to the polishing step (S116) inFIG. 1 . - In
FIG. 3A , as the etching step (S110) serving as one example of a removing step, theTiN film 216 formed on the side wall of theopening 150 is removed by etching. In this case, in particular, theTiN film 216 on the side wall of theopening 150 is removed by an isotropic wet etching process. -
FIG. 4 is a conceptual diagram for explaining one example of a way of the wet etching process in Embodiment 1. In this case, as shown inFIG. 4 , asubstrate 300 in a state shown inFIG. 2D is dipped in anetching bath 302 filled with anetching solution 304 to perform wet etching. As theetching solution 304, a mixture of hydrogen peroxide (H2O2) and a sulfuric acid (H2SO4) is preferably used. As a dipping time, for example, 30 s to 60 s are preferably set. Since theTiN film 216 formed on the side wall of theopening 150 has a smaller thickness than that of theTiN film 216 formed on the bottom surface of theopening 150, theTiN film 216 formed on the side wall of theopening 150 is removed by an isotropic wet etching process in advance. For this reason, theTiN film 216 formed on the side wall of theopening 150 can be removed to thinly leave theTiN film 216 on the bottom surface of theopening 150. - The way of the wet etching process is not limited to the way in which the
substrate 300 is dipped in theetching solution 304 in theetching bath 302 as shown inFIG. 4 . -
FIG. 5 is a conceptual diagram for explaining another example of the way of the wet etching process in Embodiment 1. In this case, the following configuration is preferably applied. That is, as shown inFIG. 5 , thesubstrate 300 is placed on a rotating table 310, anetching solution 314 is sprayed (supplied) from anexhaust nozzle 312 toward thesubstrate 300 like a shower while rotating thesubstrate 300. - Although W serving as a contact plug material is consequently deposited on the
opening 150, as described above, since theTiN film 216 is entirely removed from the side wall of theopening 150, a metal film serving as an underlayer is not present. In this state, the adhesion of the W film is poor. For this reason, growing rates of the W films on the side wall of theopening 150 and on the bottom surface are different from each other, and the W film is not easily deposited in theopening 150 without any gap. Therefore, the surface states of the surface of the SiO2 film 210 exposed to the side wall of theopening 150 and the surface of theTiN film 216 on the bottom surface are preferably matched with each other. - In
FIG. 3B , as the soak process step (S112), the substrate surface and the inner wall (side wall and bottom surface) in theopening 150 are exposed to a reducing gas atmosphere. In this case, a reducing gas such as a silane (SiH4) gas or a diborane (B2H6) gas is supplied to expose the substrate surface and the inner wall (side wall and bottom surface) of theopening 150 to the reducinggas atmosphere 218 to sufficiently adsorb a reducing material to the surface of the SiO2 film 210 exposed to the side wall of theopening 150 and the surface of theTiN film 216 left on the bottom surface. The soak process may be performed in a film forming apparatus used in the next W film forming step (S114). - In
FIG. 3C , as the W film forming step (S114) serving as a depositing step, aW film 260 serving as a contact plug material is deposited (formed) in theopening 150 and the surface of thesubstrate 200 by a CVD method to entirely bury theopening 150. The deposition of theW film 260 is performed by an initial film forming step and a hole burying step. As process gases used in both the steps, SiH4, WF6, Ar, and H2 are used. As a carrier gas, N2 is used. As the initial film forming step, after a substrate is heated to, for example, 390° C., and a WF6 gas and a gas mixture of SiH4 and H2 are alternately supplied to deposit theW films 260 on the side wall of theopening 150 and the bottom surface of theopening 150 to have approximately equal thicknesses. At this time, a pressure is set to, for example, 1×104 Pa. For example, WF6, SiH4, Ar, H2, and N2 are supplied at gas flow rates of 0.50 Pa·m3/s (300 sccm), 1.01 Pa·m3/s (600 sccm), 10.1 Pa·m3/s (6000 sccm), 6.72 Pa·m3/s (4000 sccm), and 3.34 Pa·m3/s (2000 sccm), respectively. A processing time is set to, for example, 28 s. After a W initial film having a thickness of, for example, 5 nm is uniformly formed on the inner surface of theopening 150, in the initial film forming step, a gas mixture of WF6, Ar, and H2 is continuously supplied as the hole burying step to entirely bury theopening 150. - When the
W film 260 is formed, as described above, the state of the surface of the SiO2 film 210 exposed to the side wall of theopening 150 and the state of the surface of theTiN film 216 on the bottom surface are matched with each other by the soak process step (S112). For this reason, W can be prevented from being abnormally locally grown. As a result, the filling property of the W film in theopening 150 can be improved. Since theTiN film 216 is left on the lower side of theW film 260, F-attack can be suppressed from being performed to the TiSi2 film 214. In this case, in Embodiment 1, although theTiN film 216 is used, F-attack can be suppressed more greatly than that suppressed when, for example, a TiN silicide (TiSiN) film is replaced with theTiN film 216. TiN does not react with F easier than TiSiN. This is because TiN has compound stability higher than that of TiSiN. For this reason, theTiN film 216 has a barrier property to F higher than that of the TiSiN film. Therefore, by using theTiN film 216, F-attack can be suppressed greatly more than that suppressed by using the TiSiN film. - Although the gas mixture of SiH4 and H2 is used as a reducing gas for WF6, the reducing gas is not limited to the gas mixture. On the
W film 260, any one of an SiH4 gas, a diborane (B2H6) gas, and an H2 gas and a WF6 gas may be supplied, and WF6 may be reduced by any one of SiH4, B2H6, and H2. Alternatively, the gas mixture of the SiH4 gas, the B2H6 gas, and the H2 gas and the WF6 gas may be supplied, and WF6 may be reduced by the gas mixture. - In
FIG. 3D , as the polishing step (S116), by a CMP method, the surface of thesubstrate 200 is polished to remove theW film 260 and theTiN film 216 deposited on a surface except for the opening by polishing. As a result, planarization can be performed as shown inFIG. 3D . As described above, in the semiconductor device according to Embodiment 1, theTiN film 216 serving as a refractory metal nitride film is formed on thesubstrate 200, and theW film 260 serving as a contact plug is formed on theTiN film 216. On a side surface side of the contact plug, the SiO2 film 210 serving as a dielectric film is arranged to be in contact with theW film 260. In this manner, since no barrier metal film is formed on the side surface of the contact plug, a plug resistance can be reduced accordingly. Therefore, when the contact hole decreases in diameter, a ratio of the volume of theW film 260 having a low resistance to the entire volume is larger than that in a conventional technique. For this reason, the contact resistance can be reduced. - In Embodiment 1, although the
TiN film 216 on the sidewall of theopening 150 is removed by wet etching, the removing method is not limited to this way. InEmbodiment 2, a case in which theTiN film 216 on the side wall of theopening 150 is removed by another method will be described below. -
FIG. 6 is a flow chart showing a main part of a method for fabricating a semiconductor device according toEmbodiment 2. InFIG. 6 , the method for fabricating a semiconductor device according toEmbodiment 2 is the same as that inFIG. 1 except that a sputter etching step (S111) is used in place of the wet etching step (S110). Therefore, the contents of the steps from the SiO2 film forming step (S102) to the nitriding process step (S108) are the same as those in Embodiment 1. - As the sputter etching step (S111) serving as another example of the removing process, the
TiN film 216 formed on the side wall of theopening 150 is removed by sputter etching in the state shown inFIG. 2D . For example, RF4 kW and DC5 kW are preferably set as sputter electric powers, and Ar is preferably used as a gas. In this manner, theTiN film 216 may be removed by the sputter etching method. The contents of the subsequent steps from the soak process step (S112) to the polishing step (S116) are the same as those in Embodiment 1. - As described above, when a barrier metal film on the side surface of the contact plug is eliminated, the resistance of the contact plug can be made lower than that in a conventional technique.
- In
Embodiments 1 and 2, although theW films 260 are deposited on the side wall of theopening 150 and the bottom surface of theopening 150 to have approximately equal thicknesses when theW film 260 is formed. The invention is not limited to this configuration. In Embodiment 3, a case in which theW film 260 is selectively deposited on theTiN film 216 on the bottom surface of the opening will be described below. A flow chart showing a main part of a method for fabricating a semiconductor device according to Embodiment 3 is the same as that inFIG. 1 or 6 except for the contents of the W film forming step (S114). Therefore, the contents of the steps from the SiO2 film forming step (S102) to the soak process step (S112) and the contents of the polishing step (S116) are the same as those in Embodiment 1. - In
FIG. 3C , as the W film forming step (S114), by the selective CVD method, theW film 260 serving as a contact plug material is selectively deposited on theTiN film 216 in theopening 150 to entirely bury theopening 150. The deposition of theW film 260 is performed by a so-called W selective CVD method. WF6 and SiH4 are used as a process gas. The process is performed by a gas mixture obtained by adding a pressure adjusting gas and Ar and N2 serving as a carrier gas to the process gas. As film forming conditions, after the substrate is heated and kept at, for example, 300° C., a gas mixture of WF6, SiH4, Ar, and N2 is supplied. In this manner, theW film 260 is selectively grown on only theTiN film 216 in theopening 150, and W is grown upwardly from the lower side in theopening 150 to entirely fill the inside of theopening 150 with W. At this time, a pressure is set to, for example, 1.0 Pa, and WF6, SiH4, Ar, and N2 are supplied at gas flow rates of 0.17 Pa·m3/s (100 sccm), 0.08 Pa·m3/s (50 sccm), 2.01 Pa·m3/s (1200 sccm), and 0.50 Pa·m3/s (300 sccm), respectively. A processing time is set to, for example, 120 s. In the above description, as a process gas in the W selective CVD, a gas mixture of WF6 and SiH4 is used. However, in place of the gas mixture, a gas mixture of WF6 and H2 can also be used. Furthermore, a gas mixture of WF6 and SiH4 is used in the initial step of the W deposition, and a gas mixture of WF6 and H2 is used in the filling step. With this combination process, theopening 150 can also be entirely buried. - A growing direction of the
W film 260 by the selective CVD method is one direction from the lower side to the upper side. When theW film 260 is grown from one direction, a crystal size of W can be made larger than that obtained when theW film 260 is grown from many directions as in the case in which theW film 260 is grown from the side wall of theopening 150 and the bottom surface of theopening 150. As a result, the resistance of theW film 260 can be more reduced. Therefore, the contact plug can be further reduced in resistance. In addition, by using the selective CVD method, W can be buried without any gap even though theopening 150 is deformed in a bowing shape without being straightly formed. - The embodiments have been described with reference to the concrete examples. However, the present invention is not limited to the concrete examples.
- Although not described in the above, a Cu wire using Cu, a Cu—Sn alloy, a Cu—Ti alloy, a Cu—Al alloy, or the like can be formed to be connected to the W film serving as the contact plug in each of the embodiments described above. Furthermore, as the thickness and the number of layers of an inter-level dielectric, the sizes, the shapes, and the number of openings, and the like, values and shape necessary for a semiconductor integrated circuit or various semiconductor elements can be appropriately selected and used.
- Furthermore, all semiconductor devices and all methods of manufacturing a semiconductor device which include the elements of the present invention and which can be appropriately changed in design by a person skilled in the art are included in the scope of the invention.
- For the sake of descriptive convenience, methods generally used in the semiconductor industry, for example, a photolithography process, cleaning performed after and before the processing, and the like are omitted. However, the invention includes these methods as a matter of course.
- Additional advantages and modification will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Claims (20)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2007186959A JP2009026864A (en) | 2007-07-18 | 2007-07-18 | Method of manufacturing semiconductor device and semiconductor device |
JP2007-186959 | 2007-07-18 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20090026626A1 true US20090026626A1 (en) | 2009-01-29 |
US7709376B2 US7709376B2 (en) | 2010-05-04 |
Family
ID=40294549
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/175,237 Expired - Fee Related US7709376B2 (en) | 2007-07-18 | 2008-07-17 | Method for fabricating semiconductor device and semiconductor device |
Country Status (2)
Country | Link |
---|---|
US (1) | US7709376B2 (en) |
JP (1) | JP2009026864A (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100255669A1 (en) * | 2009-04-07 | 2010-10-07 | Blomiley Eric R | Methods Of Forming Transistor Gate Constructions, Methods Of Forming NAND Transistor Gate Constructions, And Methods Forming DRAM Transistor Gate Constructions |
US20110089484A1 (en) * | 2009-10-20 | 2011-04-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and system for metal gate formation with wider metal gate fill margin |
US10685842B2 (en) * | 2018-05-18 | 2020-06-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Selective formation of titanium silicide and titanium nitride by hydrogen gas control |
CN111566800A (en) * | 2018-01-12 | 2020-08-21 | 泰塞拉公司 | Low-Resistivity Metal Interconnect Structures with Self-Forming Diffusion Barriers |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10347531B2 (en) | 2017-02-22 | 2019-07-09 | Globalfoundries Inc. | Middle of the line (MOL) contact formation method and structure |
JP6823533B2 (en) * | 2017-04-24 | 2021-02-03 | 東京エレクトロン株式会社 | Method of Forming Titanium Silicide Region |
US10453747B2 (en) | 2017-08-28 | 2019-10-22 | Globalfoundries Inc. | Double barrier layer sets for contacts in semiconductor device |
JP7023150B2 (en) | 2018-03-26 | 2022-02-21 | 東京エレクトロン株式会社 | Tungsten film film formation method and control device |
JP7149788B2 (en) * | 2018-09-21 | 2022-10-07 | 東京エレクトロン株式会社 | Film forming method and film forming apparatus |
JP2024161798A (en) | 2023-05-08 | 2024-11-20 | 東京エレクトロン株式会社 | METHOD FOR PROCESSING A SUBSTRATE AND APPARATUS FOR PROCESSING A SUBSTRATE - Patent application |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6093645A (en) * | 1997-02-10 | 2000-07-25 | Tokyo Electron Limited | Elimination of titanium nitride film deposition in tungsten plug technology using PE-CVD-TI and in-situ plasma nitridation |
US6159852A (en) * | 1998-02-13 | 2000-12-12 | Micron Technology, Inc. | Method of depositing polysilicon, method of fabricating a field effect transistor, method of forming a contact to a substrate, method of forming a capacitor |
US6284653B1 (en) * | 2000-10-30 | 2001-09-04 | Vanguard International Semiconductor Corp. | Method of selectively forming a barrier layer from a directionally deposited metal layer |
US20070099421A1 (en) * | 2003-09-22 | 2007-05-03 | Samsung Electronics Co., Ltd. | Methods For Forming Cobalt Layers Including Introducing Vaporized Cobalt Precursors And Methods For Manufacturing Semiconductor Devices Using The Same |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0722347A (en) | 1993-06-28 | 1995-01-24 | Kawasaki Steel Corp | Contact structure and formation thereof |
JPH0786209A (en) | 1993-09-13 | 1995-03-31 | Fujitsu Ltd | Method for manufacturing semiconductor device |
-
2007
- 2007-07-18 JP JP2007186959A patent/JP2009026864A/en active Pending
-
2008
- 2008-07-17 US US12/175,237 patent/US7709376B2/en not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6093645A (en) * | 1997-02-10 | 2000-07-25 | Tokyo Electron Limited | Elimination of titanium nitride film deposition in tungsten plug technology using PE-CVD-TI and in-situ plasma nitridation |
US6159852A (en) * | 1998-02-13 | 2000-12-12 | Micron Technology, Inc. | Method of depositing polysilicon, method of fabricating a field effect transistor, method of forming a contact to a substrate, method of forming a capacitor |
US6284653B1 (en) * | 2000-10-30 | 2001-09-04 | Vanguard International Semiconductor Corp. | Method of selectively forming a barrier layer from a directionally deposited metal layer |
US20070099421A1 (en) * | 2003-09-22 | 2007-05-03 | Samsung Electronics Co., Ltd. | Methods For Forming Cobalt Layers Including Introducing Vaporized Cobalt Precursors And Methods For Manufacturing Semiconductor Devices Using The Same |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100255669A1 (en) * | 2009-04-07 | 2010-10-07 | Blomiley Eric R | Methods Of Forming Transistor Gate Constructions, Methods Of Forming NAND Transistor Gate Constructions, And Methods Forming DRAM Transistor Gate Constructions |
US8216935B2 (en) * | 2009-04-07 | 2012-07-10 | Micron Technology, Inc. | Methods of forming transistor gate constructions, methods of forming NAND transistor gate constructions, and methods forming DRAM transistor gate constructions |
US20110089484A1 (en) * | 2009-10-20 | 2011-04-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and system for metal gate formation with wider metal gate fill margin |
US8193081B2 (en) * | 2009-10-20 | 2012-06-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and system for metal gate formation with wider metal gate fill margin |
US8716785B2 (en) | 2009-10-20 | 2014-05-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and system for metal gate formation with wider metal gate fill margin |
CN111566800A (en) * | 2018-01-12 | 2020-08-21 | 泰塞拉公司 | Low-Resistivity Metal Interconnect Structures with Self-Forming Diffusion Barriers |
US10685842B2 (en) * | 2018-05-18 | 2020-06-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Selective formation of titanium silicide and titanium nitride by hydrogen gas control |
US11295956B2 (en) | 2018-05-18 | 2022-04-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Selective formation of titanium silicide and titanium nitride by hydrogen gas control |
US11972951B2 (en) | 2018-05-18 | 2024-04-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Selective formation of titanium silicide and titanium nitride by hydrogen gas control |
Also Published As
Publication number | Publication date |
---|---|
JP2009026864A (en) | 2009-02-05 |
US7709376B2 (en) | 2010-05-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7709376B2 (en) | Method for fabricating semiconductor device and semiconductor device | |
KR100599434B1 (en) | Metal wiring formation method of semiconductor device | |
US8865594B2 (en) | Formation of liner and barrier for tungsten as gate electrode and as contact plug to reduce resistance and enhance device performance | |
US7470612B2 (en) | Method of forming metal wiring layer of semiconductor device | |
US20110227224A1 (en) | Semiconductor device and method for manufacturing the same | |
WO2006084825A1 (en) | Nitrogen rich barrier layers and methods of fabrication thereof | |
JP2009231497A (en) | Semiconductor device and manufacturing method therefor | |
US7375024B2 (en) | Method for fabricating metal interconnection line with use of barrier metal layer formed in low temperature | |
US20030199152A1 (en) | Method of forming a conductive contact | |
KR100259692B1 (en) | Manufacturing method of semiconductor device with buried contact structure | |
US20100216305A1 (en) | Method for fabricating semiconductor device | |
JP2002217288A (en) | Semiconductor device and manufacturing method thereof | |
US6316353B1 (en) | Method of forming conductive connections | |
CN113314454B (en) | Interconnect structure and method of forming the same | |
US8003528B2 (en) | Semiconductor structure and method for making the same | |
JP2004179605A (en) | Aluminum metal wiring forming method | |
JP2008305921A (en) | Semiconductor device and manufacturing method thereof | |
KR100609049B1 (en) | Metal wiring formation method of semiconductor device | |
JP4457884B2 (en) | Semiconductor device | |
KR100946036B1 (en) | Manufacturing Method of Semiconductor Device | |
US20240213093A1 (en) | Catalyst-enhanced chemical vapor deposition | |
US20230274932A1 (en) | Selective inhibition for selective metal deposition | |
TW202510046A (en) | Selective bottom-up metal fill/cap on junction silicide by selective metal removal | |
KR100750194B1 (en) | Method of forming ohmic contact film and method of forming metal wiring of semiconductor device using same | |
KR100578213B1 (en) | Manufacturing Method of Semiconductor Device Using Amorphous Three-Phase Diffusion Barrier Layer |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MATSUYAMA, HIDETO;HOSHI, FUMIO;REEL/FRAME:021657/0001 Effective date: 20080710 Owner name: KABUSHIKI KAISHA TOSHIBA,JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MATSUYAMA, HIDETO;HOSHI, FUMIO;REEL/FRAME:021657/0001 Effective date: 20080710 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20140504 |