US20080315387A1 - Semiconductor Package-on-Package System Including Integrated Passive Components - Google Patents
Semiconductor Package-on-Package System Including Integrated Passive Components Download PDFInfo
- Publication number
- US20080315387A1 US20080315387A1 US12/204,991 US20499108A US2008315387A1 US 20080315387 A1 US20080315387 A1 US 20080315387A1 US 20499108 A US20499108 A US 20499108A US 2008315387 A1 US2008315387 A1 US 2008315387A1
- Authority
- US
- United States
- Prior art keywords
- substrate
- contact pads
- semiconductor
- passive
- subsystem
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 64
- 239000000758 substrate Substances 0.000 claims abstract description 83
- 239000003990 capacitor Substances 0.000 claims abstract description 7
- 238000000034 method Methods 0.000 claims description 42
- 229910052751 metal Inorganic materials 0.000 claims description 30
- 239000002184 metal Substances 0.000 claims description 30
- 150000001875 compounds Chemical class 0.000 claims description 18
- 238000000465 moulding Methods 0.000 claims description 13
- 229910000679 solder Inorganic materials 0.000 abstract description 16
- 238000005538 encapsulation Methods 0.000 description 16
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 15
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 14
- 229910001128 Sn alloy Inorganic materials 0.000 description 14
- 229910052802 copper Inorganic materials 0.000 description 14
- 239000010949 copper Substances 0.000 description 14
- 239000000463 material Substances 0.000 description 10
- 229910000978 Pb alloy Inorganic materials 0.000 description 9
- 150000002739 metals Chemical class 0.000 description 8
- 238000005516 engineering process Methods 0.000 description 7
- 229920000642 polymer Polymers 0.000 description 7
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 6
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 6
- 238000004519 manufacturing process Methods 0.000 description 6
- 229910052709 silver Inorganic materials 0.000 description 6
- 239000004332 silver Substances 0.000 description 6
- 229910052718 tin Inorganic materials 0.000 description 6
- 229910045601 alloy Inorganic materials 0.000 description 5
- 239000000956 alloy Substances 0.000 description 5
- 229910052797 bismuth Inorganic materials 0.000 description 5
- JCXGWMGPZLAOME-UHFFFAOYSA-N bismuth atom Chemical compound [Bi] JCXGWMGPZLAOME-UHFFFAOYSA-N 0.000 description 5
- 239000000919 ceramic Substances 0.000 description 5
- 239000010410 layer Substances 0.000 description 5
- 239000000853 adhesive Substances 0.000 description 4
- 230000001070 adhesive effect Effects 0.000 description 4
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 4
- 229910052737 gold Inorganic materials 0.000 description 4
- 239000010931 gold Substances 0.000 description 4
- 238000002844 melting Methods 0.000 description 4
- 230000008018 melting Effects 0.000 description 4
- 229910052763 palladium Inorganic materials 0.000 description 3
- 239000004593 Epoxy Substances 0.000 description 2
- 239000012790 adhesive layer Substances 0.000 description 2
- 238000001816 cooling Methods 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 239000000374 eutectic mixture Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000001681 protective effect Effects 0.000 description 2
- 238000001721 transfer moulding Methods 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 235000015842 Hesperis Nutrition 0.000 description 1
- 235000012633 Iberis amara Nutrition 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 239000002313 adhesive film Substances 0.000 description 1
- 239000002998 adhesive polymer Substances 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 230000002153 concerted effect Effects 0.000 description 1
- 239000006023 eutectic alloy Substances 0.000 description 1
- 230000005496 eutectics Effects 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000000750 progressive effect Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 239000011135 tin Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/14—Structural association of two or more printed circuits
- H05K1/141—One or more single auxiliary printed circuits mounted on a main printed circuit, e.g. modules, adapters
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/16—Assemblies consisting of a plurality of semiconductor or other solid state devices the devices being of types provided for in two or more different subclasses of H10B, H10D, H10F, H10H, H10K or H10N, e.g. forming hybrid circuits
- H01L25/162—Assemblies consisting of a plurality of semiconductor or other solid state devices the devices being of types provided for in two or more different subclasses of H10B, H10D, H10F, H10H, H10K or H10N, e.g. forming hybrid circuits the devices being mounted on two or more different substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/14—Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
- H01L2224/141—Disposition
- H01L2224/1418—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/14181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
- H01L2924/01322—Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
- H01L2924/1533—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate
- H01L2924/15331—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19105—Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30107—Inductance
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10431—Details of mounted components
- H05K2201/10507—Involving several components
- H05K2201/10515—Stacked components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10431—Details of mounted components
- H05K2201/10507—Involving several components
- H05K2201/1053—Mounted components directly electrically connected to each other, i.e. not via the PCB
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10734—Ball grid array [BGA]; Bump grid array
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/341—Surface mounted components
- H05K3/3431—Leadless components
- H05K3/3436—Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
Definitions
- the present invention is related in general to the field of semiconductor devices and processes, and more specifically to low profile, vertically integrated package-on-package semiconductor systems, which incorporate portions of the assembly board.
- Electronic products have, at their core, printed circuit boards, which assemble and interconnect the semiconductor devices, passive components, control devices, power supplies, and display devices, which are needed in the particular product.
- Other applications requiring shrinking board space are the controls and sensors in automobiles, airplanes and rockets.
- Applicant recognizes the need for a step function progress in reducing board outlines.
- significantly smaller board areas can be achieved by selecting a number of passive electronic components from the board, assembling these components onto a special substrate, and stacking this newly formed sub-system onto the package of an active semiconductor device.
- the valuable two-dimensional area of the board is reduced by adding the freed-up components to the third dimension of the system.
- this package-on-package method offers improved speed and power capabilities by minimizing electrical resistances and inductances, and replacing wire bonding with flip-chip assembly. It may also offer reduced manufacturing time and improved product reliability.
- One embodiment of the invention is a semiconductor system which has a packaged active device including a substrate with electrical contact pads and a semiconductor chip with active electrical components assembled on the substrate.
- the system further has a packaged passive subsystem including a substrate with electrical contacts, and passive electrical components, such as resistors, capacitors, and inductors, assembled on the substrate.
- Another embodiment of the invention is a semiconductor system, which has a packaged active subsystem including a substrate with electrical contact pads and two or more semiconductor chips stacked on top of each other, the stack assembled on the substrate.
- the system further has a packaged subsystem of passive electrical components; this subsystem is stacked with the active subsystem and connected to it by reflow bodies.
- Another embodiment of the invention is a semiconductor system, which has two or more packaged subsystems; each subsystem has two or more semiconductor chips stacked on top of each other assembled on a substrate.
- the system further has a packaged subsystem of passive electrical components; this subsystem is stacked on top of the stack of active subsystems and connected to them by reflow bodies.
- the involvement of the third dimension offers the possibility to add another active device, or another passive device, to the stack.
- the invention is flexible with regard to the type, number and interconnection of the chips and passive components.
- wire bonding is used for interconnection, it is advantageous to employ protective encapsulation material to cover at least a portion of the chips or the passive components, leaving those substrate contact pads uncovered, which are needed for reflow interconnections between stacked devices.
- the resulting system of stacked semiconductor devices lends itself to minimization not only of the assembly area required for the system, but also of the overall system thickness.
- the latter goal can be accomplished by using devices with partial cavity substrates and/or partial component encapsulation.
- Another embodiment of the invention is a method for fabricating a semiconductor system, which includes the fabrication of a packaged first and a packaged second active subsystem and the fabrication of a packaged integrated passive subsystem.
- FIG. 1 illustrates a schematic cross section of a system including two subsystems connected by solder bodies; one subsystem has an active semiconductor chip assembled on a substrate, the other subsystem has passive electrical components assembled on a substrate.
- FIG. 2 is a schematic cross section of another system including two subsystems connected by solder bodies; one subsystem has a stack of active semiconductor chips assembled on a substrate, the second subsystem has passive electrical components assembled on a substrate.
- FIG. 3 is a schematic cross section of another system including three subsystems connected by solder bodies; two subsystems have a stack of active semiconductor chips assembled on a substrate, the third subsystem has passive electrical components assembled on a substrate.
- FIG. 4 depicts schematic cross sections to illustrate the process of fabricating a system including two substrate strips of packaged subsystems.
- One subsystem has a stack of active semiconductor chips assembled on the substrate, the other subsystem has passive electrical components assembled on the substrate.
- FIG. 5 shows schematic cross sections to illustrate the process of fabricating another system including three substrate strips of packaged subsystems.
- Two subsystems have a stack of active semiconductor chips assembled on their substrate, the third subsystem has passive electrical components assembled on its substrate.
- FIG. 1 is an example of an embodiment of the present invention, illustrating a vertically integrated, low profile semiconductor system, generally designated 100 , composed of an integrated active device 110 and an integrated passive device 120 ; the system is intended for connection to external parts such as a printed circuit board 190 .
- the integrated active device 110 has a substrate 101 , made of an insulating body with a first surface 101 a and a second surface 101 b , electrical contact pads 102 on the first surface and electrical contact pads 103 on the second surface.
- substrate 101 are ceramics or polymers in a sheet-like configuration; the polymers may be stiff or compliant.
- the substrates have a thickness in the range from about 50 to 500 ⁇ m.
- the contact pads are preferably made of copper with a surface metallurgically suitable for attaching reflow metals such as solder; examples are surfaces with a thin layer of gold or palladium.
- substrate 101 may have conductive lines on the surface 101 a and 101 b , conductive lines between the surfaces, and conductive vias extending from surface 101 a to surface 101 b ; these lines and vias are not shown in FIG. 1 .
- reflow metals refers to metals or alloys, which melt at temperatures between about 150 and 320° C.; examples are solders made of tin or various tin alloys (containing silver, copper, bismuth, or lead).
- non-reflow metals refer to metals or alloys, which melt at temperatures between about 900 and 1200° C.; examples are silver, gold, and copper.
- Active device 110 further has a first semiconductor chip 104 on the first surface 101 a .
- chip 104 is attached to substrate 101 by the flip-chip technique and is electrically connected to contacts on surface 101 a by reflow or non-reflow metal studs 105 .
- it could be attached to surface 101 a using an adhesive polymer and electrically connected to contact pads by wire bonding.
- Device 110 may further include encapsulation material 106 , such as an epoxy-based molding compound, to cover the first chip and the electrical connections between first chip 104 and first substrate surface 101 a .
- encapsulation material 106 such as an epoxy-based molding compound
- the encapsulation material does not cover contact pads 102 .
- Such encapsulation is preferred for wire-bonded chips 104 , but would not be required for flip-chip connected chips as in FIG. 1 ; consequently, it is shown in dashed outlines in FIG. 1 .
- the integrated passive device 120 in FIG. 1 has a substrate 121 , made of an insulating body with a third surface 121 a and a fourth surface 121 b , electrical contact pads 122 on the third surface and electrical contact pads 123 on the fourth surface.
- Preferred materials for substrate 121 are ceramics or polymers in a sheet-like configuration; the polymers may be stiff or compliant.
- the substrates have a thickness in the range from about 50 to 500 ⁇ m.
- the contact pads are preferably made of copper with a surface metallurgically suitable for attaching reflow metals such as solder; examples are surfaces with a thin layer of gold or palladium.
- substrate 121 may have conductive lines on the surface 121 a and 121 b , conductive lines between the surfaces, and conductive vias extending from surface 121 a to surface 121 b ; these lines and vias are not shown in FIG. 1 .
- Passive device 120 further includes a plurality of passive electrical components assembled on the third surface.
- a plurality of passive electrical components assembled on the third surface In the example of FIG. 1 , an assortment of capacitors 124 , resistors 125 , and inductors 126 is displayed. These components may be attached to surface 121 a by adhesives, by flip-technology, or by wire bonding. In conventional technology, these passive components are assembled on board surface 191 , where they consume valuable real estate and thus hinder the progressive miniaturization. In FIG. 1 , the components have been collected from the board surface 191 and assembled on substrate surface 121 a in order to free up board area and rather utilize the “third dimension” by stacking device 120 on top of device 110 .
- Device 120 may also have encapsulation material 127 to cover at least a portion of the passive components, especially the wire bond connections the third surface.
- System 100 further includes metal reflow bodies 130 , which have a first reflow temperature; examples are tin/lead alloy solder balls with a melting temperature of approximately 300° C.
- Reflow bodies 130 connect contact pads 102 on the first surface with contact pads 123 on the fourth surface.
- Reflow bodies 140 have a second reflow temperature, which is lower than the first reflow temperature of bodies 130 .
- Examples are tin, tin alloys containing silver, copper, or bismuth, or eutectic tin/lead alloy, with a melting temperature of about 170 to 220° C.
- the thicknesses of the first and the second substrate are preferably between 0.05 and 0.5 mm; the thickness of each semiconductor chip is in the 0.1 to 0.3 mm range.
- the total thickness 180 of system 100 depends on assembly features such as wire bonding, flip-chip assembly, encapsulation compounds, solder ball diameter, etc. Thickness 180 can be kept small, when no wire bonding and no encapsulation material has to be used. With the appropriate selection of techniques, overall thickness 180 of system 100 is between about 1.0 and 1.8 mm, and is preferably about 1.6 mm.
- Chip 104 may actually be a stack of two or more chips.
- FIG. 2 illustrates an embodiment of a semiconductor system 200 composed of an active subsystem 210 and a passive subsystem 220 .
- Active subsystem 210 includes a stack of semiconductor chips 204 and 205 .
- a second semiconductor chip 205 is stacked with the first chip 204 by flip technique (studs 207 ).
- one chip of the stack is attached to the first surface 201 a of substrate 201 , and one chip is electrically connected to contact pads 202 on the first surface 201 a .
- the electrical connection is performed by bonding wires 206 . Consequently, for protecting the chips and the electrical wire connections, the chip stack is covered with encapsulation material 208 , preferably an epoxy-based molding compound.
- the passive subsystem 220 in FIG. 2 is similar to the passive device of FIG. 1 .
- Subsystem 220 has a substrate 221 , made of an insulating body with electrical contact pads 222 and 223 .
- a plurality of passive electrical components is assembled on substrate 221 : Capacitors 224 , resistors 225 , and inductors 226 . These components may be attached to the substrate by adhesives, by flip-technology, or by wire bonding. While these passive components are assembled, in conventional technology, on the surface of a circuit board 290 or another external part, where they consume valuable real estate, they are transferred, according to the invention, as a passive subsystem to the third dimension and stacked with active subsystems.
- Some of the passive components of FIG. 2 are electrically connected by wire bonding. In is, therefore, preferred to encapsulate the components and their electrical connections in a molding compound 227 .
- the electrical connection between active subsystem 210 and passive subsystem 220 is performed by metal reflow bodies 230 , which have a first reflow temperature; examples are tin/lead alloy solder balls with a melting temperature of about 300° C.
- the electrical connection between system 200 and external board 290 is performed by metal reflow bodies 240 , which have a second reflow temperature lower than the first reflow temperature of bodies 230 .
- Examples are tin or tin alloys with bismuth, silver, or copper, tin/lead eutectic alloy, with a melting temperature in the range between about 170 to 220° C.
- the package-on-package concept of the invention allows the addition of more subsystems, active and/or passive subsystems, to the semiconductor system.
- An example of stacking an additional active subsystem is illustrated in FIG. 3 .
- the semiconductor system 300 includes first active subsystem 310 , passive subsystem 320 , and, sandwiched between subsystems 310 and 320 , a second active subsystem 330 .
- First active subsystem has a first substrate 301 with first surface 301 a and second surface 301 b ; the passive subsystem 320 has a second substrate 302 with third surface 302 a and fourth surface 302 b ; and the second active subsystem 330 has a third substrate 303 with fifth surface 303 a and sixth surface 303 b .
- the substrates are made of sheet-like 50 to 500 ⁇ m thick insulating bodies such as a ceramic or a polymer, which are integral with conductive lines, conductive surface-to-surface vias, and electrical contact pads on all substrate surfaces.
- the second active subsystem 330 contains a stack of three semiconductor chips with active electrical components.
- the stack is formed by flip-chip assembly and attached to surface 303 a of substrate 303 ; the electrical connection to surface 303 a is accomplished by wire bonding. Consequently, the chip stack is encapsulated, preferably in protective molding compound. The encapsulation, though, covers only a portion of surface 303 a in order to leave those contact pads 305 uncovered, which are needed for metal reflow interconnection between the subsystems.
- Metal reflow bodies 340 electrically interconnect subsystems 310 , 320 , and 330 .
- Reflow bodies 340 preferably are alloys with the first reflow temperature of approximately 300° C.; examples are tin/lead alloys.
- FIG. 3 illustrates interconnections, for which the diameter of just one solder body is sufficient to connect two facing contact pads of two subsystems, as well as other interconnections, for which the diameters of two solder bodies are needed to establish the interconnection between facing contact pads.
- the difference is created by the thickness of the subsystem chip encapsulation: the second active subsystem 330 contains a stack of three semiconductor chips assembled on the fifth substrate surface 303 a .
- the resulting thickness of subsystem 330 requires one solder body each on surface 303 a and on surface 302 b in order to bridge the distance between subsystems 330 and 320 .
- FIGS. 4 and 5 illustrate embodiments of subsystems, and the process of joining the subsystems, and FIGS. 2 , and 3 depict the finished systems.
- the process of fabricating the packaged first active subsystem starts by providing a first strip 401 of an electrically insulating sheet-like body (ceramic, polymer, etc.) with a first ( 401 a ) and a second ( 401 b ) surface. Integral with the body are a plurality of electrically conducting paths (preferably copper-filled vias) from the first to the second surface, and a plurality of electrically conducting lines (preferably patterned copper layers), which extend in x-y directions of the sheet-like strip (paths and lines, and the area of the chips, are not shown in FIG. 4 ).
- electrical contact pads 402 , 402 a , and 403 on the first and the second surface, respectively, are formed; preferably, they are input/output terminals for the paths and are made of copper with a metallurgical surface amenable to solder attachment and wire bonding (preferably by a thin layer of gold or palladium).
- Contact pads 402 on first surface 401 a have predetermined locations, which are designed to match the pad locations of the passive subsystem 420 intended to be interconnected with active subsystem 410 .
- First stacks of semiconductor chips with bond pads are provided. While for some products, the stack may only contain one chip, in many products there are two or more chips in the stack; as an example, FIG. 4 shows two chips 404 and 405 in a first stack. In most embodiments, the chips are vertically aligned and attached by flip-chip technique or by an adhesive layer to form a stack.
- One chip (for instance, 404 ) of the first stacks of semiconductor chips is assembled on substrate 401 using an adhesive layer, or alternatively by flip-attachment.
- the bond pads of the attached chip 404 may then electrically be connected to contact pads 402 a on the first surface 401 a using wire bonding.
- the other chip 405 of the first stack is attached to (the active surface of) chip 404 by a flip-chip technique so that both chips face each other with their active surfaces.
- 405 may be attached to chip 404 by an adhesive film and then electrically connected by wire bonding.
- the assembled first chip stacks and their electrical connections are encapsulated, preferably in a molding compound 408 by submitting strip 401 to a transfer molding process.
- the encapsulation step leaves contact pads 402 on first strip surface 401 a uncovered.
- the next process step includes the attachment of first metal reflow bodies 440 (preferably a tin/lead alloy) to the contact pads 402 ; in FIG. 4 , reflow bodies 440 are shown in dashed outline, because the height of encapsulation 408 may not require them.
- a first reflow temperature T 1 is used for the attachment.
- the process of fabricating the packaged second subsystem starts by providing a second strip 402 of an electrically insulating sheet-like body (ceramic, polymer, etc.) with a third ( 402 a ) and a fourth ( 402 b ) surface. Integral with the body are a plurality of electrically conducting paths (preferably copper-filled vias) from the third to the fourth surface, and a plurality of electrically conducting lines (preferably patterned copper layers), which extend in x-y directions of the sheet-like strip (paths and lines, and the area of the chips, are not shown in FIG. 4 ).
- passive electrical components are provided.
- these passive components include capacitors 424 , resistors 425 , and inductors 426 .
- the components may be attached to surface 402 a by adhesives and electrically connected by wire bonding, or they may be attached and connected by flip-technology.
- first metal reflow bodies 430 preferably tin/lead alloys, are attached to contact pads 423 , using first reflow temperature T 1 .
- strip 410 and strip 420 are aligned so that first metal reflow bodies 430 contact the contact pads 402 on the first surface 401 a .
- This movement step is indicated in FIG. 4 by arrow 450 .
- Thermal energy is then applied to raise the temperature of the aligned system to T 1 , causing the first reflow bodies 430 to melt and connect to contact pads 402 . After cooling to ambient temperature, the strips 410 and 420 are connected.
- Second reflow bodies 460 with a second reflow temperature T 2 are then selected so that T 2 is lower than the first reflow temperature T 1 employed for attaching first metal reflow bodies 430 .
- Suitable metals and alloys include tin and tin alloys containing silver, copper, bismuth, or lead (in the eutectic mixture). Second reflow bodies 460 are attached to the contact pads 403 on the second surface 401 b.
- FIG. 5 illustrates the assembly of three subsystems: Two subsystems 510 and 520 are active semiconductor subsystems; each contains a stack of two or more active semiconductor chips.
- the third subsystem 530 is a passive subsystem; it includes a plurality of passive electrical components.
- the process of fabricating the packaged first active subsystem 510 is analogous to the process above for the fabrication of subsystem 410 in FIG. 4 . It starts by providing a first strip 501 of an electrically insulating sheet-like body and forming electrical contact pads 502 , 502 a , and 503 on the first and the second substrate surface, respectively.
- the pads have a solderable and bondable metallurgical surface.
- the locations of contact pads 502 are selected so that the match the pad locations 523 of the second active subsystem 520 intended to be interconnected with the first active subsystem 510 .
- the process of fabricating the packaged second active subsystem 520 is similar to the process above for the fabrication of the first active subsystem 510 . It starts by providing a second strip 521 of an electrically insulating sheet-like body and forming electrical contact pads 522 and 523 on the third and the fourth substrate surface, respectively.
- the pads have a solderable and bondable metallurgical surface.
- the locations of contact pads 522 are selected so that the match the pad locations 533 of the passive subsystem 530 intended to be interconnected with the second active subsystem 520 .
- the locations of contact pads 523 match the locations of contact pads 502 of the first active subsystem 510 .
- the next process step includes the attachment of first metal reflow bodies 540 (preferably a tin/lead alloy) to the contact pads 523 using first reflow temperature T 1 ; when required by the height of encapsulation 528 , reflow bodies 540 are concurrently attached to the contact pads 522 .
- first metal reflow bodies 540 preferably a tin/lead alloy
- the process of fabricating the packaged third subsystem starts by providing a third strip 531 of an electrically insulating sheet-like body and forming electrical contact pads 532 and 533 on the fifth and sixth substrate surface, respectively.
- the pads have a solderable and bondable metallurgical surface.
- the locations of contact pads 533 are selected so that they match the pad locations 522 of the second active subsystem 520 intended to be interconnected with the passive subsystem 530 .
- first metal reflow bodies 540 preferably tin/lead alloys, are attached to contact pads 533 , using first reflow temperature T 1 .
- Third substrate strip 530 is then aligned with the second substrate strip 520 so that the reflow bodies on pads 533 of the third strip contact pads 522 (or the reflow bodies 540 on pads 522 ) of the second substrate strip. This movement step is indicated in FIG. 5 by arrow 560 .
- Thermal energy is then applied to raise the temperature of the aligned systems to T 1 , causing all first reflow bodies 540 to melt and connect to their respective contact pads. After cooling to ambient temperature, the strips 510 and 520 are connected, and the strips 520 and 530 are connected.
- Second reflow bodies 570 with a second reflow temperature T 2 are then selected so that T 2 is lower than the first reflow temperature T 1 employed for attaching first metal reflow bodies 540 .
- Suitable metals and alloys include tin and tin alloys containing silver, copper, bismuth, or lead (in the eutectic mixture). Second reflow bodies 570 are attached to the contact pads 503 of the first strip 510 .
- the assembled strips 510 , 520 , and 530 are singulated (preferably by sawing) into individual packaged semiconductor systems, illustrated as system 300 in FIG. 3 , containing the subsystem 510 connected to subsystem 520 connected to subsystem 530 .
- the process steps of encapsulating can be omitted when the integration of the system has been achieved by flip-chip assembly.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Wire Bonding (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
A semiconductor system (300) has one or more packaged active subsystems (310, 330); each subsystem has a substrate with electrical contact pads and one or more semiconductor chips stacked on top of each other, assembled on the substrate. The system further has a packaged passive subsystem (320) including a substrate with electrical contacts and passive electrical components, such as resistors, capacitors, and indictors. The passive subsystem is stacked with the active subsystems and connected to them by solder bodies.
Description
- This is a continuation of application Ser. No. 11/380,953, filed on May 1, 2006, the contents of which are herein incorporated by reference in its entirety.
- The present invention is related in general to the field of semiconductor devices and processes, and more specifically to low profile, vertically integrated package-on-package semiconductor systems, which incorporate portions of the assembly board.
- Electronic products have, at their core, printed circuit boards, which assemble and interconnect the semiconductor devices, passive components, control devices, power supplies, and display devices, which are needed in the particular product. Today, an increasing number of these electronic products, such as hand-held wireless telephones, electronic cameras, and portable computers, are subjected to market trends, which require an on-going shrinking of the product outlines and weight, and for which, therefore, the size, space, and weight required by the boards are at a premium. Other applications requiring shrinking board space are the controls and sensors in automobiles, airplanes and rockets.
- In order to shrink board outlines, present technology focuses on reducing the board area consumed by each individual part assembled on a board; for instance, concerted efforts are expended to shrink the package of the semiconductor devices and passive components. Unfortunately, progress in this effort is only gradual and slow.
- Applicant recognizes the need for a step function progress in reducing board outlines. In Applicants' approach, significantly smaller board areas can be achieved by selecting a number of passive electronic components from the board, assembling these components onto a special substrate, and stacking this newly formed sub-system onto the package of an active semiconductor device. In other words, the valuable two-dimensional area of the board is reduced by adding the freed-up components to the third dimension of the system.
- Applicants further recognize that this package-on-package method offers improved speed and power capabilities by minimizing electrical resistances and inductances, and replacing wire bonding with flip-chip assembly. It may also offer reduced manufacturing time and improved product reliability.
- One embodiment of the invention is a semiconductor system which has a packaged active device including a substrate with electrical contact pads and a semiconductor chip with active electrical components assembled on the substrate. The system further has a packaged passive subsystem including a substrate with electrical contacts, and passive electrical components, such as resistors, capacitors, and inductors, assembled on the substrate. Metal reflow bodies, such as solder balls, connect the active device stacked with the passive subsystem.
- Another embodiment of the invention is a semiconductor system, which has a packaged active subsystem including a substrate with electrical contact pads and two or more semiconductor chips stacked on top of each other, the stack assembled on the substrate. The system further has a packaged subsystem of passive electrical components; this subsystem is stacked with the active subsystem and connected to it by reflow bodies.
- Another embodiment of the invention is a semiconductor system, which has two or more packaged subsystems; each subsystem has two or more semiconductor chips stacked on top of each other assembled on a substrate. The system further has a packaged subsystem of passive electrical components; this subsystem is stacked on top of the stack of active subsystems and connected to them by reflow bodies.
- It is a technical advantage of the invention that the involvement of the third dimension offers the possibility to add another active device, or another passive device, to the stack. The invention is flexible with regard to the type, number and interconnection of the chips and passive components. When wire bonding is used for interconnection, it is advantageous to employ protective encapsulation material to cover at least a portion of the chips or the passive components, leaving those substrate contact pads uncovered, which are needed for reflow interconnections between stacked devices.
- The resulting system of stacked semiconductor devices lends itself to minimization not only of the assembly area required for the system, but also of the overall system thickness. The latter goal can be accomplished by using devices with partial cavity substrates and/or partial component encapsulation.
- Another embodiment of the invention is a method for fabricating a semiconductor system, which includes the fabrication of a packaged first and a packaged second active subsystem and the fabrication of a packaged integrated passive subsystem.
- The technical advances represented by certain embodiments of the invention will become apparent from the following description of the preferred embodiments of the invention, when considered in conjunction with the accompanying drawings and the novel features set forth in the appended claims.
-
FIG. 1 illustrates a schematic cross section of a system including two subsystems connected by solder bodies; one subsystem has an active semiconductor chip assembled on a substrate, the other subsystem has passive electrical components assembled on a substrate. -
FIG. 2 is a schematic cross section of another system including two subsystems connected by solder bodies; one subsystem has a stack of active semiconductor chips assembled on a substrate, the second subsystem has passive electrical components assembled on a substrate. -
FIG. 3 is a schematic cross section of another system including three subsystems connected by solder bodies; two subsystems have a stack of active semiconductor chips assembled on a substrate, the third subsystem has passive electrical components assembled on a substrate. -
FIG. 4 depicts schematic cross sections to illustrate the process of fabricating a system including two substrate strips of packaged subsystems. One subsystem has a stack of active semiconductor chips assembled on the substrate, the other subsystem has passive electrical components assembled on the substrate. -
FIG. 5 shows schematic cross sections to illustrate the process of fabricating another system including three substrate strips of packaged subsystems. Two subsystems have a stack of active semiconductor chips assembled on their substrate, the third subsystem has passive electrical components assembled on its substrate. -
FIG. 1 is an example of an embodiment of the present invention, illustrating a vertically integrated, low profile semiconductor system, generally designated 100, composed of an integratedactive device 110 and an integratedpassive device 120; the system is intended for connection to external parts such as a printedcircuit board 190. - In
FIG. 1 , the integratedactive device 110 has asubstrate 101, made of an insulating body with afirst surface 101 a and asecond surface 101 b,electrical contact pads 102 on the first surface andelectrical contact pads 103 on the second surface. Preferred materials forsubstrate 101 are ceramics or polymers in a sheet-like configuration; the polymers may be stiff or compliant. The substrates have a thickness in the range from about 50 to 500 μm. The contact pads are preferably made of copper with a surface metallurgically suitable for attaching reflow metals such as solder; examples are surfaces with a thin layer of gold or palladium. In addition,substrate 101 may have conductive lines on thesurface surface 101 a tosurface 101 b; these lines and vias are not shown inFIG. 1 . - As defined herein, the term reflow metals refers to metals or alloys, which melt at temperatures between about 150 and 320° C.; examples are solders made of tin or various tin alloys (containing silver, copper, bismuth, or lead). In contrast, the term non-reflow metals refer to metals or alloys, which melt at temperatures between about 900 and 1200° C.; examples are silver, gold, and copper.
-
Active device 110 further has afirst semiconductor chip 104 on thefirst surface 101 a. In the example ofFIG. 1 ,chip 104 is attached tosubstrate 101 by the flip-chip technique and is electrically connected to contacts onsurface 101 a by reflow ornon-reflow metal studs 105. Alternatively, it could be attached tosurface 101 a using an adhesive polymer and electrically connected to contact pads by wire bonding. -
Device 110 may further includeencapsulation material 106, such as an epoxy-based molding compound, to cover the first chip and the electrical connections betweenfirst chip 104 andfirst substrate surface 101 a. The encapsulation material, however, does not covercontact pads 102. Such encapsulation is preferred for wire-bondedchips 104, but would not be required for flip-chip connected chips as inFIG. 1 ; consequently, it is shown in dashed outlines inFIG. 1 . - The integrated
passive device 120 inFIG. 1 has asubstrate 121, made of an insulating body with athird surface 121 a and afourth surface 121 b,electrical contact pads 122 on the third surface andelectrical contact pads 123 on the fourth surface. Preferred materials forsubstrate 121 are ceramics or polymers in a sheet-like configuration; the polymers may be stiff or compliant. The substrates have a thickness in the range from about 50 to 500 μm. The contact pads are preferably made of copper with a surface metallurgically suitable for attaching reflow metals such as solder; examples are surfaces with a thin layer of gold or palladium. In addition,substrate 121 may have conductive lines on thesurface surface 121 a tosurface 121 b; these lines and vias are not shown inFIG. 1 . -
Passive device 120 further includes a plurality of passive electrical components assembled on the third surface. In the example ofFIG. 1 , an assortment ofcapacitors 124,resistors 125, andinductors 126 is displayed. These components may be attached tosurface 121 a by adhesives, by flip-technology, or by wire bonding. In conventional technology, these passive components are assembled onboard surface 191, where they consume valuable real estate and thus hinder the progressive miniaturization. InFIG. 1 , the components have been collected from theboard surface 191 and assembled onsubstrate surface 121 a in order to free up board area and rather utilize the “third dimension” bystacking device 120 on top ofdevice 110. -
Device 120 may also haveencapsulation material 127 to cover at least a portion of the passive components, especially the wire bond connections the third surface. -
System 100 further includesmetal reflow bodies 130, which have a first reflow temperature; examples are tin/lead alloy solder balls with a melting temperature of approximately 300°C. Reflow bodies 130 connectcontact pads 102 on the first surface withcontact pads 123 on the fourth surface. - The attachment of
system 100 to board 190 is accomplished bymetal reflow bodies 140 oncontact pads 103 ofsecond surface 101 b.Reflow bodies 140 have a second reflow temperature, which is lower than the first reflow temperature ofbodies 130. Examples are tin, tin alloys containing silver, copper, or bismuth, or eutectic tin/lead alloy, with a melting temperature of about 170 to 220° C. - As mentioned, the thicknesses of the first and the second substrate are preferably between 0.05 and 0.5 mm; the thickness of each semiconductor chip is in the 0.1 to 0.3 mm range. The
total thickness 180 ofsystem 100 depends on assembly features such as wire bonding, flip-chip assembly, encapsulation compounds, solder ball diameter, etc.Thickness 180 can be kept small, when no wire bonding and no encapsulation material has to be used. With the appropriate selection of techniques,overall thickness 180 ofsystem 100 is between about 1.0 and 1.8 mm, and is preferably about 1.6 mm. -
Chip 104 may actually be a stack of two or more chips.FIG. 2 illustrates an embodiment of asemiconductor system 200 composed of anactive subsystem 210 and apassive subsystem 220.Active subsystem 210 includes a stack ofsemiconductor chips second semiconductor chip 205 is stacked with thefirst chip 204 by flip technique (studs 207). Generally, one chip of the stack is attached to thefirst surface 201 a ofsubstrate 201, and one chip is electrically connected to contactpads 202 on thefirst surface 201 a. InFIG. 2 , the electrical connection is performed by bondingwires 206. Consequently, for protecting the chips and the electrical wire connections, the chip stack is covered withencapsulation material 208, preferably an epoxy-based molding compound. - The
passive subsystem 220 inFIG. 2 is similar to the passive device ofFIG. 1 .Subsystem 220 has asubstrate 221, made of an insulating body withelectrical contact pads Capacitors 224,resistors 225, andinductors 226. These components may be attached to the substrate by adhesives, by flip-technology, or by wire bonding. While these passive components are assembled, in conventional technology, on the surface of acircuit board 290 or another external part, where they consume valuable real estate, they are transferred, according to the invention, as a passive subsystem to the third dimension and stacked with active subsystems. - Some of the passive components of
FIG. 2 are electrically connected by wire bonding. In is, therefore, preferred to encapsulate the components and their electrical connections in amolding compound 227. - The electrical connection between
active subsystem 210 andpassive subsystem 220 is performed bymetal reflow bodies 230, which have a first reflow temperature; examples are tin/lead alloy solder balls with a melting temperature of about 300° C. The electrical connection betweensystem 200 andexternal board 290 is performed bymetal reflow bodies 240, which have a second reflow temperature lower than the first reflow temperature ofbodies 230. Examples are tin or tin alloys with bismuth, silver, or copper, tin/lead eutectic alloy, with a melting temperature in the range between about 170 to 220° C. - The package-on-package concept of the invention allows the addition of more subsystems, active and/or passive subsystems, to the semiconductor system. An example of stacking an additional active subsystem is illustrated in
FIG. 3 . Thesemiconductor system 300 includes firstactive subsystem 310,passive subsystem 320, and, sandwiched betweensubsystems active subsystem 330. - First active subsystem has a
first substrate 301 withfirst surface 301 a andsecond surface 301 b; thepassive subsystem 320 has asecond substrate 302 withthird surface 302 a and fourth surface 302 b; and the secondactive subsystem 330 has athird substrate 303 withfifth surface 303 a andsixth surface 303 b. The substrates are made of sheet-like 50 to 500 μm thick insulating bodies such as a ceramic or a polymer, which are integral with conductive lines, conductive surface-to-surface vias, and electrical contact pads on all substrate surfaces. - In the example of
FIG. 3 , the secondactive subsystem 330 contains a stack of three semiconductor chips with active electrical components. The stack is formed by flip-chip assembly and attached to surface 303 a ofsubstrate 303; the electrical connection to surface 303 a is accomplished by wire bonding. Consequently, the chip stack is encapsulated, preferably in protective molding compound. The encapsulation, though, covers only a portion ofsurface 303 a in order to leave thosecontact pads 305 uncovered, which are needed for metal reflow interconnection between the subsystems. -
Metal reflow bodies 340electrically interconnect subsystems Reflow bodies 340 preferably are alloys with the first reflow temperature of approximately 300° C.; examples are tin/lead alloys.FIG. 3 illustrates interconnections, for which the diameter of just one solder body is sufficient to connect two facing contact pads of two subsystems, as well as other interconnections, for which the diameters of two solder bodies are needed to establish the interconnection between facing contact pads. AsFIG. 3 indicates, the difference is created by the thickness of the subsystem chip encapsulation: the secondactive subsystem 330 contains a stack of three semiconductor chips assembled on thefifth substrate surface 303 a. The resulting thickness ofsubsystem 330 requires one solder body each onsurface 303 a and on surface 302 b in order to bridge the distance betweensubsystems - Another embodiment of the invention is a method for fabricating a semiconductor system; the method includes the steps of fabricating two packaged subsystems of specific design features, aligning the subsystems, and joining them by reflowing connection members.
FIGS. 4 and 5 illustrate embodiments of subsystems, and the process of joining the subsystems, andFIGS. 2 , and 3 depict the finished systems. - The process of fabricating the packaged first active subsystem, designated 410 in
FIG. 4 , starts by providing afirst strip 401 of an electrically insulating sheet-like body (ceramic, polymer, etc.) with a first (401 a) and a second (401 b) surface. Integral with the body are a plurality of electrically conducting paths (preferably copper-filled vias) from the first to the second surface, and a plurality of electrically conducting lines (preferably patterned copper layers), which extend in x-y directions of the sheet-like strip (paths and lines, and the area of the chips, are not shown inFIG. 4 ). Next,electrical contact pads pads 402 onfirst surface 401 a have predetermined locations, which are designed to match the pad locations of thepassive subsystem 420 intended to be interconnected withactive subsystem 410. - First stacks of semiconductor chips with bond pads are provided. While for some products, the stack may only contain one chip, in many products there are two or more chips in the stack; as an example,
FIG. 4 shows twochips - One chip (for instance, 404) of the first stacks of semiconductor chips is assembled on
substrate 401 using an adhesive layer, or alternatively by flip-attachment. The bond pads of the attachedchip 404 may then electrically be connected to contactpads 402 a on thefirst surface 401 a using wire bonding. Theother chip 405 of the first stack is attached to (the active surface of)chip 404 by a flip-chip technique so that both chips face each other with their active surfaces. Alternatively, 405 may be attached to chip 404 by an adhesive film and then electrically connected by wire bonding. - In the next process step, the assembled first chip stacks and their electrical connections are encapsulated, preferably in a
molding compound 408 by submittingstrip 401 to a transfer molding process. The encapsulation step, however, leavescontact pads 402 onfirst strip surface 401 a uncovered. When required by the height ofencapsulation 408, the next process step includes the attachment of first metal reflow bodies 440 (preferably a tin/lead alloy) to thecontact pads 402; inFIG. 4 ,reflow bodies 440 are shown in dashed outline, because the height ofencapsulation 408 may not require them. For the attachment, a first reflow temperature T1 is used. - Next, the process of fabricating the packaged second subsystem, designated 420 in
FIG. 4 , starts by providing asecond strip 402 of an electrically insulating sheet-like body (ceramic, polymer, etc.) with a third (402 a) and a fourth (402 b) surface. Integral with the body are a plurality of electrically conducting paths (preferably copper-filled vias) from the third to the fourth surface, and a plurality of electrically conducting lines (preferably patterned copper layers), which extend in x-y directions of the sheet-like strip (paths and lines, and the area of the chips, are not shown inFIG. 4 ). - Next,
electrical contact pads 422 on the third surface are formed, concurrently withcontact pads 423 on the fourth surface. The locations ofpads 423 onfourth surface 402 b match thepad locations 402 on thefirst substrate surface 401 a ofsubsystem 410. Preferably, these contact pads are input/output terminals for the paths and are made of copper with a metallurgical surface amenable to wire bonding and solder attachment. - Next, passive electrical components are provided. In the example of
FIG. 4 , these passive components includecapacitors 424,resistors 425, andinductors 426. The components may be attached to surface 402 a by adhesives and electrically connected by wire bonding, or they may be attached and connected by flip-technology. - In the next process step, at least portions of the assembled passive components and their electrical connections are encapsulated, preferably in a
molding compound 427 by submittingstrip 420 to a transfer molding process.Compound 427 is selected to withstand the first reflow temperature T1 ofmetal reflow bodies 430. Thereafter, firstmetal reflow bodies 430, preferably tin/lead alloys, are attached to contactpads 423, using first reflow temperature T1. - In the next process step,
strip 410 andstrip 420 are aligned so that firstmetal reflow bodies 430 contact thecontact pads 402 on thefirst surface 401 a. This movement step is indicated inFIG. 4 byarrow 450. - Thermal energy is then applied to raise the temperature of the aligned system to T1, causing the
first reflow bodies 430 to melt and connect to contactpads 402. After cooling to ambient temperature, thestrips -
Second reflow bodies 460 with a second reflow temperature T2 are then selected so that T2 is lower than the first reflow temperature T1 employed for attaching firstmetal reflow bodies 430. Suitable metals and alloys include tin and tin alloys containing silver, copper, bismuth, or lead (in the eutectic mixture).Second reflow bodies 460 are attached to thecontact pads 403 on thesecond surface 401 b. - Finally, the assembled strips 410 and 420 are singulated (preferably by sawing) into individual packaged semiconductor systems, illustrated as
system 200 inFIG. 2 , containing asubsystem 410 connected to asubsystem 420. - Another embodiment of the invention is a method for fabricating a semiconductor system including the steps of fabricating three or more packaged subsystems of specific design features, aligning the subsystems, and joining them by reflowing connection members. As an example,
FIG. 5 illustrates the assembly of three subsystems: Twosubsystems third subsystem 530 is a passive subsystem; it includes a plurality of passive electrical components. - The process of fabricating the packaged first
active subsystem 510 is analogous to the process above for the fabrication ofsubsystem 410 inFIG. 4 . It starts by providing afirst strip 501 of an electrically insulating sheet-like body and formingelectrical contact pads contact pads 502 are selected so that the match thepad locations 523 of the secondactive subsystem 520 intended to be interconnected with the firstactive subsystem 510. - First stacks of semiconductor chips with active electrical components and bond pads are provided. They are assembled on the first substrate surface. In the next process step, the assembled first chip stacks and their electrical connections are encapsulated using
compound 508; however,contact pads 502 on first strip surface remain uncovered. When required by the height ofencapsulation 508, the next process step includes the attachment of first metal reflow bodies 540 (preferably a tin/lead alloy) to thecontact pads 502 using first reflow temperature T1. - The process of fabricating the packaged second
active subsystem 520 is similar to the process above for the fabrication of the firstactive subsystem 510. It starts by providing asecond strip 521 of an electrically insulating sheet-like body and formingelectrical contact pads contact pads 522 are selected so that the match thepad locations 533 of thepassive subsystem 530 intended to be interconnected with the secondactive subsystem 520. The locations ofcontact pads 523 match the locations ofcontact pads 502 of the firstactive subsystem 510. - Second stacks of semiconductor chips with active electrical components and bond pads are provided. They are assembled on the third substrate surface. In the next process step, the assembled second chip stacks and their electrical connections are encapsulated using
compound 528; however,contact pads 522 on the third strip surface remain uncovered. - The next process step includes the attachment of first metal reflow bodies 540 (preferably a tin/lead alloy) to the
contact pads 523 using first reflow temperature T1; when required by the height ofencapsulation 528,reflow bodies 540 are concurrently attached to thecontact pads 522. - Next, the process of fabricating the packaged third subsystem, designated 530 in
FIG. 5 , starts by providing athird strip 531 of an electrically insulating sheet-like body and formingelectrical contact pads contact pads 533 are selected so that they match thepad locations 522 of the secondactive subsystem 520 intended to be interconnected with thepassive subsystem 530. - Next, passive electrical components are provided. The components may be attached to
substrate 530 by adhesives and electrically connected by wire bonding, or they may be attached and connected by flip-technology. - In the next process step, at least portions of the assembled passive components and their electrical connections are encapsulated. Thereafter, first
metal reflow bodies 540, preferably tin/lead alloys, are attached to contactpads 533, using first reflow temperature T1. - In the next process step, the
second substrate strip 520 is aligned with thefirst substrate strip 510 so that the reflow bodies onpads 523 of the second strip contact the pads 502 (or thereflow bodies 540 on pads 502) of the first substrate strip. This movement step is indicated inFIG. 5 byarrow 550. -
Third substrate strip 530 is then aligned with thesecond substrate strip 520 so that the reflow bodies onpads 533 of the third strip contact pads 522 (or thereflow bodies 540 on pads 522) of the second substrate strip. This movement step is indicated inFIG. 5 byarrow 560. - Thermal energy is then applied to raise the temperature of the aligned systems to T1, causing all
first reflow bodies 540 to melt and connect to their respective contact pads. After cooling to ambient temperature, thestrips strips -
Second reflow bodies 570 with a second reflow temperature T2 are then selected so that T2 is lower than the first reflow temperature T1 employed for attaching firstmetal reflow bodies 540. Suitable metals and alloys include tin and tin alloys containing silver, copper, bismuth, or lead (in the eutectic mixture).Second reflow bodies 570 are attached to thecontact pads 503 of thefirst strip 510. - Finally, the assembled strips 510, 520, and 530 are singulated (preferably by sawing) into individual packaged semiconductor systems, illustrated as
system 300 inFIG. 3 , containing thesubsystem 510 connected to subsystem 520 connected tosubsystem 530. - While this invention has been described in reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description.
- As an example, the invention applies to products using any type of semiconductor chip, discrete or integrated circuit, and the material of the semiconductor chip may comprise silicon, silicon germanium, gallium arsenide, or any other semiconductor or compound material used in integrated circuit manufacturing.
- As another example, the process steps of encapsulating can be omitted when the integration of the system has been achieved by flip-chip assembly.
- It is therefore intended that the appended claims encompass any such modifications or embodiment.
Claims (12)
1. A semiconductor system comprising:
a first device, a second device, and a third device; and
in which the first device including a first insulating substrate having a first surface and a second surface and electrical contact pads on the first surface and the second surface; and a first semiconductor chip affixed on the first surface; and
in which the second device including a second insulating substrate paralleling the first substrate having a third surface and a fourth surface and electrical contact pads on the third surface and the fourth surface; and a second semiconductor chip affixed on the third surface; and metal reflow bodies joining the electrical contact pads on the fourth surface and the electrical contact pads on the first surface; the first surface covered by molding compound and the fourth surface not covered by molding compound; and
in which the third device including a third insulating substrate paralleling the first substrate having a fifth surface and a sixth surface and electrical contact pads on the fifth surface and the sixth surface; and passive electrical components affixed on the fifth surface; and metal reflow bodies joining the electrical contact pads on the third surface and the electrical contact pads on the sixth surface, which is not covered by molding compound; and
molding compound covering the passive devices and the fifth surface from edge to edge.
2. The system according to claim 1 in which the passive electrical components include resistors, capacitors, and inductors.
3. The system according to claim 1 in which the first semiconductor chip includes a stacked semiconductor chips electrically connected to contact pads on the first substrate surface.
4. The system according to claim 1 in which the second semiconductor chip includes a stacked semiconductor chips electrically connected to contact pads on the third substrate surface.
5. A method for fabricating a semiconductor system comprising the steps of:
affixing a first semiconductor chip to a first surface of a first insulating substrate;
electrically connecting the first semiconductor chip to contact pads on the first surface of the first substrate;
encapsulating the first surface including the first semiconductor chip with a molding compound except the contact pads;
affixing a second semiconductor chip to a third surface of a second insulating substrate;
electrically connecting the second semiconductor chip to contact pads on the third surface of the second substrate;
encapsulating the third surface including the second semiconductor chip with a molding compound except the contact pads;
joining a fourth surface of the second substrate and the first surface of the first substrate with metal reflow bodies;
affixing a passive electrical component to a fifth surface of a third insulating substrate;
electrically connecting the passive electrical component to contact pads on the fifth surface of the third substrate;
encapsulating the fifth surface including the passive electrical component with a molding compound from edge to edge; and
joining a sixth surface of the third substrate and the fifth surface of the second substrate with metal reflow bodies.
6. The method according to claim 5 , in which the first substrate adapted to be singulated into individual packaged semiconductor systems.
7. The method according to claim 6 further including the step of singulating the first substrate into individual packaged semiconductor systems.
8. The method according to claim 5 further including the step of attaching metal reflow bodies to the contact pads on the first surface.
11. The method according to claim 5 , in which the first semiconductor chip includes a stack of semiconductor chips, each chip flip-chip bonded or wire-bonded to the first substrate.
12. The method according to claim 5 , in which the second semiconductor chip includes a stack of semiconductor chips, each chip flip-chip bonded or wire-bonded to the second substrate.
13. The method according to claim 5 , in which the passive electrical component includes a plurality of passive electrical components including resistors and capacitors.
14. The method according to claim 13 , in which the passive electrical component further includes an inductor.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/204,991 US20080315387A1 (en) | 2006-05-01 | 2008-09-05 | Semiconductor Package-on-Package System Including Integrated Passive Components |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/380,953 US7569918B2 (en) | 2006-05-01 | 2006-05-01 | Semiconductor package-on-package system including integrated passive components |
US12/204,991 US20080315387A1 (en) | 2006-05-01 | 2008-09-05 | Semiconductor Package-on-Package System Including Integrated Passive Components |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/380,953 Continuation US7569918B2 (en) | 2006-05-01 | 2006-05-01 | Semiconductor package-on-package system including integrated passive components |
Publications (1)
Publication Number | Publication Date |
---|---|
US20080315387A1 true US20080315387A1 (en) | 2008-12-25 |
Family
ID=38648806
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/380,953 Active 2027-05-30 US7569918B2 (en) | 2006-05-01 | 2006-05-01 | Semiconductor package-on-package system including integrated passive components |
US12/204,991 Abandoned US20080315387A1 (en) | 2006-05-01 | 2008-09-05 | Semiconductor Package-on-Package System Including Integrated Passive Components |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/380,953 Active 2027-05-30 US7569918B2 (en) | 2006-05-01 | 2006-05-01 | Semiconductor package-on-package system including integrated passive components |
Country Status (3)
Country | Link |
---|---|
US (2) | US7569918B2 (en) |
TW (1) | TW200802739A (en) |
WO (1) | WO2007130938A2 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100140773A1 (en) * | 2008-12-10 | 2010-06-10 | Manolito Fabres Galera | Stacked chip, micro-layered lead frame semiconductor package |
US8288849B2 (en) | 2010-05-07 | 2012-10-16 | Texas Instruments Incorporated | Method for attaching wide bus memory and serial memory to a processor within a chip scale package footprint |
US20140097513A1 (en) * | 2012-10-08 | 2014-04-10 | Jong-Joo Lee | Package-on-Package Type Package Including Integrated Circuit Devices and Associated Passive Components on Different Levels |
US20160225728A1 (en) * | 2013-01-22 | 2016-08-04 | Siliconware Precision Industries Co., Ltd. | Method of manufacturing semiconductor package |
US20170069598A1 (en) * | 2014-06-16 | 2017-03-09 | Intel Corporation | Method for direct integration of memory die to logic die without use of thru silicon vias (tsv) |
Families Citing this family (29)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102006016345A1 (en) * | 2006-04-05 | 2007-10-18 | Infineon Technologies Ag | Semiconductor module with discrete components and method for producing the same |
US7868440B2 (en) * | 2006-08-25 | 2011-01-11 | Micron Technology, Inc. | Packaged microdevices and methods for manufacturing packaged microdevices |
JP5005321B2 (en) * | 2006-11-08 | 2012-08-22 | パナソニック株式会社 | Semiconductor device |
JP2008141059A (en) * | 2006-12-04 | 2008-06-19 | Nec Electronics Corp | Semiconductor device |
US7608921B2 (en) * | 2006-12-07 | 2009-10-27 | Stats Chippac, Inc. | Multi-layer semiconductor package |
US20080258286A1 (en) * | 2007-04-23 | 2008-10-23 | Texas Instruments Incorporated | High Input/Output, Low Profile Package-On-Package Semiconductor System |
US8115304B1 (en) * | 2008-02-06 | 2012-02-14 | Xilinx, Inc. | Method of implementing a discrete element in an integrated circuit |
US8193624B1 (en) * | 2008-02-25 | 2012-06-05 | Amkor Technology, Inc. | Semiconductor device having improved contact interface reliability and method therefor |
US8169058B2 (en) | 2009-08-21 | 2012-05-01 | Stats Chippac, Ltd. | Semiconductor device and method of stacking die on leadframe electrically connected by conductive pillars |
US8383457B2 (en) | 2010-09-03 | 2013-02-26 | Stats Chippac, Ltd. | Semiconductor device and method of forming interposer frame over semiconductor die to provide vertical interconnect |
USRE48111E1 (en) | 2009-08-21 | 2020-07-21 | JCET Semiconductor (Shaoxing) Co. Ltd. | Semiconductor device and method of forming interposer frame over semiconductor die to provide vertical interconnect |
US8618654B2 (en) * | 2010-07-20 | 2013-12-31 | Marvell World Trade Ltd. | Structures embedded within core material and methods of manufacturing thereof |
US8508045B2 (en) | 2011-03-03 | 2013-08-13 | Broadcom Corporation | Package 3D interconnection and method of making same |
US9064781B2 (en) * | 2011-03-03 | 2015-06-23 | Broadcom Corporation | Package 3D interconnection and method of making same |
US8765497B2 (en) * | 2011-09-02 | 2014-07-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging and function tests for package-on-package and system-in-package structures |
CN103117270B (en) * | 2011-10-11 | 2015-09-02 | 钰创科技股份有限公司 | High speed memory chip module and electronic system device |
US9355924B2 (en) * | 2012-10-30 | 2016-05-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit underfill scheme |
US20140225706A1 (en) * | 2013-02-13 | 2014-08-14 | Qualcomm Incorporated | In substrate coupled inductor structure |
CN103489792B (en) * | 2013-08-06 | 2016-02-03 | 江苏长电科技股份有限公司 | First be honored as a queen and lose three-dimensional systematic flip chip encapsulation structure and process |
CN103390563B (en) * | 2013-08-06 | 2016-03-30 | 江苏长电科技股份有限公司 | Erosion flip-chip of being first honored as a queen three-dimensional systematic metal circuit board structure &processes method |
US10083932B2 (en) * | 2014-01-17 | 2018-09-25 | Nvidia Corporation | Package on package arrangement and method |
US12068231B2 (en) * | 2014-05-24 | 2024-08-20 | Broadpak Corporation | 3D integrations and methods of making thereof |
US10163871B2 (en) * | 2015-10-02 | 2018-12-25 | Qualcomm Incorporated | Integrated device comprising embedded package on package (PoP) device |
US10297575B2 (en) * | 2016-05-06 | 2019-05-21 | Amkor Technology, Inc. | Semiconductor device utilizing an adhesive to attach an upper package to a lower die |
KR101994752B1 (en) * | 2016-07-26 | 2019-07-01 | 삼성전기주식회사 | Fan-out semiconductor package |
US11894322B2 (en) | 2018-05-29 | 2024-02-06 | Analog Devices, Inc. | Launch structures for radio frequency integrated device packages |
US10757813B2 (en) * | 2018-10-12 | 2020-08-25 | Advanced Semiconductor Engineering, Inc. | Embedded component package structure and manufacturing method thereof |
US11088125B2 (en) * | 2019-09-17 | 2021-08-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | IPD modules with flexible connection scheme in packaging |
US11744021B2 (en) | 2022-01-21 | 2023-08-29 | Analog Devices, Inc. | Electronic assembly |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4554613A (en) * | 1983-10-31 | 1985-11-19 | Kaufman Lance R | Multiple substrate circuit package |
US20050121764A1 (en) * | 2003-12-04 | 2005-06-09 | Debendra Mallik | Stackable integrated circuit packaging |
US6998721B2 (en) * | 2002-11-08 | 2006-02-14 | Stmicroelectronics, Inc. | Stacking and encapsulation of multiple interconnected integrated circuits |
US20060175696A1 (en) * | 2005-02-04 | 2006-08-10 | Stats Chippac Ltd. | Nested integrated circuit package on package system |
US20080157325A1 (en) * | 2006-12-31 | 2008-07-03 | Seng Guan Chow | Integrated circuit package with molded cavity |
US20080157319A1 (en) * | 2006-12-28 | 2008-07-03 | Stats Chippac Ltd. | Mountable integrated circuit package-in-package system with adhesive spacing structures |
US20080169549A1 (en) * | 2005-04-29 | 2008-07-17 | Flynn Carson | Stacked integrated circuit package system and method of manufacture therefor |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6297550B1 (en) * | 1998-04-01 | 2001-10-02 | Lsi Logic Corporation | Bondable anodized aluminum heatspreader for semiconductor packages |
US6297551B1 (en) * | 1999-09-22 | 2001-10-02 | Agere Systems Guardian Corp. | Integrated circuit packages with improved EMI characteristics |
US6228682B1 (en) * | 1999-12-21 | 2001-05-08 | International Business Machines Corporation | Multi-cavity substrate structure for discrete devices |
US6734539B2 (en) * | 2000-12-27 | 2004-05-11 | Lucent Technologies Inc. | Stacked module package |
US6537852B2 (en) * | 2001-08-22 | 2003-03-25 | International Business Machines Corporation | Spacer - connector stud for stacked surface laminated multichip modules and methods of manufacture |
US7034387B2 (en) * | 2003-04-04 | 2006-04-25 | Chippac, Inc. | Semiconductor multipackage module including processor and memory package assemblies |
US7154175B2 (en) * | 2004-06-21 | 2006-12-26 | Intel Corporation | Ground plane for integrated circuit package |
US7160757B2 (en) * | 2005-04-25 | 2007-01-09 | Intel Corporation | Gap control between interposer and substrate in electronic assemblies |
DE102006016345A1 (en) * | 2006-04-05 | 2007-10-18 | Infineon Technologies Ag | Semiconductor module with discrete components and method for producing the same |
US7242081B1 (en) * | 2006-04-24 | 2007-07-10 | Advanced Semiconductor Engineering Inc. | Stacked package structure |
-
2006
- 2006-05-01 US US11/380,953 patent/US7569918B2/en active Active
-
2007
- 2007-05-01 TW TW096115513A patent/TW200802739A/en unknown
- 2007-05-01 WO PCT/US2007/067872 patent/WO2007130938A2/en active Application Filing
-
2008
- 2008-09-05 US US12/204,991 patent/US20080315387A1/en not_active Abandoned
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4554613A (en) * | 1983-10-31 | 1985-11-19 | Kaufman Lance R | Multiple substrate circuit package |
US6998721B2 (en) * | 2002-11-08 | 2006-02-14 | Stmicroelectronics, Inc. | Stacking and encapsulation of multiple interconnected integrated circuits |
US20050121764A1 (en) * | 2003-12-04 | 2005-06-09 | Debendra Mallik | Stackable integrated circuit packaging |
US20060175696A1 (en) * | 2005-02-04 | 2006-08-10 | Stats Chippac Ltd. | Nested integrated circuit package on package system |
US20080169549A1 (en) * | 2005-04-29 | 2008-07-17 | Flynn Carson | Stacked integrated circuit package system and method of manufacture therefor |
US20080157319A1 (en) * | 2006-12-28 | 2008-07-03 | Stats Chippac Ltd. | Mountable integrated circuit package-in-package system with adhesive spacing structures |
US20080157325A1 (en) * | 2006-12-31 | 2008-07-03 | Seng Guan Chow | Integrated circuit package with molded cavity |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100140773A1 (en) * | 2008-12-10 | 2010-06-10 | Manolito Fabres Galera | Stacked chip, micro-layered lead frame semiconductor package |
US8288849B2 (en) | 2010-05-07 | 2012-10-16 | Texas Instruments Incorporated | Method for attaching wide bus memory and serial memory to a processor within a chip scale package footprint |
US20140097513A1 (en) * | 2012-10-08 | 2014-04-10 | Jong-Joo Lee | Package-on-Package Type Package Including Integrated Circuit Devices and Associated Passive Components on Different Levels |
US9679853B2 (en) * | 2012-10-08 | 2017-06-13 | Samsung Electronics Co., Ltd. | Package-on-package type package including integrated circuit devices and associated passive components on different levels |
US10128191B2 (en) | 2012-10-08 | 2018-11-13 | Samsung Electronics Co., Ltd. | Package-on-package type package including integrated circuit devices and associated passive components on different levels |
US20160225728A1 (en) * | 2013-01-22 | 2016-08-04 | Siliconware Precision Industries Co., Ltd. | Method of manufacturing semiconductor package |
US9997477B2 (en) * | 2013-01-22 | 2018-06-12 | Siliconware Precision Industries Co., Ltd. | Method of manufacturing semiconductor package |
US20170069598A1 (en) * | 2014-06-16 | 2017-03-09 | Intel Corporation | Method for direct integration of memory die to logic die without use of thru silicon vias (tsv) |
US10068874B2 (en) * | 2014-06-16 | 2018-09-04 | Intel Corporation | Method for direct integration of memory die to logic die without use of thru silicon vias (TSV) |
Also Published As
Publication number | Publication date |
---|---|
TW200802739A (en) | 2008-01-01 |
US20070254404A1 (en) | 2007-11-01 |
WO2007130938A2 (en) | 2007-11-15 |
US7569918B2 (en) | 2009-08-04 |
WO2007130938A3 (en) | 2009-01-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7569918B2 (en) | Semiconductor package-on-package system including integrated passive components | |
US20070216008A1 (en) | Low profile semiconductor package-on-package | |
US10720406B2 (en) | Stacked semiconductor system having interposer of half-etched and molded sheet metal | |
US6876553B2 (en) | Enhanced die-up ball grid array package with two substrates | |
US7242081B1 (en) | Stacked package structure | |
US8952271B2 (en) | Circuit board, semiconductor device, and method of manufacturing semiconductor device | |
US7573137B2 (en) | Controlling flip-chip techniques for concurrent ball bonds in semiconductor devices | |
US6330967B1 (en) | Process to produce a high temperature interconnection | |
US6551854B2 (en) | Semiconductor device having bump electrodes and method of manufacturing the same | |
US20180240789A1 (en) | Stackable electronic package and method of fabricating same | |
US20080258286A1 (en) | High Input/Output, Low Profile Package-On-Package Semiconductor System | |
US11869829B2 (en) | Semiconductor device with through-mold via | |
US20050116322A1 (en) | Circuit module | |
US7420814B2 (en) | Package stack and manufacturing method thereof | |
JP3847602B2 (en) | Stacked semiconductor device, method for manufacturing the same, motherboard mounted with semiconductor device, and method for manufacturing motherboard mounted with semiconductor device | |
US9780067B2 (en) | Semiconductor chip metal alloy thermal interface material | |
US7847414B2 (en) | Chip package structure | |
US20070170571A1 (en) | Low profile semiconductor system having a partial-cavity substrate | |
TW200933868A (en) | Stacked chip package structure | |
KR101053746B1 (en) | Semiconductor system and manufacturing method thereof | |
KR100447895B1 (en) | Chip scale package having reduced size corresponding to size of semiconductor chip and fabricating method thereof | |
JP4593951B2 (en) | Multi-chip package manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |