US20080185718A1 - Nanostructure-Based Package Interconnect - Google Patents
Nanostructure-Based Package Interconnect Download PDFInfo
- Publication number
- US20080185718A1 US20080185718A1 US12/061,469 US6146908A US2008185718A1 US 20080185718 A1 US20080185718 A1 US 20080185718A1 US 6146908 A US6146908 A US 6146908A US 2008185718 A1 US2008185718 A1 US 2008185718A1
- Authority
- US
- United States
- Prior art keywords
- nano
- template
- sized openings
- die
- nanostructure
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 claims abstract description 63
- 239000002086 nanomaterial Substances 0.000 claims abstract description 45
- 239000000758 substrate Substances 0.000 claims abstract description 44
- 239000002105 nanoparticle Substances 0.000 claims abstract description 29
- 239000002070 nanowire Substances 0.000 claims abstract description 22
- 239000011148 porous material Substances 0.000 claims description 14
- 239000004417 polycarbonate Substances 0.000 claims description 11
- 229920000515 polycarbonate Polymers 0.000 claims description 11
- 238000012545 processing Methods 0.000 claims description 11
- 229920006289 polycarbonate film Polymers 0.000 claims description 8
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 claims description 6
- 229910052751 metal Inorganic materials 0.000 description 23
- 239000002184 metal Substances 0.000 description 22
- 235000012431 wafers Nutrition 0.000 description 22
- 239000010410 layer Substances 0.000 description 18
- 239000010931 gold Substances 0.000 description 15
- 239000010949 copper Substances 0.000 description 11
- 238000010586 diagram Methods 0.000 description 11
- 238000004519 manufacturing process Methods 0.000 description 11
- 229910052782 aluminium Inorganic materials 0.000 description 9
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 9
- 229910052737 gold Inorganic materials 0.000 description 8
- 238000012360 testing method Methods 0.000 description 8
- 238000005530 etching Methods 0.000 description 7
- 229910052709 silver Inorganic materials 0.000 description 7
- 229910000679 solder Inorganic materials 0.000 description 7
- 238000002048 anodisation reaction Methods 0.000 description 6
- 238000000151 deposition Methods 0.000 description 5
- 238000005538 encapsulation Methods 0.000 description 5
- 238000005516 engineering process Methods 0.000 description 5
- 239000011295 pitch Substances 0.000 description 5
- 238000005476 soldering Methods 0.000 description 5
- IAZDPXIOMUYVGZ-UHFFFAOYSA-N Dimethylsulphoxide Chemical compound CS(C)=O IAZDPXIOMUYVGZ-UHFFFAOYSA-N 0.000 description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- 229910052802 copper Inorganic materials 0.000 description 4
- 230000008021 deposition Effects 0.000 description 4
- 238000013508 migration Methods 0.000 description 4
- 238000000059 patterning Methods 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- YMWUJEATGCHHMB-UHFFFAOYSA-N Dichloromethane Chemical compound ClCCl YMWUJEATGCHHMB-UHFFFAOYSA-N 0.000 description 3
- MUBZPKHOEPUJKR-UHFFFAOYSA-N Oxalic acid Chemical compound OC(=O)C(O)=O MUBZPKHOEPUJKR-UHFFFAOYSA-N 0.000 description 3
- 230000005540 biological transmission Effects 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- 238000009713 electroplating Methods 0.000 description 3
- 238000007689 inspection Methods 0.000 description 3
- 239000011810 insulating material Substances 0.000 description 3
- 238000002360 preparation method Methods 0.000 description 3
- 239000004065 semiconductor Substances 0.000 description 3
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 239000000919 ceramic Substances 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 2
- 239000003792 electrolyte Substances 0.000 description 2
- 238000010884 ion-beam technique Methods 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 238000001465 metallisation Methods 0.000 description 2
- 238000004377 microelectronic Methods 0.000 description 2
- 238000010295 mobile communication Methods 0.000 description 2
- 238000004806 packaging method and process Methods 0.000 description 2
- 238000005240 physical vapour deposition Methods 0.000 description 2
- 238000007639 printing Methods 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- 239000010944 silver (metal) Substances 0.000 description 2
- 239000000243 solution Substances 0.000 description 2
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 1
- VEXZGXHMUGYJMC-UHFFFAOYSA-M Chloride anion Chemical compound [Cl-] VEXZGXHMUGYJMC-UHFFFAOYSA-M 0.000 description 1
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- QAOWNCQODCNURD-UHFFFAOYSA-L Sulfate Chemical compound [O-]S([O-])(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-L 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 239000004411 aluminium Substances 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 239000007864 aqueous solution Substances 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 239000000356 contaminant Substances 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 239000008367 deionised water Substances 0.000 description 1
- 229910001873 dinitrogen Inorganic materials 0.000 description 1
- 238000004090 dissolution Methods 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 238000004070 electrodeposition Methods 0.000 description 1
- 238000005566 electron beam evaporation Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 239000012528 membrane Substances 0.000 description 1
- 229910001510 metal chloride Inorganic materials 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000002073 nanorod Substances 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 239000003960 organic solvent Substances 0.000 description 1
- 235000006408 oxalic acid Nutrition 0.000 description 1
- 238000012858 packaging process Methods 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 239000004033 plastic Substances 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 239000002904 solvent Substances 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 238000009987 spinning Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 238000010561 standard procedure Methods 0.000 description 1
- 239000002344 surface layer Substances 0.000 description 1
- 238000003466 welding Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05568—Disposition the whole external layer protruding from the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05573—Single external layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/1147—Manufacturing methods using a lift-off mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13144—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8119—Arrangement of the bump connectors prior to mounting
- H01L2224/81191—Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/812—Applying energy for connecting
- H01L2224/81201—Compression bonding
- H01L2224/81205—Ultrasonic bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01015—Phosphorus [P]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01027—Cobalt [Co]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01072—Hafnium [Hf]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01075—Rhenium [Re]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/10251—Elemental semiconductors, i.e. Group IV
- H01L2924/10253—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/141—Analog devices
- H01L2924/1423—Monolithic Microwave Integrated Circuit [MMIC]
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/701—Integrated with dissimilar structures on a common substrate
- Y10S977/712—Integrated with dissimilar structures on a common substrate formed from plural layers of nanosized material, e.g. stacked structures
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/762—Nanowire or quantum wire, i.e. axially elongated structure having two dimensions of 100 nm or less
Definitions
- Embodiments of the invention relate to the field of nanotechnology, and more specifically, to nanotechnology in packaging.
- the existing interconnect technology has several problems or limitations.
- metals are susceptible to electro-migration, especially at high current densities.
- the pitch and size of bumps become smaller for higher density interconnects, the current density carried by the metal bumps is also increasing. This leads to worsened electro-migration, posing serious reliability risks.
- high density interconnects require decreased input/output (I/O) pitch and therefore bump size.
- I/O input/output
- Existing bump pitch for processor die is approximately 180 ⁇ m. It is extremely difficult to achieve nanometer-scale interconnect (e.g., in the order of 30 ⁇ m or less) using existing materials and processes partly because of the increased resistance and the electro-migration problem.
- FIG. 1A is a diagram illustrating a manufacturing system in which one embodiment of the invention may be practiced.
- FIG. 1B is a diagram illustrating an application system 100 according to one embodiment of the invention.
- FIG. 2A is a diagram illustrating a package according to one embodiment of the invention.
- FIG. 2B is a diagram illustrating a nanostructure bump according to one embodiment of the invention.
- FIG. 3 is a flowchart illustrating a process to interconnect a package according to one embodiment of the invention.
- FIG. 4 is a flowchart illustrating a process to form a nanostructure bump using AAO template according to one embodiment of the invention.
- FIG. 5 is a flowchart illustrating a process to form a nanostructure bump using polycarbonate template according to one embodiment of the invention.
- FIG. 6 is a flowchart illustrating a process to attach a die to a substrate using the nanostructure bump according to one embodiment of the invention.
- An embodiment of the present invention is an interconnect technique.
- a nanostructure bump is formed on a die.
- the nanostructure bump has a template defining nano-sized openings and metallic nano-wires extending from the nano-sized openings.
- the die is attached to a substrate via the nanostructure bump.
- One embodiment of the invention may be described as a process which is usually depicted as a flowchart, a flow diagram, a structure diagram, or a block diagram. Although a flowchart may describe the operations as a sequential process, many of the operations can be performed in parallel or concurrently. In addition, the order of the operations may be re-arranged. A process is terminated when its operations are completed. A process may correspond to a method, a program, a procedure, a method of manufacturing or fabrication, etc.
- An embodiment of the present invention is a technique for die-to-substrate interconnects.
- a metallic nanostructure is used as interconnect bump for fine pitch and high-current carrying applications.
- the nanostructure bump includes a template having nano-sized openings (e.g., pores or holes).
- the template may be an anodized aluminum oxide (AAO) template or a meso-porous polycarbonate membrane.
- Highly ordered metallic nano-wires of metal such as gold (Au), silver (Ag), or copper (Cu) may be vertically grown from the nano-sized openings on the AAO or polycarbonate template.
- the metallic nano-wires may serve as electrical and thermal conducting path.
- the metallic nano-wires exhibit high current-carrying capability.
- Au nano-wire has current-carrying capability of up to 10 8 A/cm 2 which is two orders of magnitude higher than that of conventional micron-sized Au. Due to small sizes, the nanostructure bump provides very fine pitches for high density interconnect applications. In addition, the high current-carrying capability of the nano-wires reduces electro-migration risks encountered at high current densities.
- the nanostructure-based package interconnect is suitable for ultra high power interconnect applications.
- FIG. 1A is a diagram illustrating a manufacturing system 10 in which one embodiment of the invention can be practiced.
- the system 10 includes a wafer fabrication phase 15 , a wafer bumping phase 17 , a wafer preparation phase 18 , a wafer dicing phase 20 , an encapsulation phase 30 , a testing phase 40 , and a board assembly phase 50 .
- the system 10 represents a manufacturing flow of a semiconductor packaging process.
- the wafer fabrication phase 15 fabricates the wafer containing a number of dice.
- the individual dice may be any microelectronic devices such as microprocessors, memory devices, interface circuits, etc.
- the wafer fabrication phase 15 includes typical processes for semiconductor fabrication such as preparation of the wafer surface, growth of silicon dioxide (SiO 2 ), patterning and subsequent implantation or diffusion of dopants to obtain the desired electrical properties, growth or deposition of a gate dielectric, and growth or deposition of insulating materials, depositing layers of metal and insulating material and etching it into the desired patterns.
- the metal layers consist of aluminium or more recently copper.
- the various metal layers are interconnected by etching holes, called “vias,” in the insulating material.
- the wafer bumping phase 17 provides attachment bumps to the wafer for package interconnects. Nanostructure bumps with nano-wires are deposited, coated, or attached to the wafer. The bumping process may include evaporation, patterning, metal deposition, etching, etc. The nanostructure bumps are used for attaching the individual dice to the substrates in the encapsulation phase 30 . This phase may be integrated with the wafer fabrication phase 15 .
- the wafer preparation phase 18 prepares a wafer containing dice for packaging and testing. During this phase, the wafers are sorted after the patterning process. An inspection may be carried out to check for wafer defects. Then, the wafer may be mounted on a backing tape that adheres to the back of the wafer. The mounting tape provides mechanical support for handling during subsequent phases.
- the wafer dicing phase 20 dices, cuts, or saws the wafer into individual dice.
- High precision saw blade and image recognition unit may be used.
- De-ionized water may be dispensed on the wafer to wash away any residual particles or contaminants during the dicing. Then, the wafer is dried by being spun at high spinning speed.
- the encapsulation phase 30 encapsulates the dice and the package substrates.
- the dice may be homogeneous or heterogeneous.
- the encapsulation includes printing the composite paste, placing the dice, flip-chip fluxing and placement, reflowing, or thermo-sonically bonding to bond the nanostructure bumps on the die to the metal pads on the substrate. Additional processing tasks may be performed including inspection, under-fill dispensing and curing, etc.
- Integrated heat spreader (IHS) may be attached to the die and substrate assembly. The encapsulated assembly of the dice and substrate becomes a package ready to be tested.
- the testing phase 40 performs one or more tests on the package under various conditions.
- the test may be highly accelerated stress test (HAST) or biased-HAST.
- the package may be powered or non-powered.
- the testing phase 40 may be optional.
- the board assembly phase 50 assembles the package into a printed circuit board. This phase attaches the device package to the board. This phase may include various soldering processes, reflow, testing, and inspection. The assembled board is then installed into a platform in a system or unit.
- FIG. 1B is a diagram illustrating an application system 100 according to one embodiment of the invention.
- the system 100 represents a mobile communication module. It includes a system on package (SOP) 110 , an intermediate frequency processing unit 160 , and a base-band processing unit 165 .
- SOP system on package
- the SOP 110 represents the front end processing unit for the mobile communication module. It is a transceiver incorporating on-package integrated lumped passive components as well as RF components. It includes an antenna 115 , a duplexer 120 , a filter 125 , a system-on-chip (SOC) 150 , a power amplifier (PA) 180 , and a filter 185 .
- SOC system-on-chip
- PA power amplifier
- the antenna 115 receives and transmits RF signals. It is designed in compact micro-strip and strip-line for L and C-band wireless applications.
- the duplexer 120 acts as a switch to couple to the antenna 115 to the receiver and the transmitter to the antenna 115 .
- the filters 125 and 185 are C-band LTCC-strip-line filter at 5.8 GHz and narrowband performance of 200 MHz suitable for the Institute of Electrical and Electronic Engineers (IEEE) 802.11 wireless local area network (WLAN).
- the SOC 150 includes a low noise amplifier (LNA) 130 , a down converter 135 , a local voltage controlled oscillator (VCO) 140 , an up converter 170 , and a driver amplifier 175 .
- the LNA 130 amplifies the received signal.
- the down converter 135 is a mixer to convert the RF signal to the IF band to be processed by the IF processing unit 160 .
- the up converter 170 is a mixer to convert the IF signal to the proper RF signal for transmission.
- the VCO 140 generates modulation signal at appropriate frequencies for down conversion and up conversion.
- the driver amplifier 175 drives the PA 180 .
- the PA 180 amplifies the transmit signal for transmission.
- the IF processing unit 160 includes analog components to process IF signals for receiving and transmission. It may include a band-pass filter and a low pass filter at suitable frequency bands.
- the base-band processing unit 165 may include analog-to-digital converter (ADC) and digital-to-analog converter (DAC) to convert analog signal to digital data and vice versa. It may include a digital processor with memory and peripheral components to process digital data.
- the SOP 110 may be a multi-layer three-dimensional (3D) architecture for a monolithic microwave integrated circuit (MMIC) with EP technology. It may be implemented using Low Temperature Co-fired Ceramics (LTCC) and organic-based technologies.
- the 3D architecture may include multiple layers include a layer 10 to implement the planar antenna 115 , layers 20 , 22 , and 24 for the filters 125 and 185 , and layer 30 for the SOC 150 , monolithic microwave integrated circuits (MMICs), and the passive components using EP technology.
- the MMICs include packaged devices 35 with metallic nanostructure as interconnect bumps.
- FIG. 2A is a diagram illustrating a package 200 according to one embodiment of the invention.
- the package 200 represents a package completed in the encapsulation phase 130 shown in FIG. 1A or the packaged device 35 shown in FIG. 1B . It includes a substrate 210 and a die 230 .
- the substrate 210 is a package substrate that provides support and electrical interconnects for the die 230 .
- the substrate 210 may be any suitable material such as silicon or any ceramic or polymeric substrate.
- the substrate 210 has substrate pads 220 .
- the substrate pads 220 are placed on the top surface of the substrate 210 and provide contact points for interconnections with the die 230 .
- the die 230 is any semiconductor die. It may have a microelectronic device such as a microprocessor, a memory, an interface chip, an integrated circuit, etc.
- the die 230 is attached to the substrate 210 by a number of nanostructure bumps 250 .
- the nanostructure bumps 250 provide interconnects with the substrate pads 220 on the substrate 210 .
- the nanostructure bumps 250 may be fabricated using fabrication techniques described later.
- the die 230 may be attached to the substrate 210 using at least two techniques: soldering and thermo-sonic bonding.
- the attachment 260 may represent the solder paste or bump when the soldering technique is used. It may represent the metal layer of the same type as the metal used in the nanostructure bumps 250 when the thermo-sonic bonding technique is used.
- the substrate 220 may be Cu and the nanowires in the nanostructure bump 2150 may be grown from Au.
- the substrate pads 220 may be coated with the attachment 260 as an Au layer so that reliable metal-to-metal bonding may be achieved.
- FIG. 2B is a diagram illustrating the nanostructure bump 250 shown in FIG. 2A according to one embodiment of the invention.
- the nanostructure bump 250 includes a template 260 and a number of metallic nano-wires 280 .
- the template 260 has or defines nano-sized openings 270 .
- the template 260 is disposed, deposited, or coated on a die. It may be an anodic aluminum oxide (AAO) template having the nano-sized openings 270 as an ordered array of pores, or a polycarbonate template having the nano-sized openings as holes etched from a polycarbonate film. It may have a thickness of approximately a few hundred nanometers (nm) such as ranging from 100 nm to 500 nm.
- the nano-sized openings may have sizes ranging from 5 nm to 300 nm.
- the metallic nano-wires 280 are grown from a metal and extend from the nano-sized openings that correspond to interconnect contacts on the die. Essentially, the pores or holes are filled with a suitable metal (e.g., Au, Ag, or Cu) to form metallic nano-wires or rods defined by the template. This may be performed using electroplating or electroless process with AAO as a growth template.
- a suitable metal e.g., Au, Ag, or Cu
- FIG. 3 is a flowchart illustrating a process 300 to interconnect a package according to one embodiment of the invention.
- the process 300 forms a nanostructure bump on a die (Block 310 ).
- the nanostructure bump has a template defining, or having, nano-sized openings and metallic nano-wires grown from, or extending from, the nano-sized openings using a metal such as Au, Ag, or Cu.
- the process 300 attaches the die to a substrate via the nanostructure bump (Block 320 ). The process 300 is then terminated.
- FIG. 4 is a flowchart illustrating a process 310 shown in FIG. 3 to form a nanostructure bump using an AAO template according to one embodiment of the invention.
- the process 310 deposits an aluminum layer or film on the die (Block 410 ).
- the aluminum layer includes aluminum of high purity.
- the deposition of the aluminum layer may be performed by electron beam evaporation or by sputtering.
- the process 310 patterns the aluminum layer for subsequent creation of ordered pores (Block 420 ).
- the patterning may be performed using a standard lithographic patterning process.
- the process 310 anodizes the patterned aluminum layer to form an anodic aluminum oxide (AAO) template defining, or having, the nano-sized openings (Block 430 ).
- AAO anodic aluminum oxide
- aluminum oxidizes as a porous structure with aligned pores that have close-packed order at short range and with pore sizes that may be varied from approximately 5 nm to 30 nm.
- the anodization creates alumina with an ordered array of slender (e.g., with high aspect ratio) pores running perpendicular to the thickness of the aluminum layer.
- the nano-sized openings are the ordered array of pores.
- the anodization may be carried out either using 5% phosphoric acid at 80V or 0.3 M oxalic acid at 40V. Both anodization processes may be carried out at around room temperature and may last for several hours.
- the thickness of the AAO template may be controlled by adjusting the voltage, current, solvents, etc.
- the process 310 deposits the metal to form the metallic nano-wires into the pores (Block 440 ).
- the metal deposition may be carried out in an organic solution of dimethylsulfoxide (DMSO) with a metal chloride (e.g., AuCl x ) as an electrolyte, in a sealed glass chamber at approximately 130° C. under nitrogen gas for inert atmosphere.
- An alternating current (AC) voltage may be used at frequencies less than 1 KHz.
- the nano-wires are formed via metal diffusion and deposition into the AAO pores.
- the nano-wire growth rate is a function of the AC voltage, AC frequency, solution concentration as well as the geometrical features of the AAO pores.
- a typical growth rate is approximately 50 nm per minute.
- the process 310 etches the AAO template (Block 450 ).
- the etching may be partial and use hydrogen fluoride (HF).
- HF hydrogen fluoride
- the thickness of the AAO template may be controlled.
- the thickness of the AAO template therefore, may be controlled during the initial anodization or during the template etching.
- the template thickness may be controlled to a few hundred nanometers.
- FIG. 5 is a flowchart illustrating a process 310 shown in FIG. 3 to form a nanostructure bump using polycarbonate template according to one embodiment of the invention.
- the process 310 spin coats the die with a polycarbonate film (Block 510 ).
- the thickness of the polycarbonate template may be controlled to a few hundred nanometers.
- the process 310 etches the polycarbonate film using an ion beam to create the nano-sized openings as holes (Block 520 ).
- the holes may have sizes ranging approximately from 5 nm to 300 nm.
- the etching may be performed by rastering an ion beam over the polycarbonate film.
- the etched polycarbonate film forms a polycarbonate template.
- the process 310 deposits the metal to form the metallic nano-wires in the holes (Block 530 ). This may be performed by electro-deposition of metal (e.g., Au) from the aqueous solution of Au chloride or sulfate as an electrolyte. Then, the process 310 etches away at least a surface layer of the polycarbonate template in an organic solvent such as dichloromethane (Block 540 ). The process 310 is then terminated.
- metal e.g., Au
- organic solvent such as dichloromethane
- FIG. 6 is a flowchart illustrating a process 320 shown in FIG. 3 to attach a die to a substrate using the nanostructure bump according to one embodiment of the invention.
- the process 320 selects whether soldering or thermo-sonic bonding technique is used. If the soldering technique is used, the process 320 deposits solder paste on substrate pads on the substrate (Block 610 ). This may be performed using s standard solder pasting process. Then, the die is positioned or aligned with the substrate using any standard technique such as pick-and-place. Then, the process 320 reflows the nanostructure bump to form joint with the solder paste (Block 620 ). For nanostructure bumps with Au or Ag, a Ni or Cu layer may be deposited or coated on top of the exposed Au or Ag for more reliable wettable surface because Au and Ag may have high dissolution rate in molten solder. This may be performed by physical vapor deposition (PVD) or electroplating. For nanostructure bumps with Cu, such coating may not be necessary. The process 320 is then terminated.
- PVD physical vapor deposition
- the process 320 first determines if the substrate pads and the nano-wires in the nanostructure bumps have the same type of metal. If so, the process 320 proceeds directly to Block 650 . Otherwise, the process 320 forms a metal layer on the substrate pads having same type as the metal of the nano-wires (Block 640 ). For example, Au or Ag layer may be formed on top of the Cu pads in the substrate pads for Au-Au or Ag-Ag metal-to-metal bond. Then, the process 320 thermo-sonically bonds the nanostructure bump with substrate pads on the substrate (Block 650 ). By applying heat and ultrasonic vibration, the metal-to-metal bonding may be achieved through plastic deformation and solid-state diffusion and solid-state welding. Conventional wire bumping equipment or process may be used. The process 320 is then terminated.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electroplating Methods And Accessories (AREA)
- Wire Bonding (AREA)
- Micromachines (AREA)
Abstract
An embodiment of the present invention is an interconnect technique. A nanostructure bump is formed on a die. The nanostructure bump has a template defining nano-sized openings and metallic nano-wires extending from the nano-sized openings. The die is attached to a substrate via the nanostructure bump.
Description
- 1. Field of the Invention
- Embodiments of the invention relate to the field of nanotechnology, and more specifically, to nanotechnology in packaging.
- 2. Description of Related Art
- Current first level interconnect technology involves metal, typically copper (Cu), bump formation on the silicon die and solder formation on the substrate side, using either stencil printing or electroplating. During chip attachment process, the solder reflows to form an electrical interconnect between the die and the substrate.
- The existing interconnect technology has several problems or limitations. First, metals are susceptible to electro-migration, especially at high current densities. As the pitch and size of bumps become smaller for higher density interconnects, the current density carried by the metal bumps is also increasing. This leads to worsened electro-migration, posing serious reliability risks. Second, high density interconnects require decreased input/output (I/O) pitch and therefore bump size. Existing bump pitch for processor die is approximately 180 μm. It is extremely difficult to achieve nanometer-scale interconnect (e.g., in the order of 30 μm or less) using existing materials and processes partly because of the increased resistance and the electro-migration problem.
- Embodiments of invention may best be understood by referring to the following description and accompanying drawings that are used to illustrate embodiments of the invention. In the drawings:
-
FIG. 1A is a diagram illustrating a manufacturing system in which one embodiment of the invention may be practiced. -
FIG. 1B is a diagram illustrating anapplication system 100 according to one embodiment of the invention -
FIG. 2A is a diagram illustrating a package according to one embodiment of the invention. -
FIG. 2B is a diagram illustrating a nanostructure bump according to one embodiment of the invention. -
FIG. 3 is a flowchart illustrating a process to interconnect a package according to one embodiment of the invention. -
FIG. 4 is a flowchart illustrating a process to form a nanostructure bump using AAO template according to one embodiment of the invention. -
FIG. 5 is a flowchart illustrating a process to form a nanostructure bump using polycarbonate template according to one embodiment of the invention. -
FIG. 6 is a flowchart illustrating a process to attach a die to a substrate using the nanostructure bump according to one embodiment of the invention. - An embodiment of the present invention is an interconnect technique. A nanostructure bump is formed on a die. The nanostructure bump has a template defining nano-sized openings and metallic nano-wires extending from the nano-sized openings. The die is attached to a substrate via the nanostructure bump.
- In the following description, numerous specific details are set forth. However, it is understood that embodiments of the invention may be practiced without these specific details. In other instances, well-known circuits, structures, and techniques have not been shown to avoid obscuring the understanding of this description.
- One embodiment of the invention may be described as a process which is usually depicted as a flowchart, a flow diagram, a structure diagram, or a block diagram. Although a flowchart may describe the operations as a sequential process, many of the operations can be performed in parallel or concurrently. In addition, the order of the operations may be re-arranged. A process is terminated when its operations are completed. A process may correspond to a method, a program, a procedure, a method of manufacturing or fabrication, etc.
- An embodiment of the present invention is a technique for die-to-substrate interconnects. A metallic nanostructure is used as interconnect bump for fine pitch and high-current carrying applications. The nanostructure bump includes a template having nano-sized openings (e.g., pores or holes). The template may be an anodized aluminum oxide (AAO) template or a meso-porous polycarbonate membrane. Highly ordered metallic nano-wires of metal such as gold (Au), silver (Ag), or copper (Cu) may be vertically grown from the nano-sized openings on the AAO or polycarbonate template. The metallic nano-wires may serve as electrical and thermal conducting path. The metallic nano-wires exhibit high current-carrying capability. For example, Au nano-wire has current-carrying capability of up to 108 A/cm2 which is two orders of magnitude higher than that of conventional micron-sized Au. Due to small sizes, the nanostructure bump provides very fine pitches for high density interconnect applications. In addition, the high current-carrying capability of the nano-wires reduces electro-migration risks encountered at high current densities. The nanostructure-based package interconnect is suitable for ultra high power interconnect applications.
-
FIG. 1A is a diagram illustrating amanufacturing system 10 in which one embodiment of the invention can be practiced. Thesystem 10 includes awafer fabrication phase 15, a wafer bumpingphase 17, awafer preparation phase 18, awafer dicing phase 20, anencapsulation phase 30, atesting phase 40, and aboard assembly phase 50. Thesystem 10 represents a manufacturing flow of a semiconductor packaging process. - The
wafer fabrication phase 15 fabricates the wafer containing a number of dice. The individual dice may be any microelectronic devices such as microprocessors, memory devices, interface circuits, etc. Thewafer fabrication phase 15 includes typical processes for semiconductor fabrication such as preparation of the wafer surface, growth of silicon dioxide (SiO2), patterning and subsequent implantation or diffusion of dopants to obtain the desired electrical properties, growth or deposition of a gate dielectric, and growth or deposition of insulating materials, depositing layers of metal and insulating material and etching it into the desired patterns. Typically the metal layers consist of aluminium or more recently copper. The various metal layers are interconnected by etching holes, called “vias,” in the insulating material. - The wafer bumping
phase 17 provides attachment bumps to the wafer for package interconnects. Nanostructure bumps with nano-wires are deposited, coated, or attached to the wafer. The bumping process may include evaporation, patterning, metal deposition, etching, etc. The nanostructure bumps are used for attaching the individual dice to the substrates in theencapsulation phase 30. This phase may be integrated with thewafer fabrication phase 15. - The
wafer preparation phase 18 prepares a wafer containing dice for packaging and testing. During this phase, the wafers are sorted after the patterning process. An inspection may be carried out to check for wafer defects. Then, the wafer may be mounted on a backing tape that adheres to the back of the wafer. The mounting tape provides mechanical support for handling during subsequent phases. - The
wafer dicing phase 20 dices, cuts, or saws the wafer into individual dice. High precision saw blade and image recognition unit may be used. De-ionized water may be dispensed on the wafer to wash away any residual particles or contaminants during the dicing. Then, the wafer is dried by being spun at high spinning speed. - The
encapsulation phase 30 encapsulates the dice and the package substrates. The dice may be homogeneous or heterogeneous. The encapsulation includes printing the composite paste, placing the dice, flip-chip fluxing and placement, reflowing, or thermo-sonically bonding to bond the nanostructure bumps on the die to the metal pads on the substrate. Additional processing tasks may be performed including inspection, under-fill dispensing and curing, etc. Integrated heat spreader (IHS) may be attached to the die and substrate assembly. The encapsulated assembly of the dice and substrate becomes a package ready to be tested. - The
testing phase 40 performs one or more tests on the package under various conditions. The test may be highly accelerated stress test (HAST) or biased-HAST. The package may be powered or non-powered. Thetesting phase 40 may be optional. - The
board assembly phase 50 assembles the package into a printed circuit board. This phase attaches the device package to the board. This phase may include various soldering processes, reflow, testing, and inspection. The assembled board is then installed into a platform in a system or unit. -
FIG. 1B is a diagram illustrating anapplication system 100 according to one embodiment of the invention. Thesystem 100 represents a mobile communication module. It includes a system on package (SOP) 110, an intermediatefrequency processing unit 160, and a base-band processing unit 165. - The
SOP 110 represents the front end processing unit for the mobile communication module. It is a transceiver incorporating on-package integrated lumped passive components as well as RF components. It includes anantenna 115, aduplexer 120, afilter 125, a system-on-chip (SOC) 150, a power amplifier (PA) 180, and afilter 185. - The
antenna 115 receives and transmits RF signals. It is designed in compact micro-strip and strip-line for L and C-band wireless applications. Theduplexer 120 acts as a switch to couple to theantenna 115 to the receiver and the transmitter to theantenna 115. Thefilters SOC 150 includes a low noise amplifier (LNA) 130, adown converter 135, a local voltage controlled oscillator (VCO) 140, an upconverter 170, and adriver amplifier 175. TheLNA 130 amplifies the received signal. The downconverter 135 is a mixer to convert the RF signal to the IF band to be processed by theIF processing unit 160. The upconverter 170 is a mixer to convert the IF signal to the proper RF signal for transmission. TheVCO 140 generates modulation signal at appropriate frequencies for down conversion and up conversion. Thedriver amplifier 175 drives thePA 180. ThePA 180 amplifies the transmit signal for transmission. - The
IF processing unit 160 includes analog components to process IF signals for receiving and transmission. It may include a band-pass filter and a low pass filter at suitable frequency bands. The base-band processing unit 165 may include analog-to-digital converter (ADC) and digital-to-analog converter (DAC) to convert analog signal to digital data and vice versa. It may include a digital processor with memory and peripheral components to process digital data. - The
SOP 110 may be a multi-layer three-dimensional (3D) architecture for a monolithic microwave integrated circuit (MMIC) with EP technology. It may be implemented using Low Temperature Co-fired Ceramics (LTCC) and organic-based technologies. The 3D architecture may include multiple layers include alayer 10 to implement theplanar antenna 115, layers 20, 22, and 24 for thefilters layer 30 for theSOC 150, monolithic microwave integrated circuits (MMICs), and the passive components using EP technology. In particular, the MMICs include packageddevices 35 with metallic nanostructure as interconnect bumps. -
FIG. 2A is a diagram illustrating apackage 200 according to one embodiment of the invention. Thepackage 200 represents a package completed in theencapsulation phase 130 shown inFIG. 1A or the packageddevice 35 shown inFIG. 1B . It includes asubstrate 210 and adie 230. - The
substrate 210 is a package substrate that provides support and electrical interconnects for thedie 230. Thesubstrate 210 may be any suitable material such as silicon or any ceramic or polymeric substrate. Thesubstrate 210 hassubstrate pads 220. Thesubstrate pads 220 are placed on the top surface of thesubstrate 210 and provide contact points for interconnections with thedie 230. - The
die 230 is any semiconductor die. It may have a microelectronic device such as a microprocessor, a memory, an interface chip, an integrated circuit, etc. Thedie 230 is attached to thesubstrate 210 by a number of nanostructure bumps 250. The nanostructure bumps 250 provide interconnects with thesubstrate pads 220 on thesubstrate 210. The nanostructure bumps 250 may be fabricated using fabrication techniques described later. Thedie 230 may be attached to thesubstrate 210 using at least two techniques: soldering and thermo-sonic bonding. Theattachment 260 may represent the solder paste or bump when the soldering technique is used. It may represent the metal layer of the same type as the metal used in the nanostructure bumps 250 when the thermo-sonic bonding technique is used. For example, thesubstrate 220 may be Cu and the nanowires in the nanostructure bump 2150 may be grown from Au. When thermo-sonic bonding is used, thesubstrate pads 220 may be coated with theattachment 260 as an Au layer so that reliable metal-to-metal bonding may be achieved. -
FIG. 2B is a diagram illustrating thenanostructure bump 250 shown inFIG. 2A according to one embodiment of the invention. Thenanostructure bump 250 includes atemplate 260 and a number of metallic nano-wires 280. - The
template 260 has or defines nano-sized openings 270. Thetemplate 260 is disposed, deposited, or coated on a die. It may be an anodic aluminum oxide (AAO) template having the nano-sized openings 270 as an ordered array of pores, or a polycarbonate template having the nano-sized openings as holes etched from a polycarbonate film. It may have a thickness of approximately a few hundred nanometers (nm) such as ranging from 100 nm to 500 nm. The nano-sized openings may have sizes ranging from 5 nm to 300 nm. - The metallic nano-
wires 280 are grown from a metal and extend from the nano-sized openings that correspond to interconnect contacts on the die. Essentially, the pores or holes are filled with a suitable metal (e.g., Au, Ag, or Cu) to form metallic nano-wires or rods defined by the template. This may be performed using electroplating or electroless process with AAO as a growth template. -
FIG. 3 is a flowchart illustrating aprocess 300 to interconnect a package according to one embodiment of the invention. - Upon START, the
process 300 forms a nanostructure bump on a die (Block 310). The nanostructure bump has a template defining, or having, nano-sized openings and metallic nano-wires grown from, or extending from, the nano-sized openings using a metal such as Au, Ag, or Cu. Then, theprocess 300 attaches the die to a substrate via the nanostructure bump (Block 320). Theprocess 300 is then terminated. -
FIG. 4 is a flowchart illustrating aprocess 310 shown inFIG. 3 to form a nanostructure bump using an AAO template according to one embodiment of the invention. - Upon START, the
process 310 deposits an aluminum layer or film on the die (Block 410). The aluminum layer includes aluminum of high purity. The deposition of the aluminum layer may be performed by electron beam evaporation or by sputtering. Then, theprocess 310 patterns the aluminum layer for subsequent creation of ordered pores (Block 420). The patterning may be performed using a standard lithographic patterning process. Next, theprocess 310 anodizes the patterned aluminum layer to form an anodic aluminum oxide (AAO) template defining, or having, the nano-sized openings (Block 430). Under proper anodization conditions, aluminum oxidizes as a porous structure with aligned pores that have close-packed order at short range and with pore sizes that may be varied from approximately 5 nm to 30 nm. The anodization creates alumina with an ordered array of slender (e.g., with high aspect ratio) pores running perpendicular to the thickness of the aluminum layer. The nano-sized openings are the ordered array of pores. The anodization may be carried out either using 5% phosphoric acid at 80V or 0.3 M oxalic acid at 40V. Both anodization processes may be carried out at around room temperature and may last for several hours. During anodization, the thickness of the AAO template may be controlled by adjusting the voltage, current, solvents, etc. - Then, the
process 310 deposits the metal to form the metallic nano-wires into the pores (Block 440). The metal deposition may be carried out in an organic solution of dimethylsulfoxide (DMSO) with a metal chloride (e.g., AuClx) as an electrolyte, in a sealed glass chamber at approximately 130° C. under nitrogen gas for inert atmosphere. An alternating current (AC) voltage may be used at frequencies less than 1 KHz. The nano-wires are formed via metal diffusion and deposition into the AAO pores. The nano-wire growth rate is a function of the AC voltage, AC frequency, solution concentration as well as the geometrical features of the AAO pores. A typical growth rate is approximately 50 nm per minute. - Next, the
process 310 etches the AAO template (Block 450). The etching may be partial and use hydrogen fluoride (HF). During etching, the thickness of the AAO template may be controlled. The thickness of the AAO template, therefore, may be controlled during the initial anodization or during the template etching. The template thickness may be controlled to a few hundred nanometers. -
FIG. 5 is a flowchart illustrating aprocess 310 shown inFIG. 3 to form a nanostructure bump using polycarbonate template according to one embodiment of the invention. - Upon START, the
process 310 spin coats the die with a polycarbonate film (Block 510). During spin coating, the thickness of the polycarbonate template may be controlled to a few hundred nanometers. Then, theprocess 310 etches the polycarbonate film using an ion beam to create the nano-sized openings as holes (Block 520). The holes may have sizes ranging approximately from 5 nm to 300 nm. The etching may be performed by rastering an ion beam over the polycarbonate film. The etched polycarbonate film forms a polycarbonate template. - Next, the
process 310 deposits the metal to form the metallic nano-wires in the holes (Block 530). This may be performed by electro-deposition of metal (e.g., Au) from the aqueous solution of Au chloride or sulfate as an electrolyte. Then, theprocess 310 etches away at least a surface layer of the polycarbonate template in an organic solvent such as dichloromethane (Block 540). Theprocess 310 is then terminated. -
FIG. 6 is a flowchart illustrating aprocess 320 shown inFIG. 3 to attach a die to a substrate using the nanostructure bump according to one embodiment of the invention. - Upon START, the
process 320 selects whether soldering or thermo-sonic bonding technique is used. If the soldering technique is used, theprocess 320 deposits solder paste on substrate pads on the substrate (Block 610). This may be performed using s standard solder pasting process. Then, the die is positioned or aligned with the substrate using any standard technique such as pick-and-place. Then, theprocess 320 reflows the nanostructure bump to form joint with the solder paste (Block 620). For nanostructure bumps with Au or Ag, a Ni or Cu layer may be deposited or coated on top of the exposed Au or Ag for more reliable wettable surface because Au and Ag may have high dissolution rate in molten solder. This may be performed by physical vapor deposition (PVD) or electroplating. For nanostructure bumps with Cu, such coating may not be necessary. Theprocess 320 is then terminated. - If the thermo-sonic bonding technique is used, the
process 320 first determines if the substrate pads and the nano-wires in the nanostructure bumps have the same type of metal. If so, theprocess 320 proceeds directly toBlock 650. Otherwise, theprocess 320 forms a metal layer on the substrate pads having same type as the metal of the nano-wires (Block 640). For example, Au or Ag layer may be formed on top of the Cu pads in the substrate pads for Au-Au or Ag-Ag metal-to-metal bond. Then, theprocess 320 thermo-sonically bonds the nanostructure bump with substrate pads on the substrate (Block 650). By applying heat and ultrasonic vibration, the metal-to-metal bonding may be achieved through plastic deformation and solid-state diffusion and solid-state welding. Conventional wire bumping equipment or process may be used. Theprocess 320 is then terminated. - While the invention has been described in terms of several embodiments, those of ordinary skill in the art will recognize that the invention is not limited to the embodiments described, but can be practiced with modification and alteration within the spirit and scope of the appended claims. The description is thus to be regarded as illustrative instead of limiting.
Claims (12)
1-9. (canceled)
10. A nanostructure bump comprising:
a template defining nano-sized openings disposed on a die; and
metallic nano-wires extending from the nano-sized openings that correspond to interconnect contacts on the die.
11. The nanostructure bump of claim 10 wherein the template comprises:
an anodic aluminum oxide (AAO) template having the nano-sized openings being an ordered array of pores.
12. The nanostructure bump of claim 10 wherein the template comprises:
a polycarbonate template having the nano-sized openings being holes etched from a polycarbonate film.
13. The nanostructure bump of claim 10 wherein the template has thickness ranging approximately from 100 nm to 500 nm.
14. The nanostructure bump of claim 10 wherein the nano-sized openings have sizes ranging approximately from 5 nm to 300 nm.
15. A package comprising:
a die;
a substrate having substrate pads; and
a nanostructure bump deposited or coated on the die and attached to the substrate at the substrate pads, the nanostructure bump comprising:
a template defining nano-sized openings, and
metallic nano-wires extending from the nano-sized openings that correspond to interconnect contacts on the die.
16. The package of claim 15 wherein the template comprises:
an anodic aluminum oxide (AAO) template having the nano-sized openings being an ordered array of pores.
17. The package of claim 15 wherein the template comprises:
a polycarbonate template having the nano-sized openings being holes etched from a polycarbonate film.
18. A system comprising:
a base-band processing unit to process base-band data;
an intermediate frequency (IF) processing unit coupled to the base-band processing unit to process an IF signal; and
a system on package (SOP) coupled to the IF processing unit to process a radio frequency (RF) signal, the SOP comprising a packaged device, the packaged device comprising:
a die,
a substrate having substrate pads, and
a nanostructure bump deposited or coated on the die and attached to the substrate at the substrate pads, the nanostructure bump comprising a template defining nano-sized openings, and metallic nano-wires extending from the nano-sized openings that correspond to interconnect contacts on the die.
19. The system of claim 18 wherein the template comprises:
an anodic aluminum oxide (AAO) template having the nano-sized openings being an ordered array of pores.
20. The system of claim 18 wherein the template comprises:
a polycarbonate template having the nano-sized openings being holes etched from a polycarbonate film.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/061,469 US20080185718A1 (en) | 2005-12-22 | 2008-04-02 | Nanostructure-Based Package Interconnect |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/315,532 US7371674B2 (en) | 2005-12-22 | 2005-12-22 | Nanostructure-based package interconnect |
US12/061,469 US20080185718A1 (en) | 2005-12-22 | 2008-04-02 | Nanostructure-Based Package Interconnect |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/315,532 Division US7371674B2 (en) | 2005-12-22 | 2005-12-22 | Nanostructure-based package interconnect |
Publications (1)
Publication Number | Publication Date |
---|---|
US20080185718A1 true US20080185718A1 (en) | 2008-08-07 |
Family
ID=38006872
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/315,532 Expired - Fee Related US7371674B2 (en) | 2005-12-22 | 2005-12-22 | Nanostructure-based package interconnect |
US12/061,469 Abandoned US20080185718A1 (en) | 2005-12-22 | 2008-04-02 | Nanostructure-Based Package Interconnect |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/315,532 Expired - Fee Related US7371674B2 (en) | 2005-12-22 | 2005-12-22 | Nanostructure-based package interconnect |
Country Status (6)
Country | Link |
---|---|
US (2) | US7371674B2 (en) |
JP (1) | JP5546765B2 (en) |
CN (1) | CN101317255B (en) |
DE (1) | DE112006002983T5 (en) |
TW (1) | TWI327131B (en) |
WO (1) | WO2007078627A1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100102425A1 (en) * | 2008-10-24 | 2010-04-29 | Electronics And Telecommunications Research Institute | Ultra wideband system-on-package and method of manufacturing the same |
US20120119370A1 (en) * | 2010-11-11 | 2012-05-17 | Jae-Wook Yoo | Semiconductor package and semiconductor system including the same |
US8643179B2 (en) | 2010-11-17 | 2014-02-04 | Samsung Electronics Co., Ltd. | Bump structure including nano-wires and a body connecting ends of the nano-wires, semiconductor package having the bump structure and method of manufacturing the semiconductor package |
US20220102307A1 (en) * | 2019-04-08 | 2022-03-31 | Texas Instruments Incorporated | Dielectric and metallic nanowire bond layers |
Families Citing this family (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7713858B2 (en) | 2006-03-31 | 2010-05-11 | Intel Corporation | Carbon nanotube-solder composite structures for interconnects, process of making same, packages containing same, and systems containing same |
US8679630B2 (en) * | 2006-05-17 | 2014-03-25 | Purdue Research Foundation | Vertical carbon nanotube device in nanoporous templates |
JP4744360B2 (en) * | 2006-05-22 | 2011-08-10 | 富士通株式会社 | Semiconductor device |
US7476568B2 (en) * | 2006-06-30 | 2009-01-13 | Intel Corporation | Wafer-level assembly of heat spreaders for dual IHS packages |
US9487877B2 (en) * | 2007-02-01 | 2016-11-08 | Purdue Research Foundation | Contact metallization of carbon nanotubes |
JP4361572B2 (en) * | 2007-02-28 | 2009-11-11 | 株式会社新川 | Bonding apparatus and method |
KR101345456B1 (en) * | 2007-08-29 | 2013-12-27 | 재단법인서울대학교산학협력재단 | Horizontal nanowire growth method at selective location, nanowire prepared therefrom and nano device comprising the same |
CN101827782B (en) * | 2007-09-12 | 2014-12-10 | 斯莫特克有限公司 | Connecting and bonding adjacent layers with nanostructures |
FR2923078B1 (en) * | 2007-10-26 | 2017-09-01 | Centre Nat De La Rech Scient - Cnrs | METHOD FOR MANUFACTURING ELECTRICALLY CONDUCTIVE MECHANICAL INTERCONNECTION MEMBER |
US20090194424A1 (en) * | 2008-02-01 | 2009-08-06 | Franklin Aaron D | Contact metallization of carbon nanotubes |
US20100224998A1 (en) * | 2008-06-26 | 2010-09-09 | Carben Semicon Limited | Integrated Circuit with Ribtan Interconnects |
US8715981B2 (en) * | 2009-01-27 | 2014-05-06 | Purdue Research Foundation | Electrochemical biosensor |
US20100252317A1 (en) * | 2009-04-03 | 2010-10-07 | Formfactor, Inc. | Carbon nanotube contact structures for use with semiconductor dies and other electronic devices |
US8872154B2 (en) * | 2009-04-06 | 2014-10-28 | Purdue Research Foundation | Field effect transistor fabrication from carbon nanotubes |
FR2964786B1 (en) * | 2010-09-09 | 2013-03-15 | Commissariat Energie Atomique | METHOD FOR PRODUCING CHIP ELEMENTS WITH WIRE INSERTION GROOVES |
CN103165480A (en) * | 2011-12-15 | 2013-06-19 | 北京大学深圳研究生院 | Preparation method for flip chip salient point |
US8907479B2 (en) | 2013-03-11 | 2014-12-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Treating copper surfaces for packaging |
CN103896207B (en) * | 2014-04-14 | 2015-11-18 | 河南省科学院应用物理研究所有限公司 | A kind of carbon nano pipe array bonding method based on power electro thermal coupling |
CN104637831B (en) * | 2015-02-12 | 2017-06-27 | 华中科技大学 | A copper-copper bonding process based on copper nanowires |
US9468989B2 (en) * | 2015-02-26 | 2016-10-18 | Northrop Grumman Systems Corporation | High-conductivity bonding of metal nanowire arrays |
CN106158674A (en) * | 2015-04-16 | 2016-11-23 | 清华大学 | Interconnecting method between sheet |
CN106158828A (en) * | 2015-04-16 | 2016-11-23 | 清华大学 | The manufacture method of interconnection structure and encapsulating structure between interconnection structure, sheet between sheet |
US20170162536A1 (en) | 2015-12-03 | 2017-06-08 | International Business Machines Corporation | Nanowires for pillar interconnects |
JP6797535B2 (en) * | 2016-03-07 | 2020-12-09 | 株式会社アドバンテスト | Manufacturing method of anisotropic conductive film and anisotropic conductive film |
US10304803B2 (en) * | 2016-05-05 | 2019-05-28 | Invensas Corporation | Nanoscale interconnect array for stacked dies |
US10840203B2 (en) | 2016-05-06 | 2020-11-17 | Smoltek Ab | Assembly platform |
US10515923B2 (en) * | 2017-05-31 | 2019-12-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming semiconductor package structure with twinned copper layer |
CN107881534A (en) * | 2017-11-10 | 2018-04-06 | 广州东有电子科技有限公司 | A kind of interconnecting method for the device and substrate for possessing metal electrode |
CA2985254A1 (en) * | 2017-11-14 | 2019-05-14 | Vuereal Inc | Integration and bonding of micro-devices into system substrate |
US11387202B2 (en) * | 2019-03-01 | 2022-07-12 | Invensas Llc | Nanowire bonding interconnect for fine-pitch microelectronics |
CN110364429B (en) * | 2019-06-12 | 2022-01-07 | 北海惠科光电技术有限公司 | Metal nanowire film, preparation method thereof and thin film transistor array |
CN114582744B (en) * | 2022-02-18 | 2022-11-22 | 广东省科学院半导体研究所 | Method for bonding and interconnecting high-density copper pillar bumps |
DE102022121193A1 (en) * | 2022-08-22 | 2024-02-22 | Danfoss Silicon Power Gmbh | ELECTRONIC STRUCTURE AND METHOD FOR PRODUCING THE SAME |
TWI860051B (en) * | 2023-08-22 | 2024-10-21 | 華邦電子股份有限公司 | Semiconductor structure and method for forming the same and semiconductor device |
Citations (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6185961B1 (en) * | 1999-01-27 | 2001-02-13 | The United States Of America As Represented By The Secretary Of The Navy | Nanopost arrays and process for making same |
US6278231B1 (en) * | 1998-03-27 | 2001-08-21 | Canon Kabushiki Kaisha | Nanostructure, electron emitting device, carbon nanotube device, and method of producing the same |
US20020137309A1 (en) * | 2001-03-21 | 2002-09-26 | Lintec Corporation | Sheet to form a protective film for chips and process for producing semiconductor chips |
US20020158342A1 (en) * | 2001-03-14 | 2002-10-31 | Mark Tuominen | Nanofabrication |
US20040126649A1 (en) * | 2002-12-30 | 2004-07-01 | Jin-Ming Chen | Simple procedure for growing highly-ordered nanofibers by self-catalytic growth |
US20040146710A1 (en) * | 2002-10-11 | 2004-07-29 | Weiner Anita M. | Metallic nanowire and method of making the same |
US20040233649A1 (en) * | 2001-06-06 | 2004-11-25 | Wolfgang Honlein | Electronic chip and electronic chip assembly |
US20050142933A1 (en) * | 2003-12-17 | 2005-06-30 | Gottfried Beer | Flexible rewiring plate for semiconductor components, and process for producing it |
US20050224975A1 (en) * | 2004-04-01 | 2005-10-13 | Basavanhally Nagesh R | High density nanostructured interconnection |
US20050272856A1 (en) * | 2003-07-08 | 2005-12-08 | Cooper Christopher H | Carbon nanotube containing materials and articles containing such materials for altering electromagnetic radiation |
US6989325B2 (en) * | 2003-09-03 | 2006-01-24 | Industrial Technology Research Institute | Self-assembled nanometer conductive bumps and method for fabricating |
US20060038990A1 (en) * | 2004-08-20 | 2006-02-23 | Habib Youssef M | Nanowire optical sensor system and methods for making and using same |
US20060037477A1 (en) * | 2003-10-24 | 2006-02-23 | Lopez Gabriel P | Fabrication of an anisotropic super hydrophobic/hydrophilic nanoporous membranes |
US20060266402A1 (en) * | 2005-05-26 | 2006-11-30 | An-Ping Zhang | Thermal transfer and power generation devices and methods of making the same |
US20060270229A1 (en) * | 2005-05-27 | 2006-11-30 | General Electric Company | Anodized aluminum oxide nanoporous template and associated method of fabrication |
US20060289351A1 (en) * | 2004-07-02 | 2006-12-28 | The University Of Chicago | Nanostructures synthesized using anodic aluminum oxide |
US20070020146A1 (en) * | 2005-06-29 | 2007-01-25 | Young James E | Nanopore structure and method using an insulating substrate |
US20070284257A1 (en) * | 2003-10-24 | 2007-12-13 | Yasuhiro Fukunaka | Apparatus for Manufacturing Metal Nanotube and Process for manufacturing Metal Nanotube |
US7393771B2 (en) * | 2004-06-29 | 2008-07-01 | Hitachi, Ltd. | Method for mounting an electronic part on a substrate using a liquid containing metal particles |
US20100188971A1 (en) * | 2009-01-23 | 2010-07-29 | Mung Chiang | Wireless Home Network Routing Protocol |
US20110008963A1 (en) * | 2009-07-08 | 2011-01-13 | Chimei Innolux Corporation | Method for making conductive film and film making equipment |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH05211029A (en) * | 1992-01-31 | 1993-08-20 | Ricoh Co Ltd | Electron emission element and its manufacture |
US6129901A (en) | 1997-11-18 | 2000-10-10 | Martin Moskovits | Controlled synthesis and metal-filling of aligned carbon nanotubes |
JP2002141633A (en) * | 2000-10-25 | 2002-05-17 | Lucent Technol Inc | Articles comprising vertically nano-interconnected circuit devices and methods of making the same |
JP2004243477A (en) * | 2003-02-14 | 2004-09-02 | Sharp Corp | Manufacturing method of carbonaceous nanostructure, carbonaceous nanostructure and electron source using it |
JP4434658B2 (en) * | 2003-08-08 | 2010-03-17 | キヤノン株式会社 | Structure and manufacturing method thereof |
-
2005
- 2005-12-22 US US11/315,532 patent/US7371674B2/en not_active Expired - Fee Related
-
2006
- 2006-12-08 DE DE112006002983T patent/DE112006002983T5/en not_active Ceased
- 2006-12-08 CN CN2006800441578A patent/CN101317255B/en not_active Expired - Fee Related
- 2006-12-08 WO PCT/US2006/047032 patent/WO2007078627A1/en active Application Filing
- 2006-12-08 JP JP2008545697A patent/JP5546765B2/en not_active Expired - Fee Related
- 2006-12-12 TW TW095146444A patent/TWI327131B/en not_active IP Right Cessation
-
2008
- 2008-04-02 US US12/061,469 patent/US20080185718A1/en not_active Abandoned
Patent Citations (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6278231B1 (en) * | 1998-03-27 | 2001-08-21 | Canon Kabushiki Kaisha | Nanostructure, electron emitting device, carbon nanotube device, and method of producing the same |
US6185961B1 (en) * | 1999-01-27 | 2001-02-13 | The United States Of America As Represented By The Secretary Of The Navy | Nanopost arrays and process for making same |
US20020158342A1 (en) * | 2001-03-14 | 2002-10-31 | Mark Tuominen | Nanofabrication |
US20020137309A1 (en) * | 2001-03-21 | 2002-09-26 | Lintec Corporation | Sheet to form a protective film for chips and process for producing semiconductor chips |
US20040233649A1 (en) * | 2001-06-06 | 2004-11-25 | Wolfgang Honlein | Electronic chip and electronic chip assembly |
US20040146710A1 (en) * | 2002-10-11 | 2004-07-29 | Weiner Anita M. | Metallic nanowire and method of making the same |
US20040126649A1 (en) * | 2002-12-30 | 2004-07-01 | Jin-Ming Chen | Simple procedure for growing highly-ordered nanofibers by self-catalytic growth |
US20050272856A1 (en) * | 2003-07-08 | 2005-12-08 | Cooper Christopher H | Carbon nanotube containing materials and articles containing such materials for altering electromagnetic radiation |
US6989325B2 (en) * | 2003-09-03 | 2006-01-24 | Industrial Technology Research Institute | Self-assembled nanometer conductive bumps and method for fabricating |
US20060037477A1 (en) * | 2003-10-24 | 2006-02-23 | Lopez Gabriel P | Fabrication of an anisotropic super hydrophobic/hydrophilic nanoporous membranes |
US20070284257A1 (en) * | 2003-10-24 | 2007-12-13 | Yasuhiro Fukunaka | Apparatus for Manufacturing Metal Nanotube and Process for manufacturing Metal Nanotube |
US20050142933A1 (en) * | 2003-12-17 | 2005-06-30 | Gottfried Beer | Flexible rewiring plate for semiconductor components, and process for producing it |
US20050224975A1 (en) * | 2004-04-01 | 2005-10-13 | Basavanhally Nagesh R | High density nanostructured interconnection |
US7393771B2 (en) * | 2004-06-29 | 2008-07-01 | Hitachi, Ltd. | Method for mounting an electronic part on a substrate using a liquid containing metal particles |
US20060289351A1 (en) * | 2004-07-02 | 2006-12-28 | The University Of Chicago | Nanostructures synthesized using anodic aluminum oxide |
US20060038990A1 (en) * | 2004-08-20 | 2006-02-23 | Habib Youssef M | Nanowire optical sensor system and methods for making and using same |
US20060266402A1 (en) * | 2005-05-26 | 2006-11-30 | An-Ping Zhang | Thermal transfer and power generation devices and methods of making the same |
US20060270229A1 (en) * | 2005-05-27 | 2006-11-30 | General Electric Company | Anodized aluminum oxide nanoporous template and associated method of fabrication |
US20070020146A1 (en) * | 2005-06-29 | 2007-01-25 | Young James E | Nanopore structure and method using an insulating substrate |
US20100188971A1 (en) * | 2009-01-23 | 2010-07-29 | Mung Chiang | Wireless Home Network Routing Protocol |
US20110008963A1 (en) * | 2009-07-08 | 2011-01-13 | Chimei Innolux Corporation | Method for making conductive film and film making equipment |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100102425A1 (en) * | 2008-10-24 | 2010-04-29 | Electronics And Telecommunications Research Institute | Ultra wideband system-on-package and method of manufacturing the same |
US8049319B2 (en) * | 2008-10-24 | 2011-11-01 | Electronics And Telecommunications Research Institute | Ultra wideband system-on-package |
US20120119370A1 (en) * | 2010-11-11 | 2012-05-17 | Jae-Wook Yoo | Semiconductor package and semiconductor system including the same |
US8466558B2 (en) * | 2010-11-11 | 2013-06-18 | Samsung Electronics Co., Ltd. | Semiconductor package and semiconductor system including the same |
US8643179B2 (en) | 2010-11-17 | 2014-02-04 | Samsung Electronics Co., Ltd. | Bump structure including nano-wires and a body connecting ends of the nano-wires, semiconductor package having the bump structure and method of manufacturing the semiconductor package |
US20140147974A1 (en) * | 2010-11-17 | 2014-05-29 | Samsung Electronics Co., Ltd. | Bump structure including nano-wires and a body connecting ends of the nano-wires, semiconductor package having the bump structure and method of manufacturing the semiconductor package |
US9076881B2 (en) * | 2010-11-17 | 2015-07-07 | Samsung Electronics Co., Ltd. | Bump structure including nano-wires and a body connecting ends of the nano-wires, semiconductor package having the bump structure and method of manufacturing the semiconductor package |
US20220102307A1 (en) * | 2019-04-08 | 2022-03-31 | Texas Instruments Incorporated | Dielectric and metallic nanowire bond layers |
US11791296B2 (en) * | 2019-04-08 | 2023-10-17 | Texas Instruments Incorporated | Dielectric and metallic nanowire bond layers |
Also Published As
Publication number | Publication date |
---|---|
US7371674B2 (en) | 2008-05-13 |
CN101317255B (en) | 2010-12-15 |
TW200736157A (en) | 2007-10-01 |
JP5546765B2 (en) | 2014-07-09 |
US20070148949A1 (en) | 2007-06-28 |
DE112006002983T5 (en) | 2008-11-13 |
JP2009523315A (en) | 2009-06-18 |
WO2007078627A1 (en) | 2007-07-12 |
CN101317255A (en) | 2008-12-03 |
TWI327131B (en) | 2010-07-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7371674B2 (en) | Nanostructure-based package interconnect | |
US8642386B2 (en) | Heat spreader as mechanical reinforcement for ultra-thin die | |
US10849240B2 (en) | Contact structures with porous networks for solder connections, and methods of fabricating same | |
KR102776483B1 (en) | Reconstituted substrate for radio frequency applications | |
US7435664B2 (en) | Wafer-level bonding for mechanically reinforced ultra-thin die | |
US7476568B2 (en) | Wafer-level assembly of heat spreaders for dual IHS packages | |
US20080003780A1 (en) | Detachable stiffener for ultra-thin die | |
US20070228926A1 (en) | Carbon nanotube via interconnect | |
US20100126631A1 (en) | Carbon nanotubes solder composite for high performance interconnect | |
EP0685857B1 (en) | Inductor chip device | |
KR20210117186A (en) | Semiconductor devices and methods of manufacturing semiconductor devices | |
US11881458B2 (en) | Semiconductor devices and methods of manufacturing semiconductor devices | |
US20060231927A1 (en) | Semiconductor chip mounting body and manufacturing method thereof | |
US20090014897A1 (en) | Semiconductor chip package and method of manufacturing the same | |
US20070231951A1 (en) | Reducing layer count in semiconductor packages | |
EP4177945A2 (en) | Die-substrate assembly having a sinter-bonded backside via structure and associated fabrication method | |
Ali et al. | Design and Comparison of Various Passive Components of a 5GHz Wireless LAN Applications | |
Bakir et al. | Chip integration of Sea of Leads compliant I/O interconnections for the ultimate enabling of chips with low-k interlayer dielectrics | |
Kripesh et al. | Three dimensional stacked modules using silicon carrier | |
Geng et al. | Study on a 3D packaging structure with benzocyclobutene as a dielectric layer for radio frequency application | |
JPH1065057A (en) | Semiconductor device and manufacture thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |