US20080173957A1 - Method of forming a semiconductor device having a symmetric dielectric regions and structure thereof - Google Patents
Method of forming a semiconductor device having a symmetric dielectric regions and structure thereof Download PDFInfo
- Publication number
- US20080173957A1 US20080173957A1 US11/848,612 US84861207A US2008173957A1 US 20080173957 A1 US20080173957 A1 US 20080173957A1 US 84861207 A US84861207 A US 84861207A US 2008173957 A1 US2008173957 A1 US 2008173957A1
- Authority
- US
- United States
- Prior art keywords
- gate electrode
- dielectric
- area
- oxidation
- semiconductor substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26586—Bombardment with radiation with high-energy radiation producing ion implantation characterised by the angle between the ion beam and the crystal planes or the main crystal surface
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0221—Manufacture or treatment of FETs having insulated gates [IGFET] having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended-drain MOSFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/603—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6704—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device
- H10D30/6713—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device characterised by the properties of the source or drain regions, e.g. compositions or sectional shapes
- H10D30/6715—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device characterised by the properties of the source or drain regions, e.g. compositions or sectional shapes characterised by the doping profiles, e.g. having lightly-doped source or drain extensions
- H10D30/6717—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device characterised by the properties of the source or drain regions, e.g. compositions or sectional shapes characterised by the doping profiles, e.g. having lightly-doped source or drain extensions the source and the drain regions being asymmetrical
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/351—Substrate regions of field-effect devices
- H10D62/357—Substrate regions of field-effect devices of FETs
- H10D62/364—Substrate regions of field-effect devices of FETs of IGFETs
- H10D62/371—Inactive supplementary semiconductor regions, e.g. for preventing punch-through, improving capacity effect or leakage current
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0212—Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/021—Manufacture or treatment using multiple gate spacer layers, e.g. bilayered sidewall spacers
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/981—Utilizing varying dielectric thickness
Definitions
- This invention relates generally to semiconductor devices, and more specifically, to semiconductor devices having asymmetric dielectric regions.
- MOSFETs metal oxide semiconductor field effect transistors
- the asymmetrical source and drain doped regions may have different dopants or different numbers of implanted regions.
- spacers on either side of a gate electrode may be different shapes or sizes. While these prior art techniques allow for increased drive current, to form these asymmetrically doped semiconductor devices additional process steps are used that undesirably increase cycle time. Therefore, a need exists for obtaining the advantages of asymmetrically doped source and drain regions without dramatically increasing cycle time.
- FIGS. 1 illustrates a cross-sectional view of a portion of a workpiece while implanting an oxidation enhancing species in accordance with an embodiment of the present invention
- FIG. 2 illustrates the workpiece of FIG. 1 after implanting the oxidation enhancing species in accordance with an embodiment of the present invention
- FIG. 3 illustrates the workpiece of FIG. 2 after forming a dielectric layer in accordance with an embodiment of the present invention
- FIG. 4 illustrates the workpiece of FIG. 3 after additional processing to form a semiconductor device in accordance with an embodiment of the present invention
- FIG. 5 illustrates the workpiece of FIG. 2 while implanting an oxidation reduction species in accordance with an embodiment of the present invention
- FIG. 6 illustrates the workpiece of FIG. 5 after implanting the oxidation reduction species in accordance with an embodiment of the present invention.
- FIG. 1 illustrates a cross-sectional view of a portion of a workpiece 10 having a semiconductor substrate 12 , a first dielectric layer 14 , a gate electrode 16 , a source region 18 , and a drain region 20 , while an implantation is being performed.
- the workpiece 10 is a portion of a semiconductor wafer and will undergo various processing to form a semiconductor device.
- the semiconductor substrate 12 can be any semiconductor material or combinations of materials, such as gallium arsenide, silicon germanium, silicon-on-insulator (SOI) (e.g., fully depleted SOI (FDSOI)), silicon, monocrystalline silicon, the like, and combinations of the above.
- SOI silicon-on-insulator
- the first dielectric layer 14 may be silicon dioxide, a high dielectric constant (hi-k) dielectric (such as hafnium oxide or zirconium oxide), the like, or a combination the above.
- the first dielectric layer 14 is hafnium oxide with an underlying layer of silicon dioxide, which may be a native silicon dioxide.
- the first dielectric layer 14 is not patterned, it may be patterned. For example, portions of the first dielectric layer 14 that are not under the gate electrode 16 may be removed while patterning a gate electrode layer to form the gate electrode 16 .
- the gate electrode 16 may be any suitable material, such as polysilicon (which subsequently may be doped), a metal gate, the like, or combinations of the above.
- the first dielectric layer 14 and the gate electrode 16 are formed by any suitable processes such as thermal oxidation, chemical vapor deposition (CVD), physical vapor deposition (PVD), the like, and combinations of the above.
- CVD chemical vapor deposition
- PVD physical vapor deposition
- the source region 18 and the drain region 20 may be switched so that the source region 18 is to the right of the gate electrode 16 and the drain region 20 is to the left of the gate electrode 16 .
- at this point in the processing there has been no doping to form source and drain regions in the source region 18 or the drain region 20 . In other words, no extensions or halo implants have occurred.
- the workpiece 10 in FIG. 1 is being implanted with an oxidation enhancing species 22 .
- the oxidation enhancing species 22 is being implanted into portions of the semiconductor substrate 12 and the gate electrode 16 so that oxidation growth will be increased in these regions.
- a mask such as a photoresist, may be formed over the workpiece 10 (and over the semiconductor substrate 12 ) and be patterned to expose the areas where the oxidation enhancing species 22 are to be located within the workpiece 10 . If a mask is used, the implantation may occur perpendicular to the workpiece 10 or at a tilt so that the angle between the semiconductor substrate 12 and the implantation is less than ninety degrees.
- a tilt is preferred so that a shadow region 24 can be formed in one of the regions, which in a preferred embodiment is the source region 18 .
- the shadow region 24 is a region where none of the oxidation enhancing species 22 will travel so that areas around the shadow region 24 will not be implanted with the oxidation enhancing species 22 .
- the shadow region 24 prevents oxidation enhancing species 22 from being implanted into portions of the first dielectric layer 14 , the gate electrode 16 , and the semiconductor substrate 12 , as will be better understood after discussing FIG. 2 .
- the tilt is approximately 5 to 30 degrees. However, the most desirable tilt will depend on the height and density of the gate electrode 16 . The taller and more dense the gate electrode 16 , it is desirable to use a lower tilt angle.
- the oxidation enhancing species 22 may be oxygen, germanium, fluorine, chlorine, the like or combinations of the above.
- the energy used is desirably low enough so that the oxidation enhancing species 22 reaches the desired depth in the semiconductor substrate 12 and the gate electrode 16 .
- the desired depth is approximately 5 to 10 nm.
- the energy is between approximately 2 and 8 keV.
- the actual energy chosen depends on the desired depth, which can vary based on the dimensions of the features, other processing that may occur, and the species used.
- any dose can be used. In one embodiment, a dose of 1e15/cm 2 is used.
- germanium is used as the oxidation enhancing species 22 at a 5 keV and a dosage of 1E15/cm 2 .
- fluorine for an N-type semiconductor device and germanium for a P-type semiconductor device.
- FIG. 2 shows the resulting implanted oxidation enhanced regions 26 after performing an implantation of an oxidation enhancing species 22 at a tilt, in accordance with the embodiment illustrated in FIG. 1 .
- the oxidation enhanced regions 26 are present in the drain region 20 , the top surface of the gate electrode 16 , and a first side of the gate electrode 16 .
- the oxidation enhanced regions 26 are also present in a first portion of the source region 18 and a first portion of a second side of the gate electrode 16 .
- the absence of the oxidation enhanced region 26 in a second portion of the source region 18 and a second portion of the second side of the gate electrode 16 is due to the shadow region.
- the area that is under and adjacent the second side of the gate electrode and a portion of the area of the gate electrode that is adjacent the second side of the gate electrode do not include the oxidation enhanced region 26 .
- the portion of the area under and adjacent the first side of the gate electrode and a portion of the area of the gate electrode that is adjacent the first side of the gate electrode does include the oxidation enhanced region 26 .
- portions of the semiconductor substrate 12 are converted to a second dielectric layer 40 .
- Portions of the gate electrode 16 may not be converted if the material chosen for the gate electrode 16 does not oxidize when exposed to the environment used to oxidize portions of the semiconductor substrate 12 .
- the resulting dielectric material depends on the material used for the gate electrode 16 and the semiconductor substrate 12 .
- the second dielectric layer 40 is silicon dioxide.
- the second dielectric layer 40 may or may not be the same material used for the first dielectric layer 14 .
- the conversion occurs by annealing the workpiece 10 .
- the conversion can occur by thermal oxidation in a dry oxygen environment at a temperature between approximately 700 and 1,000 degrees Celsius.
- An ambient of nitrogen and possibly oxygen may be used.
- the time for the thermal oxidation will vary based on the temperature used. For example, the duration of the thermal oxidation may be between 10 minutes to 2 hours. However, if the temperature of the thermal oxidation is approximately 1,000 degrees Celsius the duration of the thermal oxidation can be short, such as 10 minutes. As the temperature decreases, the duration will increase.
- the second dielectric layer 40 can be formed by any suitable method, such as other oxidation processes besides thermal oxidation.
- the portions of the second dielectric layer 40 that are formed in the oxidation enhanced region 26 of the gate electrode 16 and the semiconductor substrate 12 have a thickness greater than that of the rest of the second dielectric layer 40 . If portions of the gate electrode 16 are converted to the second dielectric layer 40 , the thickness of the second dielectric layer 40 on the second side of the gate electrode 16 is thinner than that of the second dielectric layer 40 on the first side of the gate electrode 16 due to the presence of the oxidation enhancement region 26 on the first side of the gate electrode 16 and the lack of the oxidation enhancement region 26 in areas adjacent the second side of the gate electrode 16 .
- region 46 in the source region 18 is thicker than region 48 in the drain region 20 .
- first dielectric area 44 At the intersection of the gate electrode 16 , the first dielectric layer 14 , and the semiconductor substrate 12 that is adjacent the first side of the gate electrode 16 is a first dielectric area 44 .
- second dielectric area 42 At the intersection of the gate electrode 16 , the first dielectric layer 14 , and the semiconductor substrate 12 that is adjacent the second side of the gate electrode 16 is a second dielectric area 42 .
- the first dielectric area 44 and the second dielectric area 42 both form bird's beaks, which is a name given to dielectric areas that have a bird beak shape, such as the bird's beaks that are created during LOCOS (local oxidation) processing to form isolation regions.
- the second dielectric area 42 is smaller than the first dielectric area 44 .
- the thickness of the second dielectric area 42 is approximately 1 ⁇ 2 that of the first dielectric area 44 .
- the thickness of the second dielectric area 42 is approximately 2 nm and the thickness of the first dielectric area 44 is approximately 4 nm.
- a third dielectric area lies between the first dielectric area 44 and the second dielectric area 42 .
- the third dielectric area is thinner than both the first dielectric area 44 and the second dielectric area 42 because it was not substantially oxidized during the conversion processing.
- the third dielectric area is a portion of the first dielectric layer 14 .
- the gate dielectric which is the dielectric under the gate electrode 16 , includes the first dielectric area 44 , the second dielectric area 42 , and a portion of the first dielectric layer 14 .
- the gate dielectric is a dielectric with asymmetric bird beak's or dielectric regions, where the dielectric region at one end is thicker than the dielectric region at the other end.
- the first dielectric layer 14 may be the same material as the second dielectric layer 40 . Alternatively, different materials may be used.
- the gate dielectric is made of two dielectrics where the ends are the same material and the area between the ends is a different material; in addition, the ends are asymmetric dielectric regions, where the dielectric region at one end is thicker than the dielectric region at the other end.
- the presence of the first dielectric area 44 and the second dielectric area 42 as part of the gate dielectric reduces delay and reduced capacitance in the semiconductor device without degradation in current. As the width of the first dielectric area 44 and the second dielectric area 42 increase, the drive current degrades. Since the thickness of the first dielectric area 44 is greater than that of the first dielectric layer 14 that forms the gate dielectric, the inversion layer that is formed during the functioning of the semiconductor device is pinched-off near the drain the saturation region making the saturation drain current insensitive to gate-drain overlap. The gate-drain overlap capacitance improves when the thickness of the first dielectric area 44 increases. The maximum steep improvement that may be able to be obtained is approximately 3.4%.
- the first dielectric area 44 and the second dielectric area 42 may be entirely under the gate electrode or the gate electrode 16 and the second dielectric layer 40 surrounding the gate electrode 16 , but some of these areas may extend outside the areas covered by the gate electrode 16 and the second dielectric layer 40 . Regardless, at least part of the first dielectric area 44 and the second dielectric area 42 will be under the gate electrode 16 .
- a source extension 50 and a drain extension 52 are formed in the source region 18 and the drain region 20 , respectively.
- a third dielectric layer such as silicon nitride, is formed, for example by CVD, and patterned to form spacers 54 .
- a deep source region 56 is formed in the source region 18 and a deep drain region 58 is formed in the drain region 20 .
- Portions of the second dielectric layer 40 may be removed to form the fourth dielectric 49 and the fifth dielectric 43 either when the spacers 54 are formed or after forming the deep source region 56 and the deep drain region 58 .
- the fourth dielectric 49 is thinner than the fifth dielectric 43 because more oxidation enhancing species was present in the area that was converted into the fifth dielectric 43 than in the area that was converted into the fourth dielectric 49 .
- silicide 60 is formed over the deep source region 56 and the deep drain region 58 .
- the gate electrode 16 includes silicon, silicide may be formed over the gate electrode 16 .
- an interlevel dielectric layer 64 is formed over the workpiece 10 and patterned to form openings, which are later filled with conductive material(s) to form contacts 62 .
- the contacts 62 are formed in the source region 18 and the drain region 20 .
- a contact (not shown) is formed and coupled to the gate electrode 16 .
- an oxidation enhancing species was implanted.
- an oxidation reduction species is implanted.
- the oxidation reduction species may be implanted in addition to the oxidation enhancing species, as illustrated in FIGS. 5 and 6 .
- co-implantation of an oxidation enhancing species and an oxidation reduction species is performed in one embodiment.
- an oxidation reduction species 28 such as nitrogen is implanted into the workpiece 10 after forming oxidation enhancement region 26 .
- the oxidation reduction species 28 is implanted into portions of the semiconductor substrate 12 and the gate electrode 16 so that oxidation growth will be inhibited in these regions.
- a mask such as photoresist, may be formed over the workpiece 10 (and over the semiconductor substrate 12 ) and be patterned to expose the areas where the oxidation reduction species 28 are to be implanted. If a mask is used, the implantation may occur perpendicular to the workpiece 10 or at a tilt so that the angle between the semiconductor substrate 12 and the implantation is less than ninety degrees.
- a tilt is preferred so that a shadow region 30 can be formed in one of the regions, which in a preferred embodiment is the drain region 20 .
- the shadow region 30 is similar to the shadow region 24 of FIG. 1 , because it is a region where none of the oxidation reduction species 28 will travel so that areas around the shadow region 30 will not be implanted with the oxidation reduction species 28 .
- the shadow region 30 prevents oxidation reduction species 28 from being implanted into portions of the first dielectric layer 14 , the gate electrode 16 , and the semiconductor substrate 12 , as will be better understood after discussing FIG. 6 .
- the tilt is approximately 5 to 30 degrees. However, the most desirable tilt will depend on the height and density of the gate electrode 16 . The taller and more dense the gate electrode 16 , it is desirable to use a lower tilt angle.
- the oxidation reduction species 28 is nitrogen.
- the energy used is desirably low enough so that the oxidation reduction species 28 reaches the desired depth in the semiconductor substrate 12 and the gate electrode 16 .
- the desired depth is between approximately 5 and 10 nm.
- the energy is between approximately 1 and 3 keV.
- the energy chosen depends on the desired thickness, which can vary based on the dimensions of the features, other processing that may occur, and the species used.
- any dose can be used. In one embodiment, a dose of 1E15/cm 2 is used.
- FIG. 6 shows the resulting implanted oxidation enhancement regions 26 , oxidation reducing regions 32 , and the combined regions 34 that include both the oxidation reducing and enhancing species after performing an implantation of an oxidation reduction species 28 and the oxidation enhancing species 22 at a tilt.
- the oxidation enhanced regions 26 are present in the areas that were exposed to the oxidation enhancing species and were near the shadow region 30 .
- the oxidation enhanced regions 26 are near the first side of the gate electrode 16 .
- the oxidation reducing regions 32 are area that were exposed to the oxidation reducing species and were near the shadow region 24 .
- the oxidation reducing regions are near the first side of the gate electrode 16 .
- the combined regions 34 are in the drain region 20 at a distance separated from the are underlying the gate electrode 16 , in the source region 18 at a distance separated from the are underlying the gate electrode 16 , and in the top most area of the gate electrode 16 .
- portions of the semiconductor substrate 12 , and optionally portions of the gate electrode 16 are converted to dielectric layer, using any process discussed in regards with FIG. 3 .
- the oxidation reducing regions 32 will inhibit the growth of a dielectric and the oxidation enhanced region 26 will increase dielectric growth.
- the effect of the combined regions 34 on oxide growth will depend on the relative amounts of the oxidation reducing species and the oxidation enhancing species.
- the combined regions 34 may inhibit or increase dielectric growth. Instead, the effect of the oxidation reducing species and the oxidation enhancing species may cancel each other and therefore, the combined regions 34 will behave the same as the material would without any of oxidation reducing species and the oxidation enhancing species. Hence, the presence of the combined regions 34 may not affect the dielectric growth.
- additional processing discussed with respect to FIG. 4 is performed.
- method for forming a semiconductor device includes forming a semiconductor substrate, forming a gate electrode over the semiconductor substrate having a first side and a second side, forming a gate dielectric under the gate electrode, wherein the gate dielectric has a first area under the gate electrode and adjacent the first side of the gate electrode, a second area under the gate electrode and adjacent the second side of the gate electrode, and a third area under the gate electrode that is between the first area and the second area, wherein the first area is thinner than the second area, and the third area is thinner than the first area and is thinner than the second area.
- forming the gate dielectric under the gate electrode further includes forming a first dielectric layer, implanting an oxidation enhancing species into the semiconductor substrate to form oxidation enhancement regions, and oxidizing the oxidation enhancement regions; in one embodiment, implanting the oxidation enhancing species further includes implanting the oxidation enhancing species into the gate electrode to form oxidation enhancement regions; and in one embodiment, the implanting is performed at a tilt. In one embodiment, forming the gate dielectric under the gate electrode further includes forming a first dielectric layer, implanting an oxidation reduction species into the semiconductor substrate to form oxidation reducing regions, and oxidizing the semiconductor substrate.
- implanting the oxidation enhancing species further includes implanting the oxidation reduction species into the gate electrode to form oxidation reducing regions, and in one embodiment, implanting is performed at a tilt.
- forming the gate dielectric under the gate electrode further includes forming a first dielectric layer, implanting an oxidation enhancing species into the semiconductor substrate to form oxidation enhancement regions, implanting an oxidation reduction species into the semiconductor substrate to form oxidation reducing regions, and oxidizing the semiconductor substrate, wherein oxidizing includes forming a dielectric in the oxidation enhancement regions.
- the method also includes forming a source extension region and a drain extension region after the forming the gate dielectric, wherein the source extension region is deeper than the drain extension region.
- the method also includes forming a first spacer adjacent the first side of the gate electrode and a second spacer adjacent the second side of the gate electrode after the forming the gate dielectric
- a method for forming a semiconductor device includes providing semiconductor substrate, forming a dielectric layer over the semiconductor substrate, forming a gate electrode over the dielectric layer, wherein the gate electrode has a first side and a second side opposite the first side, implanting an oxidation enhancing species into the first side of the gate electrode and a first area of the semiconductor substrate, wherein the first area is under the gate electrode and adjacent the first side of the gate electrode, converting the first area to a first dielectric and a second area of the semiconductor substrate, wherein the second area is under the gate electrode and adjacent the second side of the gate electrode, to a second dielectric, wherein the thickness of the first dielectric is greater than the thickness of the second dielectric.
- converting includes annealing the semiconductor substrate.
- implanting includes implanting at least a species selected from the group consisting of germanium, oxygen, fluorine, and chlorine.
- the method also includes implanting an oxidation reduction species into the second area.
- the implanting the oxidation reduction species includes implanting nitrogen.
- the method also includes forming a source extension region and a drain extension region after the converting, the first area and the second area, wherein the source extension region is deeper than the drain extension region.
- the method also includes forming a first spacer adjacent the first side of the gate electrode and a second spacer adjacent the second side of the gate electrode after the converting.
- implanting is performed at a tilt.
- semiconductor device includes a semiconductor substrate, a gate electrode over the semiconductor substrate having a first side and a second side, and a gate dielectric under the gate electrode, wherein the gate dielectric has a first area under the gate electrode and adjacent the first side of the gate electrode, a second area under the gate electrode and adjacent the second side of the gate electrode, and a third area under the gate electrode that is between the first area and the second area, wherein the first area is thinner than the second area, and the third are is thinner than the first area and is thinner than the second area.
- the first side of the gate electrode includes a first dielectric and second side includes a second dielectric, wherein the second dielectric is thicker than the first dielectric.
- the first area is at least approximately 2 times the thickness of the second area.
- the semiconductor device also includes extension regions wherein region under first area is deeper than region under the second area.
- the first area is the source region and the second area is the drain region. In one embodiment, the first area is the drain region and the second area is the source region.
- a bird's beak dielectric is formed thicker on one side of a gate dielectric, such as the drain side of a semiconductor device.
- the thicker dielectric can be on the source side.
- a method to make such as structure is taught by performing an oxidation enhancing implant, an oxidation reducing implant, or both.
- angled implants that allow shadow on one side and oxidation enhancing or reducing species on the other are used. This method is cost effective to implement since a maskless implant procedure or a process using only one additional mask is used.
- the resulting structure offers enhanced performance, such as reduced delay and reduced capacitance (both Cgd and Miller capacitance) without degradation in current.
- having a thick oxide at the point of the highest field e.g., the drain region next to the gate electrode
- the semiconductor device can be a FinFET or a nonvolatile memory (NVM) device.
- NVM nonvolatile memory
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- High Energy & Nuclear Physics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Health & Medical Sciences (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Toxicology (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Electrodes Of Semiconductors (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- This invention relates generally to semiconductor devices, and more specifically, to semiconductor devices having asymmetric dielectric regions.
- Semiconductor devices, such as MOSFETs (metal oxide semiconductor field effect transistors), may have asymmetrically doped source and drain regions to increase drive currents and reduce parities. In the prior art, the asymmetrical source and drain doped regions may have different dopants or different numbers of implanted regions. In addition, to form the different dopant regions, spacers on either side of a gate electrode may be different shapes or sizes. While these prior art techniques allow for increased drive current, to form these asymmetrically doped semiconductor devices additional process steps are used that undesirably increase cycle time. Therefore, a need exists for obtaining the advantages of asymmetrically doped source and drain regions without dramatically increasing cycle time.
- The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements.
-
FIGS. 1 illustrates a cross-sectional view of a portion of a workpiece while implanting an oxidation enhancing species in accordance with an embodiment of the present invention; -
FIG. 2 illustrates the workpiece ofFIG. 1 after implanting the oxidation enhancing species in accordance with an embodiment of the present invention; -
FIG. 3 illustrates the workpiece ofFIG. 2 after forming a dielectric layer in accordance with an embodiment of the present invention; -
FIG. 4 illustrates the workpiece ofFIG. 3 after additional processing to form a semiconductor device in accordance with an embodiment of the present invention; -
FIG. 5 illustrates the workpiece ofFIG. 2 while implanting an oxidation reduction species in accordance with an embodiment of the present invention; and -
FIG. 6 . illustrates the workpiece ofFIG. 5 after implanting the oxidation reduction species in accordance with an embodiment of the present invention. - Skilled artisans appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help improve the understanding of the embodiments of the present invention.
-
FIG. 1 illustrates a cross-sectional view of a portion of aworkpiece 10 having asemiconductor substrate 12, a firstdielectric layer 14, agate electrode 16, asource region 18, and adrain region 20, while an implantation is being performed. Theworkpiece 10 is a portion of a semiconductor wafer and will undergo various processing to form a semiconductor device. Thesemiconductor substrate 12 can be any semiconductor material or combinations of materials, such as gallium arsenide, silicon germanium, silicon-on-insulator (SOI) (e.g., fully depleted SOI (FDSOI)), silicon, monocrystalline silicon, the like, and combinations of the above. The firstdielectric layer 14 may be silicon dioxide, a high dielectric constant (hi-k) dielectric (such as hafnium oxide or zirconium oxide), the like, or a combination the above. In one embodiment, the firstdielectric layer 14 is hafnium oxide with an underlying layer of silicon dioxide, which may be a native silicon dioxide. Although as shown inFIG. 1 the firstdielectric layer 14 is not patterned, it may be patterned. For example, portions of the firstdielectric layer 14 that are not under thegate electrode 16 may be removed while patterning a gate electrode layer to form thegate electrode 16. Thegate electrode 16 may be any suitable material, such as polysilicon (which subsequently may be doped), a metal gate, the like, or combinations of the above. The firstdielectric layer 14 and thegate electrode 16 are formed by any suitable processes such as thermal oxidation, chemical vapor deposition (CVD), physical vapor deposition (PVD), the like, and combinations of the above. A skilled artisan should recognize that thesource region 18 and thedrain region 20 may be switched so that thesource region 18 is to the right of thegate electrode 16 and thedrain region 20 is to the left of thegate electrode 16. In one embodiment, at this point in the processing there has been no doping to form source and drain regions in thesource region 18 or thedrain region 20. In other words, no extensions or halo implants have occurred. - The
workpiece 10 inFIG. 1 is being implanted with anoxidation enhancing species 22. As will be better understood after further explanation, theoxidation enhancing species 22 is being implanted into portions of thesemiconductor substrate 12 and thegate electrode 16 so that oxidation growth will be increased in these regions. Although not shown, a mask, such as a photoresist, may be formed over the workpiece 10 (and over the semiconductor substrate 12) and be patterned to expose the areas where theoxidation enhancing species 22 are to be located within theworkpiece 10. If a mask is used, the implantation may occur perpendicular to theworkpiece 10 or at a tilt so that the angle between thesemiconductor substrate 12 and the implantation is less than ninety degrees. If a mask is not used or if the mask is patterned to expose both thesource region 18 and thedrain region 20, a tilt is preferred so that ashadow region 24 can be formed in one of the regions, which in a preferred embodiment is thesource region 18. Theshadow region 24 is a region where none of theoxidation enhancing species 22 will travel so that areas around theshadow region 24 will not be implanted with theoxidation enhancing species 22. In the embodiment illustrated inFIG. 1 , theshadow region 24 preventsoxidation enhancing species 22 from being implanted into portions of the firstdielectric layer 14, thegate electrode 16, and thesemiconductor substrate 12, as will be better understood after discussingFIG. 2 . In one embodiment, the tilt is approximately 5 to 30 degrees. However, the most desirable tilt will depend on the height and density of thegate electrode 16. The taller and more dense thegate electrode 16, it is desirable to use a lower tilt angle. - The
oxidation enhancing species 22 may be oxygen, germanium, fluorine, chlorine, the like or combinations of the above. The energy used is desirably low enough so that theoxidation enhancing species 22 reaches the desired depth in thesemiconductor substrate 12 and thegate electrode 16. In one embodiment, the desired depth is approximately 5 to 10 nm. In one embodiment, the energy is between approximately 2 and 8 keV. The actual energy chosen depends on the desired depth, which can vary based on the dimensions of the features, other processing that may occur, and the species used. Furthermore, any dose can be used. In one embodiment, a dose of 1e15/cm2 is used. In a preferred embodiment, germanium is used as theoxidation enhancing species 22 at a 5 keV and a dosage of 1E15/cm2. In one embodiment, it is desirable to use fluorine for an N-type semiconductor device and germanium for a P-type semiconductor device. -
FIG. 2 shows the resulting implanted oxidation enhancedregions 26 after performing an implantation of anoxidation enhancing species 22 at a tilt, in accordance with the embodiment illustrated inFIG. 1 . The oxidation enhancedregions 26 are present in thedrain region 20, the top surface of thegate electrode 16, and a first side of thegate electrode 16. The oxidation enhancedregions 26 are also present in a first portion of thesource region 18 and a first portion of a second side of thegate electrode 16. The absence of the oxidation enhancedregion 26 in a second portion of thesource region 18 and a second portion of the second side of thegate electrode 16 is due to the shadow region. Thus, the area that is under and adjacent the second side of the gate electrode and a portion of the area of the gate electrode that is adjacent the second side of the gate electrode do not include the oxidation enhancedregion 26. In contrast, the portion of the area under and adjacent the first side of the gate electrode and a portion of the area of the gate electrode that is adjacent the first side of the gate electrode does include the oxidation enhancedregion 26. - As shown in
FIG. 3 , After forming the oxidation enhancedregion 26, portions of thesemiconductor substrate 12, and optionally portions of thegate electrode 16, are converted to a seconddielectric layer 40. Portions of thegate electrode 16 may not be converted if the material chosen for thegate electrode 16 does not oxidize when exposed to the environment used to oxidize portions of thesemiconductor substrate 12. Hence, the resulting dielectric material depends on the material used for thegate electrode 16 and thesemiconductor substrate 12. In an embodiment, where thegate electrode 16 and thesemiconductor substrate 12 include silicon, the seconddielectric layer 40 is silicon dioxide. The seconddielectric layer 40 may or may not be the same material used for the firstdielectric layer 14. - In one embodiment, the conversion occurs by annealing the
workpiece 10. For example, the conversion can occur by thermal oxidation in a dry oxygen environment at a temperature between approximately 700 and 1,000 degrees Celsius. An ambient of nitrogen and possibly oxygen may be used. The time for the thermal oxidation will vary based on the temperature used. For example, the duration of the thermal oxidation may be between 10 minutes to 2 hours. However, if the temperature of the thermal oxidation is approximately 1,000 degrees Celsius the duration of the thermal oxidation can be short, such as 10 minutes. As the temperature decreases, the duration will increase. However, thesecond dielectric layer 40 can be formed by any suitable method, such as other oxidation processes besides thermal oxidation. - As illustrated in
FIG. 3 the portions of thesecond dielectric layer 40 that are formed in the oxidation enhancedregion 26 of thegate electrode 16 and thesemiconductor substrate 12 have a thickness greater than that of the rest of thesecond dielectric layer 40. If portions of thegate electrode 16 are converted to thesecond dielectric layer 40, the thickness of thesecond dielectric layer 40 on the second side of thegate electrode 16 is thinner than that of thesecond dielectric layer 40 on the first side of thegate electrode 16 due to the presence of theoxidation enhancement region 26 on the first side of thegate electrode 16 and the lack of theoxidation enhancement region 26 in areas adjacent the second side of thegate electrode 16. - Due to the oxidation enhanced
regions 26,region 46 in thesource region 18 is thicker thanregion 48 in thedrain region 20. At the intersection of thegate electrode 16, thefirst dielectric layer 14, and thesemiconductor substrate 12 that is adjacent the first side of thegate electrode 16 is afirst dielectric area 44. At the intersection of thegate electrode 16, thefirst dielectric layer 14, and thesemiconductor substrate 12 that is adjacent the second side of thegate electrode 16 is asecond dielectric area 42. Thefirst dielectric area 44 and thesecond dielectric area 42 both form bird's beaks, which is a name given to dielectric areas that have a bird beak shape, such as the bird's beaks that are created during LOCOS (local oxidation) processing to form isolation regions. Due to the absence of theoxidation enhancement region 26 in and near thesecond dielectric area 42, thesecond dielectric area 42 is smaller than thefirst dielectric area 44. In one embodiment, the thickness of thesecond dielectric area 42 is approximately ½ that of thefirst dielectric area 44. In one embodiment, the thickness of thesecond dielectric area 42 is approximately 2 nm and the thickness of thefirst dielectric area 44 is approximately 4 nm. As shown inFIG. 3 , a third dielectric area lies between thefirst dielectric area 44 and thesecond dielectric area 42. The third dielectric area is thinner than both thefirst dielectric area 44 and thesecond dielectric area 42 because it was not substantially oxidized during the conversion processing. The third dielectric area is a portion of thefirst dielectric layer 14. Thus, the gate dielectric, which is the dielectric under thegate electrode 16, includes thefirst dielectric area 44, thesecond dielectric area 42, and a portion of thefirst dielectric layer 14. Thus, the gate dielectric is a dielectric with asymmetric bird beak's or dielectric regions, where the dielectric region at one end is thicker than the dielectric region at the other end. Thefirst dielectric layer 14 may be the same material as thesecond dielectric layer 40. Alternatively, different materials may be used. In one embodiment, the gate dielectric is made of two dielectrics where the ends are the same material and the area between the ends is a different material; in addition, the ends are asymmetric dielectric regions, where the dielectric region at one end is thicker than the dielectric region at the other end. - The presence of the
first dielectric area 44 and thesecond dielectric area 42 as part of the gate dielectric reduces delay and reduced capacitance in the semiconductor device without degradation in current. As the width of thefirst dielectric area 44 and thesecond dielectric area 42 increase, the drive current degrades. Since the thickness of thefirst dielectric area 44 is greater than that of thefirst dielectric layer 14 that forms the gate dielectric, the inversion layer that is formed during the functioning of the semiconductor device is pinched-off near the drain the saturation region making the saturation drain current insensitive to gate-drain overlap. The gate-drain overlap capacitance improves when the thickness of thefirst dielectric area 44 increases. The maximum steep improvement that may be able to be obtained is approximately 3.4%. - The
first dielectric area 44 and thesecond dielectric area 42 may be entirely under the gate electrode or thegate electrode 16 and thesecond dielectric layer 40 surrounding thegate electrode 16, but some of these areas may extend outside the areas covered by thegate electrode 16 and thesecond dielectric layer 40. Regardless, at least part of thefirst dielectric area 44 and thesecond dielectric area 42 will be under thegate electrode 16. - After forming the
second dielectric layer 40, conventional processing is continued to form a semiconductor device, as shown inFIG. 4 . First, asource extension 50 and adrain extension 52 are formed in thesource region 18 and thedrain region 20, respectively. After forming thesource extension 50 and thedrain extension 52, a third dielectric layer, such as silicon nitride, is formed, for example by CVD, and patterned to formspacers 54. Next, adeep source region 56 is formed in thesource region 18 and adeep drain region 58 is formed in thedrain region 20. Portions of thesecond dielectric layer 40 may be removed to form thefourth dielectric 49 and thefifth dielectric 43 either when thespacers 54 are formed or after forming thedeep source region 56 and thedeep drain region 58. Thefourth dielectric 49 is thinner than thefifth dielectric 43 because more oxidation enhancing species was present in the area that was converted into thefifth dielectric 43 than in the area that was converted into thefourth dielectric 49. - Next,
silicide 60 is formed over thedeep source region 56 and thedeep drain region 58. In addition, if thegate electrode 16 includes silicon, silicide may be formed over thegate electrode 16. Next, an interleveldielectric layer 64 is formed over theworkpiece 10 and patterned to form openings, which are later filled with conductive material(s) to formcontacts 62. In the cross-section shown inFIG. 4 , thecontacts 62 are formed in thesource region 18 and thedrain region 20. In addition, a contact (not shown) is formed and coupled to thegate electrode 16. - In the embodiment illustrated in
FIGS. 1-4 , an oxidation enhancing species was implanted. Alternatively, an oxidation reduction species is implanted. In another embodiment, the oxidation reduction species may be implanted in addition to the oxidation enhancing species, as illustrated inFIGS. 5 and 6 . In other words, co-implantation of an oxidation enhancing species and an oxidation reduction species is performed in one embodiment. - As shown in
FIG. 5 anoxidation reduction species 28, such as nitrogen, is implanted into theworkpiece 10 after formingoxidation enhancement region 26. Theoxidation reduction species 28 is implanted into portions of thesemiconductor substrate 12 and thegate electrode 16 so that oxidation growth will be inhibited in these regions. Although not shown, a mask, such as photoresist, may be formed over the workpiece 10 (and over the semiconductor substrate 12) and be patterned to expose the areas where theoxidation reduction species 28 are to be implanted. If a mask is used, the implantation may occur perpendicular to theworkpiece 10 or at a tilt so that the angle between thesemiconductor substrate 12 and the implantation is less than ninety degrees. If a mask is not used or if the mask is patterned to expose both thesource region 18 and thedrain region 20, a tilt is preferred so that ashadow region 30 can be formed in one of the regions, which in a preferred embodiment is thedrain region 20. Theshadow region 30 is similar to theshadow region 24 ofFIG. 1 , because it is a region where none of theoxidation reduction species 28 will travel so that areas around theshadow region 30 will not be implanted with theoxidation reduction species 28. In the embodiment illustrated inFIG. 5 theshadow region 30 preventsoxidation reduction species 28 from being implanted into portions of thefirst dielectric layer 14, thegate electrode 16, and thesemiconductor substrate 12, as will be better understood after discussingFIG. 6 . In one embodiment, the tilt is approximately 5 to 30 degrees. However, the most desirable tilt will depend on the height and density of thegate electrode 16. The taller and more dense thegate electrode 16, it is desirable to use a lower tilt angle. - In one embodiment, the
oxidation reduction species 28 is nitrogen. The energy used is desirably low enough so that theoxidation reduction species 28 reaches the desired depth in thesemiconductor substrate 12 and thegate electrode 16. In one embodiment, the desired depth is between approximately 5 and 10 nm. In one embodiment, the energy is between approximately 1 and 3 keV. The energy chosen depends on the desired thickness, which can vary based on the dimensions of the features, other processing that may occur, and the species used. Furthermore, any dose can be used. In one embodiment, a dose of 1E15/cm2 is used. -
FIG. 6 shows the resulting implantedoxidation enhancement regions 26,oxidation reducing regions 32, and the combinedregions 34 that include both the oxidation reducing and enhancing species after performing an implantation of anoxidation reduction species 28 and theoxidation enhancing species 22 at a tilt. The oxidation enhancedregions 26 are present in the areas that were exposed to the oxidation enhancing species and were near theshadow region 30. The oxidation enhancedregions 26 are near the first side of thegate electrode 16. Theoxidation reducing regions 32 are area that were exposed to the oxidation reducing species and were near theshadow region 24. The oxidation reducing regions are near the first side of thegate electrode 16. The combinedregions 34 are in thedrain region 20 at a distance separated from the are underlying thegate electrode 16, in thesource region 18 at a distance separated from the are underlying thegate electrode 16, and in the top most area of thegate electrode 16. - After forming the
oxidation reducing regions 32, portions of thesemiconductor substrate 12, and optionally portions of thegate electrode 16, are converted to dielectric layer, using any process discussed in regards withFIG. 3 . Theoxidation reducing regions 32 will inhibit the growth of a dielectric and the oxidation enhancedregion 26 will increase dielectric growth. The effect of the combinedregions 34 on oxide growth will depend on the relative amounts of the oxidation reducing species and the oxidation enhancing species. The combinedregions 34 may inhibit or increase dielectric growth. Instead, the effect of the oxidation reducing species and the oxidation enhancing species may cancel each other and therefore, the combinedregions 34 will behave the same as the material would without any of oxidation reducing species and the oxidation enhancing species. Hence, the presence of the combinedregions 34 may not affect the dielectric growth. After forming the dielectric layer, additional processing discussed with respect toFIG. 4 is performed. - In one embodiment, method for forming a semiconductor device includes forming a semiconductor substrate, forming a gate electrode over the semiconductor substrate having a first side and a second side, forming a gate dielectric under the gate electrode, wherein the gate dielectric has a first area under the gate electrode and adjacent the first side of the gate electrode, a second area under the gate electrode and adjacent the second side of the gate electrode, and a third area under the gate electrode that is between the first area and the second area, wherein the first area is thinner than the second area, and the third area is thinner than the first area and is thinner than the second area. In one embodiment, forming the gate dielectric under the gate electrode further includes forming a first dielectric layer, implanting an oxidation enhancing species into the semiconductor substrate to form oxidation enhancement regions, and oxidizing the oxidation enhancement regions; in one embodiment, implanting the oxidation enhancing species further includes implanting the oxidation enhancing species into the gate electrode to form oxidation enhancement regions; and in one embodiment, the implanting is performed at a tilt. In one embodiment, forming the gate dielectric under the gate electrode further includes forming a first dielectric layer, implanting an oxidation reduction species into the semiconductor substrate to form oxidation reducing regions, and oxidizing the semiconductor substrate. In one embodiment, implanting the oxidation enhancing species further includes implanting the oxidation reduction species into the gate electrode to form oxidation reducing regions, and in one embodiment, implanting is performed at a tilt. In one embodiment, forming the gate dielectric under the gate electrode further includes forming a first dielectric layer, implanting an oxidation enhancing species into the semiconductor substrate to form oxidation enhancement regions, implanting an oxidation reduction species into the semiconductor substrate to form oxidation reducing regions, and oxidizing the semiconductor substrate, wherein oxidizing includes forming a dielectric in the oxidation enhancement regions. In one embodiment, the method also includes forming a source extension region and a drain extension region after the forming the gate dielectric, wherein the source extension region is deeper than the drain extension region. In one embodiment, the method also includes forming a first spacer adjacent the first side of the gate electrode and a second spacer adjacent the second side of the gate electrode after the forming the gate dielectric
- In one embodiment, a method for forming a semiconductor device includes providing semiconductor substrate, forming a dielectric layer over the semiconductor substrate, forming a gate electrode over the dielectric layer, wherein the gate electrode has a first side and a second side opposite the first side, implanting an oxidation enhancing species into the first side of the gate electrode and a first area of the semiconductor substrate, wherein the first area is under the gate electrode and adjacent the first side of the gate electrode, converting the first area to a first dielectric and a second area of the semiconductor substrate, wherein the second area is under the gate electrode and adjacent the second side of the gate electrode, to a second dielectric, wherein the thickness of the first dielectric is greater than the thickness of the second dielectric. In one embodiment, converting includes annealing the semiconductor substrate. In one embodiment, implanting includes implanting at least a species selected from the group consisting of germanium, oxygen, fluorine, and chlorine. In one embodiment, the method also includes implanting an oxidation reduction species into the second area. In one embodiment, the implanting the oxidation reduction species includes implanting nitrogen. In one embodiment, the method also includes forming a source extension region and a drain extension region after the converting, the first area and the second area, wherein the source extension region is deeper than the drain extension region. In one embodiment, the method also includes forming a first spacer adjacent the first side of the gate electrode and a second spacer adjacent the second side of the gate electrode after the converting. In one embodiment, implanting is performed at a tilt.
- In one embodiment, semiconductor device includes a semiconductor substrate, a gate electrode over the semiconductor substrate having a first side and a second side, and a gate dielectric under the gate electrode, wherein the gate dielectric has a first area under the gate electrode and adjacent the first side of the gate electrode, a second area under the gate electrode and adjacent the second side of the gate electrode, and a third area under the gate electrode that is between the first area and the second area, wherein the first area is thinner than the second area, and the third are is thinner than the first area and is thinner than the second area. In one embodiment, the first side of the gate electrode includes a first dielectric and second side includes a second dielectric, wherein the second dielectric is thicker than the first dielectric. In one embodiment, the first area is at least approximately 2 times the thickness of the second area. In one embodiment, the semiconductor device also includes extension regions wherein region under first area is deeper than region under the second area. In one embodiment, the first area is the source region and the second area is the drain region. In one embodiment, the first area is the drain region and the second area is the source region.
- By now it should be appreciated that there has been provided a structure in which a bird's beak dielectric is formed thicker on one side of a gate dielectric, such as the drain side of a semiconductor device. Alternatively, the thicker dielectric can be on the source side. In addition, a method to make such as structure is taught by performing an oxidation enhancing implant, an oxidation reducing implant, or both. In one embodiment, angled implants that allow shadow on one side and oxidation enhancing or reducing species on the other are used. This method is cost effective to implement since a maskless implant procedure or a process using only one additional mask is used. The resulting structure offers enhanced performance, such as reduced delay and reduced capacitance (both Cgd and Miller capacitance) without degradation in current. In addition, having a thick oxide at the point of the highest field (e.g., the drain region next to the gate electrode) will reduce leakage and improve reliability.
- In the foregoing specification, the invention has been described with reference to specific embodiments. However, one of ordinary skill in the art appreciates that various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. For example, a different semiconductor device than that shown in the figures may be used. For example, the semiconductor device can be a FinFET or a nonvolatile memory (NVM) device.
- Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present invention.
- Moreover, the terms “front”, “back”, “top”, “bottom”, “over”, “under” and the like in the description and in the claims, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions. It is understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments of the invention described herein are, for example, capable of operation in other orientations than those illustrated or otherwise described herein.
- Benefits, other advantages, and solutions to problems have been described above with regard to specific embodiments. However, the benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced are not to be construed as a critical, required, or essential feature or element of any or all the claims. As used herein, the terms “comprises,” “comprising,” or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus. The terms “a” or “an”, as used herein, are defined as one or more than one.
Claims (11)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/848,612 US20080173957A1 (en) | 2005-03-29 | 2007-08-31 | Method of forming a semiconductor device having a symmetric dielectric regions and structure thereof |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/092,289 US7282426B2 (en) | 2005-03-29 | 2005-03-29 | Method of forming a semiconductor device having asymmetric dielectric regions and structure thereof |
US11/848,612 US20080173957A1 (en) | 2005-03-29 | 2007-08-31 | Method of forming a semiconductor device having a symmetric dielectric regions and structure thereof |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/092,289 Division US7282426B2 (en) | 2005-03-29 | 2005-03-29 | Method of forming a semiconductor device having asymmetric dielectric regions and structure thereof |
Publications (1)
Publication Number | Publication Date |
---|---|
US20080173957A1 true US20080173957A1 (en) | 2008-07-24 |
Family
ID=37053834
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/092,289 Active 2026-01-21 US7282426B2 (en) | 2005-03-29 | 2005-03-29 | Method of forming a semiconductor device having asymmetric dielectric regions and structure thereof |
US11/848,612 Abandoned US20080173957A1 (en) | 2005-03-29 | 2007-08-31 | Method of forming a semiconductor device having a symmetric dielectric regions and structure thereof |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/092,289 Active 2026-01-21 US7282426B2 (en) | 2005-03-29 | 2005-03-29 | Method of forming a semiconductor device having asymmetric dielectric regions and structure thereof |
Country Status (5)
Country | Link |
---|---|
US (2) | US7282426B2 (en) |
JP (1) | JP5049955B2 (en) |
CN (1) | CN101385133B (en) |
TW (1) | TWI425576B (en) |
WO (1) | WO2006104562A2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8999786B1 (en) * | 2007-03-20 | 2015-04-07 | Marvell International Ltd. | Reducing source contact to gate spacing to decrease transistor pitch |
WO2018182627A1 (en) * | 2017-03-30 | 2018-10-04 | Intel Corporation | Transistors including asymmetric gate spacers |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6921691B1 (en) * | 2004-03-18 | 2005-07-26 | Infineon Technologies Ag | Transistor with dopant-bearing metal in source and drain |
US8399934B2 (en) * | 2004-12-20 | 2013-03-19 | Infineon Technologies Ag | Transistor device |
US8178902B2 (en) * | 2004-06-17 | 2012-05-15 | Infineon Technologies Ag | CMOS transistor with dual high-k gate dielectric and method of manufacture thereof |
US7344934B2 (en) | 2004-12-06 | 2008-03-18 | Infineon Technologies Ag | CMOS transistor and method of manufacture thereof |
US7160781B2 (en) | 2005-03-21 | 2007-01-09 | Infineon Technologies Ag | Transistor device and methods of manufacture thereof |
US7361538B2 (en) * | 2005-04-14 | 2008-04-22 | Infineon Technologies Ag | Transistors and methods of manufacture thereof |
US20070052036A1 (en) * | 2005-09-02 | 2007-03-08 | Hongfa Luan | Transistors and methods of manufacture thereof |
US20070052037A1 (en) * | 2005-09-02 | 2007-03-08 | Hongfa Luan | Semiconductor devices and methods of manufacture thereof |
US8188551B2 (en) * | 2005-09-30 | 2012-05-29 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US7462538B2 (en) * | 2005-11-15 | 2008-12-09 | Infineon Technologies Ag | Methods of manufacturing multiple gate CMOS transistors having different gate dielectric materials |
US7510943B2 (en) * | 2005-12-16 | 2009-03-31 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US20080050898A1 (en) * | 2006-08-23 | 2008-02-28 | Hongfa Luan | Semiconductor devices and methods of manufacture thereof |
KR100950473B1 (en) * | 2007-12-28 | 2010-03-31 | 주식회사 하이닉스반도체 | Manufacturing method of semiconductor device having gate spacer film of uniform thickness |
KR100997290B1 (en) * | 2008-07-25 | 2010-11-29 | 주식회사 동부하이텍 | Semiconductor device and manufacturing method of semiconductor device |
US20110215299A1 (en) * | 2010-03-08 | 2011-09-08 | Mears Technologies, Inc. | Semiconductor device including a superlattice and dopant diffusion retarding implants and related methods |
US9397217B2 (en) * | 2012-12-28 | 2016-07-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact structure of non-planar semiconductor device |
CN107039522B (en) * | 2016-02-04 | 2019-12-31 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structures and methods of forming them |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6127248A (en) * | 1998-02-27 | 2000-10-03 | Hyundai Electronics Industries Co., Ltd. | Fabrication method for semiconductor device |
US6352885B1 (en) * | 2000-05-25 | 2002-03-05 | Advanced Micro Devices, Inc. | Transistor having a peripherally increased gate insulation thickness and a method of fabricating the same |
US6713333B2 (en) * | 2001-10-29 | 2004-03-30 | Nec Electronics Corporation | Method for fabricating a MOSFET |
US6746924B1 (en) * | 2003-02-27 | 2004-06-08 | International Business Machines Corporation | Method of forming asymmetric extension mosfet using a drain side spacer |
US6806584B2 (en) * | 2002-10-21 | 2004-10-19 | International Business Machines Corporation | Semiconductor device structure including multiple fets having different spacer widths |
US20060022264A1 (en) * | 2004-07-30 | 2006-02-02 | Leo Mathew | Method of making a double gate semiconductor device with self-aligned gates and structure thereof |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH04246862A (en) * | 1991-02-01 | 1992-09-02 | Mitsubishi Electric Corp | Semiconductor integrated circuit and semiconductor integrated circuit manufacturing method |
JPH06151451A (en) * | 1992-11-09 | 1994-05-31 | Oki Electric Ind Co Ltd | Manufacture of semiconductor device |
KR0136932B1 (en) * | 1994-07-30 | 1998-04-24 | 문정환 | Semiconductor device and manufacturing method thereof |
US6518106B2 (en) * | 2001-05-26 | 2003-02-11 | Motorola, Inc. | Semiconductor device and a method therefor |
US6544848B1 (en) * | 2002-08-20 | 2003-04-08 | Chartered Semiconductor Manufacturing Ltd. | Method to form an asymmetrical non-volatile memory device using small in-situ doped polysilicon spacers |
-
2005
- 2005-03-29 US US11/092,289 patent/US7282426B2/en active Active
-
2006
- 2006-02-01 WO PCT/US2006/003528 patent/WO2006104562A2/en active Application Filing
- 2006-02-01 CN CN2006800033691A patent/CN101385133B/en active Active
- 2006-02-01 JP JP2008504031A patent/JP5049955B2/en not_active Expired - Fee Related
- 2006-02-24 TW TW095106398A patent/TWI425576B/en active
-
2007
- 2007-08-31 US US11/848,612 patent/US20080173957A1/en not_active Abandoned
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6127248A (en) * | 1998-02-27 | 2000-10-03 | Hyundai Electronics Industries Co., Ltd. | Fabrication method for semiconductor device |
US6352885B1 (en) * | 2000-05-25 | 2002-03-05 | Advanced Micro Devices, Inc. | Transistor having a peripherally increased gate insulation thickness and a method of fabricating the same |
US6713333B2 (en) * | 2001-10-29 | 2004-03-30 | Nec Electronics Corporation | Method for fabricating a MOSFET |
US6806584B2 (en) * | 2002-10-21 | 2004-10-19 | International Business Machines Corporation | Semiconductor device structure including multiple fets having different spacer widths |
US6746924B1 (en) * | 2003-02-27 | 2004-06-08 | International Business Machines Corporation | Method of forming asymmetric extension mosfet using a drain side spacer |
US20060022264A1 (en) * | 2004-07-30 | 2006-02-02 | Leo Mathew | Method of making a double gate semiconductor device with self-aligned gates and structure thereof |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8999786B1 (en) * | 2007-03-20 | 2015-04-07 | Marvell International Ltd. | Reducing source contact to gate spacing to decrease transistor pitch |
US9245961B1 (en) | 2007-03-20 | 2016-01-26 | Marvell International Ltd. | Reducing source contact to gate spacing to decrease transistor pitch |
WO2018182627A1 (en) * | 2017-03-30 | 2018-10-04 | Intel Corporation | Transistors including asymmetric gate spacers |
Also Published As
Publication number | Publication date |
---|---|
TW200711005A (en) | 2007-03-16 |
CN101385133A (en) | 2009-03-11 |
TWI425576B (en) | 2014-02-01 |
CN101385133B (en) | 2010-12-08 |
US7282426B2 (en) | 2007-10-16 |
WO2006104562A3 (en) | 2008-01-10 |
JP2009501432A (en) | 2009-01-15 |
WO2006104562A2 (en) | 2006-10-05 |
JP5049955B2 (en) | 2012-10-17 |
US20060223335A1 (en) | 2006-10-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20080173957A1 (en) | Method of forming a semiconductor device having a symmetric dielectric regions and structure thereof | |
US6153455A (en) | Method of fabricating ultra shallow junction CMOS transistors with nitride disposable spacer | |
US8476127B2 (en) | Integrated lateral high voltage MOSFET | |
US20080160706A1 (en) | Method for fabricating semiconductor device | |
US7582934B2 (en) | Isolation spacer for thin SOI devices | |
KR20030095402A (en) | Soi device with reduced junction capacitance | |
JP2932434B2 (en) | Semiconductor device structure and method of manufacturing the same | |
US11081357B2 (en) | Semiconductor device and method for fabricating the same including re-growth process to form non-uniform gate dielectric layer | |
JP2008527755A (en) | Structure and method for optimizing strain in a CMOSFET | |
JP2004079810A (en) | Semiconductor device and manufacturing method thereof, CMOS integrated circuit device | |
US20060131648A1 (en) | Ultra thin film SOI MOSFET having recessed source/drain structure and method of fabricating the same | |
US6509613B1 (en) | Self-aligned floating body control for SOI device through leakage enhanced buried oxide | |
JP4134720B2 (en) | Manufacturing method of semiconductor device | |
KR100468785B1 (en) | Method of fabricating MOS Field Effect Transistor with pocket region | |
JPH10200110A (en) | Semiconductor device and manufacturing method thereof | |
US20020173128A1 (en) | Gate-controlled, graded-extension device for deep sub-micron ultra-high-performance devices | |
JP3744694B2 (en) | Semiconductor device manufacturing method for improving transistor characteristics | |
US10418461B2 (en) | Semiconductor structure with barrier layers | |
US7098099B1 (en) | Semiconductor device having optimized shallow junction geometries and method for fabrication thereof | |
US20080023761A1 (en) | Semiconductor devices and methods of fabricating the same | |
US20040203210A1 (en) | Method of fabricating a semiconductor device having a shallow source/drain region | |
US6949471B2 (en) | Method for fabricating poly patterns | |
CN102479801A (en) | Semiconductor device and forming method thereof | |
US7453121B2 (en) | Body contact formation in partially depleted silicon on insulator device | |
US12015057B2 (en) | Carbon, nitrogen and/or fluorine co-implants for low resistance transistors |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: CITIBANK, N.A., NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:020518/0215 Effective date: 20071025 Owner name: CITIBANK, N.A.,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:020518/0215 Effective date: 20071025 |
|
AS | Assignment |
Owner name: CITIBANK, N.A.,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024085/0001 Effective date: 20100219 Owner name: CITIBANK, N.A., NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024085/0001 Effective date: 20100219 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0704 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:038017/0058 Effective date: 20160218 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12092129 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:039361/0212 Effective date: 20160218 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:042762/0145 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:042985/0001 Effective date: 20160218 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050745/0001 Effective date: 20190903 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0001 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051145/0184 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0387 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0001 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0387 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051030/0001 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051145/0184 Effective date: 20160218 |