US20080105922A1 - Method of Manufacturing a Semiconductor Device and Semiconductor Device Obtainable with Such a Method - Google Patents
Method of Manufacturing a Semiconductor Device and Semiconductor Device Obtainable with Such a Method Download PDFInfo
- Publication number
- US20080105922A1 US20080105922A1 US11/960,382 US96038207A US2008105922A1 US 20080105922 A1 US20080105922 A1 US 20080105922A1 US 96038207 A US96038207 A US 96038207A US 2008105922 A1 US2008105922 A1 US 2008105922A1
- Authority
- US
- United States
- Prior art keywords
- region
- gate
- semiconductor body
- channel region
- conductivity type
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 51
- 238000000034 method Methods 0.000 title abstract description 23
- 238000004519 manufacturing process Methods 0.000 title abstract description 12
- 230000009977 dual effect Effects 0.000 claims abstract description 25
- 230000005669 field effect Effects 0.000 claims abstract description 11
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 11
- 239000010703 silicon Substances 0.000 claims abstract description 11
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 9
- 238000000151 deposition Methods 0.000 description 7
- 229910052751 metal Inorganic materials 0.000 description 7
- 239000002184 metal Substances 0.000 description 7
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 6
- 238000005516 engineering process Methods 0.000 description 6
- 239000004020 conductor Substances 0.000 description 5
- 238000002513 implantation Methods 0.000 description 4
- 239000000758 substrate Substances 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 230000008021 deposition Effects 0.000 description 3
- 229960001866 silicon dioxide Drugs 0.000 description 3
- 235000012239 silicon dioxide Nutrition 0.000 description 3
- 239000000377 silicon dioxide Substances 0.000 description 3
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 238000000348 solid-phase epitaxy Methods 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 230000004913 activation Effects 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 239000012777 electrically insulating material Substances 0.000 description 1
- 238000000407 epitaxy Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 230000012447 hatching Effects 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 229910021334 nickel silicide Inorganic materials 0.000 description 1
- RUFLMLWJRZAWLJ-UHFFFAOYSA-N nickel silicide Chemical compound [Ni]=[Si]=[Ni] RUFLMLWJRZAWLJ-UHFFFAOYSA-N 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 238000000053 physical method Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/013—Manufacturing their source or drain regions, e.g. silicided source or drain regions
- H10D84/0133—Manufacturing common source or drain regions between multiple IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0135—Manufacturing their gate conductors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0144—Manufacturing their gate insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Definitions
- the invention relates to a method of manufacturing a semiconductor device comprising a dual gate field effect transistor.
- a method of manufacturing a semiconductor device comprising a dual gate field effect transistor is known from U.S. Pat. No. 6,580,137 B2 that has been issued on Jun. 17, 2003. Therein (see e.g. FIG. 12B and the description columns 7 to 14 ) a method is described in a dual gate transistor is provided in a trench. One of the gate regions is formed at the bottom part of the trench while the other gate region is formed in the upper part of the trench, the channel region being interposed between the two gate regions.
- a drawback of the known method is that it is rather complicated and requires relatively many steps. Thus, there is still the need for a method for forming a dual gate transistor which can be easily incorporated in present and future CMOS technology.
- the invention relates to a method of manufacturing a semiconductor device comprising a dual gate field effect transistor, in which method a semiconductor body with a surface and of silicon is provided with a source region and a drain region of a first conductivity type and with a channel region of a second conductivity type, opposite to the first conductivity type, between the source region and the drain region and with a first gate region separated from the channel region by a first gate dielectric and situated on one side of the channel region and with a second gate region separated from the channel region by a second gate dielectric and situated on an opposite side of the channel region and wherein both gate regions are formed within a trench formed in the semiconductor body.
- FIGS. 1 through 5 are sectional views and FIGS. 6-8 are top views of a semiconductor device with a dual gate field effect transistor according to the invention at various stages in the manufacture of the device by means of a method in accordance with the invention.
- the invention relates to a method of manufacturing a semiconductor device comprising a dual gate field effect transistor, in which method a semiconductor body with a surface and of silicon is provided with a source region and a drain region of a first conductivity type and with a channel region of a second conductivity type, opposite to the first conductivity type, between the source region and the drain region and with a first gate region separated from the channel region by a first gate dielectric and situated on one side of the channel region and with a second gate region separated from the channel region by a second gate dielectric and situated on an opposite side of the channel region and wherein both gate regions are formed within a trench formed in the semiconductor body.
- the use of a double gate structure can generally be used to reduce leakage current when the transistor is off and increases drive current when the transistor is on. These aspects become increasingly important as demands on further miniaturization, lower power use and better high-frequency behavior in CMOS devices are still relevant.
- the invention relates to a semiconductor device of the above construction.
- a method of the type described in the opening paragraph is characterized in that the first gate region is formed within a first trench and the second gate region is formed within a second trench, the channel region is formed by the part of the semiconductor body between the first and second trench and the source and drain regions are formed at the surface of the semiconductor body.
- Such a method is relatively simple and is very well compatible with present and most likely with future CMOS technology.
- the dual gate transistor formed is on the one hand vertical since the channel in the channel region is formed in a plane perpendicular to the surface of the semiconductor body and on the other hand horizontal since the source and drain regions are formed at the surface of the semiconductor body in a conventional manner.
- the dual gates that are present in two adjacent trenches offer a more efficient control over the channel.
- two parallel trenches are formed in the surface of the semiconductor body of which the walls are provided with a dielectric layer and which are filled with a conductive material by depositing a conductive layer on the semiconductor body of which the parts on top of the surface of the semiconductor body are removed by chemical mechanical polishing.
- the conductive material is preferable a metal.
- the conductive material can be formed in two stages. E.g. by depositing a silicon layer and by depositing a metal layer, for example a nickel layer, on top of the silicon layer followed by a low temperature anneal, e.g. a few minutes at 300 degrees Celsius, in which a nickel silicide is formed offering a high conduction.
- the source and drain regions are formed by depositing a strip-shaped mask layer on the surface of the semiconductor body which bridges the two regions were the trenches are formed or to be formed after which dopants of the first conductivity type are introduced into the semiconductor body on both sides of the strip-shaped mask layer.
- the source and drain regions are formed after the trenches are formed and filled with the conductive material/metal. Ion implantation is a very suitable technique to form source and drain regions in a method according to the invention.
- the channel and source and drain can be formed before the trenches are created.
- two dual gate transistors are formed in the semiconductor body and next to each other by forming three trenches in the semiconductor body of which the middle one forms a common gate for both two dual gate transistors.
- an inverter is formed in a simple manner which is also very compact.
- one of the two dual gate transistors is formed as an npn transistor while the other one is formed as a pnp transistor.
- the latter is easily obtainable in a method according to the invention as both the source and drain regions are formed at the surface of the semiconductor body.
- the channel region of one of the two transistors may be provided with another—is opposite—conductivity type by a local implantation at the surface of the semiconductor body.
- the source and drain regions of the dual gate transistor(s) are separated from the semiconductor body on a side opposite to the channel region(s) by further trenches.
- the invention further relates to a semiconductor device comprising a dual gate field effect transistor, having a semiconductor body with a surface and of silicon and with a source region and a drain region of a first conductivity type and with a channel region of a second conductivity type, opposite to the first conductivity type, between the source region and the drain region and with a first gate region separated from the channel region by a first gate dielectric and situated on one side of the channel region and with a second gate region separated from the channel region by a second gate dielectric and situated on an opposite side of the channel region, and wherein both gate regions are formed within a trench formed in the semiconductor body.
- such a device is characterized in that the first gate region is formed within a first trench and the second gate region is formed within a second trench, the channel region is formed by the part of the semiconductor body between the first and second trench and the source and drain regions are formed at the surface of the semiconductor body.
- Such a device is very suitable for use in future CMOS ICs and may easily be obtained using a method according to the invention.
- a device comprises two neighboring dual gate transistors having one gate in common.
- FIGS. 1 through 8 are sectional ( FIGS. 1-5 ) or top ( FIGS. 6-8 ) views of a semiconductor device with a dual gate field effect transistor according to the invention at various stages in the manufacture of the device by means of a method in accordance with the invention.
- FIGS. 1 through 8 are sectional ( FIGS. 1-5 ) or top ( FIGS. 6-8 ) views of a semiconductor device with a dual gate field effect transistor according to the invention at various stages in the manufacture of the device by means of a method in accordance with the invention.
- the method for forming the device 10 starts (see FIG. 1 ) in this example with a substrate 11 which in this case, but not necessarily, comprises silicon and thus also forms part of the semiconductor body 1 of silicon and which in this example is of the p-type conductivity. It is to be noted here that the substrate 11 also can have the opposite conductivity type. Moreover, the region 11 may also be e.g.
- the substrate/region 11 comprises the channel region 4 of the transistor to be formed in the form of an opposite conductivity type layer 12 , here of the n-type.
- This layer may be formed by implantation, diffusion or epitaxy.
- LOCOS Local Oxidation of Silicon
- a mask 13 is deposited on the semiconductor body 1 which is formed by photolithography if desired after deposition of a dielectric material which then comprises a photoresist or a dielectric respectively.
- the mask 13 is used to form in this example three trenches 7 A, 7 B, 7 C by means of anisotropic (plasma) etching.
- the regions 4 , 4 ′ of the semiconductor body 1 between each pair of neighboring trenches 7 will form the channel regions of two dual gate transistors T 1 ,T 2 to be formed.
- the depth of the trenches 7 is such that the pn-junction between regions 11 , 12 is crossed.
- an dielectric layer 60 is deposited on the semiconductor body 1 , e.g. comprising silicondioxide.
- a conducting layer 80 in this case a metal layer 80 which comprises in this example wolfram, is deposited on the semiconductor body 1 .
- the thickness of layer 80 is chosen such that the trenches 7 are completely filled.
- the layer 80 may be formed by CVD or by physical techniques like evaporation or sputtering.
- the semiconductor body 1 is planarized by chemical-mechanical polishing such that the regions of the metal layer 80 outside the trenches 7 are removed.
- the remaining parts of this layer 80 form the material 8 of four gate regions ( 5 A, 5 B),( 5 A′, 5 B′) of the two transistors T 1 ,T 2 to be formed, wherein the gate regions 5 B and 5 A′ form a common gate region for both transistors.
- a mask 9 e.g. of silicondioxide or siliconnitride, is formed on top of the semiconductor body 1 .
- the mask 9 is strip-shaped, has a small width and bridges the two channel regions 4 , 4 ′ of the two transistors to be formed.
- dopant of a conductivity type opposite to that of the channel regions 4 , 4 ′ in this case p-type impurities like Boron, are introduced in the semiconductor body 1 , here by means of ion implantation.
- source and drain regions 2 , 3 , 2 ′, 3 ′ of the two transistors are formed.
- the mask 9 is removed again.
- an additional implantation is used to create the channel region of one of the two transistors.
- source and drain formation is done in separate steps during which one of the two transistors is masked
- a further trench 17 is formed around the two transistors T 1 ,T 2 . This is done in a similar way as for the trenches 7 .
- the further trench 17 may be partly or completely filled with an electrically insulating material, e.g. in the same way as described before for the trenches 7 .
- n-MOSFET is completed by deposition of a pre-metal dielectric, e.g. of silicondioxide, followed by patterning thereof, deposition of a contact metal layer, e.g. of aluminum, again followed by patterning by which contact regions are formed.
- a pre-metal dielectric e.g. of silicondioxide
- a contact metal layer e.g. of aluminum
- a (self-aligned) silicide process may further be used to contact the source- and drain regions 2 , 3 and the gate region 5 in case the latter comprises e.g. polysilicon as the conducting material 8 .
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- 1. Field of the Invention
- The invention relates to a method of manufacturing a semiconductor device comprising a dual gate field effect transistor.
- 2. Description of the Related Technology
- A method of manufacturing a semiconductor device comprising a dual gate field effect transistor is known from U.S. Pat. No. 6,580,137 B2 that has been issued on Jun. 17, 2003. Therein (see e.g.
FIG. 12B and the description columns 7 to 14) a method is described in a dual gate transistor is provided in a trench. One of the gate regions is formed at the bottom part of the trench while the other gate region is formed in the upper part of the trench, the channel region being interposed between the two gate regions. - A drawback of the known method is that it is rather complicated and requires relatively many steps. Thus, there is still the need for a method for forming a dual gate transistor which can be easily incorporated in present and future CMOS technology.
- The invention relates to a method of manufacturing a semiconductor device comprising a dual gate field effect transistor, in which method a semiconductor body with a surface and of silicon is provided with a source region and a drain region of a first conductivity type and with a channel region of a second conductivity type, opposite to the first conductivity type, between the source region and the drain region and with a first gate region separated from the channel region by a first gate dielectric and situated on one side of the channel region and with a second gate region separated from the channel region by a second gate dielectric and situated on an opposite side of the channel region and wherein both gate regions are formed within a trench formed in the semiconductor body.
-
FIGS. 1 through 5 are sectional views andFIGS. 6-8 are top views of a semiconductor device with a dual gate field effect transistor according to the invention at various stages in the manufacture of the device by means of a method in accordance with the invention. - The invention relates to a method of manufacturing a semiconductor device comprising a dual gate field effect transistor, in which method a semiconductor body with a surface and of silicon is provided with a source region and a drain region of a first conductivity type and with a channel region of a second conductivity type, opposite to the first conductivity type, between the source region and the drain region and with a first gate region separated from the channel region by a first gate dielectric and situated on one side of the channel region and with a second gate region separated from the channel region by a second gate dielectric and situated on an opposite side of the channel region and wherein both gate regions are formed within a trench formed in the semiconductor body. The use of a double gate structure can generally be used to reduce leakage current when the transistor is off and increases drive current when the transistor is on. These aspects become increasingly important as demands on further miniaturization, lower power use and better high-frequency behavior in CMOS devices are still relevant. The invention relates to a semiconductor device of the above construction.
- It is therefore an object of the present invention to avoid the above drawbacks and to provide a method for manufacturing a dual gate transistor which is relatively simple and is very well compatible with present and future CMOS technology.
- To achieve this, a method of the type described in the opening paragraph is characterized in that the first gate region is formed within a first trench and the second gate region is formed within a second trench, the channel region is formed by the part of the semiconductor body between the first and second trench and the source and drain regions are formed at the surface of the semiconductor body. Such a method is relatively simple and is very well compatible with present and most likely with future CMOS technology. The dual gate transistor formed is on the one hand vertical since the channel in the channel region is formed in a plane perpendicular to the surface of the semiconductor body and on the other hand horizontal since the source and drain regions are formed at the surface of the semiconductor body in a conventional manner. The dual gates that are present in two adjacent trenches offer a more efficient control over the channel.
- In a preferred embodiment of a method according to the invention two parallel trenches are formed in the surface of the semiconductor body of which the walls are provided with a dielectric layer and which are filled with a conductive material by depositing a conductive layer on the semiconductor body of which the parts on top of the surface of the semiconductor body are removed by chemical mechanical polishing. Such a method is very well compatible with standard CMOS technology. The conductive material is preferable a metal. Alternatively the conductive material can be formed in two stages. E.g. by depositing a silicon layer and by depositing a metal layer, for example a nickel layer, on top of the silicon layer followed by a low temperature anneal, e.g. a few minutes at 300 degrees Celsius, in which a nickel silicide is formed offering a high conduction.
- In a further embodiment the source and drain regions are formed by depositing a strip-shaped mask layer on the surface of the semiconductor body which bridges the two regions were the trenches are formed or to be formed after which dopants of the first conductivity type are introduced into the semiconductor body on both sides of the strip-shaped mask layer. Preferably the source and drain regions are formed after the trenches are formed and filled with the conductive material/metal. Ion implantation is a very suitable technique to form source and drain regions in a method according to the invention. A low temperature so-called SPE (=Solid Phase Epitaxy) regrowth process may be used to allow for a low thermal budget. In a manufacturing process using high temperature activation of junctions, the channel and source and drain can be formed before the trenches are created.
- In another preferred embodiment two dual gate transistors are formed in the semiconductor body and next to each other by forming three trenches in the semiconductor body of which the middle one forms a common gate for both two dual gate transistors. In this way, e.g. an inverter is formed in a simple manner which is also very compact. This requires that one of the two dual gate transistors is formed as an npn transistor while the other one is formed as a pnp transistor. The latter is easily obtainable in a method according to the invention as both the source and drain regions are formed at the surface of the semiconductor body. Also the channel region of one of the two transistors may be provided with another—is opposite—conductivity type by a local implantation at the surface of the semiconductor body.
- Preferably the source and drain regions of the dual gate transistor(s) are separated from the semiconductor body on a side opposite to the channel region(s) by further trenches.
- The invention further relates to a semiconductor device comprising a dual gate field effect transistor, having a semiconductor body with a surface and of silicon and with a source region and a drain region of a first conductivity type and with a channel region of a second conductivity type, opposite to the first conductivity type, between the source region and the drain region and with a first gate region separated from the channel region by a first gate dielectric and situated on one side of the channel region and with a second gate region separated from the channel region by a second gate dielectric and situated on an opposite side of the channel region, and wherein both gate regions are formed within a trench formed in the semiconductor body. According to the invention such a device is characterized in that the first gate region is formed within a first trench and the second gate region is formed within a second trench, the channel region is formed by the part of the semiconductor body between the first and second trench and the source and drain regions are formed at the surface of the semiconductor body.
- Such a device is very suitable for use in future CMOS ICs and may easily be obtained using a method according to the invention. Preferably such a device comprises two neighboring dual gate transistors having one gate in common.
- These and other aspects of the invention will be apparent from and elucidated with reference to the embodiments described hereinafter, to be read in conjunction with the drawing, in which
FIGS. 1 through 8 are sectional (FIGS. 1-5 ) or top (FIGS. 6-8 ) views of a semiconductor device with a dual gate field effect transistor according to the invention at various stages in the manufacture of the device by means of a method in accordance with the invention. - The figures are diagrammatic and not drawn to scale, the dimensions in the thickness direction being particularly exaggerated for greater clarity. Corresponding parts are generally given the same reference numerals and the same hatching in the various figures.
-
FIGS. 1 through 8 are sectional (FIGS. 1-5 ) or top (FIGS. 6-8 ) views of a semiconductor device with a dual gate field effect transistor according to the invention at various stages in the manufacture of the device by means of a method in accordance with the invention. The method for forming thedevice 10 starts (seeFIG. 1 ) in this example with asubstrate 11 which in this case, but not necessarily, comprises silicon and thus also forms part of thesemiconductor body 1 of silicon and which in this example is of the p-type conductivity. It is to be noted here that thesubstrate 11 also can have the opposite conductivity type. Moreover, theregion 11 may also be e.g. an n-well (or p-well for that matter) within a silicon substrate of the opposite conductivity type, e.g. p-type and n-type respectively. Furthermore, in this case the substrate/region 11 comprises thechannel region 4 of the transistor to be formed in the form of an oppositeconductivity type layer 12, here of the n-type. This layer may be formed by implantation, diffusion or epitaxy. Thedevice 10 to be formed, which is in this case comprises a (dual gate) NMOST, contains in practice near itsborders isolation regions 12 such as a so-called trench or LOCOS (=Local Oxidation of Silicon) isolation, the former being preferred in an advanced technology node. In practice thedevice 10 often will be an IC (=Integrated Circuit) and thus contains many transistors. In aCMOS device 10 transistors of both of the NMOS and PMOS type will be present. - At the surface of the semiconductor body 1 (see
FIG. 2 ) amask 13 is deposited on thesemiconductor body 1 which is formed by photolithography if desired after deposition of a dielectric material which then comprises a photoresist or a dielectric respectively. Themask 13 is used to form in this example threetrenches regions semiconductor body 1 between each pair of neighboring trenches 7 will form the channel regions of two dual gate transistors T1,T2 to be formed. The depth of the trenches 7 is such that the pn-junction betweenregions - After removal of the mask 13 (see
FIG. 3 ) andielectric layer 60 is deposited on thesemiconductor body 1, e.g. comprising silicondioxide.Layer 60 may be formed by CVD (=Chemical Vapor Deposition) but also a thermal oxidation is suitable for that purpose. - Subsequently (see
FIG. 4 ) aconducting layer 80, in this case ametal layer 80 which comprises in this example wolfram, is deposited on thesemiconductor body 1. The thickness oflayer 80 is chosen such that the trenches 7 are completely filled. Thelayer 80 may be formed by CVD or by physical techniques like evaporation or sputtering. - Next (see
FIG. 5 ) thesemiconductor body 1 is planarized by chemical-mechanical polishing such that the regions of themetal layer 80 outside the trenches 7 are removed. The remaining parts of thislayer 80 form the material 8 of four gate regions (5A,5B),(5A′,5B′) of the two transistors T1,T2 to be formed, wherein thegate regions - Thereafter (see
FIG. 6 which shows a top view of the device 10) amask 9, e.g. of silicondioxide or siliconnitride, is formed on top of thesemiconductor body 1. Themask 9 is strip-shaped, has a small width and bridges the twochannel regions - Subsequently (see
FIG. 7 ) dopant of a conductivity type opposite to that of thechannel regions semiconductor body 1, here by means of ion implantation. In this way source anddrain regions mask 9 is removed again. In a case where the two dual gate transistors T1,T2 are required to be of opposite structure, implying that one of the two is of the npn-type and the other of the pnp-type, an additional implantation is used to create the channel region of one of the two transistors. Also source and drain formation is done in separate steps during which one of the two transistors is masked - Next (see
FIG. 8 ) in this example afurther trench 17 is formed around the two transistors T1,T2. This is done in a similar way as for the trenches 7. Thefurther trench 17 may be partly or completely filled with an electrically insulating material, e.g. in the same way as described before for the trenches 7. - Finally the manufacturing of the n-MOSFET is completed by deposition of a pre-metal dielectric, e.g. of silicondioxide, followed by patterning thereof, deposition of a contact metal layer, e.g. of aluminum, again followed by patterning by which contact regions are formed. These steps are not shown in the drawing. A (self-aligned) silicide process may further be used to contact the source- and
drain regions - While the above detailed description has shown, described, and pointed out novel features of the invention as applied to various embodiments, it will be understood that various omissions, substitutions, and changes in the form and details of the device or process illustrated may be made by those skilled in the art without departing from the spirit of the invention. The scope of the invention is indicated by the appended claims rather than by the foregoing description. All changes which come within the meaning and range of equivalency of the claims are to be embraced within their scope.
Claims (3)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/960,382 US20080105922A1 (en) | 2004-03-12 | 2007-12-19 | Method of Manufacturing a Semiconductor Device and Semiconductor Device Obtainable with Such a Method |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP04101013 | 2004-03-12 | ||
EP04101013.3 | 2004-03-12 | ||
US11/077,973 US7326620B2 (en) | 2004-03-12 | 2005-03-11 | Method of manufacturing a semiconductor device and semiconductor device obtainable with such a method |
US11/960,382 US20080105922A1 (en) | 2004-03-12 | 2007-12-19 | Method of Manufacturing a Semiconductor Device and Semiconductor Device Obtainable with Such a Method |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/077,973 Division US7326620B2 (en) | 2004-03-12 | 2005-03-11 | Method of manufacturing a semiconductor device and semiconductor device obtainable with such a method |
Publications (1)
Publication Number | Publication Date |
---|---|
US20080105922A1 true US20080105922A1 (en) | 2008-05-08 |
Family
ID=35085605
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/077,973 Active 2025-05-15 US7326620B2 (en) | 2004-03-12 | 2005-03-11 | Method of manufacturing a semiconductor device and semiconductor device obtainable with such a method |
US11/960,382 Abandoned US20080105922A1 (en) | 2004-03-12 | 2007-12-19 | Method of Manufacturing a Semiconductor Device and Semiconductor Device Obtainable with Such a Method |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/077,973 Active 2025-05-15 US7326620B2 (en) | 2004-03-12 | 2005-03-11 | Method of manufacturing a semiconductor device and semiconductor device obtainable with such a method |
Country Status (4)
Country | Link |
---|---|
US (2) | US7326620B2 (en) |
JP (1) | JP2005260241A (en) |
CN (1) | CN1691296A (en) |
TW (1) | TWI287856B (en) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9202758B1 (en) * | 2005-04-19 | 2015-12-01 | Globalfoundries Inc. | Method for manufacturing a contact for a semiconductor component and related structure |
US8541267B2 (en) * | 2008-03-20 | 2013-09-24 | Nxp B.V. | FinFET transistor with high-voltage capability and CMOS-compatible method for fabricating the same |
US10593592B2 (en) * | 2015-01-09 | 2020-03-17 | Applied Materials, Inc. | Laminate and core shell formation of silicide nanowire |
US11141382B2 (en) | 2018-03-06 | 2021-10-12 | Profeat Biotechnology Co., Ltd. | Sintered nanoparticles and use of the same against a virus |
US11110065B2 (en) | 2018-03-06 | 2021-09-07 | Profeat Biotechnology Co., Ltd. | Sintered ferrous amino acid particles and use of the same against a virus |
Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5391506A (en) * | 1992-01-31 | 1995-02-21 | Kawasaki Steel Corporation | Manufacturing method for semiconductor devices with source/drain formed in substrate projection. |
US5828101A (en) * | 1995-03-30 | 1998-10-27 | Kabushiki Kaisha Toshiba | Three-terminal semiconductor device and related semiconductor devices |
US5872037A (en) * | 1995-06-20 | 1999-02-16 | Mitsubishi Denki Kabushiki Kaisha | Method for manufacturing a vertical mosfet including a back gate electrode |
US6033959A (en) * | 1998-01-09 | 2000-03-07 | United Microelectronics Corp. | Method of fabricating a multiple T-gate MOSFET device |
US6097061A (en) * | 1998-03-30 | 2000-08-01 | Advanced Micro Devices, Inc. | Trenched gate metal oxide semiconductor device and method |
US6225659B1 (en) * | 1998-03-30 | 2001-05-01 | Advanced Micro Devices, Inc. | Trenched gate semiconductor device and method for low power applications |
US20020011612A1 (en) * | 2000-07-31 | 2002-01-31 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
US6448590B1 (en) * | 2000-10-24 | 2002-09-10 | International Business Machines Corporation | Multiple threshold voltage FET using multiple work-function gate materials |
US6458662B1 (en) * | 2001-04-04 | 2002-10-01 | Advanced Micro Devices, Inc. | Method of fabricating a semiconductor device having an asymmetrical dual-gate silicon-germanium (SiGe) channel MOSFET and a device thereby formed |
US20020153587A1 (en) * | 2000-03-16 | 2002-10-24 | International Business Machines Corporation | Double planar gated SOI MOSFET structure |
US20020192911A1 (en) * | 2000-08-29 | 2002-12-19 | Parke Stephen A. | Damascene double gated transistors and related manufacturing methods |
US20020197874A1 (en) * | 2001-06-20 | 2002-12-26 | International Business Machines Corporation | Self-aligned sti for narrow trenches |
US6548859B2 (en) * | 2000-08-28 | 2003-04-15 | Mitsubishi Denki Kabushiki Kaisha | MOS semiconductor device and method of manufacturing the same |
US20030227036A1 (en) * | 2002-02-22 | 2003-12-11 | Naoharu Sugiyama | Semiconductor device |
US7015106B2 (en) * | 2003-09-16 | 2006-03-21 | Samsung Electronics Co., Ltd. | Double gate field effect transistor and method of manufacturing the same |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2621607B2 (en) * | 1990-07-24 | 1997-06-18 | 松下電器産業株式会社 | Method for manufacturing semiconductor device |
JPH06112480A (en) * | 1992-09-25 | 1994-04-22 | Kawasaki Steel Corp | Semiconductor device and manufacture thereof |
JP3128364B2 (en) * | 1992-11-13 | 2001-01-29 | 新日本製鐵株式会社 | Semiconductor device and manufacturing method thereof |
JP3356162B2 (en) * | 1999-10-19 | 2002-12-09 | 株式会社デンソー | Semiconductor device and manufacturing method thereof |
JP2002198518A (en) * | 2000-12-25 | 2002-07-12 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
-
2005
- 2005-02-22 TW TW094105216A patent/TWI287856B/en not_active IP Right Cessation
- 2005-03-10 JP JP2005067354A patent/JP2005260241A/en active Pending
- 2005-03-11 CN CN200510056325.2A patent/CN1691296A/en active Pending
- 2005-03-11 US US11/077,973 patent/US7326620B2/en active Active
-
2007
- 2007-12-19 US US11/960,382 patent/US20080105922A1/en not_active Abandoned
Patent Citations (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5391506A (en) * | 1992-01-31 | 1995-02-21 | Kawasaki Steel Corporation | Manufacturing method for semiconductor devices with source/drain formed in substrate projection. |
US5828101A (en) * | 1995-03-30 | 1998-10-27 | Kabushiki Kaisha Toshiba | Three-terminal semiconductor device and related semiconductor devices |
US5872037A (en) * | 1995-06-20 | 1999-02-16 | Mitsubishi Denki Kabushiki Kaisha | Method for manufacturing a vertical mosfet including a back gate electrode |
US6033959A (en) * | 1998-01-09 | 2000-03-07 | United Microelectronics Corp. | Method of fabricating a multiple T-gate MOSFET device |
US6097061A (en) * | 1998-03-30 | 2000-08-01 | Advanced Micro Devices, Inc. | Trenched gate metal oxide semiconductor device and method |
US6225659B1 (en) * | 1998-03-30 | 2001-05-01 | Advanced Micro Devices, Inc. | Trenched gate semiconductor device and method for low power applications |
US20020153587A1 (en) * | 2000-03-16 | 2002-10-24 | International Business Machines Corporation | Double planar gated SOI MOSFET structure |
US20020011612A1 (en) * | 2000-07-31 | 2002-01-31 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
US6548859B2 (en) * | 2000-08-28 | 2003-04-15 | Mitsubishi Denki Kabushiki Kaisha | MOS semiconductor device and method of manufacturing the same |
US20020192911A1 (en) * | 2000-08-29 | 2002-12-19 | Parke Stephen A. | Damascene double gated transistors and related manufacturing methods |
US6580137B2 (en) * | 2000-08-29 | 2003-06-17 | Boise State University | Damascene double gated transistors and related manufacturing methods |
US6448590B1 (en) * | 2000-10-24 | 2002-09-10 | International Business Machines Corporation | Multiple threshold voltage FET using multiple work-function gate materials |
US6458662B1 (en) * | 2001-04-04 | 2002-10-01 | Advanced Micro Devices, Inc. | Method of fabricating a semiconductor device having an asymmetrical dual-gate silicon-germanium (SiGe) channel MOSFET and a device thereby formed |
US20020197874A1 (en) * | 2001-06-20 | 2002-12-26 | International Business Machines Corporation | Self-aligned sti for narrow trenches |
US20030227036A1 (en) * | 2002-02-22 | 2003-12-11 | Naoharu Sugiyama | Semiconductor device |
US7015106B2 (en) * | 2003-09-16 | 2006-03-21 | Samsung Electronics Co., Ltd. | Double gate field effect transistor and method of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
TW200531217A (en) | 2005-09-16 |
US7326620B2 (en) | 2008-02-05 |
JP2005260241A (en) | 2005-09-22 |
CN1691296A (en) | 2005-11-02 |
TWI287856B (en) | 2007-10-01 |
US20050236663A1 (en) | 2005-10-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN100562988C (en) | Method for manufacturing semiconductor-on-insulator device | |
KR100352079B1 (en) | Method for epitaxial bipolar bicmos | |
US7955919B2 (en) | Spacer-less transistor integration scheme for high-K gate dielectrics and small gate-to-gate spaces applicable to Si, SiGe and strained silicon schemes | |
US6689648B2 (en) | Semiconductor device having silicon on insulator and fabricating method therefor | |
US7939863B2 (en) | Area efficient 3D integration of low noise JFET and MOS in linear bipolar CMOS process | |
TW200945556A (en) | Semiconductor device and method of manufacturing semiconductor device | |
TW201436046A (en) | Radio frequency device and method for manufacturing radio frequency device | |
US11145678B2 (en) | Method for manufacturing semiconductor device | |
US20080105922A1 (en) | Method of Manufacturing a Semiconductor Device and Semiconductor Device Obtainable with Such a Method | |
US7867864B2 (en) | Method of manufacturing a semiconductor device and semiconductor device obtained with such a method | |
US6071763A (en) | Method of fabricating layered integrated circuit | |
US8581347B2 (en) | Forming bipolar transistor through fast EPI-growth on polysilicon | |
US20070126032A1 (en) | Fin field effect transistor and method for manufacturing fin field effect transistor | |
US7238581B2 (en) | Method of manufacturing a semiconductor device with a strained channel | |
JP3986742B2 (en) | Memory cell forming method | |
US6593617B1 (en) | Field effect transistors with vertical gate side walls and method for making such transistors | |
US6090673A (en) | Device contact structure and method for fabricating same | |
CN116153931A (en) | Semiconductor structure and manufacturing process thereof | |
EP1575083A2 (en) | Method of manufacturing a semiconductor device and semiconductor device obtainable with such a method | |
CN101262008A (en) | Semiconductor device and method for integrating angular and planar devices on the same chip | |
KR100605908B1 (en) | Semiconductor device and manufacturing method thereof | |
US20220359702A1 (en) | Semiconductor structure and associated manufacturing method | |
US7791105B2 (en) | Device structures for a high voltage junction field effect transistor manufactured using a hybrid orientation technology wafer and design structures for a high voltage integrated circuit | |
CN119108400A (en) | Complementary Metal Oxide Semiconductor Circuits | |
JPH11150266A (en) | Semiconductor device and manufacture thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KONINKLIJKE PHILIPS ELECTRONICS N.V.;REEL/FRAME:022597/0832 Effective date: 20090409 Owner name: NXP B.V.,NETHERLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KONINKLIJKE PHILIPS ELECTRONICS N.V.;REEL/FRAME:022597/0832 Effective date: 20090409 |
|
AS | Assignment |
Owner name: KONINKLIJKE PHILIPS ELECTRONICS, NETHERLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PAWLAK, BARTLOMIEJ JAN;REEL/FRAME:023142/0278 Effective date: 20050628 Owner name: INTERUNIVERSITAIR MICROELEKTRONICA CENTRUM (IMEC), Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PAWLAK, BARTLOMIEJ JAN;REEL/FRAME:023142/0278 Effective date: 20050628 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |