US20080099754A1 - Method for providing a nanoscale, high electron mobility transistor (hemt) on insulator - Google Patents
Method for providing a nanoscale, high electron mobility transistor (hemt) on insulator Download PDFInfo
- Publication number
- US20080099754A1 US20080099754A1 US11/554,796 US55479606A US2008099754A1 US 20080099754 A1 US20080099754 A1 US 20080099754A1 US 55479606 A US55479606 A US 55479606A US 2008099754 A1 US2008099754 A1 US 2008099754A1
- Authority
- US
- United States
- Prior art keywords
- layer
- silicon
- germanium
- group
- electron mobility
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/015—Manufacture or treatment of FETs having heterojunction interface channels or heterojunction gate electrodes, e.g. HEMT
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/822—Heterojunctions comprising only Group IV materials heterojunctions, e.g. Si/Ge heterojunctions
Definitions
- the invention relates generally to methods of fabrication of: integrated circuits (ICs). More particularly, the invention is a method of fabricating high electron mobility transistors on semiconductor-on-insulator substrates.
- SOI silicon-on-insulator
- SiGe silicon-germanium
- strained silicon there are numerous advantages associated with an insulating substrate. These advantages include reduced parasitic capacitances, improved electrical isolation, and reduced short-channel-effects. Advantages of SOI can be combined with energy bandgap and carrier mobility improvements offered by Si 1-x Ge x and strained silicon devices.
- SOI substrates generally include a thin layer of silicon on top of an insulator. Integrated circuit components are formed in and on the thin layer of silicon.
- the insulator can be comprised of insulators such as silicon dioxide (SiO 2 ), sapphire, or various other insulative materials.
- SOI substrates are separated by implantation of oxygen (SIMOX).
- SIMOX oxygen is implanted below a surface of a silicon wafer.
- a subsequent anneal step produces a buried silicon dioxide layer with a silicon overlayer.
- the time required for an implantation in a SIMOX process can be extensive and, consequently, cost prohibitive.
- an SOI substrate formed by SIMOX may be exposed to high surface damage and contamination.
- a silicon device wafer 100 and a silicon handle wafer 150 comprise major components for forming a BESOI wafer.
- the silicon device wafer 100 includes a first silicon layer 101 , which will serve as a device layer, an etch-stop layer 103 , and a second silicon layer 105 .
- the etch-stop layer 103 is frequently comprised of carbon.
- the silicon handle wafer 150 includes a lower silicon dioxide layer 107 A, a silicon substrate layer 109 , and an upper silicon dioxide layer 107 B.
- the lower 107 A and upper 107 B silicon dioxide layers are frequently thermally grown oxides formed concurrently.
- the silicon device water 100 and the silicon handle water 150 are brought into physical contact and bonded, one to the other.
- the initial bonding process is followed by a thermal anneal, thus strengthening the bond.
- the silicon device wafer 100 in the bonded pair is thinned.
- most of the second silicon layer 105 is removed by mechanical grinding and polishing until only a few tens of micrometers (i.e. “microns” or ⁇ m) remain.
- a high-selectivity wet or dry chemical etch removes remaining portions of the second silicon layer 105 : stopping on the etch-stop layer 103 . (Selectivity is discussed in detail, below.)
- An end-result of the second silicon layer 105 etch process is depicted in FIG. 1C .
- the silicon handle wafer 150 is protected by a coated mask layer (not shown).
- the etch-stop layer 103 has been removed using another high-selectivity etchant.
- the first silicon layer 101 serving as a device layer, is transferred to the silicon handle wafer 150 .
- a backside of the silicon substrate layer 109 is ground, polished, and etched to achieve a desired overall thickness.
- BESOI requires the presence of the etch-stop layer 103 during the layer transfer process.
- etch-stop layer 103 Currently, two main layer transfer technologies exist: 1) splitting of a hydrogen-implanted layer from a device layer (a hydrogen implantation and separation process), and 2) selective chemical etching. Both technologies have demonstrated they meet requirements of advanced semiconductor processing.
- hydrogen H 2
- H 2 hydrogen
- the implanted H 2 produces embrittlement of the silicon substrate underlying the silicon dioxide layer.
- the H 2 implanted wafer may be bonded with a second silicon wafer having a silicon dioxide overlayer. The bonded wafer may be cut across the wafer at a peak location of the hydrogen implant by appropriate annealing.
- the BESOI process described is relatively free from ion implant damage inherent in the SIMOX process.
- the BESOI process requires a time consuming sequence of grinding, polishing, and chemical etching.
- the BESOI process is a manufacturing-oriented technique to build silicon on insulator substrates and is partially dependent upon chemical retching.
- Etch-stop performance is described by a mean etch selectivity, S, which defines an etch rate ratio of silicon to the etch-stop layer
- an etch-stop 203 A is formed by ion implantation into a portion of a silicon substrate 201 A.
- a partially etched silicon substrate 201 B is etched to a depth h 1 .
- the etch-stop 203 A is now a, partially etched etch-stop 2038 .
- the partially etched etch-stop 203 B is etched to a thickness of d 2 .
- the partially etched etch-stop 203 B (see FIGS. 2A and 2B ) has been completely etched and a fully etched silicon substrate 201 C achieves a maximum etch step height of h 2 .
- An etch rate of the etch-stop 203 A ( FIG. 2A ) is partially dependent upon both a dopant material implanted as well as an implant profile of the dopant employed. From a practical point of view, the maximum etch step is a critical quantity since it determines an acceptable thickness variation of the device wafer after grinding and polishing prior to etch back, in the BESOI process.
- the allowable thickness non-uniformity of the device wafer after the usual mechanical thinning procedure should be less than 1.5 units.
- the mean etch selectivity, S can be derived from the effective etch-stop layer thickness d 1 and the maximum etch step h 2 as
- t is the etch time required to reach the maximum etch step height h 2 .
- t 2 is the etch time required to reach the maximum etch step height h 2 .
- the present invention is a high electron mobility transistor comprised of a substrate with a relaxed silicon-germanium layer formed over the substrate.
- the silicon-germanium layer has an etch-stop layer comprised of less than about 70% germanium and contains dopant elements of carbon and/or boron.
- a strained silicon layer is formed over the relaxed silicon-germanium layer and configured to act as quantum well device.
- the present invention is a high electron mobility transistor comprised of a substrate and a relaxed silicon-germanium layer formed over the substrate.
- a dopant layer is formed within the relaxed silicon-germanium layer.
- the dopant layer contains carbon and/or boron and has a full-width half-maximum (FWHM) thickness value of less than approximately 70 nanometers.
- a strained silicon layer is formed over the relaxed silicon-germanium layer and is configured to act as quantum well device.
- the present invention is a method to fabricate a high electron so mobility transistor.
- the method includes flowing a carrier gas over a substrate in a deposition chamber, flowing a silicon precursor gas over the substrate in the deposition chamber, flowing a germanium precursor gas over the substrate, and forming a relaxed silicon-germanium layer such that the silicon-germanium layer contains less than about 70% germanium.
- a dopant precursor gas containing carbon and/or boron is flowed over the substrate in the deposition chamber and forms a dopant layer to act as at least a portion of an etch-stop layer.
- a strained silicon layer is formed over the relaxed silicon-germanium layer to act as a quantum well region.
- the substrate is annealed to a temperature of 900° C. or greater.
- a thickness of the dopant layer is maintained to less than 70 nanometers when measured as a full-width half-maximum (FWHM) value.
- the present invention is a high electron mobility transistor comprised of a substrate, a relaxed silicon-germanium layer formed over the substrate, and a boron layer formed within the relaxed silicon-germanium layer.
- the boron layer has a full-width half-maximum (FWHM) thickness value of less than approximately 70 nanometers.
- a strained silicon layer is formed over the relaxed silicon-germanium layer and is configured to act as quantum well device.
- the present invention is a high electron mobility transistor comprised of a substrate, a relaxed silicon-germanium layer formed over the substrate, and a carbon layer formed within the relaxed silicon-germanium layer.
- the carbon layer has a full-width half-maximum (FWHM) thickness value of less than approximately 70 nanometers.
- a strained silicon layer is formed over the relaxed silicon-germanium layer and is configured to act as quantum well device.
- FIGS. 1A-1D are cross-sectional views of a prior art bond and etch back silicon on insulator (BESOI) fabrication technique.
- FIGS. 2A-2C are cross-sectional views of an etch-stop formed on a silicon substrate, indicating a method to determine etch-stop efficiency.
- FIG. 3 is a graph indicating germanium diffusion at various anneal temperatures.
- FIG. 4 is a graph indicating a full-width half-maximum (FWHM) depth of a boron profile produced in accordance with the present invention and measured after thermal annealing steps.
- FWHM full-width half-maximum
- FIG. 5 is a graph indicating carbon diffusion depth in strained SiGe:C:B at various anneal temperatures.
- FIG. 6 is a graph indicating boron diffusion depth in SiGe with carbon at various anneal temperatures.
- FIGS. 7A-7B are cross-sectional views of high electron mobility transistor (HEMT) device layers.
- HEMT high electron mobility transistor
- FIG. 8 is a cross-sectional view of a quantum well HEMT device.
- FIG. 9 is a graph indicating electron mobility enhancement for a Si/SiGe MOS transistor device.
- HEMT high electron mobility transistor
- SOI silicon-on-insulator
- Si silicon
- Ge germanium
- SiGe silicon-germanium
- Various dopant types, such as boron (B), carbon (C), and germanium are considered for fabricating the nanoscale etch-stop.
- B boron
- C carbon
- germanium are considered for fabricating the nanoscale etch-stop.
- the nanoscale etch-stop described herein has particular applications in BESOI processing. However, the disclosed etch-stop is not limited only to BESOI applications.
- Silicon etch rates of all aqueous alkaline etchants are reduced significantly if silicon is doped with boron in concentrations exceeding 2 ⁇ 10 19 cm ⁇ 3 .
- widths of boron in ion implanted profiles can be greater than 200 nm to 300 nm depending on chosen quantities of ion implant energy and dosage.
- high dosage requirements also lead to a great deal of concentration-dependent outdiffusion. Therefore, the transferred silicon device layer thickness can exhibit a very wide thickness range since the etch process itself will have a wide profile range over which to stop on the boron-doped layer.
- the wide layer range poses significant process integration problems. By adding carbon and/or germanium, the boron diffusion can be effectively mitigated at temperatures of approximately 1000° C. for 10 seconds or longer.
- a device or substrate designer may prefer boron over carbon and/or Ge as a etch-stop depending on device requirements. For example, a design decision may be driven by a preferred majority carrier type and concentration, or a minority carrier type and concentration.
- a design decision may be driven by a preferred majority carrier type and concentration, or a minority carrier type and concentration.
- One skilled in the art will recognize that adding carbon to a boron-doped layer will diminish carrier mobility. Consequently, more boron is required to compensate for the diminished carrier effect.
- a skilled artisan will further recognize that the addition of Ge to form a strained lattice in elemental or compound semiconductors enhances in-plane majority carrier hole mobility but diminishes in-plane majority carrier electron mobility. Therefore, if boron is added to a carbon and/or germanium-doped lattice, the fabrication process must be completely characterized. The process will be a function of gas flows, temperatures, and pressures.
- Boron may be doped into either a silicon substrate or film, or a compound semiconductor substrate or film.
- the compound semiconductor film may be chosen from a Group III-V semiconductor compound such as SiGe, GaAs, or InGaAs.
- a Group II-VI semiconductor compound may be chosen such as ZnSe, CdSe, or CdTe.
- composition ranges for the Si 1-x-y-z Ge x C y B z layers are:
- FIGS. 3-6 Secondary-ion mass spectrometry (SIMS) data are displayed, in FIGS. 3-6 , for boron, germanium, and carbon diffusion in silicon for various anneal temperatures (or bonding temperatures in the case of BESOI) from 900° C. to 1200° C. for 10 seconds.
- FIG. 3 indicates germanium diffusion in silicon at various temperatures. Even at a 1200° C. anneal temperature, a FWHM value of germanium diffusion of approximately 70 nm (i.e., a range of about 30 nm to 100 nm) is achieved. At temperatures of less than 1050° C., a FWHM value of germanium diffusion of less than 40 nm is indicated.
- a SIMS profile graph 400 represents data from a diffusion profile of boron in carbon and Ge-doped silicon (SiGe:C:B).
- a location of the Ge dopant is illustrated by a lower 401 and an upper 403 vertical line positioned at 50 nm and 85 nm depths, respectively.
- the boron remains relatively fixed up to temperatures of 1000° C., then diffuses rapidly at higher temperatures (anneal times are 10 seconds at each temperature).
- the presence of both carbon and Ge reduces boron outdiffusion.
- the presence of carbon and Ge reduces overall boron diffusion by a factor of ten or more.
- the particular alloy of SiGe:C:B is Si 0.975 Ge 0.02 C 0.002 B 0.003 .
- a ratio Of Si to Ge is approximately 50:1 and a ratio of B to C is approximately 1.5:1.
- FIG. 5 indicates, in another embodiment, a significantly lower ratio Si to Ge SIMS profile.
- Carbon diffusion levels in strained SiGe:C:B are indicated as grown and at subsequent anneal temperatures of 900° C. to 1200° C.
- the data show carbon diffusion primarily from undoped spacer regions (not shown) in which the spacer regions have no B doping.
- a center region of the SIMS profile i.e., at a depth of roughly 60 nm to 80 nm indicates that carbon diffusion is significantly mitigated due to the presence of B in the SiGe film.
- the SiGe:C:B film is 79.5% Si, 20% Ge, 0.2% C, and 0.3% boron, prior to thermal anneal (SiO 0.795 Ge 0.2 C 0.002 B 0.003 ).
- SiO 0.795 Ge 0.2 C 0.002 B 0.003 a ratio of Si to Ge is approximately 4:1 and a ratio of B to C is approximately 1.5:1.
- FIG. 6 is a SIMS profile 600 indicating boron diffusion depth in SiGe with carbon at various anneal temperatures.
- the SiGe film employed in this embodiment is also Si 0.795 Ge 0.2 C 0.002 B 0.003 , similar to the film used in producing the graph of FIG. 5 .
- Note the SIMS profile 600 indicates that, following a 1200° C. anneal for 10 seconds, germanium has diffused from a peak of 20 (i.e., approximately 1.0 ⁇ 10 22 atoms/cm 3 ) to a peak concentration of 7.7% (i.e., approximately 3.85 ⁇ 10 21 atoms/cm 3 ).
- Boron has diffused from a peak of 1.5 ⁇ 10 20 atoms/cm 3 to a peak of 1.0 ⁇ 10 19 atoms/cm 3 . Additionally, carbon has diffused but the diffusion mechanism involved is due primarily to the SiGe spacers (the outside edges that contained only Ge and C during the initial growth). The carbon peak has diffused from 1.0 ⁇ 10 20 atoms/cm 3 down to 7.0 ⁇ 10 19 atoms/cm 3 (indicating roughly a 30% peak reduction). The final diffused profile of the carbon is narrower than the as-grown profile. As a result, the final diffused carbon profile, even after a 1200° C. anneal is less than 20 nm wide at FWHM.
- process conditions can vary widely depending upon particular devices fabricated, specific equipment types employed, and various combinations of starting materials. However, in a specific exemplary embodiment, the process conditions generally entail the following process conditions, generally at pressures from less than 1 Torr to about 100 Torr and temperatures from 450° C. to 950° C.
- germanium tetrahydride GeH 4
- germanium precursor gas germanium tetrahydride
- disilane Si 2 H 6
- silicon precursor gas may be used in place of silane (SiH 4 ).
- Disilane deposits silicon at a faster rate and lower temperature than silane.
- boron trichloride (BCl 3 ) or any other boron precursor gas may be used in place of diborane (B 2 H 6 ).
- a carbon precursor gas other than methyl silane (CH 3 SiH 3 ) may be employed as the carbon precursor.
- Inert gases such as nitrogen (N 2 ), argon (Ar), helium (He), xenon (Xe), and fluorine (F 2 ) are all suitable carrier gases to substitute for H 2 as well.
- gas flow rates may be process, equipment, and/or device dependent. Therefore, gas flow rates outside of the exemplary ranges given may be fully acceptable. Also, a skilled artisan will recognize that the Si 1-x-y-z Ge x C y B z layer may be deposited in various profiles as well depending upon electrical characteristics desired.
- an implanted. Ge profile is more resilient to outdiffusion than a CVD Ge profile. Therefore, additional process steps may be added. For example, following the CVD deposition of a SiGe:C:B nano-scale filmstack, arm amorphization implant may be performed. The implant results in a reduction in film strain along a Si/SiGe heterojunction (contrary to contemporary literature findings). Therefore, by amorphizing the pseudomorphic SiGe:C:B layer the selectivity will be further enhanced. Species which have been found to be acceptable for this step include, among others, boron, germanium, silicon, argon, nitrogen, oxygen (monotonic), carbon, and Group III-V and Group II-VI semiconductors.
- FIGS. 7A and 7B describe exemplary formation of an HEMT device, which may be transferred as a BESOI device layer.
- FIG. 7A includes a substrate with device layer 701 and a relaxed semiconductor layer 703 which serves both as an etch-stop layer and also contains the HEMT channel region (not shown).
- the substrate with device layer 701 may be comprised of silicon.
- the relaxed semiconductor layer 703 may be comprised of SisGeC, SiGeB, and/or SiGe:C:B and formed in accordance with methods and elemental ratios described above.
- a tensile-strained semiconductor cap layer 705 is formed over the relaxed semiconductor layer 703 .
- the tensile-strained cap layer is comprised of silicon.
- Semiconductors in tension have several advantageous properties. For example, placing silicon in tension increases the mobility of electrons moving parallel to a surface of the substrate 701 , thus increasing a frequency of operation of the device. Also, a band offset between the relaxed SiGe and the tensile Si confines electrons in the Si layer. Therefore, in an electron channel device (n-channel), the channel can be is removed from the surface or buried.
- the relaxed semiconductor layer 703 is formed by providing a hydrofluoric cleaning of surfaces of the substrate 701 , followed by an isopropyl alcohol drying step.
- the substrate 701 is pre-baked at 950° C. for 60 seconds to remove adsorbed moisture and strip any weak oxides.
- a seed layer of silicon is grown to a thickness of approximately 300 ⁇ by flowing H 2 at 30 slpm and SiH 4 at 50 sccm at a temperature of 900° C. The SiH 4 flow is maintained at 50 sccm while the temperature is reduced to 600° C.
- GeH 4 is introduced initially at a flow rate of 50 sccm and ramped up to 400 sccm to form a 2500 ⁇ thick SiGe layer.
- a resultant profile from the flow rate ramping is, for example, trapezoidal in shape from a 5% concentration to a 25% concentration.
- a critical thickness is exceeded and the film will relax to its natural lattice dimension.
- the etch-stop layer is produced by introducing either B and/or C via, for example, B 2 H 6 and CH 3 SiH 3 .
- a flow rate of each gas is typically in a range of 200 sccm to 500 sccm.
- the strained cap layer 705 is then formed by discontinuing the GeH 4 flow while maintaining the SiH 4 at 50 sccm.
- An overall thickness of the cap layer 705 is determined by design requirements but will, generally be in a range of 50 ⁇ to 200 ⁇ for contemporary devices. As would be understood by a skilled artisan, all times, temperatures, flow rates, and concentrations are exemplary only and may be varied depending upon exact device and equipment choices.
- FIG. 8 is a basic structure of an exemplary quantum well film stack 800 .
- strained Si e.g., Si in tension
- the exemplary quantum well stack 800 includes a silicon substrate 801 , a graded SiGe layer 803 , a relaxed SiGe layer 805 , and a strained silicon quantum well 807 .
- the relaxed SiGe layer 805 contains the etch-stop layer as described above.
- the nanoscale-level etch-stop layer provides a much tighter film uniformity than is possible with other contemporary SOI fabrication techniques, thus resulting in both reduced ion implant straggle and excessive diffusion of implanted species. Consequently, an electronic device fabricated as described herein has a concomitant increase in performance. For example, an overall effect of electron mobility due to the strained silicon quantum well 807 is quantified in FIG. 9 .
- FIG. 9 is an electron mobility enhancement graph indicating a mobility enhancement factor as a function of a germanium fraction in the underlying relaxed SiGe layer 805 ( FIG. 8 ).
- the electron mobility enhancement graph further compares simulated data with experimental results.
- the larger lattice parameter couples into a tensile strain in the silicon quantum well 807 .
- the tensile silicon strain results in a reduction in phonon scattering and also a reduction in effective electron mass further improving device performance.
- a mobility enhancement factor exceeding a factor of 1.8 has been achieved using techniques and methods described herein.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Recrystallisation Techniques (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- The invention relates generally to methods of fabrication of: integrated circuits (ICs). More particularly, the invention is a method of fabricating high electron mobility transistors on semiconductor-on-insulator substrates.
- Several material systems have emerged as key facilitators to extend Moore's law well into the next decade. These key facilitators include (1) silicon-on-insulator (SOI), (2) silicon-germanium (SiGe), and (3) strained silicon. With reference to SOI and related technologies, there are numerous advantages associated with an insulating substrate. These advantages include reduced parasitic capacitances, improved electrical isolation, and reduced short-channel-effects. Advantages of SOI can be combined with energy bandgap and carrier mobility improvements offered by Si1-xGex and strained silicon devices.
- SOI substrates generally include a thin layer of silicon on top of an insulator. Integrated circuit components are formed in and on the thin layer of silicon. The insulator can be comprised of insulators such as silicon dioxide (SiO2), sapphire, or various other insulative materials.
- Currently, several techniques are available to fabricate SOI substrates. One technique for fabricating SOI substrates is separation by implantation of oxygen (SIMOX). In a SIMOX process, oxygen is implanted below a surface of a silicon wafer. A subsequent anneal step produces a buried silicon dioxide layer with a silicon overlayer. However, the time required for an implantation in a SIMOX process can be extensive and, consequently, cost prohibitive. Moreover, an SOI substrate formed by SIMOX may be exposed to high surface damage and contamination.
- Another technique is bond-and-etch-back SOI (BESOI) where an oxidized wafer is first diffusion-bonded to a non-oxidized water. With reference to
FIG. 1A , a silicon device wafer 100 and a silicon handle wafer 150 comprise major components for forming a BESOI wafer. Thesilicon device wafer 100 includes afirst silicon layer 101, which will serve as a device layer, an etch-stop layer 103, and asecond silicon layer 105. The etch-stop layer 103 is frequently comprised of carbon. The silicon handle wafer 150 includes a lowersilicon dioxide layer 107A, asilicon substrate layer 109, and an uppersilicon dioxide layer 107B. The lower 107A and upper 107B silicon dioxide layers are frequently thermally grown oxides formed concurrently. - In
FIG. 1B , thesilicon device water 100 and the silicon handle water 150 are brought into physical contact and bonded, one to the other. The initial bonding process is followed by a thermal anneal, thus strengthening the bond. The silicon device wafer 100 in the bonded pair is thinned. Initially, most of thesecond silicon layer 105 is removed by mechanical grinding and polishing until only a few tens of micrometers (i.e. “microns” or μm) remain. A high-selectivity wet or dry chemical etch removes remaining portions of the second silicon layer 105: stopping on the etch-stop layer 103. (Selectivity is discussed in detail, below.) An end-result of thesecond silicon layer 105 etch process is depicted inFIG. 1C . - During the etching process the silicon handle wafer 150 is protected by a coated mask layer (not shown). In
FIG. 1D , the etch-stop layer 103 has been removed using another high-selectivity etchant. As a result of these processes, thefirst silicon layer 101, serving as a device layer, is transferred to the silicon handle wafer 150. A backside of thesilicon substrate layer 109 is ground, polished, and etched to achieve a desired overall thickness. - To ensure BESOI substrates are thin enough for subsequent fabrication steps as well as meeting contemporary demands for ever-decreasing physical size and weight constraints, BESOI requires the presence of the etch-
stop layer 103 during the layer transfer process. Currently, two main layer transfer technologies exist: 1) splitting of a hydrogen-implanted layer from a device layer (a hydrogen implantation and separation process), and 2) selective chemical etching. Both technologies have demonstrated they meet requirements of advanced semiconductor processing. - In the hydrogen implantation and separation process, hydrogen (H2) is implanted into silicon having a thermally grown silicon dioxide layer. The implanted H2 produces embrittlement of the silicon substrate underlying the silicon dioxide layer. The H2 implanted wafer may be bonded with a second silicon wafer having a silicon dioxide overlayer. The bonded wafer may be cut across the wafer at a peak location of the hydrogen implant by appropriate annealing.
- The BESOI process described is relatively free from ion implant damage inherent in the SIMOX process. However, the BESOI process requires a time consuming sequence of grinding, polishing, and chemical etching.
- As described above, the BESOI process is a manufacturing-oriented technique to build silicon on insulator substrates and is partially dependent upon chemical retching.
- Etch-stop performance is described by a mean etch selectivity, S, which defines an etch rate ratio of silicon to the etch-stop layer
-
- where RSi is an etch rate of silicon and Res is an etch rate of the etch-stop. Therefore, a selectivity value where S=1 relates to a case of no etch selectivity.
- One method to evaluate etch-stop efficiency is to measure a maximum etch step height across etch-stop and non-etch-stop boundaries. In
FIG. 2A , an etch-stop 203A is formed by ion implantation into a portion of asilicon substrate 201A. The etch-stop 203A has a thickness d1 at time t=0 (i.e., prior to application of any etchant). At time t=t1 (FIG. 2B ), a partially etchedsilicon substrate 201B is etched to a depth h1. The etch-stop 203A is now a, partially etched etch-stop 2038. The partially etched etch-stop 203B is etched to a thickness of d2. At time t=t2 (FIG. 2C ), the partially etched etch-stop 203B (seeFIGS. 2A and 2B ) has been completely etched and a fully etched silicon substrate 201C achieves a maximum etch step height of h2. An etch rate of the etch-stop 203A (FIG. 2A ) is partially dependent upon both a dopant material implanted as well as an implant profile of the dopant employed. From a practical point of view, the maximum etch step is a critical quantity since it determines an acceptable thickness variation of the device wafer after grinding and polishing prior to etch back, in the BESOI process. - For example, if a maximum etch step is 3 units, the allowable thickness non-uniformity of the device wafer after the usual mechanical thinning procedure should be less than 1.5 units. The mean etch selectivity, S, can be derived from the effective etch-stop layer thickness d1 and the maximum etch step h2 as
-
- where t is the etch time required to reach the maximum etch step height h2. In the prior example, t2 is the etch time required to reach the maximum etch step height h2.
- In addition to problems created by reduced selectivity, other problems may arise with using carbon or boron as an etch-stop. A skilled artisan recognizes that carbon diffuses readily in a pure silicon and thus the etch-stop layer readily increases in thickness. Boron also diffuses readily in silicon and grows in thickness after subsequent anneal steps. Carbon and boron etch-stop layers of the prior art are frequently hundreds of nanometers in width (at full-width half-maximum (FWHM)). Therefore, what is needed is an extremely thin and robust etch-stop layer having a high etchant selectivity in comparison with silicon.
- In one embodiment, the present invention is a high electron mobility transistor comprised of a substrate with a relaxed silicon-germanium layer formed over the substrate. The silicon-germanium layer has an etch-stop layer comprised of less than about 70% germanium and contains dopant elements of carbon and/or boron. A strained silicon layer is formed over the relaxed silicon-germanium layer and configured to act as quantum well device.
- In another exemplary embodiment, the present invention is a high electron mobility transistor comprised of a substrate and a relaxed silicon-germanium layer formed over the substrate. A dopant layer is formed within the relaxed silicon-germanium layer. The dopant layer contains carbon and/or boron and has a full-width half-maximum (FWHM) thickness value of less than approximately 70 nanometers. A strained silicon layer is formed over the relaxed silicon-germanium layer and is configured to act as quantum well device.
- In another exemplary embodiment, the present invention is a method to fabricate a high electron so mobility transistor. The method includes flowing a carrier gas over a substrate in a deposition chamber, flowing a silicon precursor gas over the substrate in the deposition chamber, flowing a germanium precursor gas over the substrate, and forming a relaxed silicon-germanium layer such that the silicon-germanium layer contains less than about 70% germanium. A dopant precursor gas containing carbon and/or boron is flowed over the substrate in the deposition chamber and forms a dopant layer to act as at least a portion of an etch-stop layer. A strained silicon layer is formed over the relaxed silicon-germanium layer to act as a quantum well region. The substrate is annealed to a temperature of 900° C. or greater. A thickness of the dopant layer is maintained to less than 70 nanometers when measured as a full-width half-maximum (FWHM) value.
- In another exemplary embodiment, the present invention is a high electron mobility transistor comprised of a substrate, a relaxed silicon-germanium layer formed over the substrate, and a boron layer formed within the relaxed silicon-germanium layer. The boron layer has a full-width half-maximum (FWHM) thickness value of less than approximately 70 nanometers. A strained silicon layer is formed over the relaxed silicon-germanium layer and is configured to act as quantum well device.
- In another exemplary embodiment, the present invention is a high electron mobility transistor comprised of a substrate, a relaxed silicon-germanium layer formed over the substrate, and a carbon layer formed within the relaxed silicon-germanium layer. The carbon layer has a full-width half-maximum (FWHM) thickness value of less than approximately 70 nanometers. A strained silicon layer is formed over the relaxed silicon-germanium layer and is configured to act as quantum well device.
-
FIGS. 1A-1D are cross-sectional views of a prior art bond and etch back silicon on insulator (BESOI) fabrication technique. -
FIGS. 2A-2C are cross-sectional views of an etch-stop formed on a silicon substrate, indicating a method to determine etch-stop efficiency. -
FIG. 3 is a graph indicating germanium diffusion at various anneal temperatures. -
FIG. 4 is a graph indicating a full-width half-maximum (FWHM) depth of a boron profile produced in accordance with the present invention and measured after thermal annealing steps. -
FIG. 5 is a graph indicating carbon diffusion depth in strained SiGe:C:B at various anneal temperatures. -
FIG. 6 is a graph indicating boron diffusion depth in SiGe with carbon at various anneal temperatures. -
FIGS. 7A-7B are cross-sectional views of high electron mobility transistor (HEMT) device layers. -
FIG. 8 is a cross-sectional view of a quantum well HEMT device. -
FIG. 9 is a graph indicating electron mobility enhancement for a Si/SiGe MOS transistor device. - Disclosed herein are a fabrication method and a structure resulting therefrom for a high electron mobility transistor (HEMT) formed on, for example silicon-on-insulator (SOI) containing a silicon (Si), germanium (Ge), and/or silicon-germanium (SiGe) nanoscale etch-stop. Various dopant types, such as boron (B), carbon (C), and germanium are considered for fabricating the nanoscale etch-stop. The nanoscale etch-stop described herein has particular applications in BESOI processing. However, the disclosed etch-stop is not limited only to BESOI applications.
- Silicon etch rates of all aqueous alkaline etchants are reduced significantly if silicon is doped with boron in concentrations exceeding 2×1019 cm−3. However, widths of boron in ion implanted profiles can be greater than 200 nm to 300 nm depending on chosen quantities of ion implant energy and dosage. Typically, high dosage requirements also lead to a great deal of concentration-dependent outdiffusion. Therefore, the transferred silicon device layer thickness can exhibit a very wide thickness range since the etch process itself will have a wide profile range over which to stop on the boron-doped layer. The wide layer range poses significant process integration problems. By adding carbon and/or germanium, the boron diffusion can be effectively mitigated at temperatures of approximately 1000° C. for 10 seconds or longer.
- A device or substrate designer may prefer boron over carbon and/or Ge as a etch-stop depending on device requirements. For example, a design decision may be driven by a preferred majority carrier type and concentration, or a minority carrier type and concentration. One skilled in the art will recognize that adding carbon to a boron-doped layer will diminish carrier mobility. Consequently, more boron is required to compensate for the diminished carrier effect. A skilled artisan will further recognize that the addition of Ge to form a strained lattice in elemental or compound semiconductors enhances in-plane majority carrier hole mobility but diminishes in-plane majority carrier electron mobility. Therefore, if boron is added to a carbon and/or germanium-doped lattice, the fabrication process must be completely characterized. The process will be a function of gas flows, temperatures, and pressures.
- Boron may be doped into either a silicon substrate or film, or a compound semiconductor substrate or film. The compound semiconductor film may be chosen from a Group III-V semiconductor compound such as SiGe, GaAs, or InGaAs. Alternatively, a Group II-VI semiconductor compound may be chosen such as ZnSe, CdSe, or CdTe.
- Traditional germanium implantation and subsequent thermal anneals result in a germanium profile frequently hundreds of nanometers in depth. This profile range is especially true when subsequent anneal temperatures are over 1000° C. An approximation of an “as-implanted” profile width, measured at FWHM, can be determined as
-
- Using a combined SiGe:C:B approach limits both carbon and boron diffusion in silicon when particular combinations of the elements are used. In an exemplary embodiment, composition ranges for the Si1-x-y-zGexCyBz layers are:
-
- x (Ge): 0% up to about 70% (3.5×1022 cm−3)
- y (C): 0 cm−3 up to about 5×1021 cm−3
- Z (B): 0 cm−3 up to about 5×1021 cm−3
- Secondary-ion mass spectrometry (SIMS) data are displayed, in
FIGS. 3-6 , for boron, germanium, and carbon diffusion in silicon for various anneal temperatures (or bonding temperatures in the case of BESOI) from 900° C. to 1200° C. for 10 seconds. In particular,FIG. 3 indicates germanium diffusion in silicon at various temperatures. Even at a 1200° C. anneal temperature, a FWHM value of germanium diffusion of approximately 70 nm (i.e., a range of about 30 nm to 100 nm) is achieved. At temperatures of less than 1050° C., a FWHM value of germanium diffusion of less than 40 nm is indicated. - With reference to
FIG. 4 , aSIMS profile graph 400 represents data from a diffusion profile of boron in carbon and Ge-doped silicon (SiGe:C:B). A location of the Ge dopant is illustrated by a lower 401 and an upper 403 vertical line positioned at 50 nm and 85 nm depths, respectively. The boron remains relatively fixed up to temperatures of 1000° C., then diffuses rapidly at higher temperatures (anneal times are 10 seconds at each temperature). However, the presence of both carbon and Ge, as introduced under embodiments of the present invention, reduces boron outdiffusion. Depending on concentrations and temperatures involved, the presence of carbon and Ge reduces overall boron diffusion by a factor of ten or more. In a specific exemplary embodiment, the particular alloy of SiGe:C:B is Si0.975Ge0.02C0.002B0.003. Thus, a ratio Of Si to Ge is approximately 50:1 and a ratio of B to C is approximately 1.5:1. -
FIG. 5 indicates, in another embodiment, a significantly lower ratio Si to Ge SIMS profile. Carbon diffusion levels in strained SiGe:C:B are indicated as grown and at subsequent anneal temperatures of 900° C. to 1200° C. The data show carbon diffusion primarily from undoped spacer regions (not shown) in which the spacer regions have no B doping. However, a center region of the SIMS profile (i.e., at a depth of roughly 60 nm to 80 nm) indicates that carbon diffusion is significantly mitigated due to the presence of B in the SiGe film. In this exemplary embodiment, the SiGe:C:B film is 79.5% Si, 20% Ge, 0.2% C, and 0.3% boron, prior to thermal anneal (SiO0.795Ge0.2C0.002B0.003). Thus a ratio of Si to Ge is approximately 4:1 and a ratio of B to C is approximately 1.5:1. -
FIG. 6 is aSIMS profile 600 indicating boron diffusion depth in SiGe with carbon at various anneal temperatures. The SiGe film employed in this embodiment is also Si0.795Ge0.2C0.002B0.003, similar to the film used in producing the graph ofFIG. 5 . Note theSIMS profile 600 indicates that, following a 1200° C. anneal for 10 seconds, germanium has diffused from a peak of 20 (i.e., approximately 1.0×1022 atoms/cm3) to a peak concentration of 7.7% (i.e., approximately 3.85×1021 atoms/cm3). Boron has diffused from a peak of 1.5×1020 atoms/cm3 to a peak of 1.0×1019 atoms/cm3. Additionally, carbon has diffused but the diffusion mechanism involved is due primarily to the SiGe spacers (the outside edges that contained only Ge and C during the initial growth). The carbon peak has diffused from 1.0×1020 atoms/cm3 down to 7.0×1019 atoms/cm3 (indicating roughly a 30% peak reduction). The final diffused profile of the carbon is narrower than the as-grown profile. As a result, the final diffused carbon profile, even after a 1200° C. anneal is less than 20 nm wide at FWHM. - Overall, process conditions can vary widely depending upon particular devices fabricated, specific equipment types employed, and various combinations of starting materials. However, in a specific exemplary embodiment, the process conditions generally entail the following process conditions, generally at pressures from less than 1 Torr to about 100 Torr and temperatures from 450° C. to 950° C.
-
Precursor Gas or Carrier Gas Flow Rate Notes GeH 4 0 sccm to 500 sccm 0 sccm for Si, not Ge SiH 4 5 sccm to 500 sccm 0 sccm for Ge, not Si B2H6 0 sccm to 500 sccm 0 sccm = no B in Si or SiGe CH3SiH3 0 sccm to 500 sccm 0 sccm = no C in Si or SiGe He 0 sccm to 500 sccm Optional - used for low temperature growth (e.g., <500° C.) H2 1 slpm to 50 slpm - In addition to germanium tetrahydride (GeH4), another germanium precursor gas may be employed. Additionally, disilane (Si2H6) or another silicon precursor gas may be used in place of silane (SiH4). Disilane deposits silicon at a faster rate and lower temperature than silane.
- Additionally, boron trichloride (BCl3) or any other boron precursor gas may be used in place of diborane (B2H6). A carbon precursor gas other than methyl silane (CH3SiH3) may be employed as the carbon precursor. Inert gases such as nitrogen (N2), argon (Ar), helium (He), xenon (Xe), and fluorine (F2) are all suitable carrier gases to substitute for H2 as well.
- All gas flow rates may be process, equipment, and/or device dependent. Therefore, gas flow rates outside of the exemplary ranges given may be fully acceptable. Also, a skilled artisan will recognize that the Si1-x-y-zGexCyBz layer may be deposited in various profiles as well depending upon electrical characteristics desired.
- As rioted in
FIG. 3 , an implanted. Ge profile is more resilient to outdiffusion than a CVD Ge profile. Therefore, additional process steps may be added. For example, following the CVD deposition of a SiGe:C:B nano-scale filmstack, arm amorphization implant may be performed. The implant results in a reduction in film strain along a Si/SiGe heterojunction (contrary to contemporary literature findings). Therefore, by amorphizing the pseudomorphic SiGe:C:B layer the selectivity will be further enhanced. Species which have been found to be acceptable for this step include, among others, boron, germanium, silicon, argon, nitrogen, oxygen (monotonic), carbon, and Group III-V and Group II-VI semiconductors. -
FIGS. 7A and 7B describe exemplary formation of an HEMT device, which may be transferred as a BESOI device layer.FIG. 7A includes a substrate withdevice layer 701 and arelaxed semiconductor layer 703 which serves both as an etch-stop layer and also contains the HEMT channel region (not shown). In a specific exemplary embodiment, the substrate withdevice layer 701 may be comprised of silicon. Therelaxed semiconductor layer 703 may be comprised of SisGeC, SiGeB, and/or SiGe:C:B and formed in accordance with methods and elemental ratios described above. - With reference to
FIG. 7B , a tensile-strainedsemiconductor cap layer 705 is formed over therelaxed semiconductor layer 703. In a specific exemplary embodiment, the tensile-strained cap layer is comprised of silicon. Semiconductors in tension have several advantageous properties. For example, placing silicon in tension increases the mobility of electrons moving parallel to a surface of thesubstrate 701, thus increasing a frequency of operation of the device. Also, a band offset between the relaxed SiGe and the tensile Si confines electrons in the Si layer. Therefore, in an electron channel device (n-channel), the channel can be is removed from the surface or buried. - In an exemplary method of fabrication, the
relaxed semiconductor layer 703 is formed by providing a hydrofluoric cleaning of surfaces of thesubstrate 701, followed by an isopropyl alcohol drying step. Thesubstrate 701 is pre-baked at 950° C. for 60 seconds to remove adsorbed moisture and strip any weak oxides. A seed layer of silicon is grown to a thickness of approximately 300 Å by flowing H2 at 30 slpm and SiH4 at 50 sccm at a temperature of 900° C. The SiH4 flow is maintained at 50 sccm while the temperature is reduced to 600° C. GeH4 is introduced initially at a flow rate of 50 sccm and ramped up to 400 sccm to form a 2500 Å thick SiGe layer. A resultant profile from the flow rate ramping is, for example, trapezoidal in shape from a 5% concentration to a 25% concentration. Thus, a critical thickness is exceeded and the film will relax to its natural lattice dimension. Immediately prior to the final 2500 Å thickness being achieved, the etch-stop layer is produced by introducing either B and/or C via, for example, B2H6 and CH3SiH3. A flow rate of each gas is typically in a range of 200 sccm to 500 sccm. Thestrained cap layer 705 is then formed by discontinuing the GeH4 flow while maintaining the SiH4 at 50 sccm. An overall thickness of thecap layer 705 is determined by design requirements but will, generally be in a range of 50 Å to 200 Å for contemporary devices. As would be understood by a skilled artisan, all times, temperatures, flow rates, and concentrations are exemplary only and may be varied depending upon exact device and equipment choices. -
FIG. 8 is a basic structure of an exemplary quantumwell film stack 800. As described with reference toFIG. 7B above, strained Si (e.g., Si in tension) becomes a quantum well region. Hence, a greater propensity exists that electrons will flow in the quantum well region. The exemplary quantum well stack 800 includes asilicon substrate 801, a gradedSiGe layer 803, arelaxed SiGe layer 805, and a strained silicon quantum well 807. Additionally, therelaxed SiGe layer 805 contains the etch-stop layer as described above. The nanoscale-level etch-stop layer provides a much tighter film uniformity than is possible with other contemporary SOI fabrication techniques, thus resulting in both reduced ion implant straggle and excessive diffusion of implanted species. Consequently, an electronic device fabricated as described herein has a concomitant increase in performance. For example, an overall effect of electron mobility due to the strained silicon quantum well 807 is quantified inFIG. 9 . -
FIG. 9 is an electron mobility enhancement graph indicating a mobility enhancement factor as a function of a germanium fraction in the underlying relaxed SiGe layer 805 (FIG. 8 ). The electron mobility enhancement graph further compares simulated data with experimental results. As the germanium fraction in the substrate (here, the relaxed SiGe layer 805) increases, a resultant larger SiGe lattice parameter occurs. The larger lattice parameter couples into a tensile strain in the silicon quantum well 807. The tensile silicon strain results in a reduction in phonon scattering and also a reduction in effective electron mass further improving device performance. As indicated, a mobility enhancement factor exceeding a factor of 1.8 has been achieved using techniques and methods described herein. - In the foregoing specification, the present invention has been described with reference to specific embodiments thereof. It will, however, be evident to a skilled artisan that various modifications and changes can be made thereto without departing from the broader spirit and scope of the invention on as set forth in the appended claims. For example, although process steps and techniques are shown and described in detail, a skilled artisan will recognize that other techniques and methods may be utilized which are still included within a scope of the appended claims. For example, there are frequently several techniques used for depositing a film layer (e.g., chemical vapor deposition, plasma-enhanced vapor deposition, epitaxy, atomic layer deposition, etc.). Although not all techniques are amenable to all film types described herein, one skilled in the art will recognize that multiple methods for depositing a given layer and/or film type may be used.
- Additionally, many industries allied with the semiconductor industry could make use of the HEMT device disclosed herein. For example, a thin-film head (TFH) process in the data storage industry or an active matrix liquid crystal display (AMLCD) in the flat panel display industry could readily make use of the processes and techniques described herein. The term “semiconductor” should be recognized as including the aforementioned and related industries. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.
Claims (21)
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/554,796 US7550758B2 (en) | 2006-10-31 | 2006-10-31 | Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator |
PCT/US2007/080994 WO2008054967A2 (en) | 2006-10-31 | 2007-10-10 | Method for providing a nanoscale, high electron mobility transistor (hemt) on insulator |
CNA2007800407088A CN101536191A (en) | 2006-10-31 | 2007-10-10 | Method for providing a nanoscale, High Electron Mobility Transistor (HEMT) on insulator |
TW096140102A TW200830551A (en) | 2006-10-31 | 2007-10-25 | Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator |
US12/489,353 US8173526B2 (en) | 2006-10-31 | 2009-06-22 | Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/554,796 US7550758B2 (en) | 2006-10-31 | 2006-10-31 | Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/489,353 Division US8173526B2 (en) | 2006-10-31 | 2009-06-22 | Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator |
Publications (2)
Publication Number | Publication Date |
---|---|
US20080099754A1 true US20080099754A1 (en) | 2008-05-01 |
US7550758B2 US7550758B2 (en) | 2009-06-23 |
Family
ID=39329042
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/554,796 Active 2027-06-07 US7550758B2 (en) | 2006-10-31 | 2006-10-31 | Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator |
US12/489,353 Active 2027-05-09 US8173526B2 (en) | 2006-10-31 | 2009-06-22 | Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/489,353 Active 2027-05-09 US8173526B2 (en) | 2006-10-31 | 2009-06-22 | Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator |
Country Status (4)
Country | Link |
---|---|
US (2) | US7550758B2 (en) |
CN (1) | CN101536191A (en) |
TW (1) | TW200830551A (en) |
WO (1) | WO2008054967A2 (en) |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080050883A1 (en) * | 2006-08-25 | 2008-02-28 | Atmel Corporation | Hetrojunction bipolar transistor (hbt) with periodic multilayer base |
US8173526B2 (en) | 2006-10-31 | 2012-05-08 | Atmel Corporation | Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator |
US8530934B2 (en) | 2005-11-07 | 2013-09-10 | Atmel Corporation | Integrated circuit structures containing a strain-compensated compound semiconductor layer and methods and systems related thereto |
US20140227876A1 (en) * | 2011-10-06 | 2014-08-14 | Tokyo Electron Limited | Semiconductor device manufacturing method |
US9837270B1 (en) | 2016-12-16 | 2017-12-05 | Lam Research Corporation | Densification of silicon carbide film using remote plasma treatment |
US9847221B1 (en) | 2016-09-29 | 2017-12-19 | Lam Research Corporation | Low temperature formation of high quality silicon oxide films in semiconductor device manufacturing |
US9997405B2 (en) | 2014-09-30 | 2018-06-12 | Lam Research Corporation | Feature fill with nucleation inhibition |
US10002787B2 (en) | 2016-11-23 | 2018-06-19 | Lam Research Corporation | Staircase encapsulation in 3D NAND fabrication |
US10211310B2 (en) | 2012-06-12 | 2019-02-19 | Novellus Systems, Inc. | Remote plasma based deposition of SiOC class of films |
US10297442B2 (en) | 2013-05-31 | 2019-05-21 | Lam Research Corporation | Remote plasma based deposition of graded or multi-layered silicon carbide film |
US10325773B2 (en) | 2012-06-12 | 2019-06-18 | Novellus Systems, Inc. | Conformal deposition of silicon carbide films |
US10472714B2 (en) | 2013-05-31 | 2019-11-12 | Novellus Systems, Inc. | Method to obtain SiC class of films of desired composition and film properties |
US10832904B2 (en) | 2012-06-12 | 2020-11-10 | Lam Research Corporation | Remote plasma based deposition of oxygen doped silicon carbide films |
US11049716B2 (en) | 2015-04-21 | 2021-06-29 | Lam Research Corporation | Gap fill using carbon-based films |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5656010B2 (en) * | 2009-12-04 | 2015-01-21 | ノベラス・システムズ・インコーポレーテッドNovellus Systems Incorporated | Method for forming hard mask film and apparatus for forming hard mask film |
CN101916770B (en) * | 2010-07-13 | 2012-01-18 | 清华大学 | Si-Ge-Si semiconductor structure with double graded junctions and forming method thereof |
US10276663B2 (en) * | 2016-07-18 | 2019-04-30 | United Microelectronics Corp. | Tunneling transistor and method of fabricating the same |
US11222950B2 (en) * | 2019-04-24 | 2022-01-11 | National Technology & Engineering Solutions Of Sandia, Llc | Method for fabricating embedded nanostructures with arbitrary shape |
Citations (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5378901A (en) * | 1991-12-24 | 1995-01-03 | Rohm, Co., Ltd. | Heterojunction bipolar transistor and method for producing the same |
US5906951A (en) * | 1997-04-30 | 1999-05-25 | International Business Machines Corporation | Strained Si/SiGe layers on insulator |
US5906708A (en) * | 1994-11-10 | 1999-05-25 | Lawrence Semiconductor Research Laboratory, Inc. | Silicon-germanium-carbon compositions in selective etch processes |
US6323108B1 (en) * | 1999-07-27 | 2001-11-27 | The United States Of America As Represented By The Secretary Of The Navy | Fabrication ultra-thin bonded semiconductor layers |
US6521041B2 (en) * | 1998-04-10 | 2003-02-18 | Massachusetts Institute Of Technology | Etch stop layer system |
US20030082882A1 (en) * | 2001-10-31 | 2003-05-01 | Babcock Jeffrey A. | Control of dopant diffusion from buried layers in bipolar integrated circuits |
US20030080394A1 (en) * | 2001-10-31 | 2003-05-01 | Babcock Jeffrey A. | Control of dopant diffusion from polysilicon emitters in bipolar integrated circuits |
US20030098465A1 (en) * | 2001-11-29 | 2003-05-29 | Hitachi, Ltd. | Heterojunction bipolar transistor and method for production thereof |
US6586297B1 (en) * | 2002-06-01 | 2003-07-01 | Newport Fab, Llc | Method for integrating a metastable base into a high-performance HBT and related structure |
US20030129802A1 (en) * | 2002-01-09 | 2003-07-10 | Lanzerotti Louis D. | Silicon germanium heterojunction bipolar transistor with carbon incorporation |
US20030132453A1 (en) * | 2002-01-15 | 2003-07-17 | International Business Machines Corporation | Method to fabricate SiGe HBTs with controlled current gain and improved breakdown voltage characteristics |
US20030146448A1 (en) * | 2002-02-04 | 2003-08-07 | Conexant Systems, Inc. | Band gap compensated HBT |
US20040009649A1 (en) * | 2002-07-12 | 2004-01-15 | Kub Francis J. | Wafer bonding of thinned electronic materials and circuits to high performance substrates |
US20040031979A1 (en) * | 2002-06-07 | 2004-02-19 | Amberwave Systems Corporation | Strained-semiconductor-on-insulator device structures |
US20040079989A1 (en) * | 2002-10-11 | 2004-04-29 | Nissan Motor Co., Ltd. | Insulated gate tunnel-injection device having heterojunction and method for manufacturing the same |
US6750484B2 (en) * | 1996-12-09 | 2004-06-15 | Nokia Corporation | Silicon germanium hetero bipolar transistor |
US20040222486A1 (en) * | 2003-05-09 | 2004-11-11 | International Business Machines Corporation | BiCMOS TECHNOLOGY ON SOI SUBSTRATES |
US20040251458A1 (en) * | 2001-08-06 | 2004-12-16 | Kazuki Mizushima | Semiconductor substrate, field-effect transistor, and their manufacturing methods |
US6858541B2 (en) * | 2002-08-05 | 2005-02-22 | Honeywell International, Inc. | Etch stop control for MEMS device formation |
US20060011906A1 (en) * | 2004-07-14 | 2006-01-19 | International Business Machines Corporation | Ion implantation for suppression of defects in annealed SiGe layers |
US6995430B2 (en) * | 2002-06-07 | 2006-02-07 | Amberwave Systems Corporation | Strained-semiconductor-on-insulator device structures |
US20060030093A1 (en) * | 2004-08-06 | 2006-02-09 | Da Zhang | Strained semiconductor devices and method for forming at least a portion thereof |
US20060151787A1 (en) * | 2005-01-12 | 2006-07-13 | International Business Machines Corporation | LOW CONCENTRATION SiGe BUFFER DURING STRAINED Si GROWTH OF SSGOI MATERIAL FOR DOPANT DIFFUSION CONTROL AND DEFECT REDUCTION |
US20060157733A1 (en) * | 2003-06-13 | 2006-07-20 | Gerald Lucovsky | Complex oxides for use in semiconductor devices and related methods |
US20060292809A1 (en) * | 2005-06-23 | 2006-12-28 | Enicks Darwin G | Method for growth and optimization of heterojunction bipolar transistor film stacks by remote injection |
US7227176B2 (en) * | 1998-04-10 | 2007-06-05 | Massachusetts Institute Of Technology | Etch stop layer system |
Family Cites Families (71)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4652183A (en) | 1979-02-16 | 1987-03-24 | United Technologies Corporation | Amorphous boron-carbon alloy tool bits and methods of making the same |
US4459739A (en) | 1981-05-26 | 1984-07-17 | Northern Telecom Limited | Thin film transistors |
US4908325A (en) | 1985-09-15 | 1990-03-13 | Trw Inc. | Method of making heterojunction transistors with wide band-gap stop etch layer |
US4701423A (en) | 1985-12-20 | 1987-10-20 | Ncr Corporation | Totally self-aligned CMOS process |
US5155571A (en) | 1990-08-06 | 1992-10-13 | The Regents Of The University Of California | Complementary field effect transistors having strained superlattice structure |
US5241214A (en) | 1991-04-29 | 1993-08-31 | Massachusetts Institute Of Technology | Oxides and nitrides of metastabale group iv alloys and nitrides of group iv elements and semiconductor devices formed thereof |
US5137838A (en) | 1991-06-05 | 1992-08-11 | National Semiconductor Corporation | Method of fabricating P-buried layers for PNP devices |
US5331659A (en) | 1992-03-13 | 1994-07-19 | Sony Corporation | Optical semiconductor device |
US5965931A (en) | 1993-04-19 | 1999-10-12 | The Board Of Regents Of The University Of California | Bipolar transistor having base region with coupled delta layers |
US5453399A (en) | 1993-10-06 | 1995-09-26 | Texas Instruments Incorporated | Method of making semiconductor-on-insulator structure |
US5466949A (en) | 1994-08-04 | 1995-11-14 | Texas Instruments Incorporated | Silicon oxide germanium resonant tunneling |
US5804834A (en) | 1994-10-28 | 1998-09-08 | Mitsubishi Chemical Corporation | Semiconductor device having contact resistance reducing layer |
KR0148599B1 (en) | 1994-11-15 | 1998-12-01 | 양승택 | Method for manufacturing defect-free compound semiconductor thin film on dielectric thin film |
US5856685A (en) | 1995-02-22 | 1999-01-05 | Nec Corporation | Heterojunction field effect transistor |
US5620907A (en) * | 1995-04-10 | 1997-04-15 | Lucent Technologies Inc. | Method for making a heterojunction bipolar transistor |
US5661059A (en) | 1995-04-18 | 1997-08-26 | Advanced Micro Devices | Boron penetration to suppress short channel effect in P-channel device |
US6720627B1 (en) | 1995-10-04 | 2004-04-13 | Sharp Kabushiki Kaisha | Semiconductor device having junction depths for reducing short channel effect |
US6399970B2 (en) | 1996-09-17 | 2002-06-04 | Matsushita Electric Industrial Co., Ltd. | FET having a Si/SiGeC heterojunction channel |
US6107647A (en) | 1997-05-15 | 2000-08-22 | Rohm Co. Ltd. | Semiconductor AlGaInP light emitting device |
CA2295069A1 (en) | 1997-06-24 | 1998-12-30 | Eugene A. Fitzgerald | Controlling threading dislocation densities in ge on si using graded gesi layers and planarization |
US6087683A (en) | 1998-07-31 | 2000-07-11 | Lucent Technologies | Silicon germanium heterostructure bipolar transistor with indium doped base |
US6462371B1 (en) | 1998-11-24 | 2002-10-08 | Micron Technology Inc. | Films doped with carbon for use in integrated circuit technology |
JP2000349264A (en) | 1998-12-04 | 2000-12-15 | Canon Inc | Method for manufacturing, use and utilizing method of semiconductor wafer |
FR2795871B1 (en) | 1999-07-01 | 2001-09-14 | Picogiga Sa | HETEROJUNCTION TRANSISTOR III-V, IN PARTICULAR HEMT FIELD-EFFECT TRANSISTOR OR BIPOLAR HETEROJUNCTION TRANSISTOR |
US6744079B2 (en) | 2002-03-08 | 2004-06-01 | International Business Machines Corporation | Optimized blocking impurity placement for SiGe HBTs |
DE60036594T2 (en) | 1999-11-15 | 2008-01-31 | Matsushita Electric Industrial Co., Ltd., Kadoma | Field effect semiconductor device |
US6165891A (en) | 1999-11-22 | 2000-12-26 | Chartered Semiconductor Manufacturing Ltd. | Damascene structure with reduced capacitance using a carbon nitride, boron nitride, or boron carbon nitride passivation layer, etch stop layer, and/or cap layer |
JP2001189478A (en) | 1999-12-28 | 2001-07-10 | Sanyo Electric Co Ltd | Semiconductor device and manufacturing method thereof |
US6531369B1 (en) | 2000-03-01 | 2003-03-11 | Applied Micro Circuits Corporation | Heterojunction bipolar transistor (HBT) fabrication using a selectively deposited silicon germanium (SiGe) |
US7419903B2 (en) | 2000-03-07 | 2008-09-02 | Asm International N.V. | Thin films |
TW483171B (en) | 2000-03-16 | 2002-04-11 | Trw Inc | Ultra high speed heterojunction bipolar transistor having a cantilevered base. |
US6362065B1 (en) | 2001-02-26 | 2002-03-26 | Texas Instruments Incorporated | Blocking of boron diffusion through the emitter-emitter poly interface in PNP HBTs through use of a SiC layer at the top of the emitter epi layer |
WO2002080244A2 (en) | 2001-02-12 | 2002-10-10 | Asm America, Inc. | Improved process for deposition of semiconductor films |
US6593625B2 (en) | 2001-06-12 | 2003-07-15 | International Business Machines Corporation | Relaxed SiGe layers on Si or silicon-on-insulator substrates by ion implantation and thermal annealing |
US6855649B2 (en) | 2001-06-12 | 2005-02-15 | International Business Machines Corporation | Relaxed SiGe layers on Si or silicon-on-insulator substrates by ion implantation and thermal annealing |
US20030040130A1 (en) | 2001-08-09 | 2003-02-27 | Mayur Abhilash J. | Method for selection of parameters for implant anneal of patterned semiconductor substrates and specification of a laser system |
US20050250289A1 (en) | 2002-10-30 | 2005-11-10 | Babcock Jeffrey A | Control of dopant diffusion from buried layers in bipolar integrated circuits |
US7226504B2 (en) | 2002-01-31 | 2007-06-05 | Sharp Laboratories Of America, Inc. | Method to form thick relaxed SiGe layer with trench structure |
US6746902B2 (en) | 2002-01-31 | 2004-06-08 | Sharp Laboratories Of America, Inc. | Method to form relaxed sige layer with high ge content |
JP3746246B2 (en) | 2002-04-16 | 2006-02-15 | 株式会社東芝 | Manufacturing method of semiconductor device |
US7262429B2 (en) | 2002-04-26 | 2007-08-28 | Taylor Geoff W | Thz detection employing modulation doped quantum well device structures |
JP2004047691A (en) | 2002-07-11 | 2004-02-12 | Seiko Epson Corp | Semiconductor device manufacturing method, electro-optical device, and electronic apparatus |
US6841457B2 (en) | 2002-07-16 | 2005-01-11 | International Business Machines Corporation | Use of hydrogen implantation to improve material properties of silicon-germanium-on-insulator material made by thermal diffusion |
US6992004B1 (en) | 2002-07-31 | 2006-01-31 | Advanced Micro Devices, Inc. | Implanted barrier layer to improve line reliability and method of forming same |
US6927140B2 (en) | 2002-08-21 | 2005-08-09 | Intel Corporation | Method for fabricating a bipolar transistor base |
TWI223446B (en) * | 2002-11-05 | 2004-11-01 | Ind Tech Res Inst | Method of ultra thin base fabrication for Si/SiGe hetro bipolar transistor |
EP1439570A1 (en) * | 2003-01-14 | 2004-07-21 | Interuniversitair Microelektronica Centrum ( Imec) | SiGe strain relaxed buffer for high mobility devices and a method of fabricating it |
US7238595B2 (en) | 2003-03-13 | 2007-07-03 | Asm America, Inc. | Epitaxial semiconductor deposition methods and structures |
WO2004093199A1 (en) | 2003-04-15 | 2004-10-28 | Matsushita Electric Industrial Co., Ltd. | Ballistic semiconductor device |
US6982433B2 (en) | 2003-06-12 | 2006-01-03 | Intel Corporation | Gate-induced strain for MOS performance improvement |
CN100536167C (en) | 2003-08-05 | 2009-09-02 | 富士通微电子株式会社 | Semiconductor device and preparation method thereof |
US6855963B1 (en) | 2003-08-29 | 2005-02-15 | International Business Machines Corporation | Ultra high-speed Si/SiGe modulation-doped field effect transistors on ultra thin SOI/SGOI substrate |
TWI228320B (en) | 2003-09-09 | 2005-02-21 | Ind Tech Res Inst | An avalanche photo-detector(APD) with high saturation power, high gain-bandwidth product |
TWI222219B (en) | 2003-09-10 | 2004-10-11 | Ind Tech Res Inst | Semiconductor optical transistor |
US6989322B2 (en) | 2003-11-25 | 2006-01-24 | International Business Machines Corporation | Method of forming ultra-thin silicidation-stop extensions in mosfet devices |
US7075126B2 (en) | 2004-02-27 | 2006-07-11 | International Business Machines Corporation | Transistor structure with minimized parasitics and method of fabricating the same |
WO2005094254A2 (en) | 2004-03-17 | 2005-10-13 | The Board Of Trustees Of The Leland Stanford Junior University | Crystalline-type device and approach therefor |
JP4720164B2 (en) | 2004-12-02 | 2011-07-13 | 株式会社Sumco | Manufacturing method of SOI wafer |
US7361943B2 (en) | 2005-04-19 | 2008-04-22 | The Ohio State University | Silicon-based backward diodes for zero-biased square law detection and detector arrays of same |
US20080050883A1 (en) | 2006-08-25 | 2008-02-28 | Atmel Corporation | Hetrojunction bipolar transistor (hbt) with periodic multilayer base |
US20070054460A1 (en) | 2005-06-23 | 2007-03-08 | Atmel Corporation | System and method for providing a nanoscale, highly selective, and thermally resilient silicon, germanium, or silicon-germanium etch-stop |
US7432184B2 (en) | 2005-08-26 | 2008-10-07 | Applied Materials, Inc. | Integrated PVD system using designated PVD chambers |
JP2007066981A (en) | 2005-08-29 | 2007-03-15 | Toshiba Corp | Semiconductor device |
KR101316947B1 (en) | 2005-11-01 | 2013-10-15 | 메사추세츠 인스티튜트 오브 테크놀로지 | Monolithically integrated semiconductor materials and devices |
US20070102834A1 (en) | 2005-11-07 | 2007-05-10 | Enicks Darwin G | Strain-compensated metastable compound base heterojunction bipolar transistor |
US20070148890A1 (en) | 2005-12-27 | 2007-06-28 | Enicks Darwin G | Oxygen enhanced metastable silicon germanium film layer |
US20070290193A1 (en) | 2006-01-18 | 2007-12-20 | The Board Of Trustees Of The University Of Illinois | Field effect transistor devices and methods |
US20070262295A1 (en) | 2006-05-11 | 2007-11-15 | Atmel Corporation | A method for manipulation of oxygen within semiconductor materials |
US7495250B2 (en) | 2006-10-26 | 2009-02-24 | Atmel Corporation | Integrated circuit structures having a boron- and carbon-doped etch-stop and methods, devices and systems related thereto |
US7569913B2 (en) | 2006-10-26 | 2009-08-04 | Atmel Corporation | Boron etch-stop layer and methods related thereto |
US7550758B2 (en) | 2006-10-31 | 2009-06-23 | Atmel Corporation | Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator |
-
2006
- 2006-10-31 US US11/554,796 patent/US7550758B2/en active Active
-
2007
- 2007-10-10 CN CNA2007800407088A patent/CN101536191A/en active Pending
- 2007-10-10 WO PCT/US2007/080994 patent/WO2008054967A2/en active Application Filing
- 2007-10-25 TW TW096140102A patent/TW200830551A/en unknown
-
2009
- 2009-06-22 US US12/489,353 patent/US8173526B2/en active Active
Patent Citations (38)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5378901A (en) * | 1991-12-24 | 1995-01-03 | Rohm, Co., Ltd. | Heterojunction bipolar transistor and method for producing the same |
US5906708A (en) * | 1994-11-10 | 1999-05-25 | Lawrence Semiconductor Research Laboratory, Inc. | Silicon-germanium-carbon compositions in selective etch processes |
US6064081A (en) * | 1994-11-10 | 2000-05-16 | Lawrence Semiconductor Research Laboratory, Inc. | Silicon-germanium-carbon compositions and processes thereof |
US20020081861A1 (en) * | 1994-11-10 | 2002-06-27 | Robinson Mcdonald | Silicon-germanium-carbon compositions and processes thereof |
US6750484B2 (en) * | 1996-12-09 | 2004-06-15 | Nokia Corporation | Silicon germanium hetero bipolar transistor |
US5906951A (en) * | 1997-04-30 | 1999-05-25 | International Business Machines Corporation | Strained Si/SiGe layers on insulator |
US6521041B2 (en) * | 1998-04-10 | 2003-02-18 | Massachusetts Institute Of Technology | Etch stop layer system |
US7227176B2 (en) * | 1998-04-10 | 2007-06-05 | Massachusetts Institute Of Technology | Etch stop layer system |
US6323108B1 (en) * | 1999-07-27 | 2001-11-27 | The United States Of America As Represented By The Secretary Of The Navy | Fabrication ultra-thin bonded semiconductor layers |
US20040251458A1 (en) * | 2001-08-06 | 2004-12-16 | Kazuki Mizushima | Semiconductor substrate, field-effect transistor, and their manufacturing methods |
US20030080394A1 (en) * | 2001-10-31 | 2003-05-01 | Babcock Jeffrey A. | Control of dopant diffusion from polysilicon emitters in bipolar integrated circuits |
US20030082882A1 (en) * | 2001-10-31 | 2003-05-01 | Babcock Jeffrey A. | Control of dopant diffusion from buried layers in bipolar integrated circuits |
US6667489B2 (en) * | 2001-11-29 | 2003-12-23 | Hitachi, Ltd. | Heterojunction bipolar transistor and method for production thereof |
US20030098465A1 (en) * | 2001-11-29 | 2003-05-29 | Hitachi, Ltd. | Heterojunction bipolar transistor and method for production thereof |
US20030129802A1 (en) * | 2002-01-09 | 2003-07-10 | Lanzerotti Louis D. | Silicon germanium heterojunction bipolar transistor with carbon incorporation |
US6670654B2 (en) * | 2002-01-09 | 2003-12-30 | International Business Machines Corporation | Silicon germanium heterojunction bipolar transistor with carbon incorporation |
US20050233534A1 (en) * | 2002-01-09 | 2005-10-20 | International Business Machines Corporation | Silicon germanium heterojunction bipolar transistor with carbon incorporation |
US20050051798A1 (en) * | 2002-01-09 | 2005-03-10 | Lanzerotti Louis D. | Silicon germanium heterojunction bipolar transistor with carbon incorporation |
US6656809B2 (en) * | 2002-01-15 | 2003-12-02 | International Business Machines Corporation | Method to fabricate SiGe HBTs with controlled current gain and improved breakdown voltage characteristics |
US20030132453A1 (en) * | 2002-01-15 | 2003-07-17 | International Business Machines Corporation | Method to fabricate SiGe HBTs with controlled current gain and improved breakdown voltage characteristics |
US20040063293A1 (en) * | 2002-01-15 | 2004-04-01 | International Business Machines Corporation | Method to fabricate SiGe HBTs with controlled current gain and improved breakdown voltage characteristics |
US20030146448A1 (en) * | 2002-02-04 | 2003-08-07 | Conexant Systems, Inc. | Band gap compensated HBT |
US6586297B1 (en) * | 2002-06-01 | 2003-07-01 | Newport Fab, Llc | Method for integrating a metastable base into a high-performance HBT and related structure |
US6781214B1 (en) * | 2002-06-01 | 2004-08-24 | Newport Fab, Llc | Metastable base in a high-performance HBT |
US20040031979A1 (en) * | 2002-06-07 | 2004-02-19 | Amberwave Systems Corporation | Strained-semiconductor-on-insulator device structures |
US6995430B2 (en) * | 2002-06-07 | 2006-02-07 | Amberwave Systems Corporation | Strained-semiconductor-on-insulator device structures |
US7074623B2 (en) * | 2002-06-07 | 2006-07-11 | Amberwave Systems Corporation | Methods of forming strained-semiconductor-on-insulator finFET device structures |
US20050280103A1 (en) * | 2002-06-07 | 2005-12-22 | Amberwave Systems Corporation | Strained-semiconductor-on-insulator finFET device structures |
US20040009649A1 (en) * | 2002-07-12 | 2004-01-15 | Kub Francis J. | Wafer bonding of thinned electronic materials and circuits to high performance substrates |
US6858541B2 (en) * | 2002-08-05 | 2005-02-22 | Honeywell International, Inc. | Etch stop control for MEMS device formation |
US20040079989A1 (en) * | 2002-10-11 | 2004-04-29 | Nissan Motor Co., Ltd. | Insulated gate tunnel-injection device having heterojunction and method for manufacturing the same |
US6936910B2 (en) * | 2003-05-09 | 2005-08-30 | International Business Machines Corporation | BiCMOS technology on SOI substrates |
US20040222486A1 (en) * | 2003-05-09 | 2004-11-11 | International Business Machines Corporation | BiCMOS TECHNOLOGY ON SOI SUBSTRATES |
US20060157733A1 (en) * | 2003-06-13 | 2006-07-20 | Gerald Lucovsky | Complex oxides for use in semiconductor devices and related methods |
US20060011906A1 (en) * | 2004-07-14 | 2006-01-19 | International Business Machines Corporation | Ion implantation for suppression of defects in annealed SiGe layers |
US20060030093A1 (en) * | 2004-08-06 | 2006-02-09 | Da Zhang | Strained semiconductor devices and method for forming at least a portion thereof |
US20060151787A1 (en) * | 2005-01-12 | 2006-07-13 | International Business Machines Corporation | LOW CONCENTRATION SiGe BUFFER DURING STRAINED Si GROWTH OF SSGOI MATERIAL FOR DOPANT DIFFUSION CONTROL AND DEFECT REDUCTION |
US20060292809A1 (en) * | 2005-06-23 | 2006-12-28 | Enicks Darwin G | Method for growth and optimization of heterojunction bipolar transistor film stacks by remote injection |
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8530934B2 (en) | 2005-11-07 | 2013-09-10 | Atmel Corporation | Integrated circuit structures containing a strain-compensated compound semiconductor layer and methods and systems related thereto |
US9012308B2 (en) | 2005-11-07 | 2015-04-21 | Atmel Corporation | Integrated circuit structures containing a strain-compensated compound semiconductor layer and methods and systems related thereto |
US20080050883A1 (en) * | 2006-08-25 | 2008-02-28 | Atmel Corporation | Hetrojunction bipolar transistor (hbt) with periodic multilayer base |
US8173526B2 (en) | 2006-10-31 | 2012-05-08 | Atmel Corporation | Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator |
US20140227876A1 (en) * | 2011-10-06 | 2014-08-14 | Tokyo Electron Limited | Semiconductor device manufacturing method |
US10211310B2 (en) | 2012-06-12 | 2019-02-19 | Novellus Systems, Inc. | Remote plasma based deposition of SiOC class of films |
US11264234B2 (en) | 2012-06-12 | 2022-03-01 | Novellus Systems, Inc. | Conformal deposition of silicon carbide films |
US10832904B2 (en) | 2012-06-12 | 2020-11-10 | Lam Research Corporation | Remote plasma based deposition of oxygen doped silicon carbide films |
US10325773B2 (en) | 2012-06-12 | 2019-06-18 | Novellus Systems, Inc. | Conformal deposition of silicon carbide films |
US10472714B2 (en) | 2013-05-31 | 2019-11-12 | Novellus Systems, Inc. | Method to obtain SiC class of films of desired composition and film properties |
US10297442B2 (en) | 2013-05-31 | 2019-05-21 | Lam Research Corporation | Remote plasma based deposition of graded or multi-layered silicon carbide film |
US9997405B2 (en) | 2014-09-30 | 2018-06-12 | Lam Research Corporation | Feature fill with nucleation inhibition |
US11049716B2 (en) | 2015-04-21 | 2021-06-29 | Lam Research Corporation | Gap fill using carbon-based films |
US9847221B1 (en) | 2016-09-29 | 2017-12-19 | Lam Research Corporation | Low temperature formation of high quality silicon oxide films in semiconductor device manufacturing |
US10002787B2 (en) | 2016-11-23 | 2018-06-19 | Lam Research Corporation | Staircase encapsulation in 3D NAND fabrication |
US10580690B2 (en) | 2016-11-23 | 2020-03-03 | Lam Research Corporation | Staircase encapsulation in 3D NAND fabrication |
US9837270B1 (en) | 2016-12-16 | 2017-12-05 | Lam Research Corporation | Densification of silicon carbide film using remote plasma treatment |
Also Published As
Publication number | Publication date |
---|---|
CN101536191A (en) | 2009-09-16 |
TW200830551A (en) | 2008-07-16 |
US7550758B2 (en) | 2009-06-23 |
US20090258478A1 (en) | 2009-10-15 |
WO2008054967A2 (en) | 2008-05-08 |
US8173526B2 (en) | 2012-05-08 |
WO2008054967A3 (en) | 2008-08-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7550758B2 (en) | Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator | |
US7569913B2 (en) | Boron etch-stop layer and methods related thereto | |
US20070054460A1 (en) | System and method for providing a nanoscale, highly selective, and thermally resilient silicon, germanium, or silicon-germanium etch-stop | |
US6723622B2 (en) | Method of forming a germanium film on a semiconductor substrate that includes the formation of a graded silicon-germanium buffer layer prior to the formation of a germanium layer | |
US7495250B2 (en) | Integrated circuit structures having a boron- and carbon-doped etch-stop and methods, devices and systems related thereto | |
JP5175367B2 (en) | Integration of strain transistors for CMOS | |
CN100452431C (en) | Metal oxide semiconductor field effect transistor with local stress structure | |
US7723791B2 (en) | Strained silicon directly-on-insulator substrate with hybrid crystalline orientation and different stress levels | |
US7018882B2 (en) | Method to form local “silicon-on-nothing” or “silicon-on-insulator” wafers with tensile-strained silicon | |
EP1231643A2 (en) | MOS field-effect transistor comprising Si and SiGe layers or Si and SiGeC layers as channel regions | |
US20090298301A1 (en) | Method of producing a tensioned layer on a substrate | |
US20070032024A1 (en) | Methods for fabricating a stressed MOS device | |
US20110309416A1 (en) | Structure and method to reduce fringe capacitance in semiconductor devices | |
US6812105B1 (en) | Ultra-thin channel device with raised source and drain and solid source extension doping | |
US20070111463A1 (en) | STRAINED SILICON-ON-INSULATOR BY ANODIZATION OF A BURIED p+ SILICON GERMANIUM LAYER | |
US8361889B2 (en) | Strained semiconductor-on-insulator by addition and removal of atoms in a semiconductor-on-insulator | |
US20050287823A1 (en) | Dual-frequency silicon nitride for spacer application | |
US20070004212A1 (en) | Method for manufacturing a semiconductor substrate and method for manufacturing a semiconductor device | |
US9496341B1 (en) | Silicon germanium fin | |
US11646196B2 (en) | Method for germanium enrichment around the channel of a transistor | |
US11121254B2 (en) | Transistor with strained superlattice as source/drain region | |
CN1322547C (en) | Process for preparing silicon-germanium material on insulator based on silicon-germanium / silicon structure separation-by-implantation-of-oxygen | |
CN100336172C (en) | Silicon-germanium material structure on insulator prepared through improved separation-by-implantation-of-oxygen technique and process thereof | |
US20050280081A1 (en) | Semiconductor devices having bonded interfaces and methods for making the same | |
Jung et al. | Application of RTP-CVD Technology to Ulsi Device Fabrication |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ATMEL CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ENICKS, DARWIN G.;REEL/FRAME:018694/0094 Effective date: 20061030 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
CC | Certificate of correction | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC. AS ADMINISTRATIVE AGENT, NEW YORK Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:ATMEL CORPORATION;REEL/FRAME:031912/0173 Effective date: 20131206 Owner name: MORGAN STANLEY SENIOR FUNDING, INC. AS ADMINISTRAT Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:ATMEL CORPORATION;REEL/FRAME:031912/0173 Effective date: 20131206 |
|
AS | Assignment |
Owner name: ATMEL CORPORATION, CALIFORNIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT COLLATERAL;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:038376/0001 Effective date: 20160404 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNOR:ATMEL CORPORATION;REEL/FRAME:041715/0747 Effective date: 20170208 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY INTEREST;ASSIGNOR:ATMEL CORPORATION;REEL/FRAME:041715/0747 Effective date: 20170208 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001 Effective date: 20180529 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001 Effective date: 20180529 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206 Effective date: 20180914 Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES C Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206 Effective date: 20180914 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, DELAWARE Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053311/0305 Effective date: 20200327 |
|
AS | Assignment |
Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROCHIP TECHNOLOGY INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROSEMI CORPORATION, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053468/0705 Effective date: 20200529 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:055671/0612 Effective date: 20201217 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:057935/0474 Effective date: 20210528 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 |
|
AS | Assignment |
Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059262/0105 Effective date: 20220218 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 |