US20080081476A1 - Methods of Forming Integrated Circuit Devices Having Tensile and Compressive Stress Layers Therein and Devices Formed Thereby - Google Patents
Methods of Forming Integrated Circuit Devices Having Tensile and Compressive Stress Layers Therein and Devices Formed Thereby Download PDFInfo
- Publication number
- US20080081476A1 US20080081476A1 US11/831,223 US83122307A US2008081476A1 US 20080081476 A1 US20080081476 A1 US 20080081476A1 US 83122307 A US83122307 A US 83122307A US 2008081476 A1 US2008081476 A1 US 2008081476A1
- Authority
- US
- United States
- Prior art keywords
- film
- stress
- gate electrode
- area
- interlayer insulating
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/792—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions comprising applied insulating layers, e.g. stress liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/31051—Planarisation of the insulating layers
- H01L21/31053—Planarisation of the insulating layers involving a dielectric removal step
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0128—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0167—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/0217—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02205—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
- H01L21/02208—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
- H01L21/02211—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound being a silane, e.g. disilane, methylsilane or chlorosilane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/314—Inorganic layers
- H01L21/318—Inorganic layers composed of nitrides
- H01L21/3185—Inorganic layers composed of nitrides of siliconnitrides
Definitions
- the present invention relates to semiconductor devices and methods of fabricating the same and, more particularly, to semiconductor devices having stress layers therein and methods of fabricating the same.
- MOSFET metal oxide semiconductor field effect transistors
- a process of applying physical stress to a channel area to change an energy band structure of the channel area may be performed to increase the mobility of the electrons or the holes.
- NMOS transistors have improved performance in the case of when tensile stress is applied to a channel
- PMOS transistors have improved performance in the case of when compressive stress is applied to a channel. Accordingly, a dual stress film structure where a tensile stress film is formed on the NMOS transistor and a compressive stress film is formed on the PMOS transistor to improve performances of both the NMOS transistor and the PMOS transistor has been studied.
- an area where the tensile stress film and the compressive stress film partially overlap may be formed at the interface of the NMOS transistor and the PMOS transistor according to characteristics of devices or photolithography margins.
- the overlapping area of the stress film is thicker than the area where the single stress film is layered. Therefore, in the case where contact holes are formed through the single stress film and the overlapping area using an etching process, the contact holes are first formed through the single stress film, and a lower stricture of the contact holes which are formed beforehand may be attacked before the contact holes are formed through the overlapping area. Accordingly, contact characteristics and reliability of the semiconductor device may be reduced.
- a semiconductor device includes a semiconductor substrate, a first stress film covering a first gate electrode and first source/drain areas of a first transistor area and extended to a third gate electrode of an interface area, a second stress film covering a second gate electrode and second source/drain areas of a second transistor area and extended to the third gate electrode of the interface area, and an interlayer insulating film formed on the second stress film.
- the semiconductor substrate includes the first transistor area having the first gate electrode and the first source/drain areas, the second transistor area having the second gate electrode and the second source/drain areas, and the interface area provided at an interface between the first transistor area and the second transistor area and having the third gate electrode.
- the third gate electrode is covered by at least one of the first stress film and the second stress film, and uppermost sides of the first stress film and the second stress film provided on upper sides of the first gate electrode, the second gate electrode, and the third gate electrode have the same level based on the semiconductor substrate.
- Additional embodiments of the invention include a method of fabricating a semiconductor device.
- the method includes forming a first stress film covering a first gate electrode and first source/drain areas of a first transistor area of a semiconductor substrate, and at least a portion of a third gate electrode of an interface area between the first transistor area and a second transistor area.
- a second stress film is also formed.
- the second stress film covers a second gate electrode and second source/drain areas of the second transistor area of the semiconductor substrate and overlaps at least a portion of the first stress film on the third gate electrode of the interface area.
- a first interlayer insulating film is formed on the semiconductor substrate.
- the first interlayer insulating film is then planarized by CMP to expose upper sides of the first stress film on the first gate electrode, the second stress film on the second gate electrode, and the first stress film on the third gate electrode.
- FIG. 1 is a sectional view of a semiconductor device according to an embodiment of the present invention.
- FIG. 2 is a sectional view of a semiconductor device according to another embodiment of the present invention.
- FIG. 3 is a sectional view of a semiconductor device according to another embodiment of the present invention.
- FIG. 4 is a sectional view of a semiconductor device according to another embodiment of the present invention.
- FIGS. 5 to 20 are sectional views illustrating methods of the fabricating semiconductor devices according to embodiments of the present invention shown in FIG. 1 ;
- FIGS. 21 and 22 are sectional views illustrating the fabrication of the semiconductor device according to the embodiment of the present invention shown in FIG. 2 ;
- FIGS. 23 and 24 are sectional views illustrating the fabrication of the semiconductor device according to the embodiment of the present invention shown in FIG. 3 ;
- FIG. 25 is a sectional view illustrating the fabrication of the semiconductor device according to the embodiment of the present invention shown in FIG. 4 .
- FIG. 1 is a sectional view of a semiconductor device according to a first embodiment of the present invention.
- a semiconductor device 10 includes a plurality of transistors that are formed on the semiconductor substrate 100 .
- the semiconductor substrate 100 may be divided into at least three areas, for example, an NMOS transistor area (I), a PMOS transistor area (II), and an interface area (III).
- the semiconductor substrate 100 may be made of, for example, Si, Ge, SiGe, GaP, GaAs, SiC, SiGeC, InAs, InP, or a mixture thereof.
- the semiconductor substrate 100 may be a laminated substrate where at least two layers including a semiconductor substance layer formed of the above-mentioned substances and an insulating layer are layered.
- Examples of the semiconductor substrate may include an SOI (Silicon On Insulator) substrate.
- An element isolation film 111 that defines an active area is formed in the semiconductor substrate 100 .
- a P-type well may be formed in the semiconductor substrate 100 of the NMOS transistor area (I) and a N-type well may be formed in the semiconductor substrate 100 of the PMOS transistor area (II), which are not shown.
- the NMOS transistor which is formed in the NMOS transistor area (I) and the PMOS transistor which is formed in the PMOS transistor area (II) include gate electrodes 125 a and 125 b formed on the semiconductor substrate 100 so that gate insulating films 123 are interposed between the gate electrodes and the semiconductor substrate, source/drain areas 121 a and 121 b formed in the semiconductor substrate 100 so that the source/drain areas face each other while the gate electrodes 125 a and 125 b are provided between the source/drain areas, and channel areas which are provided between the source/drain areas 121 a and 121 b and overlap lower portions of the gate electrodes 125 a and 125 b.
- the gate electrodes 125 a and 125 b may be a single film formed of, for example, a polysilicon film, a metal film, or a metal silicide film, or a laminated film thereof.
- the polysilicon film for example, the N-type impurity is doped into the NMOS transistor area (I) and the P-type impurity is doped into the PMOS transistor area (II).
- the polysilicon film is not limited to the above-mentioned structure.
- the conductivity types of impurities doped into the areas of the polysilicon film may be reversed as compared to the above-mentioned structure, or the areas may have the same conductivity type.
- metal components constituting the metal film or the silicide film may include tungsten (W), cobalt (Co), nickel (Ni), titanium (Ti), and tantalum (Ta).
- W tungsten
- Co cobalt
- Ni nickel
- Ti titanium
- Ta tantalum
- the gate insulating films 123 are interposed between the semiconductor substrate 100 and the gate electrodes 125 a and 125 b .
- the gate insulating films 123 may be formed of, for example, a silicon oxide film.
- a film constituting the gate insulating film is not limited to the silicon oxide film, but another high dielectric insulating film or a low dielectric insulating film may be used.
- Spacers 129 are formed on sidewalls of the gate electrodes 125 a and 125 b and the gate insulating films 123 .
- the spacers may be formed of, for example, a silicon nitride film.
- the source/drain areas 121 a and 121 b include an LDD (light doped drain) area that overlaps the spacers 129 and a high-concentration doping area that does not overlap the spacers 129 .
- the N-type impurity is doped into the LDD area at a low concentration
- the N-type impurity is doped into the high-concentration doping area at a high concentration.
- the P-type impurity is doped into the LDD area at a low concentration, and the P-type impurity is doped into the high-concentration doping area at a high concentration.
- a DDD (double diffused drain) area may be provided instead of the LDD area.
- the source/drain areas 121 a and 121 b may include the silicide films 127 a and 127 b that are identical or similar to the silicide films formed on upper parts of the gate electrodes 125 a and 125 b .
- the silicide films 127 a and 127 b are divided for the convenience of description. That is, the silicide films 127 a and 127 b included in the source/drain areas 121 a and 121 b and the silicide films 127 a and 127 b included in the gate electrodes 125 a and 125 b are designated by the same reference numeral if they are provided in the same area. However, substances constituting the films may be different from each other.
- a gate electrode 125 c and a spacer 129 that have substantially the same stricture as those of the NMOS transistor area (I) and the PMOS transistor area (II) are formed in the interface area (III). Accordingly, an upper part of the gate electrode 125 c of the interface area (III) may include a silicide film 127 c .
- the gate electrode 125 c of the interface area (III) may be formed on the element isolation film 111 . In this case, as shown in FIG. 1 , the gate insulating film 123 may be omitted. Meanwhile, in the present embodiment, the gate electrode 125 c of the interface area (III) may be formed on the active area. In this case, the gate electrode 125 c may constitute a portion of the NMOS transistor or the PMOS transistor.
- a first stress film 131 and/or a second stress film 135 are formed on the above-mentioned gate electrodes 125 a , 125 b , and 125 c of the NMOS transistor area (I), the PMOS transistor area (II), and the interface area (III).
- the first stress film 131 having an internal tensile stress is formed in the NMOS transistor area (I)
- the second stress film 135 having an internal compressive stress is formed in the PMOS transistor area (II).
- the first stress film 131 and the second stress film 135 may be formed of, for example, SiN, SiON, SiBN, SIC, SiC:H, SiCOH, SICN, SiO 2 , or a combination thereof, and may have a thickness in the range of 1 to 1,000 ⁇ .
- the first stress film 131 and the second stress film 135 may be substantially the same as each other in terms of thickness.
- the stress of the first stress film 131 and the second stress film 135 may be controlled depending on a composition ratio of substances constituting the films or a formation condition of the substances.
- the first stress film 131 may have tensile stress of 0.01 to 5 GPa
- the second stress film 135 may have compressive stress of ⁇ 0.01 to ⁇ 5 GPa.
- the first stress film 131 and the second stress film 135 apply stress to the channel area so as to increase mobility of carriers. That is, the first stress film 131 covers the gate electrode 125 a and the source/drain areas 121 a of the NMOS transistor to apply tensile stress to the channel area, thereby increasing the mobility of electron carriers therein.
- the second stress film 135 covers the gate electrode 125 b and the source/drain areas 121 b of the PMOS transistor to apply compressive stress to the channel area, thereby increasing the mobility of the hole carriers therein.
- the first stress film 131 and the second stress film 135 meet each other in the interface area (III).
- the area where the first stress film 131 and the second stress film 135 partially overlap may be included in the interface area according to the process margin.
- the thickness of the stress film layered on the upper side of the gate electrode 125 c of the interface area (III) may be substantially the same as the thickness of the first stress film 131 provided on the upper side of the gate electrode 125 a of the NMOS transistor area (I) or the thickness of the second stress film 135 provided on the upper side of the gate electrode 125 b of the PMOS transistor area (II).
- FIG. 1 shows the case of where the first stress film 131 is layered on the upper side of the gate electrode 125 c of the interface area (III) and the second stress film 135 does not overlap the first stress film.
- the second stress film 135 may be layered on the upper side of the gate electrode 125 c of the interface area (III).
- both the first stress film 131 and the second stress film 135 may be provided on the upper side of the gate electrode 125 c and share the interface while the first stress film and the second stress film do not overlap.
- both the first stress film 131 and the second stress film 135 are provided on the upper side of the gate electrode 125 c and partially overlap each other.
- the total thickness of the first stress film 131 and the second stress film 135 in the overlapping area may be substantially the same as the thickness of the first stress film 131 provided on the upper side of the gate electrode 125 a of the NMOS transistor area (I), or the thickness of the second stress film 135 provided on the upper side of the gate electrode 125 b of the PMOS transistor area (II).
- the total area of the first stress film 131 and the second stress film 135 which are provided on the upper sides of the gate electrodes 125 a , 125 b , and 125 c of the NMOS transistor area (I), the PMOS transistor area (II), and the interface area (III) and have the same level may be, for example, 10 to 50% of the whole area of the semiconductor substrate 100 .
- the term “level” means the height from the semiconductor substrate 100 .
- the phrase “the total area of the first stress film 131 and the second stress film 135 which are provided on the upper sides of the gate electrodes 125 a , 125 b , and 125 c and have the same level” means the sum total of areas of uppermost surfaces of the first stress film 131 and the second stress film 135 .
- the total area of the first stress film 131 and the second stress film 135 which are provided on the upper side of the gate electrode 125 c of the interface area (III) and have the same level may be less than 10% of the whole area of the semiconductor substrate 100 .
- the present embodiment is not limited to the above-mentioned area ratio.
- a first interlayer insulating film 142 and a second interlayer insulating film 144 are formed on the first stress film 131 and the second stress film 135 .
- An upper side of the first interlayer insulating film 142 that is, the interface between the first interlayer insulating film 142 and the second interlayer insulating film 144 , is flat, and has the same level as the highest side of the upper sides of the first stress film 131 or the second stress film 135 provided on the upper sides of the gate electrodes 125 a , 125 b , and 125 c.
- the first interlayer insulating film 142 and the second interlayer insulating film 144 may be formed of, for example, TEOS (tetra ethyl ortho silicate), O 3 -TEOS, USG (undoped silicate glass), PSG (phosphosilicate glass), BSG (borosilicate glass), BPSG (borophosphosilicate glass), FSG (fluoride silicate glass), SOG (spin on glass), TOSZ (tonen silazene), or a combination thereof.
- the first interlayer insulating film 142 and the second interlayer insulating film 144 may be made of different substances or the same substance.
- Contact holes 147 a , 147 b , and 147 c are formed on the gate electrodes 125 a , 125 b , and 125 c and the source/drain areas 121 a and 121 b to expose the gate electrodes and the source/drain areas.
- the contact holes 147 a , 147 b , and 147 c are formed through the second interlayer insulating film 144 , the first interlayer insulating film 142 , and the first stress film 131 or the second stress film 135 .
- the contact holes 147 a , 147 b , and 147 c through which the gate electrodes 125 a , 125 b , and 125 c are exposed are formed only through the second interlayer insulating film 144 and the first stress film 131 or the second stress film 135 while the contact holes are not formed through the first interlayer insulating film 142 .
- Contact plugs 171 , 173 , and 175 are put into the contact holes 147 a , 147 b , and 147 c .
- the contact plugs 171 , 173 , and 175 are electrically connected to the gate electrodes 125 a , 125 b , and 125 c or the source/drain areas 121 a and 121 b .
- the contact plugs 171 , 173 , and 175 may be made of a metal substance such as W, Cu, or Al, or a conductive substance such as conductive polysilicon.
- FIG. 2 is a sectional view of a semiconductor device according to a second embodiment of the present invention.
- a semiconductor device 20 according to the present embodiment is different from that of the embodiment shown in FIG. 1 in that a third interlayer insulating film 150 forms a single body while the film is not divided.
- the substance constituting the third interlayer insulating film 150 is substantially the same as that of the first interlayer insulating film or the second interlayer insulating film of FIG. 1 .
- FIG. 3 is a sectional view of a semiconductor device according to a third embodiment of the present invention.
- a semiconductor device 30 according to the present embodiment is different from that of the embodiment shown in FIG.
- the semiconductor device 30 according to the present embodiment is different from that of the embodiment of FIG. 1 in that the total area of the first stress film 131 and the second stress film 135 provided on the upper sides of gate electrodes 125 a and 125 c of the NMOS transistor area (I) and the interface area (III) other than the PMOS transistor area (II) is 10 to 50% of the whole area of the semiconductor substrate 100 .
- the etch stop film 133 is formed on the first stress film 131 of the NMOS transistor area (I) and the interface area (II).
- the etch stop film 133 may be formed of a silicon oxide film, or a LTO (low temperature oxide) film.
- An upper side of the first interlayer insulating film 142 that is, the interface between the first interlayer insulating film 142 and the second interlayer insulating film 144 , has the same level as the highest portion of the upper side of the etch stop film 133 which overlaps the gate electrodes 125 a and 125 c of the NMOS transistor area (I) and the interface area (III).
- the upper side of the second stress film 135 that is provided on the gate electrode 125 b of the PMOS transistor area (II) is lower than the upper side of the first interlayer insulating film 142 .
- the upper side of the second stress film 135 has the level lower than that of the upper side of the first interlayer insulating film 142 by the thickness ranging from the upper side of the first interlayer insulating film 142 to the etch stop film 133 provided on the gate electrodes 125 a and 125 c.
- the above-mentioned structure is different from that of the embodiment shown in FIG. 1 in view of contact holes 147 a , 147 b , and 147 c . That is, the contact holes 147 a and 147 c that are formed in the NMOS transistor area (I) and the interface area (III) are formed through the etch stop film 133 unlike the embodiment of FIG. 1 .
- the contact hole 147 b of the PMOS transistor area (II) is the same as the structure of FIG. 1 in the case of when the source/drain areas 121 b are exposed. However, in the case of when the gate electrode 125 b is exposed, the contact hole is formed through the first interlayer insulating film 142 .
- FIG. 4 is a sectional view of a semiconductor device according to a fourth embodiment of the present invention.
- a semiconductor device 40 according to the present embodiment is different from that of the embodiment of FIG. 3 in that the interface between a first interlayer insulating film 142 and a second interlayer insulating film 144 has the same level as a second stress film 135 .
- the etch stop film 133 on the first stress film 131 which is provided on the gate electrodes 125 a and 125 c in the NMOS transistor area (I) and the interface area (III) is removed.
- the interface between the first interlayer insulating film 142 and the second interlayer insulating film 144 has the same level as the upper side of the first stress film 131 on the gate electrodes 125 a and 125 c of the NMOS transistor area (I) and the interface area (III).
- the contact holes 147 a and 147 c through which the gate electrodes 125 a and 125 c of the NMOS transistor area (I) and the interface area (III) are exposed are not formed through the etch stop film 133 unlike in the embodiment of FIG. 3 , and the contact hole 147 b formed through the gate electrode 125 b of the PMOS transistor area (II) is not formed through the first interlayer insulating film 142 .
- the interlayer insulating film may be formed of the single third interlayer insulating film like the embodiment of FIG. 2 .
- the sectional view of FIG. 5 shows the formation of only the element isolation film 111 in the interface area (III). Needless to say, however, only the active area may be formed in the interface area (III), or both the element isolation film 111 and the active area may be formed in the interface area (III). Additionally, before or after the element isolation films 111 are formed, the NMOS transistor area (I) of the semiconductor substrate 100 may include the p-type impurity doped at a low concentration, and the PMOS transistor area (II) of the semiconductor substrate 100 may include the n-type impurity doped at a low concentration, which are not shown.
- an insulating substance and a conductive substance are applied to a front surface of the semiconductor substrate 100 .
- the insulating substance layer may be, for example, a silicon oxide film.
- the application may be performed by a thermal oxidation process, chemical vapor deposition (CVD), low pressure chemical vapor deposition (LPCVD), or plasma enhanced chemical vapor deposition (PECVD).
- CVD chemical vapor deposition
- LPCVD low pressure chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- the conductive substance may be, for example, polysilicon or metal into which n-type or p-type impurity is doped.
- the application may be performed by low pressure CVD (LPCVD), atomic layer deposition (ALD), physical vapor deposition (PVD), or metal organic CVD (MOCVD).
- LPCVD low pressure CVD
- ALD atomic layer deposition
- PVD physical vapor deposition
- MOCVD metal organic CVD
- the conductive substance layer and the insulating substance layer are patterned to form the gate electrodes 125 a , 125 b , and 125 c , and the gate insulating film 123 . Subsequently, the source/drain areas are formed in the active areas of the semiconductor substrate 100 , and the silicide films are formed on the upper sides of the gate electrodes 125 a , 125 b , and 125 c and the source/drain areas.
- FIGS. 7 to 10 illustrate the formation of the source/drain areas and the silicide films.
- the low concentration n-type impurity (see reference numeral 120 a ) is doped into the active area of the NMOS transistor area (I)
- the low concentration p-type impurity (see reference numeral 120 b ) is doped into the active area of the PMOS transistor area (II).
- a photoresist film covers the PMOS transistor area (II) to dope the n-type impurity into only the NMOS transistor area (I).
- the photoresist film covers the NMOS transistor area (II) to dope the p-type impurity into only the PMOS transistor area (I).
- the spacers 129 are formed on walls of the gate electrodes 125 a , 125 b , and 125 c , and the gate insulating films 123 .
- the spacers 129 may be formed of, for example, a silicon nitride film.
- the silicon nitride film may be layered on the semiconductor substrate 100 and an etch back process may be performed to form the spacers 129 .
- the spacers 129 are arranged so that the upper side of the gate electrode is exposed and the upper sides of the spacers 129 are put on the same horizontal plane as the upper sides of the gate electrodes 125 a , 125 b , and 125 c .
- the photoresist film covers the NMOS transistor area (I) and the gate electrodes 125 a , 125 b , and 125 c and the spacer 129 , thereby doping the high concentration p-type impurity into only the PMOS transistor area (II).
- the source/drain areas 121 a and 121 b including the high concentration doping area and the low concentration doping area are formed.
- the upper sides of the gate electrodes 125 a , 125 b , and 125 c and the exposed upper sides of the source/drain areas 121 a and 121 b are subjected to silicidation.
- a metal film for silicidation for example, metal such as tungsten (W), cobalt (Co), nickel (Ni), titanium (Ti), and tantalum (Ta), may be layered on the semiconductor substrate 100 and then subjected to heat treatment to perform the silicidation.
- the upper sides of the source/drain areas 121 a and 121 b and the upper sides of the gate electrodes 125 a , 125 b , and 125 c may be silicidated by the heat treatment of the semiconductor substrate 100 .
- the metal film for silicidation that is not silicidated on the semiconductor substrate 100 may be removed to form the self-aligned silicide films 127 a , 127 b , and 127 c on the upper sides of the gate electrodes 125 a , 125 b , and 125 c and the exposed upper sides of the source/drain areas 121 a and 121 b.
- the first stress film 131 is formed in the NMOS transistor area (I), and the second stress film 135 is formed in the PMOS transistor area (II).
- the first stress film 131 and the second stress film 135 are set to partially overlap each other in the interface area (III) in consideration of the process margin. More specific processes are shown in FIGS. 11 to 14 .
- a first stress film 131 a is formed on the resulting structure of FIG. 10 .
- the first stress film 131 a may be, for example, a tensile stress film.
- the first stress film 131 a may be formed of, for example, SiN, SiON, SiBN, SiC, SiC:H, SiCOH, SiCN, SiO 2 , or a combination thereof.
- the first stress film 131 a may have a thickness in the range of 1 to 1,000 ⁇ , and may be formed by CVD (chemical vapor deposition), thermal CVD, PECVD (plasma enhanced CVD), or high density plasma CVD.
- the first stress film 131 a made of SiN may be formed by a silicon source gas such as SiH 4 and a nitrogen source gas such as NH 3 and N 2 at a temperature of 300 to 600° C. and a pressure of 1 to 10 torr.
- Tensile stress of the layered first stress film 131 a may be controlled using a deposition condition or a composition ratio of substances constituting the film.
- the stress may be controlled to the range of 0.01 to 5 GPa.
- a first photoresist pattern 201 is formed on the first stress film 131 a .
- the first photoresist pattern 201 covers the entire surface of the NMOS transistor area (I) while the PMOS transistor area (II) is exposed. Additionally, the first photoresist pattern 201 may be formed to cover a portion of the gate electrode 125 c of the interface area (III), and preferably the entire gate electrode, so as to maintain the process margin, that is, to completely cover the entire NMOS transistor area (I).
- the first stress film 131 a is etched using the first photoresist pattern 201 as an etching mask.
- the etching may be performed using a dry etching process or a wet etching process.
- the first stress film (see reference numeral 131 ) is formed in the NMOS transistor area (I) and the first stress film 131 a is removed from the PMOS transistor area (II) resulting from the etching.
- the first stress film (see reference numeral 131 ) is formed in the interface area (III) so that the first stress film overlaps a portion of the gate electrode 125 c .
- an ashing process or a strip process is performed to remove the first photoresist pattern 201 .
- a second stress film 135 a is formed on the resulting structure of FIG. 12 .
- the second stress film 135 a may be, for example, a compressive stress film.
- the second stress film 135 a may be formed of SiN, SiON, SiBN, SiC, SiC:H, SiCOH, SiCN, SiO 2 , or a combination film thereof like the first stress film 131 a .
- the process that is used to form the second stress film 135 a may be the same as that of the first stress film 131 a .
- the deposition condition of the second stress film 135 a or a composition ratio of substances constituting the film are controlled so that the second stress film 135 a has the stress different from that of the first stress film.
- the compressive stress of the second stress film 135 a may be 0.01 to ⁇ 5 GPa.
- the second stress film 135 a may have a thickness in the range of 1 to 1,000 ⁇ .
- the thickness of the second stress film 135 a may be substantially the same as the thickness of the first stress film 131 .
- a second photoresist pattern 202 is formed on the second stress film 135 a .
- the second photoresist pattern 202 covers the entire surface of the PMOS transistor area (II) while the NMOS transistor area (II) is exposed. Additionally, the second photoresist pattern 202 may be formed to cover a portion of the gate electrode 125 c of the interface area (III), and preferably the entire gate electrode, so as to maintain the process margin and completely cover the entire PMOS transistor area (II).
- the second stress film 135 a is etched using the second photoresist pattern 202 as an etching mask.
- the etching of the second stress film 135 a may be performed using a dry etching process or a wet etching process.
- the second stress film (see reference numeral 135 ) is formed in the PMOS transistor area (II) and the second stress film 135 a is removed from the NMOS transistor area (I) resulting from the etching.
- the second stress film (see reference numeral 135 ) is formed in the interface area (III) so that the second stress film overlaps a portion of the gate electrode 125 c .
- the interface area (III) may include an overlapping area (OA) where the first stress film 131 and the second stress film 135 are layered on the gate electrode 125 c so as to overlap each other.
- the area of the uppermost side of the overlapping area (OA) on the gate electrode 125 c may be less than 10% of the total area of the semiconductor substrate 100 . Additionally, the sum total of the areas of the first stress film 131 , the second stress film 135 , and the uppermost side of the overlapping area (OA) on the gate electrodes 125 a and 125 b of the NMOS transistor area (I) and the PMOS transistor area (II) may be 10 to 50% of the area of the semiconductor substrate 100 .
- the second stress film is formed after the first stress film is formed. However, the first stress film may be formed after the formation of the second stress film.
- a first interlayer insulating film 140 is formed on the resulting structure of FIG. 14 .
- the first interlayer insulating film 140 may be formed of, for example, TEOS (tetra ethyl ortho silicate), O 3 -TEOS, SiO 2 , SiON, SiOC, or a combination thereof.
- TEOS tetra ethyl ortho silicate
- O 3 -TEOS oxide-dielectric
- SiO 2 oxide
- SiON silicon oxide
- SiOC silicon oxide
- the formation may be performed using a process such as CVD.
- the first interlayer insulating film 140 is formed to cover the uppermost side of the resulting structure of FIG. 14 , for example, the entire overlapping area (OA) of the first and the second films 131 and 135 provided on the gate electrode 121 c in the interface area (III).
- the first interlayer insulating film 140 may be formed to have, for example, a thickness in the range of 100 to 500 ⁇ from the upper side of the overlapping area (OA).
- the first interlayer insulating film 140 is planarized by using a CMP (chemical mechanical polishing) process.
- the CMP process may be performed using a slurry.
- the slurry include, but are not limited to ceria and a ceria fixed abrasive.
- the polishing selectivity may be preferably 10:1 or more, and more preferably 20:1 or more.
- the CMP process may be performed at a pressure of 0.5 to 3 psi.
- the level of the first interlayer insulating film 140 is lowered as the planarization of the first interlayer insulating film 140 is performed to expose the upper side of the second stress film 135 in the overlapping area (OA) of the interface area (III) that is the uppermost side of the lower structure.
- the first interlayer insulating film 141 and the exposed second stress film 135 are polished according to steady progress of the CMP process so as to expose the first stress film 131 and the second stress film 135 that are provided on the upper sides of the gate electrodes 125 a and 125 b in the NMOS transistor area (I) and the PMOS transistor area (II) to constitute the uppermost layer of the lower structure. Additionally, the second stress film 135 is removed from the overlapping area (OA) of the interface area (III), and the first stress film 131 that has the same level as the uppermost layers of other regions is exposed.
- the total area of the exposed first stress film 131 of the NMOS transistor area (I) and the interface area (III) and the exposed second stress film 135 of the PMOS transistor area (II) is in the range of from 10 to 50%.
- the CMP process is performed at a pressure of 0.5 to 3 psi, the planarization cannot further progress due to the first and the second stress films 131 and 135 having the high polishing selectivity.
- the exposed first and second stress films 131 and 135 act as the polishing stopper.
- the CMP process is stopped.
- the first stress film 131 and the second stress film 135 act as the polishing stopper, thus the desirable process margin may be assured.
- a second interlayer insulating film 144 is formed on the first interlayer insulating film 142 .
- the second interlayer insulating film 144 may be formed of, for example, TEOS (tetra ethyl ortho silicate), O 3 -TEOS, SiO 2 , SiON, SiOC, or a combination thereof.
- the second interlayer insulating film 144 may be made of the substance that is the same as the first interlayer insulating film 142 or different from the first interlayer insulating film 142 .
- the second interlayer insulating film 144 and the first interlayer insulating film 142 are patterned to form preliminary contact holes 145 a , 145 b , and 145 c in the NMOS transistor area (I), the PMOS transistor area (II), and the interface area (III).
- the preliminary contact holes 145 a , 145 b , and 145 c are formed to correspond to the gate electrodes 125 a , 125 b , and 125 c in the regions and/or the source/drain areas 121 a and 121 b so that the first stress film 131 or the second stress film 135 are exposed therethrough.
- the preliminary contact holes 145 a , 145 b , and 145 c are formed so that the first stress film 131 is exposed through the preliminary contact holes 145 a and 145 c of the NMOS transistor area (I) and the interface area (III), and the second stress film 135 is exposed through the preliminary contact hole 145 b of the PMOS transistor area (II).
- the first and the second interlayer insulating films 142 and 144 may be patterned by a photolithography process using a photoresist pattern.
- the etching may be performed using a dry etching process or a wet etching process. Preferably, a dry etching may be used.
- the first stress film 131 and the second stress film 135 may act as the process stopper during the etching of the interlayer insulating film 140 .
- the exposed first and second stress films 131 and 135 have substantially the same thickness.
- the first stress film 131 and the second stress film 135 which are exposed through the preliminary contact holes 145 a , 145 b , and 145 c are etched to form the contact holes 147 a , 147 b , and 147 c through which the gate electrodes 125 a , 125 b , and 125 c and the source/drain areas 121 a and 121 b are exposed. Since the etching thicknesses of the first stress film 131 and the second stress film 135 are substantially the same as in all the regions, the contact holes 147 a , 147 b , and 147 c may be formed almost simultaneously.
- FIGS. 21 and 22 are sectional views of intermediate structures at steps of the method of fabricating the semiconductor device according to the second embodiment of the present invention shown in FIG. 2 .
- the method of fabricating the semiconductor device according to the present embodiment is the same as that of the first embodiment of the present invention shown in FIGS. 5 to 17 until the step of performing the CMP process.
- the first interlayer insulating film (reference numeral 142 of FIG. 17 ) is completely removed.
- the removal of the first interlayer insulating film (reference numeral 142 of FIG. 17 ) may be performed by, for example, wet etching, dry etching, or etchback.
- a third interlayer insulating film 150 is formed on the resulting structure of FIG. 21 .
- the third interlayer insulating film 150 may be formed to have substantially the same thickness as the total thickness of the first interlayer insulating film and the second interlayer insulating film of FIG. 18 . Since subsequent processes are substantially the same as those of the first embodiment of the present invention shown in FIGS. 19 , 20 , and 1 , the description thereof will be omitted.
- FIGS. 23 and 24 are sectional views of intermediate structures that illustrate methods of fabricating the semiconductor device according to third embodiments of the present invention shown in FIG. 3 .
- the method of fabricating the semiconductor device according to the present embodiment is almost the same as that of the first embodiment of the present invention shown in FIGS. 5 to 14 until the step of the formation of the second stress film.
- the method according to the present embodiment is different from that of the first embodiment of the present invention in that the etch stop film 133 is formed after the formation of the first stress film 131 and the total area of the uppermost surface of the overlapping area (OA) of the NMOS transistor area (I) and the interface area (III) is 10 to 50% of the area of the semiconductor substrate 100 after the formation of the second stress film 135 .
- the area of the uppermost surface of the overlapping area (OA) on the gate electrode 125 c may be less than 10% of the total area of the semiconductor substrate 100 .
- the first interlayer insulating film 140 is formed on the semiconductor substrate 100 on which the first stress film 131 and the second stress film 135 are formed like the first embodiment.
- the first interlayer insulating film 140 is planarized by the CMP (chemical mechanical polishing) process.
- the CMP process is performed at the same condition as the above-mentioned embodiment of FIG. 16 .
- the level of the first interlayer insulating film 140 is lowered as the first interlayer insulating film 140 is planarized to expose the overlapping area (OA) having the uppermost level of the lower structure. Since the exposed area is less than 10% of the total area of the semiconductor substrate 100 , the second stress film 135 of the exposed region is polished along with the first interlayer insulating film 140 as shown in FIG. 16 .
- the planarization does not further progress in the case of when the etch stop film 133 has low polishing selectivity. That is, the exposed etch stop film 133 acts as the polishing stopper.
- the CMP process is stopped at the above-mentioned step, and the subsequent processes are performed using the same method as the first embodiment of the present invention shown in FIGS. 18 to 20 and FIG. 1 , thereby fabricating the semiconductor device of FIG. 3 .
- the first interlayer insulating film 142 having substantially the same thickness as the etch stop film 133 is formed on the gate electrode 125 b of the interlayer insulating film of the PMOS transistor area (II). If the patterning is performed using the etching gas or the etchant where the etching selectivity to the first interlayer insulating film 142 is the same as the etching selectivity to the etch stop film 133 during the formation of the preliminary contact holes, it is possible to prevent damage to the lower structure. Particularly, in the case where both the first interlayer insulating film 142 and the etch stop film 133 are made of an oxide film, it is easy to make the etching selectivities be made identical.
- FIG. 25 is a sectional view illustrating the fabrication of a semiconductor device according to a fourth embodiment of the present invention shown in FIG. 4 .
- the method of fabricating the semiconductor device according to the present embodiment is different from that of the third embodiment of the present invention in that the total area of the uppermost surface of the overlapping area (OA) of the NMOS transistor area (I) and the interface area (III) is less than 10% of the area of the semiconductor substrate 100 , and the total area of the overlapping area (OA) of the NMOS transistor area (I), the PMOS transistor area (II), and the interface area (III) is 10 to 50% of the area of the semiconductor substrate 100 .
- the planarization is not stopped when the etch stop film 133 of the NMOS transistor area (I) and the interface area (III) is exposed, but may be stopped at the same time the first stress film 131 and the second stress film 135 of the PMOS transistor area (II) are exposed. Since other steps are substantially the same as those of the third embodiment of the present invention, the description thereof will be omitted.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- This application claims priority from Korean Patent Application No. 10-2006-0095113, filed Sep. 28, 2006, the disclosure of which is hereby incorporated herein by reference.
- This application is related to U.S. application Ser. No. 11/691,691, filed Mar. 27, 2007, the disclosure of which is hereby incorporated herein by reference.
- The present invention relates to semiconductor devices and methods of fabricating the same and, more particularly, to semiconductor devices having stress layers therein and methods of fabricating the same.
- Due to high integration and high speed of metal oxide semiconductor field effect transistors (MOSFET), various processes have been studied to form transistors that do not generate errors and have excellent performance. Particularly, many processes are developed to increase mobility of electrons or holes in order to produce high-performance transistors.
- A process of applying physical stress to a channel area to change an energy band structure of the channel area may be performed to increase the mobility of the electrons or the holes. For example, NMOS transistors have improved performance in the case of when tensile stress is applied to a channel, and PMOS transistors have improved performance in the case of when compressive stress is applied to a channel. Accordingly, a dual stress film structure where a tensile stress film is formed on the NMOS transistor and a compressive stress film is formed on the PMOS transistor to improve performances of both the NMOS transistor and the PMOS transistor has been studied.
- However, in the case of when the dual stress film is applied, an area where the tensile stress film and the compressive stress film partially overlap may be formed at the interface of the NMOS transistor and the PMOS transistor according to characteristics of devices or photolithography margins. The overlapping area of the stress film is thicker than the area where the single stress film is layered. Therefore, in the case where contact holes are formed through the single stress film and the overlapping area using an etching process, the contact holes are first formed through the single stress film, and a lower stricture of the contact holes which are formed beforehand may be attacked before the contact holes are formed through the overlapping area. Accordingly, contact characteristics and reliability of the semiconductor device may be reduced.
- A semiconductor device according to embodiments of the invention includes a semiconductor substrate, a first stress film covering a first gate electrode and first source/drain areas of a first transistor area and extended to a third gate electrode of an interface area, a second stress film covering a second gate electrode and second source/drain areas of a second transistor area and extended to the third gate electrode of the interface area, and an interlayer insulating film formed on the second stress film. The semiconductor substrate includes the first transistor area having the first gate electrode and the first source/drain areas, the second transistor area having the second gate electrode and the second source/drain areas, and the interface area provided at an interface between the first transistor area and the second transistor area and having the third gate electrode. The third gate electrode is covered by at least one of the first stress film and the second stress film, and uppermost sides of the first stress film and the second stress film provided on upper sides of the first gate electrode, the second gate electrode, and the third gate electrode have the same level based on the semiconductor substrate.
- Additional embodiments of the invention include a method of fabricating a semiconductor device. The method includes forming a first stress film covering a first gate electrode and first source/drain areas of a first transistor area of a semiconductor substrate, and at least a portion of a third gate electrode of an interface area between the first transistor area and a second transistor area. A second stress film is also formed. The second stress film covers a second gate electrode and second source/drain areas of the second transistor area of the semiconductor substrate and overlaps at least a portion of the first stress film on the third gate electrode of the interface area. A first interlayer insulating film is formed on the semiconductor substrate. The first interlayer insulating film is then planarized by CMP to expose upper sides of the first stress film on the first gate electrode, the second stress film on the second gate electrode, and the first stress film on the third gate electrode.
- The above and other features and advantages of the present invention will become more apparent by describing in detail preferred embodiments thereof with reference to the attached drawings in which:
-
FIG. 1 is a sectional view of a semiconductor device according to an embodiment of the present invention; -
FIG. 2 is a sectional view of a semiconductor device according to another embodiment of the present invention; -
FIG. 3 is a sectional view of a semiconductor device according to another embodiment of the present invention; -
FIG. 4 is a sectional view of a semiconductor device according to another embodiment of the present invention; -
FIGS. 5 to 20 are sectional views illustrating methods of the fabricating semiconductor devices according to embodiments of the present invention shown inFIG. 1 ; -
FIGS. 21 and 22 are sectional views illustrating the fabrication of the semiconductor device according to the embodiment of the present invention shown inFIG. 2 ; -
FIGS. 23 and 24 are sectional views illustrating the fabrication of the semiconductor device according to the embodiment of the present invention shown inFIG. 3 ; and -
FIG. 25 is a sectional view illustrating the fabrication of the semiconductor device according to the embodiment of the present invention shown inFIG. 4 . - Advantages and features of the present invention and methods of accomplishing the same may be understood more readily by reference to the following detailed description of preferred embodiments and the accompanying drawings. The present invention may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete and will fully convey the concept of the invention to those skilled in the art.
- The terminology used herein is for the purpose of describing particular embodiments and is not intended to be limiting of the invention. As used herein, the singular forms are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated elements, steps, operations, and/or components, but do not preclude the presence or addition of one or more other elements, steps, operations, and/or components. Additionally, the term “and/or” includes any and all combinations of one or more of the associated listed items. Furthermore, like numbers refer to like elements throughout.
- The present invention will be described with reference to cross-sectional views and/or schematic views, in which preferred embodiments of the invention are shown. Thus, the profile of an exemplary view may be modified according to manufacturing techniques and/or allowances. That is, the embodiments of the invention are not intended to limit the scope of the present invention but cover all changes and modifications that can be caused due to a change in the manufacturing processes. For the convenience of description, constituent elements in the drawings of the present invention can be slightly enlarged or reduced.
-
FIG. 1 is a sectional view of a semiconductor device according to a first embodiment of the present invention. With reference toFIG. 1 , asemiconductor device 10 includes a plurality of transistors that are formed on thesemiconductor substrate 100. Thesemiconductor substrate 100 may be divided into at least three areas, for example, an NMOS transistor area (I), a PMOS transistor area (II), and an interface area (III). Thesemiconductor substrate 100 may be made of, for example, Si, Ge, SiGe, GaP, GaAs, SiC, SiGeC, InAs, InP, or a mixture thereof. Moreover, thesemiconductor substrate 100 may be a laminated substrate where at least two layers including a semiconductor substance layer formed of the above-mentioned substances and an insulating layer are layered. Examples of the semiconductor substrate may include an SOI (Silicon On Insulator) substrate. Anelement isolation film 111 that defines an active area is formed in thesemiconductor substrate 100. Furthermore, a P-type well may be formed in thesemiconductor substrate 100 of the NMOS transistor area (I) and a N-type well may be formed in thesemiconductor substrate 100 of the PMOS transistor area (II), which are not shown. - The NMOS transistor which is formed in the NMOS transistor area (I) and the PMOS transistor which is formed in the PMOS transistor area (II) include
gate electrodes semiconductor substrate 100 so thatgate insulating films 123 are interposed between the gate electrodes and the semiconductor substrate, source/drain areas semiconductor substrate 100 so that the source/drain areas face each other while thegate electrodes drain areas gate electrodes - The
gate electrodes gate electrodes silicide films - The
gate insulating films 123 are interposed between thesemiconductor substrate 100 and thegate electrodes gate insulating films 123 may be formed of, for example, a silicon oxide film. However, a film constituting the gate insulating film is not limited to the silicon oxide film, but another high dielectric insulating film or a low dielectric insulating film may be used. -
Spacers 129 are formed on sidewalls of thegate electrodes gate insulating films 123. The spacers may be formed of, for example, a silicon nitride film. The source/drain areas spacers 129 and a high-concentration doping area that does not overlap thespacers 129. In the NMOS transistor area (I), the N-type impurity is doped into the LDD area at a low concentration, and the N-type impurity is doped into the high-concentration doping area at a high concentration. In the PMOS transistor area (II), the P-type impurity is doped into the LDD area at a low concentration, and the P-type impurity is doped into the high-concentration doping area at a high concentration. In the modified embodiment of the present invention, which is not shown, a DDD (double diffused drain) area may be provided instead of the LDD area. - The source/
drain areas silicide films gate electrodes silicide films silicide films drain areas silicide films gate electrodes - Meanwhile, a
gate electrode 125 c and aspacer 129 that have substantially the same stricture as those of the NMOS transistor area (I) and the PMOS transistor area (II) are formed in the interface area (III). Accordingly, an upper part of thegate electrode 125 c of the interface area (III) may include asilicide film 127 c. Thegate electrode 125 c of the interface area (III) may be formed on theelement isolation film 111. In this case, as shown inFIG. 1 , thegate insulating film 123 may be omitted. Meanwhile, in the present embodiment, thegate electrode 125 c of the interface area (III) may be formed on the active area. In this case, thegate electrode 125 c may constitute a portion of the NMOS transistor or the PMOS transistor. - A
first stress film 131 and/or asecond stress film 135 are formed on the above-mentionedgate electrodes first stress film 131 having an internal tensile stress is formed in the NMOS transistor area (I), and thesecond stress film 135 having an internal compressive stress is formed in the PMOS transistor area (II). Thefirst stress film 131 and thesecond stress film 135 may be formed of, for example, SiN, SiON, SiBN, SIC, SiC:H, SiCOH, SICN, SiO2, or a combination thereof, and may have a thickness in the range of 1 to 1,000 Å. Preferably, thefirst stress film 131 and thesecond stress film 135 may be substantially the same as each other in terms of thickness. - The stress of the
first stress film 131 and thesecond stress film 135 may be controlled depending on a composition ratio of substances constituting the films or a formation condition of the substances. For example, thefirst stress film 131 may have tensile stress of 0.01 to 5 GPa, and thesecond stress film 135 may have compressive stress of −0.01 to −5 GPa. Thefirst stress film 131 and thesecond stress film 135 apply stress to the channel area so as to increase mobility of carriers. That is, thefirst stress film 131 covers thegate electrode 125 a and the source/drain areas 121 a of the NMOS transistor to apply tensile stress to the channel area, thereby increasing the mobility of electron carriers therein. Thesecond stress film 135 covers thegate electrode 125 b and the source/drain areas 121 b of the PMOS transistor to apply compressive stress to the channel area, thereby increasing the mobility of the hole carriers therein. - As illustrated, the
first stress film 131 and thesecond stress film 135 meet each other in the interface area (III). The area where thefirst stress film 131 and thesecond stress film 135 partially overlap may be included in the interface area according to the process margin. However, the thickness of the stress film layered on the upper side of thegate electrode 125 c of the interface area (III) may be substantially the same as the thickness of thefirst stress film 131 provided on the upper side of thegate electrode 125 a of the NMOS transistor area (I) or the thickness of thesecond stress film 135 provided on the upper side of thegate electrode 125 b of the PMOS transistor area (II). For example,FIG. 1 shows the case of where thefirst stress film 131 is layered on the upper side of thegate electrode 125 c of the interface area (III) and thesecond stress film 135 does not overlap the first stress film. - The modified embodiment that is not shown and different from the embodiment of
FIG. 1 may be feasible. For example, thesecond stress film 135 may be layered on the upper side of thegate electrode 125 c of the interface area (III). In another modified embodiment, both thefirst stress film 131 and thesecond stress film 135 may be provided on the upper side of thegate electrode 125 c and share the interface while the first stress film and the second stress film do not overlap. In another modified embodiment, both thefirst stress film 131 and thesecond stress film 135 are provided on the upper side of thegate electrode 125 c and partially overlap each other. However, in the overlapping area, since the total thickness of thefirst stress film 131 and thesecond stress film 135 is smaller as compared to those of the other areas, the total thickness of thefirst stress film 131 and thesecond stress film 135 in the overlapping area may be substantially the same as the thickness of thefirst stress film 131 provided on the upper side of thegate electrode 125 a of the NMOS transistor area (I), or the thickness of thesecond stress film 135 provided on the upper side of thegate electrode 125 b of the PMOS transistor area (II). - The total area of the
first stress film 131 and thesecond stress film 135 which are provided on the upper sides of thegate electrodes semiconductor substrate 100. In connection with this, the term “level” means the height from thesemiconductor substrate 100. Additionally, the phrase “the total area of thefirst stress film 131 and thesecond stress film 135 which are provided on the upper sides of thegate electrodes first stress film 131 and thesecond stress film 135. - In this case, the total area of the
first stress film 131 and thesecond stress film 135 which are provided on the upper side of thegate electrode 125 c of the interface area (III) and have the same level may be less than 10% of the whole area of thesemiconductor substrate 100. However, the present embodiment is not limited to the above-mentioned area ratio. - A first
interlayer insulating film 142 and a secondinterlayer insulating film 144 are formed on thefirst stress film 131 and thesecond stress film 135. An upper side of the firstinterlayer insulating film 142, that is, the interface between the firstinterlayer insulating film 142 and the secondinterlayer insulating film 144, is flat, and has the same level as the highest side of the upper sides of thefirst stress film 131 or thesecond stress film 135 provided on the upper sides of thegate electrodes - The first
interlayer insulating film 142 and the secondinterlayer insulating film 144 may be formed of, for example, TEOS (tetra ethyl ortho silicate), O3-TEOS, USG (undoped silicate glass), PSG (phosphosilicate glass), BSG (borosilicate glass), BPSG (borophosphosilicate glass), FSG (fluoride silicate glass), SOG (spin on glass), TOSZ (tonen silazene), or a combination thereof. The firstinterlayer insulating film 142 and the secondinterlayer insulating film 144 may be made of different substances or the same substance. - Contact holes 147 a, 147 b, and 147 c are formed on the
gate electrodes drain areas interlayer insulating film 144, the firstinterlayer insulating film 142, and thefirst stress film 131 or thesecond stress film 135. However, the contact holes 147 a, 147 b, and 147 c through which thegate electrodes interlayer insulating film 144 and thefirst stress film 131 or thesecond stress film 135 while the contact holes are not formed through the firstinterlayer insulating film 142. - Contact plugs 171, 173, and 175 are put into the contact holes 147 a, 147 b, and 147 c. The contact plugs 171, 173, and 175 are electrically connected to the
gate electrodes drain areas - Hereinafter, other embodiments of the present invention will be described. In the following embodiments, a description may be omitted or briefly given of the same structure as the former embodiment, and a difference in constitution will be mainly described.
-
FIG. 2 is a sectional view of a semiconductor device according to a second embodiment of the present invention. With reference toFIG. 2 , asemiconductor device 20 according to the present embodiment is different from that of the embodiment shown inFIG. 1 in that a thirdinterlayer insulating film 150 forms a single body while the film is not divided. The substance constituting the thirdinterlayer insulating film 150 is substantially the same as that of the first interlayer insulating film or the second interlayer insulating film ofFIG. 1 .FIG. 3 is a sectional view of a semiconductor device according to a third embodiment of the present invention. With reference toFIG. 3 , asemiconductor device 30 according to the present embodiment is different from that of the embodiment shown inFIG. 1 in that anetch stop film 133 is further formed on thefirst stress film 131. Additionally, thesemiconductor device 30 according to the present embodiment is different from that of the embodiment ofFIG. 1 in that the total area of thefirst stress film 131 and thesecond stress film 135 provided on the upper sides ofgate electrodes semiconductor substrate 100. - In detail, the
etch stop film 133 is formed on thefirst stress film 131 of the NMOS transistor area (I) and the interface area (II). Theetch stop film 133 may be formed of a silicon oxide film, or a LTO (low temperature oxide) film. An upper side of the firstinterlayer insulating film 142, that is, the interface between the firstinterlayer insulating film 142 and the secondinterlayer insulating film 144, has the same level as the highest portion of the upper side of theetch stop film 133 which overlaps thegate electrodes - Meanwhile, in the case of when the
first stress film 131 and thesecond stress film 135 are formed to have the same thickness and the upper side of the firstinterlayer insulating film 142 is made flat, the upper side of thesecond stress film 135 that is provided on thegate electrode 125 b of the PMOS transistor area (II) is lower than the upper side of the firstinterlayer insulating film 142. In detail, the upper side of thesecond stress film 135 has the level lower than that of the upper side of the firstinterlayer insulating film 142 by the thickness ranging from the upper side of the firstinterlayer insulating film 142 to theetch stop film 133 provided on thegate electrodes - The above-mentioned structure is different from that of the embodiment shown in
FIG. 1 in view of contact holes 147 a, 147 b, and 147 c. That is, the contact holes 147 a and 147 c that are formed in the NMOS transistor area (I) and the interface area (III) are formed through theetch stop film 133 unlike the embodiment ofFIG. 1 . In addition, thecontact hole 147 b of the PMOS transistor area (II) is the same as the structure ofFIG. 1 in the case of when the source/drain areas 121 b are exposed. However, in the case of when thegate electrode 125 b is exposed, the contact hole is formed through the firstinterlayer insulating film 142. -
FIG. 4 is a sectional view of a semiconductor device according to a fourth embodiment of the present invention. With reference toFIG. 4 , asemiconductor device 40 according to the present embodiment is different from that of the embodiment ofFIG. 3 in that the interface between a firstinterlayer insulating film 142 and a secondinterlayer insulating film 144 has the same level as asecond stress film 135. Furthermore, in comparison with the embodiment ofFIG. 3 , theetch stop film 133 on thefirst stress film 131 which is provided on thegate electrodes interlayer insulating film 142 and the secondinterlayer insulating film 144 has the same level as the upper side of thefirst stress film 131 on thegate electrodes - Through the above-mentioned structure, it can be seen that the contact holes 147 a and 147 c through which the
gate electrodes etch stop film 133 unlike in the embodiment ofFIG. 3 , and thecontact hole 147 b formed through thegate electrode 125 b of the PMOS transistor area (II) is not formed through the firstinterlayer insulating film 142. - Meanwhile, in the embodiments of
FIGS. 3 and 4 , the case of when the interlayer insulating film is divided into the first interlayer insulating film and the second interlayer insulating film is disclosed. However, in the above-mentioned embodiments, the interlayer insulating film may be formed of the single third interlayer insulating film like the embodiment ofFIG. 2 . -
FIGS. 5 to 20 are sectional views of intermediate structures that illustrate methods of fabricating the semiconductor device according to the first embodiment of the present invention shown inFIG. 1 . With reference toFIG. 5 , thesemiconductor substrate 100 is divided into the NMOS transistor area (I), the PMOS transistor area (II), and the interface area (III), and theelement isolation films 111 are formed in the areas to define active areas. Theelement isolation films 111 may be formed of, for example, a silicon oxide film, and the formation may be performed using a LOCOS (local oxidation of silicon) process or a STI (shallow trench isolation) process. Since various types of methods of forming theelement isolation films 111 are known to those who skilled in the art, a detailed description thereof will be omitted. - Meanwhile, the sectional view of
FIG. 5 shows the formation of only theelement isolation film 111 in the interface area (III). Needless to say, however, only the active area may be formed in the interface area (III), or both theelement isolation film 111 and the active area may be formed in the interface area (III). Additionally, before or after theelement isolation films 111 are formed, the NMOS transistor area (I) of thesemiconductor substrate 100 may include the p-type impurity doped at a low concentration, and the PMOS transistor area (II) of thesemiconductor substrate 100 may include the n-type impurity doped at a low concentration, which are not shown. For example, in the case of when a P-type substrate is used as thesemiconductor substrate 100, the n-type impurity may be doped into the PMOS transistor area (II) to form an n-well. In the case of when the P-type substrate is used as the base substrate, the p-type impurity may be doped into the NMOS transistor area (I) to form a p-well, but this is not necessary. - With reference to
FIG. 6 , an insulating substance and a conductive substance are applied to a front surface of thesemiconductor substrate 100. The insulating substance layer may be, for example, a silicon oxide film. The application may be performed by a thermal oxidation process, chemical vapor deposition (CVD), low pressure chemical vapor deposition (LPCVD), or plasma enhanced chemical vapor deposition (PECVD). - The conductive substance may be, for example, polysilicon or metal into which n-type or p-type impurity is doped. The application may be performed by low pressure CVD (LPCVD), atomic layer deposition (ALD), physical vapor deposition (PVD), or metal organic CVD (MOCVD). Hereinafter, the case of when polysilicon is used as the conductive substance will be described.
- The conductive substance layer and the insulating substance layer are patterned to form the
gate electrodes gate insulating film 123. Subsequently, the source/drain areas are formed in the active areas of thesemiconductor substrate 100, and the silicide films are formed on the upper sides of thegate electrodes -
FIGS. 7 to 10 illustrate the formation of the source/drain areas and the silicide films. With reference toFIG. 7 , the low concentration n-type impurity (see reference numeral 120 a) is doped into the active area of the NMOS transistor area (I), and the low concentration p-type impurity (seereference numeral 120 b) is doped into the active area of the PMOS transistor area (II). For example, when the low concentration n-type impurity is doped, a photoresist film covers the PMOS transistor area (II) to dope the n-type impurity into only the NMOS transistor area (I). When the low concentration p-type impurity is doped, the photoresist film covers the NMOS transistor area (II) to dope the p-type impurity into only the PMOS transistor area (I). - With reference to
FIG. 8 , thespacers 129 are formed on walls of thegate electrodes gate insulating films 123. Thespacers 129 may be formed of, for example, a silicon nitride film. The silicon nitride film may be layered on thesemiconductor substrate 100 and an etch back process may be performed to form thespacers 129. In the drawing, thespacers 129 are arranged so that the upper side of the gate electrode is exposed and the upper sides of thespacers 129 are put on the same horizontal plane as the upper sides of thegate electrodes spacer 129 may be recessed so that the upper side of the spacer is lower than the upper sides of thegate electrodes spacer 129 may be formed so as to cover the upper sides of thegate electrodes - With reference to
FIG. 9 , the high concentration n-type impurity is doped into the active area of the NMOS transistor area (I), and the high concentration p-type impurity is doped into the active area of the PMOS transistor area (II). In detail, when the high concentration n-type impurity is doped, the photoresist film covers the PMOS transistor area (II) and thegate electrodes spacer 129, thereby doping the high concentration n-type impurity into only the exposed active area of the NMOS transistor area (I). Additionally, when the high concentration p-type impurity is doped, the photoresist film covers the NMOS transistor area (I) and thegate electrodes spacer 129, thereby doping the high concentration p-type impurity into only the PMOS transistor area (II). As a result, the source/drain areas - With reference to
FIG. 10 , the upper sides of thegate electrodes drain areas semiconductor substrate 100 and then subjected to heat treatment to perform the silicidation. For example, in the case of when thegate electrodes drain areas gate electrodes semiconductor substrate 100. Subsequently, the metal film for silicidation that is not silicidated on thesemiconductor substrate 100 may be removed to form the self-alignedsilicide films gate electrodes drain areas - Subsequently, the
first stress film 131 is formed in the NMOS transistor area (I), and thesecond stress film 135 is formed in the PMOS transistor area (II). In connection with this, thefirst stress film 131 and thesecond stress film 135 are set to partially overlap each other in the interface area (III) in consideration of the process margin. More specific processes are shown inFIGS. 11 to 14 . - With reference to
FIG. 11 , afirst stress film 131 a is formed on the resulting structure ofFIG. 10 . Thefirst stress film 131 a may be, for example, a tensile stress film. Thefirst stress film 131 a may be formed of, for example, SiN, SiON, SiBN, SiC, SiC:H, SiCOH, SiCN, SiO2, or a combination thereof. Thefirst stress film 131 a may have a thickness in the range of 1 to 1,000 Å, and may be formed by CVD (chemical vapor deposition), thermal CVD, PECVD (plasma enhanced CVD), or high density plasma CVD. For example, thefirst stress film 131 a made of SiN may be formed by a silicon source gas such as SiH4 and a nitrogen source gas such as NH3 and N2 at a temperature of 300 to 600° C. and a pressure of 1 to 10 torr. Tensile stress of the layeredfirst stress film 131 a may be controlled using a deposition condition or a composition ratio of substances constituting the film. For example, the stress may be controlled to the range of 0.01 to 5 GPa. - Subsequently, a
first photoresist pattern 201 is formed on thefirst stress film 131 a. Thefirst photoresist pattern 201 covers the entire surface of the NMOS transistor area (I) while the PMOS transistor area (II) is exposed. Additionally, thefirst photoresist pattern 201 may be formed to cover a portion of thegate electrode 125 c of the interface area (III), and preferably the entire gate electrode, so as to maintain the process margin, that is, to completely cover the entire NMOS transistor area (I). - With reference to
FIG. 12 , thefirst stress film 131 a is etched using thefirst photoresist pattern 201 as an etching mask. The etching may be performed using a dry etching process or a wet etching process. As shown inFIG. 12 , the first stress film (see reference numeral 131) is formed in the NMOS transistor area (I) and thefirst stress film 131 a is removed from the PMOS transistor area (II) resulting from the etching. The first stress film (see reference numeral 131) is formed in the interface area (III) so that the first stress film overlaps a portion of thegate electrode 125 c. Subsequently, an ashing process or a strip process is performed to remove thefirst photoresist pattern 201. - With reference to
FIG. 13 , asecond stress film 135 a is formed on the resulting structure ofFIG. 12 . Thesecond stress film 135 a may be, for example, a compressive stress film. Thesecond stress film 135 a may be formed of SiN, SiON, SiBN, SiC, SiC:H, SiCOH, SiCN, SiO2, or a combination film thereof like thefirst stress film 131 a. The process that is used to form thesecond stress film 135 a may be the same as that of thefirst stress film 131 a. However, the deposition condition of thesecond stress film 135 a or a composition ratio of substances constituting the film are controlled so that thesecond stress film 135 a has the stress different from that of the first stress film. For example, the compressive stress of thesecond stress film 135 a may be 0.01 to −5 GPa. Thesecond stress film 135 a may have a thickness in the range of 1 to 1,000 Å. Preferably, the thickness of thesecond stress film 135 a may be substantially the same as the thickness of thefirst stress film 131. - Subsequently, a
second photoresist pattern 202 is formed on thesecond stress film 135 a. Thesecond photoresist pattern 202 covers the entire surface of the PMOS transistor area (II) while the NMOS transistor area (II) is exposed. Additionally, thesecond photoresist pattern 202 may be formed to cover a portion of thegate electrode 125 c of the interface area (III), and preferably the entire gate electrode, so as to maintain the process margin and completely cover the entire PMOS transistor area (II). - With reference to
FIG. 14 , thesecond stress film 135 a is etched using thesecond photoresist pattern 202 as an etching mask. The etching of thesecond stress film 135 a may be performed using a dry etching process or a wet etching process. As shown inFIG. 14 , the second stress film (see reference numeral 135) is formed in the PMOS transistor area (II) and thesecond stress film 135 a is removed from the NMOS transistor area (I) resulting from the etching. The second stress film (see reference numeral 135) is formed in the interface area (III) so that the second stress film overlaps a portion of thegate electrode 125 c. Accordingly, the interface area (III) may include an overlapping area (OA) where thefirst stress film 131 and thesecond stress film 135 are layered on thegate electrode 125 c so as to overlap each other. - In connection with this, the area of the uppermost side of the overlapping area (OA) on the
gate electrode 125 c may be less than 10% of the total area of thesemiconductor substrate 100. Additionally, the sum total of the areas of thefirst stress film 131, thesecond stress film 135, and the uppermost side of the overlapping area (OA) on thegate electrodes semiconductor substrate 100. In the above-mentioned description, after the first stress film is formed, the second stress film is formed. However, the first stress film may be formed after the formation of the second stress film. - With reference to
FIG. 15 , a firstinterlayer insulating film 140 is formed on the resulting structure ofFIG. 14 . The firstinterlayer insulating film 140 may be formed of, for example, TEOS (tetra ethyl ortho silicate), O3-TEOS, SiO2, SiON, SiOC, or a combination thereof. For example, the formation may be performed using a process such as CVD. - The first
interlayer insulating film 140 is formed to cover the uppermost side of the resulting structure ofFIG. 14 , for example, the entire overlapping area (OA) of the first and thesecond films interlayer insulating film 140 may be formed to have, for example, a thickness in the range of 100 to 500 Å from the upper side of the overlapping area (OA). - With reference to
FIG. 16 , the firstinterlayer insulating film 140 is planarized by using a CMP (chemical mechanical polishing) process. The CMP process may be performed using a slurry. Examples of the slurry include, but are not limited to ceria and a ceria fixed abrasive. However, it is required that the polishing rate of the slurry to the first interlayer insulating film is higher than that of the slurry to thefirst stress film 131. The polishing selectivity may be preferably 10:1 or more, and more preferably 20:1 or more. Additionally, for example, the CMP process may be performed at a pressure of 0.5 to 3 psi. - However, the level of the first
interlayer insulating film 140 is lowered as the planarization of the firstinterlayer insulating film 140 is performed to expose the upper side of thesecond stress film 135 in the overlapping area (OA) of the interface area (III) that is the uppermost side of the lower structure. In connection with this, even though a difference in polishing selectivity of the firstinterlayer insulating film 141 and thesecond stress film 135 is large because the polishing selectivities of the slurry which is used in the CMP process to thefirst stress film 131 and thesecond stress film 135 are similar to each other, when the exposed area is less than 10% of the entire area of thesemiconductor substrate 100, the planarization is not stopped, and the polishing is performed at the polishing rate that is similar to that of the 1interlayer insulating film 141. That is, the exposedsecond stress film 135 does not act as a polishing stopper. - With reference to
FIG. 17 , the firstinterlayer insulating film 141 and the exposedsecond stress film 135 are polished according to steady progress of the CMP process so as to expose thefirst stress film 131 and thesecond stress film 135 that are provided on the upper sides of thegate electrodes second stress film 135 is removed from the overlapping area (OA) of the interface area (III), and thefirst stress film 131 that has the same level as the uppermost layers of other regions is exposed. - However, as described above, the total area of the exposed
first stress film 131 of the NMOS transistor area (I) and the interface area (III) and the exposedsecond stress film 135 of the PMOS transistor area (II) is in the range of from 10 to 50%. In connection with this, if the CMP process is performed at a pressure of 0.5 to 3 psi, the planarization cannot further progress due to the first and thesecond stress films second stress films - If the planarization does not further progress due to the exposure of the
first stress film 131 of the NMOS transistor area (I) and the interface area (III) and thesecond stress film 135 of the PMOS transistor area (II), the CMP process is stopped. In connection with this, as described above, thefirst stress film 131 and thesecond stress film 135 act as the polishing stopper, thus the desirable process margin may be assured. - With reference to
FIG. 18 , a secondinterlayer insulating film 144 is formed on the firstinterlayer insulating film 142. The secondinterlayer insulating film 144 may be formed of, for example, TEOS (tetra ethyl ortho silicate), O3-TEOS, SiO2, SiON, SiOC, or a combination thereof. The secondinterlayer insulating film 144 may be made of the substance that is the same as the firstinterlayer insulating film 142 or different from the firstinterlayer insulating film 142. - With reference to
FIG. 19 , the secondinterlayer insulating film 144 and the firstinterlayer insulating film 142 are patterned to form preliminary contact holes 145 a, 145 b, and 145 c in the NMOS transistor area (I), the PMOS transistor area (II), and the interface area (III). The preliminary contact holes 145 a, 145 b, and 145 c are formed to correspond to thegate electrodes drain areas first stress film 131 or thesecond stress film 135 are exposed therethrough. In detail, the preliminary contact holes 145 a, 145 b, and 145 c are formed so that thefirst stress film 131 is exposed through the preliminary contact holes 145 a and 145 c of the NMOS transistor area (I) and the interface area (III), and thesecond stress film 135 is exposed through thepreliminary contact hole 145 b of the PMOS transistor area (II). - The first and the second
interlayer insulating films interlayer insulating film 144 and the firstinterlayer insulating film 142 is higher than the etching selectivity to thefirst stress film 131 and thesecond stress film 135 is used, thefirst stress film 131 and thesecond stress film 135 may act as the process stopper during the etching of theinterlayer insulating film 140. In connection with this, the exposed first andsecond stress films - With reference to
FIG. 20 , thefirst stress film 131 and thesecond stress film 135 which are exposed through the preliminary contact holes 145 a, 145 b, and 145 c are etched to form the contact holes 147 a, 147 b, and 147 c through which thegate electrodes drain areas first stress film 131 and thesecond stress film 135 are substantially the same as in all the regions, the contact holes 147 a, 147 b, and 147 c may be formed almost simultaneously. That is to say, in the present embodiment, it is unnecessary to additionally overetch the contact holes that are already formed in order to form all the contact holes 147 a, 147 b, and 147 c of the regions. Thus, it is possible to prevent thegate electrodes drain areas silicide films gate electrodes drain areas - Turning to
FIG. 1 , the contact plugs 171, 173, and 175 are formed in thecontact hole interlayer insulating film 140 is exposed, thereby fabricating the semiconductor device shown inFIG. 1 . -
FIGS. 21 and 22 are sectional views of intermediate structures at steps of the method of fabricating the semiconductor device according to the second embodiment of the present invention shown inFIG. 2 . - The method of fabricating the semiconductor device according to the present embodiment is the same as that of the first embodiment of the present invention shown in
FIGS. 5 to 17 until the step of performing the CMP process. With reference toFIG. 21 , the first interlayer insulating film (reference numeral 142 ofFIG. 17 ) is completely removed. The removal of the first interlayer insulating film (reference numeral 142 ofFIG. 17 ) may be performed by, for example, wet etching, dry etching, or etchback. - With reference to
FIG. 22 , a thirdinterlayer insulating film 150 is formed on the resulting structure ofFIG. 21 . The thirdinterlayer insulating film 150 may be formed to have substantially the same thickness as the total thickness of the first interlayer insulating film and the second interlayer insulating film ofFIG. 18 . Since subsequent processes are substantially the same as those of the first embodiment of the present invention shown inFIGS. 19 , 20, and 1, the description thereof will be omitted. -
FIGS. 23 and 24 are sectional views of intermediate structures that illustrate methods of fabricating the semiconductor device according to third embodiments of the present invention shown inFIG. 3 . The method of fabricating the semiconductor device according to the present embodiment is almost the same as that of the first embodiment of the present invention shown inFIGS. 5 to 14 until the step of the formation of the second stress film. However, inFIG. 23 , the method according to the present embodiment is different from that of the first embodiment of the present invention in that theetch stop film 133 is formed after the formation of thefirst stress film 131 and the total area of the uppermost surface of the overlapping area (OA) of the NMOS transistor area (I) and the interface area (III) is 10 to 50% of the area of thesemiconductor substrate 100 after the formation of thesecond stress film 135. In connection with this, the area of the uppermost surface of the overlapping area (OA) on thegate electrode 125 c may be less than 10% of the total area of thesemiconductor substrate 100. The firstinterlayer insulating film 140 is formed on thesemiconductor substrate 100 on which thefirst stress film 131 and thesecond stress film 135 are formed like the first embodiment. - With reference to
FIG. 24 , the firstinterlayer insulating film 140 is planarized by the CMP (chemical mechanical polishing) process. The CMP process is performed at the same condition as the above-mentioned embodiment ofFIG. 16 . The level of the firstinterlayer insulating film 140 is lowered as the firstinterlayer insulating film 140 is planarized to expose the overlapping area (OA) having the uppermost level of the lower structure. Since the exposed area is less than 10% of the total area of thesemiconductor substrate 100, thesecond stress film 135 of the exposed region is polished along with the firstinterlayer insulating film 140 as shown inFIG. 16 . - The first
interlayer insulating film 140 and the exposedsecond stress film 135 are polished by performing of the CMP process to expose theetch stop film 133 which is provided on the upper sides of thegate electrodes second stress film 135 is removed from the overlapping area (OA) of the interface area (III) to expose theetch stop film 133. However, since thesecond stress film 135 of the PMOS transistor area (II) has the level lower than those of the uppermost layers of the other regions, the second stress film is not exposed at this step. - However, as described above, since the total area of the uppermost surface of the overlapping area (OA) of the NMOS transistor area (I) and the interface area (III) other than the PMOS transistor area (II) is 10 to 50% of the area of the
semiconductor substrate 100 in the present embodiment, the planarization does not further progress in the case of when theetch stop film 133 has low polishing selectivity. That is, the exposedetch stop film 133 acts as the polishing stopper. - The CMP process is stopped at the above-mentioned step, and the subsequent processes are performed using the same method as the first embodiment of the present invention shown in
FIGS. 18 to 20 andFIG. 1 , thereby fabricating the semiconductor device ofFIG. 3 . - Meanwhile, the first
interlayer insulating film 142 having substantially the same thickness as theetch stop film 133 is formed on thegate electrode 125 b of the interlayer insulating film of the PMOS transistor area (II). If the patterning is performed using the etching gas or the etchant where the etching selectivity to the firstinterlayer insulating film 142 is the same as the etching selectivity to theetch stop film 133 during the formation of the preliminary contact holes, it is possible to prevent damage to the lower structure. Particularly, in the case where both the firstinterlayer insulating film 142 and theetch stop film 133 are made of an oxide film, it is easy to make the etching selectivities be made identical. -
FIG. 25 is a sectional view illustrating the fabrication of a semiconductor device according to a fourth embodiment of the present invention shown inFIG. 4 . With reference toFIG. 25 , the method of fabricating the semiconductor device according to the present embodiment is different from that of the third embodiment of the present invention in that the total area of the uppermost surface of the overlapping area (OA) of the NMOS transistor area (I) and the interface area (III) is less than 10% of the area of thesemiconductor substrate 100, and the total area of the overlapping area (OA) of the NMOS transistor area (I), the PMOS transistor area (II), and the interface area (III) is 10 to 50% of the area of thesemiconductor substrate 100. Accordingly, the planarization is not stopped when theetch stop film 133 of the NMOS transistor area (I) and the interface area (III) is exposed, but may be stopped at the same time thefirst stress film 131 and thesecond stress film 135 of the PMOS transistor area (II) are exposed. Since other steps are substantially the same as those of the third embodiment of the present invention, the description thereof will be omitted. - Although the present invention has been described in connection with the exemplary embodiments of the present invention, it will be apparent to those skilled in the art that various modifications and changes may be made thereto without departing from the scope and spirit of the invention. Therefore, it should be understood that the above embodiments are not limitative, but illustrative in all aspects.
Claims (20)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2006-0095113 | 2006-09-28 | ||
KR1020060095113A KR100809335B1 (en) | 2006-09-28 | 2006-09-28 | Semiconductor device and manufacturing method thereof |
KR2006-95113 | 2006-09-28 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20080081476A1 true US20080081476A1 (en) | 2008-04-03 |
US7785951B2 US7785951B2 (en) | 2010-08-31 |
Family
ID=39261638
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/831,223 Expired - Fee Related US7785951B2 (en) | 2006-09-28 | 2007-07-31 | Methods of forming integrated circuit devices having tensile and compressive stress layers therein and devices formed thereby |
Country Status (2)
Country | Link |
---|---|
US (1) | US7785951B2 (en) |
KR (1) | KR100809335B1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110241212A1 (en) * | 2007-04-03 | 2011-10-06 | United Microelectronics Corp. | Stress layer structure |
CN102446832A (en) * | 2011-09-29 | 2012-05-09 | 上海华力微电子有限公司 | Method for avoiding contact hole blockage caused by dual etching barrier layers |
CN102956623A (en) * | 2011-08-24 | 2013-03-06 | 台湾积体电路制造股份有限公司 | Controlling device performance by forming a stressed backside dielectric layer |
CN103367155A (en) * | 2012-03-31 | 2013-10-23 | 中芯国际集成电路制造(上海)有限公司 | Methods for forming NMOS transistor and MOS transistor |
Citations (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5731617A (en) * | 1993-12-09 | 1998-03-24 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having bipolar transistor and field effect transistor |
US6184157B1 (en) * | 1998-06-01 | 2001-02-06 | Sharp Laboratories Of America, Inc. | Stress-loaded film and method for same |
US6372589B1 (en) * | 2000-04-19 | 2002-04-16 | Advanced Micro Devices, Inc. | Method of forming ultra-shallow source/drain extension by impurity diffusion from doped dielectric spacer |
US20030040158A1 (en) * | 2001-08-21 | 2003-02-27 | Nec Corporation | Semiconductor device and method of fabricating the same |
US20040021160A1 (en) * | 1996-05-28 | 2004-02-05 | Kohei Eguchi | Semiconductor device, a method of manufacturing the semiconductor device and a method of deleting information from the semiconductor device |
US20050048732A1 (en) * | 2003-08-26 | 2005-03-03 | International Business Machines Corporation | Method to produce transistor having reduced gate height |
US6869866B1 (en) * | 2003-09-22 | 2005-03-22 | International Business Machines Corporation | Silicide proximity structures for CMOS device performance improvements |
US20050093078A1 (en) * | 2003-10-30 | 2005-05-05 | Victor Chan | Increasing carrier mobility in NFET and PFET transistors on a common wafer |
US20050098829A1 (en) * | 2003-11-06 | 2005-05-12 | Doris Bruce B. | High mobility CMOS circuits |
US20050199963A1 (en) * | 2004-03-12 | 2005-09-15 | Semiconductor Leading Edge Technologies, Inc. | Semiconductor device and manufacturing method therefor |
US20050218455A1 (en) * | 2004-03-30 | 2005-10-06 | Samsung Electronics Co., Ltd. | Low noise and high performance LSI device, layout and manufacturing method |
US20050230756A1 (en) * | 2004-04-15 | 2005-10-20 | Sun-Jay Chang | CMOS device and method of manufacture |
US20060011586A1 (en) * | 2004-07-14 | 2006-01-19 | Shea Kevin R | Method of etching nitrides |
US20060019438A1 (en) * | 2004-07-26 | 2006-01-26 | Hideaki Harakawa | Semiconductor device and method of manufacturing the same |
US20060046400A1 (en) * | 2004-08-31 | 2006-03-02 | Gert Burbach | Method of forming a semiconductor structure comprising transistor elements with differently stressed channel regions |
US7022561B2 (en) * | 2002-12-02 | 2006-04-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | CMOS device |
US20060094193A1 (en) * | 2004-10-29 | 2006-05-04 | Manfred Horstmann | Semiconductor device including semiconductor regions having differently strained channel regions and a method of manufacturing the same |
US7052946B2 (en) * | 2004-03-10 | 2006-05-30 | Taiwan Semiconductor Manufacturing Co. Ltd. | Method for selectively stressing MOSFETs to improve charge carrier mobility |
US20060118879A1 (en) * | 2004-12-06 | 2006-06-08 | Hong-Jyh Li | CMOS transistor and method of manufacture thereof |
US7189624B2 (en) * | 2003-06-17 | 2007-03-13 | Kabushiki Kaisha Toshiba | Fabrication method for a semiconductor device including a semiconductor substrate formed with a shallow impurity region |
US20070099360A1 (en) * | 2005-11-03 | 2007-05-03 | International Business Machines Corporation | Integrated circuits having strained channel field effect transistors and methods of making |
US20070252230A1 (en) * | 2006-04-28 | 2007-11-01 | International Business Machines Corporation | Cmos structures and methods for improving yield |
US20070257336A1 (en) * | 2006-05-05 | 2007-11-08 | Koichi Matsumoto | MOSFET having a channel region with enhanced stress and method of forming same |
US7297584B2 (en) * | 2005-10-07 | 2007-11-20 | Samsung Electronics Co., Ltd. | Methods of fabricating semiconductor devices having a dual stress liner |
US20080026523A1 (en) * | 2006-07-28 | 2008-01-31 | Chartered Semiconductor Manufacturing, Ltd And International Business Machines Corporation (Ibm) | Structure and method to implement dual stressor layers with improved silicide control |
US20080050869A1 (en) * | 2006-07-05 | 2008-02-28 | Toshiba America Electronic Components, Inc. | Dual stress liner device and method |
US20080073713A1 (en) * | 2006-09-25 | 2008-03-27 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor device having stress enhanced MOS transistor and semiconductor device fabricated thereby |
US7396718B2 (en) * | 2004-10-29 | 2008-07-08 | Advanced Micro Devices, Inc. | Technique for creating different mechanical strain in different channel regions by forming an etch stop layer stack having differently modified intrinsic stress |
US7482215B2 (en) * | 2006-08-30 | 2009-01-27 | International Business Machines Corporation | Self-aligned dual segment liner and method of manufacturing the same |
US20090101945A1 (en) * | 2007-10-16 | 2009-04-23 | Kabushiki Kaisha Toshiba | Semiconductor device |
US7534678B2 (en) * | 2007-03-27 | 2009-05-19 | Samsung Electronics Co., Ltd. | Methods of forming CMOS integrated circuit devices having stressed NMOS and PMOS channel regions therein and circuits formed thereby |
Family Cites Families (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3321864B2 (en) | 1992-11-24 | 2002-09-09 | ヤマハ株式会社 | Semiconductor device and its manufacturing method. |
KR970001869B1 (en) | 1994-11-08 | 1997-02-17 | 대우통신 주식회사 | Method of providing location data of portable terminal |
KR0183785B1 (en) | 1995-12-22 | 1999-03-20 | 윤종용 | Method of manufacturing mos transistor |
GB9618620D0 (en) | 1996-09-06 | 1996-10-16 | Electrotech Equipments Ltd | A method of forming a layer |
KR20010076522A (en) | 2000-01-26 | 2001-08-16 | 윤종용 | The apparatus for fabricating semiconductor devices |
JP4167381B2 (en) | 2000-06-08 | 2008-10-15 | 松下電器産業株式会社 | Manufacturing method of semiconductor device |
KR20020017845A (en) | 2000-08-31 | 2002-03-07 | 박종섭 | A method for forming a bit line of a semiconductor device |
KR20020074551A (en) | 2001-03-20 | 2002-10-04 | 삼성전자 주식회사 | Method of forming a metal line in a semiconductor device |
JP2003086704A (en) | 2001-09-14 | 2003-03-20 | Matsushita Electric Ind Co Ltd | Semiconductor device and manufacturing method thereof |
JP4173672B2 (en) | 2002-03-19 | 2008-10-29 | 株式会社ルネサステクノロジ | Semiconductor device and manufacturing method thereof |
US20030209326A1 (en) | 2002-05-07 | 2003-11-13 | Mattson Technology, Inc. | Process and system for heating semiconductor substrates in a processing chamber containing a susceptor |
JP2004047608A (en) | 2002-07-10 | 2004-02-12 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
JP3980985B2 (en) | 2002-10-04 | 2007-09-26 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
KR100498644B1 (en) | 2003-02-04 | 2005-07-01 | 동부아남반도체 주식회사 | Method for manufacturing semiconductor device with pip capacitor |
JP2005064314A (en) | 2003-08-18 | 2005-03-10 | Seiko Epson Corp | Semiconductor device and manufacturing method thereof |
KR100616499B1 (en) | 2003-11-21 | 2006-08-28 | 주식회사 하이닉스반도체 | Semiconductor device manufacturing method |
KR20060000912A (en) | 2004-06-30 | 2006-01-06 | 주식회사 하이닉스반도체 | Semiconductor device manufacturing method |
JP4444027B2 (en) | 2004-07-08 | 2010-03-31 | 富士通マイクロエレクトロニクス株式会社 | N-channel MOS transistor and CMOS integrated circuit device |
JP4794838B2 (en) | 2004-09-07 | 2011-10-19 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method thereof |
JP5002891B2 (en) | 2004-12-17 | 2012-08-15 | 富士通セミコンダクター株式会社 | Manufacturing method of semiconductor device |
JP4453572B2 (en) | 2005-02-22 | 2010-04-21 | ソニー株式会社 | Manufacturing method of semiconductor integrated circuit |
JP2006324278A (en) | 2005-05-17 | 2006-11-30 | Sony Corp | Semiconductor device and manufacturing method thereof |
-
2006
- 2006-09-28 KR KR1020060095113A patent/KR100809335B1/en not_active Expired - Fee Related
-
2007
- 2007-07-31 US US11/831,223 patent/US7785951B2/en not_active Expired - Fee Related
Patent Citations (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5731617A (en) * | 1993-12-09 | 1998-03-24 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having bipolar transistor and field effect transistor |
US20040021160A1 (en) * | 1996-05-28 | 2004-02-05 | Kohei Eguchi | Semiconductor device, a method of manufacturing the semiconductor device and a method of deleting information from the semiconductor device |
US6184157B1 (en) * | 1998-06-01 | 2001-02-06 | Sharp Laboratories Of America, Inc. | Stress-loaded film and method for same |
US6372589B1 (en) * | 2000-04-19 | 2002-04-16 | Advanced Micro Devices, Inc. | Method of forming ultra-shallow source/drain extension by impurity diffusion from doped dielectric spacer |
US20030040158A1 (en) * | 2001-08-21 | 2003-02-27 | Nec Corporation | Semiconductor device and method of fabricating the same |
US7022561B2 (en) * | 2002-12-02 | 2006-04-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | CMOS device |
US7189624B2 (en) * | 2003-06-17 | 2007-03-13 | Kabushiki Kaisha Toshiba | Fabrication method for a semiconductor device including a semiconductor substrate formed with a shallow impurity region |
US20050048732A1 (en) * | 2003-08-26 | 2005-03-03 | International Business Machines Corporation | Method to produce transistor having reduced gate height |
US6869866B1 (en) * | 2003-09-22 | 2005-03-22 | International Business Machines Corporation | Silicide proximity structures for CMOS device performance improvements |
US20050093078A1 (en) * | 2003-10-30 | 2005-05-05 | Victor Chan | Increasing carrier mobility in NFET and PFET transistors on a common wafer |
US20050098829A1 (en) * | 2003-11-06 | 2005-05-12 | Doris Bruce B. | High mobility CMOS circuits |
US7052946B2 (en) * | 2004-03-10 | 2006-05-30 | Taiwan Semiconductor Manufacturing Co. Ltd. | Method for selectively stressing MOSFETs to improve charge carrier mobility |
US20050199963A1 (en) * | 2004-03-12 | 2005-09-15 | Semiconductor Leading Edge Technologies, Inc. | Semiconductor device and manufacturing method therefor |
US20050218455A1 (en) * | 2004-03-30 | 2005-10-06 | Samsung Electronics Co., Ltd. | Low noise and high performance LSI device, layout and manufacturing method |
US20050230756A1 (en) * | 2004-04-15 | 2005-10-20 | Sun-Jay Chang | CMOS device and method of manufacture |
US20060011586A1 (en) * | 2004-07-14 | 2006-01-19 | Shea Kevin R | Method of etching nitrides |
US20060019438A1 (en) * | 2004-07-26 | 2006-01-26 | Hideaki Harakawa | Semiconductor device and method of manufacturing the same |
US20060046400A1 (en) * | 2004-08-31 | 2006-03-02 | Gert Burbach | Method of forming a semiconductor structure comprising transistor elements with differently stressed channel regions |
US20060094193A1 (en) * | 2004-10-29 | 2006-05-04 | Manfred Horstmann | Semiconductor device including semiconductor regions having differently strained channel regions and a method of manufacturing the same |
US7396718B2 (en) * | 2004-10-29 | 2008-07-08 | Advanced Micro Devices, Inc. | Technique for creating different mechanical strain in different channel regions by forming an etch stop layer stack having differently modified intrinsic stress |
US20060118879A1 (en) * | 2004-12-06 | 2006-06-08 | Hong-Jyh Li | CMOS transistor and method of manufacture thereof |
US7297584B2 (en) * | 2005-10-07 | 2007-11-20 | Samsung Electronics Co., Ltd. | Methods of fabricating semiconductor devices having a dual stress liner |
US20070099360A1 (en) * | 2005-11-03 | 2007-05-03 | International Business Machines Corporation | Integrated circuits having strained channel field effect transistors and methods of making |
US20070252230A1 (en) * | 2006-04-28 | 2007-11-01 | International Business Machines Corporation | Cmos structures and methods for improving yield |
US20070257336A1 (en) * | 2006-05-05 | 2007-11-08 | Koichi Matsumoto | MOSFET having a channel region with enhanced stress and method of forming same |
US20080050869A1 (en) * | 2006-07-05 | 2008-02-28 | Toshiba America Electronic Components, Inc. | Dual stress liner device and method |
US20080026523A1 (en) * | 2006-07-28 | 2008-01-31 | Chartered Semiconductor Manufacturing, Ltd And International Business Machines Corporation (Ibm) | Structure and method to implement dual stressor layers with improved silicide control |
US7482215B2 (en) * | 2006-08-30 | 2009-01-27 | International Business Machines Corporation | Self-aligned dual segment liner and method of manufacturing the same |
US20080073713A1 (en) * | 2006-09-25 | 2008-03-27 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor device having stress enhanced MOS transistor and semiconductor device fabricated thereby |
US7534678B2 (en) * | 2007-03-27 | 2009-05-19 | Samsung Electronics Co., Ltd. | Methods of forming CMOS integrated circuit devices having stressed NMOS and PMOS channel regions therein and circuits formed thereby |
US20090101945A1 (en) * | 2007-10-16 | 2009-04-23 | Kabushiki Kaisha Toshiba | Semiconductor device |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110241212A1 (en) * | 2007-04-03 | 2011-10-06 | United Microelectronics Corp. | Stress layer structure |
CN102956623A (en) * | 2011-08-24 | 2013-03-06 | 台湾积体电路制造股份有限公司 | Controlling device performance by forming a stressed backside dielectric layer |
CN102446832A (en) * | 2011-09-29 | 2012-05-09 | 上海华力微电子有限公司 | Method for avoiding contact hole blockage caused by dual etching barrier layers |
CN103367155A (en) * | 2012-03-31 | 2013-10-23 | 中芯国际集成电路制造(上海)有限公司 | Methods for forming NMOS transistor and MOS transistor |
Also Published As
Publication number | Publication date |
---|---|
US7785951B2 (en) | 2010-08-31 |
KR100809335B1 (en) | 2008-03-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7534678B2 (en) | Methods of forming CMOS integrated circuit devices having stressed NMOS and PMOS channel regions therein and circuits formed thereby | |
US7759185B2 (en) | Semiconductor device and method of fabricating the same | |
US7902609B2 (en) | Semiconductor devices including multiple stress films in interface area | |
TWI619178B (en) | Semiconductor device and method of manufacturing same | |
KR101908854B1 (en) | Semiconductor device and fabricating method thereof | |
CN101728330B (en) | Method for manufacturing semiconductor device | |
US7879707B2 (en) | Semiconductor integrated circuit device and related method | |
KR102287552B1 (en) | Selective high-k formation in gate-last process | |
US7911001B2 (en) | Methods for forming self-aligned dual stress liners for CMOS semiconductor devices | |
US6372569B1 (en) | Selective formation of hydrogen rich PECVD silicon nitride for improved NMOS transistor performance | |
KR20090007204A (en) | Integrated circuit device and manufacturing method thereof | |
CN108878529B (en) | Semiconductor device and method for manufacturing the same | |
CN100452388C (en) | Structure of semiconductor device and method for manufacturing the same | |
US8772173B2 (en) | Method of manufacturing semiconductor device | |
US7785951B2 (en) | Methods of forming integrated circuit devices having tensile and compressive stress layers therein and devices formed thereby | |
US9997393B1 (en) | Methods for fabricating integrated circuits including substrate contacts | |
US7649218B2 (en) | Lateral MOS transistor and method for manufacturing thereof | |
US8927359B2 (en) | Multi-composition dielectric for semiconductor device | |
TWI511187B (en) | Method of fabricating a semiconductor device having a local contact | |
CN104810324A (en) | Method for manufacturing semiconductor device | |
KR100834737B1 (en) | Method for manufacturing a semiconductor integrated circuit device and semiconductor integrated circuit device manufactured thereby | |
KR20080020938A (en) | Manufacturing Method of Semiconductor Device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NAM, SEO WOO;YOON, IL YOUNG;CHOO, JAE OUK;AND OTHERS;REEL/FRAME:019625/0134;SIGNING DATES FROM 20070514 TO 20070515 Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NAM, SEO WOO;YOON, IL YOUNG;CHOO, JAE OUK;AND OTHERS;SIGNING DATES FROM 20070514 TO 20070515;REEL/FRAME:019625/0134 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.) |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20180831 |