US20080044971A1 - Method for fabricating a semiconductor device having a capacitor - Google Patents
Method for fabricating a semiconductor device having a capacitor Download PDFInfo
- Publication number
- US20080044971A1 US20080044971A1 US11/832,715 US83271507A US2008044971A1 US 20080044971 A1 US20080044971 A1 US 20080044971A1 US 83271507 A US83271507 A US 83271507A US 2008044971 A1 US2008044971 A1 US 2008044971A1
- Authority
- US
- United States
- Prior art keywords
- layer
- etching solution
- opening
- etch stop
- lower portion
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims abstract description 92
- 239000004065 semiconductor Substances 0.000 title claims abstract description 57
- 239000003990 capacitor Substances 0.000 title description 56
- 238000005530 etching Methods 0.000 claims abstract description 95
- 239000000758 substrate Substances 0.000 claims abstract description 44
- QAOWNCQODCNURD-UHFFFAOYSA-N Sulfuric acid Chemical compound OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 claims abstract description 31
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 claims abstract description 17
- 238000000059 patterning Methods 0.000 claims abstract description 4
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 claims description 17
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 9
- 229920005591 polysilicon Polymers 0.000 claims description 9
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 claims description 7
- 150000004767 nitrides Chemical class 0.000 claims description 7
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 claims description 6
- 239000005368 silicate glass Substances 0.000 claims description 4
- 238000010438 heat treatment Methods 0.000 claims description 2
- 238000001816 cooling Methods 0.000 claims 1
- 239000011261 inert gas Substances 0.000 claims 1
- 238000007789 sealing Methods 0.000 claims 1
- 239000010410 layer Substances 0.000 description 206
- 239000011229 interlayer Substances 0.000 description 77
- 229920002120 photoresistant polymer Polymers 0.000 description 22
- 229910052751 metal Inorganic materials 0.000 description 13
- 239000002184 metal Substances 0.000 description 13
- 238000003860 storage Methods 0.000 description 13
- 125000006850 spacer group Chemical group 0.000 description 12
- 229910052581 Si3N4 Inorganic materials 0.000 description 11
- 239000012535 impurity Substances 0.000 description 11
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 11
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 10
- 239000000126 substance Substances 0.000 description 8
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 7
- 239000007789 gas Substances 0.000 description 7
- 239000000463 material Substances 0.000 description 7
- 229910052814 silicon oxide Inorganic materials 0.000 description 7
- 238000005229 chemical vapour deposition Methods 0.000 description 6
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 5
- 238000002955 isolation Methods 0.000 description 5
- 230000015572 biosynthetic process Effects 0.000 description 4
- 238000007796 conventional method Methods 0.000 description 4
- 238000005468 ion implantation Methods 0.000 description 4
- 238000005498 polishing Methods 0.000 description 4
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 4
- 229910052721 tungsten Inorganic materials 0.000 description 4
- 239000010937 tungsten Substances 0.000 description 4
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 3
- 230000007423 decrease Effects 0.000 description 3
- 229910000040 hydrogen fluoride Inorganic materials 0.000 description 3
- 238000000206 photolithography Methods 0.000 description 3
- 229910021332 silicide Inorganic materials 0.000 description 3
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 3
- 239000010936 titanium Substances 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- 239000012480 LAL reagent Substances 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 230000003667 anti-reflective effect Effects 0.000 description 2
- VKJLWXGJGDEGSO-UHFFFAOYSA-N barium(2+);oxygen(2-);titanium(4+) Chemical compound [O-2].[O-2].[O-2].[Ti+4].[Ba+2] VKJLWXGJGDEGSO-UHFFFAOYSA-N 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 2
- SIWVEOZUMHYXCS-UHFFFAOYSA-N oxo(oxoyttriooxy)yttrium Chemical compound O=[Y]O[Y]=O SIWVEOZUMHYXCS-UHFFFAOYSA-N 0.000 description 2
- RVTZCBVAJQQJTK-UHFFFAOYSA-N oxygen(2-);zirconium(4+) Chemical compound [O-2].[O-2].[Zr+4] RVTZCBVAJQQJTK-UHFFFAOYSA-N 0.000 description 2
- 238000005240 physical vapour deposition Methods 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 239000011800 void material Substances 0.000 description 2
- 229910001928 zirconium oxide Inorganic materials 0.000 description 2
- DDFHBQSCUXNBSA-UHFFFAOYSA-N 5-(5-carboxythiophen-2-yl)thiophene-2-carboxylic acid Chemical compound S1C(C(=O)O)=CC=C1C1=CC=C(C(O)=O)S1 DDFHBQSCUXNBSA-UHFFFAOYSA-N 0.000 description 1
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 1
- VHUUQVKOLVNVRT-UHFFFAOYSA-N Ammonium hydroxide Chemical compound [NH4+].[OH-] VHUUQVKOLVNVRT-UHFFFAOYSA-N 0.000 description 1
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 1
- CEPICIBPGDWCRU-UHFFFAOYSA-N [Si].[Hf] Chemical compound [Si].[Hf] CEPICIBPGDWCRU-UHFFFAOYSA-N 0.000 description 1
- MIQVEZFSDIJTMW-UHFFFAOYSA-N aluminum hafnium(4+) oxygen(2-) Chemical compound [O-2].[Al+3].[Hf+4] MIQVEZFSDIJTMW-UHFFFAOYSA-N 0.000 description 1
- 239000000908 ammonium hydroxide Substances 0.000 description 1
- 238000004380 ashing Methods 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 238000009835 boiling Methods 0.000 description 1
- 239000006227 byproduct Substances 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000010949 copper Substances 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 229910001873 dinitrogen Inorganic materials 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 150000002736 metal compounds Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- URLJKFSTXLNXLG-UHFFFAOYSA-N niobium(5+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Nb+5].[Nb+5] URLJKFSTXLNXLG-UHFFFAOYSA-N 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- UVGLBOPDEUYYCS-UHFFFAOYSA-N silicon zirconium Chemical compound [Si].[Zr] UVGLBOPDEUYYCS-UHFFFAOYSA-N 0.000 description 1
- PWYYWQHXAPXYMF-UHFFFAOYSA-N strontium(2+) Chemical compound [Sr+2] PWYYWQHXAPXYMF-UHFFFAOYSA-N 0.000 description 1
- TXEYQDLBPFQVAA-UHFFFAOYSA-N tetrafluoromethane Chemical compound FC(F)(F)F TXEYQDLBPFQVAA-UHFFFAOYSA-N 0.000 description 1
- 238000007669 thermal treatment Methods 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
- GFQYVLUOOAAOGM-UHFFFAOYSA-N zirconium(iv) silicate Chemical compound [Zr+4].[O-][Si]([O-])([O-])[O-] GFQYVLUOOAAOGM-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B99/00—Subject matter not provided for in other groups of this subclass
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/01—Manufacture or treatment
- H10D1/041—Manufacture or treatment of capacitors having no potential barriers
- H10D1/042—Manufacture or treatment of capacitors having no potential barriers using deposition processes to form electrode extensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/68—Capacitors having no potential barriers
- H10D1/692—Electrodes
- H10D1/711—Electrodes having non-planar surfaces, e.g. formed by texturisation
- H10D1/716—Electrodes having non-planar surfaces, e.g. formed by texturisation having vertical extensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/033—Making the capacitor or connections thereto the capacitor extending over the transistor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/31—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor
- H10B12/315—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor with the capacitor higher than a bit line
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/31—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor
- H10B12/318—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor the storage electrode having multiple segments
Definitions
- FIG. 2 is a cross-sectional view illustrating a conventional semiconductor device disclosed in U.S. Patent Application Publication No. 2003/0085420.
- FIG. 3 is a plan view illustrating the conventional semiconductor device disclosed in U.S. Patent Application Publication No. 2003/0085420 and illustrated in FIG. 2 .
- a first insulating interlayer 42 is formed on semiconductor substrate 15 on which the MOS transistors are formed.
- a capacitor plug 30 and a bit line plug 33 that respectively make contact with source/drain regions 21 and 24 are formed through first insulating interlayer 42 .
- an opening is formed by etching a mold oxide layer. Thereafter, a portion of an etch stop layer exposed through the opening is removed using a phosphoric acid solution to expose a pad conductive layer.
- a contact area between the pad conductive layer and a lower electrode of a subsequently formed capacitor may increase.
- a portion of the etch stop layer is removed using the phosphoric acid solution, a portion of the mold oxide layer is also removed. Accordingly, a bridge causing an electric short between middle portions of the capacitors may be formed.
- Embodiments of the invention provide a method for fabricating a semiconductor device that aids in preventing the formation of a bridge between middle portions of capacitors.
- the formation of a bridge between capacitors may cause an electrical short.
- FIGS. 4 through 11 are cross-sectional views illustrating a portion of a method for fabricating a semiconductor device in accordance with an embodiment of the invention
- FIGS. 16 through 19 are cross-sectional views illustrating a method for fabricating a semiconductor device in accordance with an embodiment of the invention.
- first may be used herein to describe various elements, components, regions, layers, and/or sections
- these elements, components, regions, layers, and/or sections are not limited by these terms. Rather, these terms are used merely for convenience of description to distinguish one element, component, region, layer, and/or section from another element, component, region, layer, and/or section.
- a first element, component, region, layer, and/or section may be referred to as a second element, component, region, layer, and/or section without departing from the scope of the invention as defined by the accompanying claims.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used to describe an element and/or feature's relationship to another element(s) and/or feature(s) as, for example, illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use and/or operation in addition to the orientation depicted in the figures. For example, when the device in the figures is turned over, elements described as below and/or beneath other elements or features would then be oriented above the other elements or features. The device may be otherwise oriented (e.g., rotated 90 degrees) and the spatially relative descriptors used herein are to be interpreted accordingly.
- a first insulating layer (not shown) comprising a nitride such as silicon nitride is formed on semiconductor substrate 100 on which gate structures 115 are formed (i.e., the first insulating layer is formed on semiconductor substrate 100 after gate structures 115 are formed). Thereafter, the first insulating layer is anisotropically etched to form a first spacer 118 on a sidewall of a gate structure 115 .
- First spacer 118 may be used as a gate spacer.
- Impurities are implanted into portions of semiconductor substrate 100 exposed between gate structures 115 through an ion implantation process using gate structures 115 as ion implantation masks. Then, through a thermal treatment process, a first contact region 121 and a second contact region 124 are formed at the portions of semiconductor substrate 100 where the impurities were implanted.
- First contact region 121 and second contact region 124 may correspond to source/drain regions.
- MOS transistor structures 127 comprising first contact regions 121 , second contact regions 124 , and gate structures 115 are formed on semiconductor substrate 100 .
- Each of first and second contact regions 121 and 124 may serve as a capacitor contact region or a bit line contact region.
- impurities are lightly implanted into the portions of semiconductor substrate 100 exposed between gate structures 115 before first spacers 118 are formed on sidewalls of gate structures 115 .
- First spacers 118 are then formed on sidewalls of gate structures 115 .
- impurities are heavily implanted into portions of semiconductor substrate 100 disposed between gate structures 115 .
- source/drain regions each having a lightly doped drain (LDD) structure are formed at the portions of semiconductor substrate 100 disposed between gate structures 115 .
- First and second contact regions 121 and 124 may correspond to the source/drain regions.
- a second conductive layer (not shown) is formed on first insulating interlayer 130 to cover first contact holes 131 exposing first and second contact regions 121 and 124 .
- the second conductive layer may comprise at least one of metal silicide, metal, and polysilicon that is heavily doped with impurities.
- the metal silicide may be titanium nitride.
- the metal may be tungsten, copper, etc.
- the third photoresist pattern is removed. Thereafter, a third conductive layer (not shown) and a second mask layer (not shown) are sequentially formed on second insulating interlayer 139 to fill up the second contact hole. The third conductive layer and the second mask layer will subsequently be patterned into a bit line conductive pattern 142 and a bit line mask pattern 145 , respectively.
- Bit line conductive pattern 142 may comprise a first layer comprising a metal compound and a second layer comprising a metal.
- the first layer may comprise a titanium film and a titanium nitride film formed on the titanium film.
- the second layer may comprise tungsten.
- Bit line mask pattern 145 may protect bit line conductive pattern 142 during a subsequent etching process that is performed to form a lower electrode.
- Bit line mask pattern 145 may comprise silicon nitride.
- bit line conductive pattern 142 may comprise, for example, one metal layer.
- Third insulating interlayer 154 may be formed on second insulating interlayer 139 to cover bit line 148 having the sidewall on which second spacer 151 is formed.
- Third insulating interlayer 154 may comprise BPSG, PSG, USG, SOG, TEOS, HDP-CVD oxide, etc.
- second and third insulating interlayers 139 and 154 may be formed from the same oxide.
- second and third insulating interlayers 139 and 154 may be formed from different oxides.
- Third insulating interlayer 154 may be formed from HDP-CVD oxide capable of efficiently filling a gap between bit lines 148 at a relatively low temperature, and without generating a void.
- an additional insulating layer comprising a nitride is formed with a thickness of about 50 ⁇ to 200 ⁇ on bit line 148 and second insulating interlayer 139 .
- Third insulating interlayer 154 may then be formed on the additional insulating layer.
- a fifth photoresist pattern (not shown) is formed on planarized third insulating interlayer 154 . Thereafter, third insulating interlayer 154 and second insulating interlayer 139 may be partially etched using the fifth photoresist pattern as an etch mask to form third contact holes 155 exposing first pads 133 .
- Third contact holes 155 may correspond to storage node contact holes. For example, third contact holes 155 may be aligned with respect to second spacers 151 formed on sidewalls of bit lines 148 .
- a second anti-reflective layer (ARL) is additionally formed on third insulating interlayer 154 to increase a margin of a photolithography process that may be performed subsequently. The photolithography process may then be performed.
- a native oxide, a polymer, or a byproduct may be removed from a surface of first pads 133 exposed through third contact holes 155 through an additional cleaning process performed after third contact holes 155 are formed.
- an etch stop layer 160 , a first mold layer 162 , and a second mold layer 164 are sequentially formed on fourth pad 157 , bit line 148 , and third insulating interlayer 154 .
- First and second mold layers 162 and 164 may comprise silicon oxide, for example.
- second mold layer 164 may each comprise a material having an etching selectivity with respect to first mold layer 162 .
- first mold layer 162 may comprise BPSG and second mold layer 164 may comprise TEOS.
- Etch stop layer 160 may comprise a material having an etching selectivity with respect to first and second mold layers 162 and 164 .
- etch stop layer 160 may comprise silicon nitride.
- a fourth insulating interlayer is formed on fourth pad 157 , bit line 148 , and third insulating interlayer 154 .
- An etch stop layer may then be formed on the fourth insulating interlayer.
- Third mask layer 166 is formed on second mold layer 164 .
- Third mask layer 166 may comprise a material having an etching selectivity with respect to first and second mold layers 162 and 164 .
- third mask layer 166 may be thicker than etch stop layer 160 .
- third mask layer 166 may comprise silicon nitride, for example.
- a photoresist pattern is formed on third mask layer 166 .
- Third mask layer 166 is etched using the photoresist pattern as an etch mask so that third mask layer 166 may be transformed into a mask 168 .
- the photoresist pattern may be removed through an ashing process and/or a stripping process after mask 168 is formed on second mold layer 164 .
- Opening 170 comprises a lower portion defined by etch stop layer 160 and a middle portion defined by first mold layer 162 .
- Etch stop layer 160 has an etching selectivity with respect to first and second mold layers 162 and 164 .
- the lower portion of opening 170 may be narrower than the middle portion of opening 170 .
- etch stop layer 160 is selectively etched to enlarge the lower portion of opening 170 .
- an etch rate of etch stop layer 160 may be greater than the respective etch rates of first and second mold layers 162 and 164 in an etching solution comprising sulfuric acid (H 2 SO 4 ) and water (H 2 O).
- an etching selectivity of silicon nitride with respect to BPSG in the etching solution comprising sulfuric acid and water may be no less than about 6.
- Mask 168 may be partially etched while etch stop layer 160 is etched. However, a portion of mask 168 may remain on etch stop layer 160 because mask 168 is thicker than etch stop layer 160 .
- a side portion of etch stop layer 160 exposed by opening 170 is selectively etched using the etching solution comprising sulfuric acid and water.
- the lower portion of opening 170 defined by etch stop layer 160 may be enlarged such that the lower portion of opening 170 is wider than the middle portion of opening 170 defined by first mold layer 162 .
- the structural stability of a lower electrode that is subsequently conformably formed in opening 170 i.e., enlarged opening 170 ) may be improved.
- the etching solution may have a volume ratio of water to sulfuric acid of about 0.3 to about 0.7.
- the etch rate of etch stop layer 160 in the etching solution may be proportional to a temperature of the etching solution.
- the etching solution may be heated to increase the etch rate of etch stop layer 160 in the etching solution.
- the etching solution may be heated to a temperature of about 100° C. to 160° C.
- a “volume ratio” of a first substance to a second substance is the ratio of the volume of the first substance to the volume of the second substance.
- semiconductor substrate 100 (on which etch stop layer 160 , first mold layer 162 , second mold layer 164 , and mask 168 are formed) is placed in (i.e., dipped into) the etching solution by placing semiconductor substrate 100 in a container containing the etching solution.
- the container is sealed after semiconductor substrate 100 is placed in the container. After the container is sealed, the container may then be heated in order to increase the temperature of the etching solution.
- the boiling point of the etching solution may be increased because the container is heated after the container is sealed.
- the etch rate of the etch stop layer 160 in the etching solution may be increased by heating the etching solution.
- the container may lose heat (i.e., cool). Thus, the temperature of the etching solution may decrease. Semiconductor substrate 100 is removed from the container.
- an inactive gas such as a nitrogen gas may be provided into the container, and the pressure inside the container may increase to about 2 atm.
- the pressure inside of the container is controlled so that the container does not explode.
- the etching solution when fourth pad 157 comprises polysilicon doped with impurities, the etching solution may further comprise hydrogen peroxide (H 2 O 2 ).
- the etching solution when the etching solution comprises hydrogen peroxide, the etching solution may have a volume ratio of hydrogen peroxide to sulfuric acid of about 0.01 to 0.2. The hydrogen peroxide may prevent a surface of fourth pad 157 from being etched during the etching process.
- FIG. 12 is a graph showing, for each of several types of layers, the amount of the layer that was etched using a first etching solution and the amount that was etched using a second etching solution.
- the first etching solution comprises sulfuric acid and water
- the second etching solution comprises sulfuric acid, water, and hydrogen peroxide.
- Silicon nitride layers, silicon oxide layers comprising BPSG, silicon oxide layers comprising TEOS, and polysilicon layers doped with N-typed impurities were each formed on semiconductor substrates.
- a first etching solution comprising about 25 liters of sulfuric acid and about 15 liters of water was prepared.
- a second etching solution comprising about 24 liters of sulfuric acid, about 25 liters of water, and about 4 liters of hydrogen peroxide was prepared.
- Etching processes were performed using each of the first and second etching solutions. Results of the etching processes are shown in FIG. 12 . The etching processes were each performed for about 10 minutes with the etching solution having a temperature of about 135° C.
- FIG. 13 is a scanning electron microscope (SEM) picture showing an initial opening formed through processes described with reference to FIGS. 8 and 9 .
- FIG. 14 is a SEM picture showing an enlarged opening formed through processes described with reference to FIGS. 10 and 11 .
- FIG. 15 is a SEM picture showing a conventional opening formed through a conventional method.
- An isotropic etching process was performed on an etch stop layer and a mold layer comprising initial openings using an etching solution comprising about 25 liters of sulfuric acid and about 15 liters of water.
- the isotropic etching process was performed for about 20 minutes with the etching solution having a temperature of about 145° C. As a result, enlarged openings were formed through the etching process, as shown in FIG. 14 .
- a mold layer and an etch stop layer were anisotropically etched to form an initial opening through the mold layer and the etch stop layer.
- a lower portion of the initial opening was narrower than a middle portion of the initial opening.
- the initial opening was widened into an enlarged opening by performing the isotropic etching process using the etching solution on the mold layer and etch stop layer comprising the initial opening.
- a lower portion of the enlarged opening is wider than a middle portion of the enlarged opening.
- an etching process was performed using an etching solution including phosphoric acid for about 2 minutes at a temperature of about 155° C.
- a conventional opening was formed by the etching process, as shown in FIG. 15 .
- the first mold layer and the etch stop layer had substantially the same etch rate in the etching solution including phosphoric acid.
- lower and middle portions of the conventional openings expanded in such a way that the reliability of a device comprising lower electrodes conformably formed in conventional openings may be inferior to that of a device comprising lower electrodes formed in accordance with an embodiment of the invention.
- a distance between middle portions of adjacent lower electrodes formed in the conventional openings may decrease.
- a bridge which may cause an electric short, may be formed between the middle portions of adjacent lower electrodes.
- a fifth conductive layer having a relatively uniform thickness is formed on mask 168 and an inner surface (i.e., an inner face) of opening 170 .
- the fifth conductive layer may comprise titanium nitride.
- the fifth conductive layer may be formed through an atom layer deposition (ALD) process, a chemical vapor deposition (CVD) process, a physical vapor deposition (PVD) process, etc.
- FIGS. 18 and 19 are cross-sectional views illustrating a capacitor 180 formed on semiconductor substrate 100 .
- second mold layer 164 and first mold layer 162 are removed through an isotropic etching process.
- the isotropic etching process may be a wet etching process using an etching solution, or a dry etching process using an etching gas.
- the isotropic etching process may be performed until etch stop layer 160 is exposed, for example.
- the etching solution may be, for example, an etching solution comprising hydrogen fluoride; an etching solution comprising ammonium hydroxide, hydrogen peroxide, and deionized (DI) water; a limulus amebocyte lysate (LAL) etching solution comprising ammonium fluoride, hydrogen fluoride, and water; an etching solution comprising phosphoric acid; etc.
- the etching gas may be, for example, an etching gas comprising hydrogen fluoride and water vapor; an etching gas comprising carbon tetra-fluoride and oxygen; etc.
- Dielectric layer 176 may comprise a silicon oxide, a silicon nitride, a material having a high dielectric constant, etc.
- the material having the high dielectric constant may be hafnium oxide (HfO 2 ), hafnium aluminum oxide (HfAlO), hafnium silicon oxynitride (HfSi x O y N z ), zirconium oxide (ZrO 2 ), zirconium silicon oxide (ZrSi x O y ), zirconium silicon oxynitride (ZrSi x O y N z ), aluminum oxide (Al 2 O 3 ), titanium oxide (TiO 2 ), yttrium oxide (Y 2 O 3 ), tantalum oxide (Ta 2 O 5 ), niobium oxide (Nb 2 O 5 ), barium titanium oxide (BaTiO 3 ), strontium titanium oxide (SrTiO 3 ), etc.
- the upper electrode may comprise titanium nitride.
- first and second mold layers and an etch stop layer are patterned to form an opening. Thereafter, a side portion of the etch stop layer is partially removed. Accordingly, a lower portion of the opening (which is defined by the etch stop layer) may become wider than a middle portion of the opening.
- a lower electrode is then formed on an inner surface of the opening, and, because the opening has a relatively wide lower portion, the structural stability of the lower electrode may be improved. For example, the lower electrode may not lean as readily as a conventional lower electrode, which may aid in preventing the occurrence of 2-bit failures.
- Forming capacitors using a method in accordance with an embodiment of the invention may aid in preventing 2-bit failure from occurring at adjacent capacitors, each of which comprises a lower electrode, a dielectric layer, and an upper electrode.
- the middle portion of the opening may be narrower than the lower portion of the opening, so a lower portion of a lower electrode may be relatively wide while a distance between middle portions of adjacent lower electrodes may be relatively large.
- Forming lower electrodes such that there is a relatively large distance between the middle portions of adjacent lower electrodes may aid in preventing the formation of a bridge (which may cause an electrical short) between adjacent lower electrodes.
- Forming capacitors using a method in accordance with an embodiment of the invention may aid in preventing an electrical short from forming between adjacent capacitors.
Landscapes
- Semiconductor Memories (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
A method for fabricating a semiconductor device is disclosed. The method includes forming an etch stop layer on a substrate, forming a mold layer on the substrate, and forming an opening exposing the substrate by patterning the mold layer and the etch stop layer, wherein the opening includes a lower portion defined by the etch stop layer and a middle portion. The method further includes enlarging the lower portion by etching a side portion of the etch stop layer exposed by the opening using an etching solution including sulfuric acid and water; and forming a lower electrode on an inner surface of the opening including the enlarged lower portion, wherein, after enlarging the lower portion, a width of the lower portion is greater than a width of the middle portion.
Description
- This application claims priority to Korean Patent Application No. 2006-0078837, filed Aug. 21, 2006, the subject matter of which is hereby incorporated by reference in its entirety.
- 1. Field of the Invention
- Embodiments of the invention relate to a method for fabricating a semiconductor device. In particular, embodiments of the invention relate to a method for fabricating a semiconductor device comprising a capacitor.
- 2. Description of the Related Art
- In general, a semiconductor memory device such as a dynamic random access memory (DRAM) device can store data (e.g., program instructions, etc.), read the data stored in the device, and store new data provided to the device. Conventionally, a single memory cell comprises a transistor and a capacitor. A capacitor of a DRAM device comprises a storage electrode, a dielectric layer, a plate electrode, etc., and it is desirable to increase the capacitance of the capacitor in order to increase the capacitance per unit area of the memory device comprising the capacitor.
- As the degree of integration of a DRAM device increases, the area in which a unit cell is formed in the DRAM device decreases. Thus, to maintain the capacitance of a capacitor of a unit cell, the capacitor has been changed from having a flat shape to having a box shape, a cylindrical shape, etc. However, to form a DRAM device comprising inner structures having fine line widths of less than about 0.11 nm, capacitors in the DRAM device must have relatively large aspect ratios. Accordingly, a 2-bit failure (i.e., a 2-bit fail) may occur between adjacent capacitors.
-
FIG. 1 is a cross-sectional view of a conventional capacitor having a cylindrical shape. - Referring to
FIG. 1 , the conventional capacitor having the cylindrical shape includes astorage electrode 13 having a cylindrical shape.Storage electrode 13 makes electric contact with a contact pad 4 formed in a semiconductor substrate 1.Storage electrode 13 makes electric contact with the contact pad 4 through acontact plug 10 extending through an insulating layer 7 formed on semiconductor substrate 1. In the capacitor illustrated inFIG. 1 , a height ofstorage electrode 13 may be increased to enhance a cell capacitance of the semiconductor device in which it is included, such as a DRAM device. However, when the height ofstorage electrode 13 is increased too much,storage electrode 13 may lean, as illustrated by the dotted lines ofFIG. 1 . Thus, adjacent capacitors may become connected to one another and a 2-bit failure may occur between adjacent capacitors. - In addressing the problem described above, a semiconductor memory device having improved mechanical integrity, and a method for fabricating the semiconductor memory device, is disclosed in U.S. Patent Application Publication No. 2003/0085420. In accordance with U.S. Patent Application Publication No. 2003/0085420, the lower electrodes of adjacent capacitors are connected to one another by an insulating member having a beam shape.
-
FIG. 2 is a cross-sectional view illustrating a conventional semiconductor device disclosed in U.S. Patent Application Publication No. 2003/0085420.FIG. 3 is a plan view illustrating the conventional semiconductor device disclosed in U.S. Patent Application Publication No. 2003/0085420 and illustrated inFIG. 2 . - Referring to
FIGS. 2 and 3 , an isolation layer 18 is formed on a surface of a semiconductor substrate 15 to divide semiconductor substrate 15 into an active region and a field region.Gate structures 27 each including a gate oxide layer pattern, a gate electrode, and a mask pattern are then formed on the active region. - Impurities are implanted into portions of semiconductor substrate 15 that are exposed between
gate structures 27 through an ion implantation process usinggate structures 27 as an ion implantation mask. Thus, source/drain regions 21 and 24 are formed at portions of semiconductor substrate 15 exposed betweengate structures 27. Accordingly, metal-oxide-semiconductor (MOS) transistors may be formed on semiconductor substrate 15. - A first insulating interlayer 42 is formed on semiconductor substrate 15 on which the MOS transistors are formed. A capacitor plug 30 and a bit line plug 33 that respectively make contact with source/drain regions 21 and 24 are formed through first insulating interlayer 42.
- A second
insulating interlayer 45 is formed on first insulating interlayer 42. Thereafter, secondinsulating interlayer 45 is partially etched to form a hole through secondinsulating interlayer 45. A bitline contact plug 36 making contact with bit line plug 33 is formed in the hole. A third insulating interlayer is then formed on second insulating interlayer 42. Thereafter, third insulating interlayer 48 and secondinsulating interlayer 45 are sequentially etched to form a hole through third insulating interlayer 48 and secondinsulating interlayer 45. A capacitor contact plug 39 making contact withcapacitor plug 30 is formed in the hole. - An etch stop layer 51 is formed on capacitor contact plug 39 and third insulating interlayer 48. Thereafter, a
contact hole 54 exposing capacitor contact plug 39 is formed by partially etching etch stop layer 51. A lower electrode 57 having a cylindrical shape is formed such that lower electrode 57 makes contact with capacitor contact plug 39. Lower electrode 57 having the cylindrical shape makes electric contact with source/drain regions 21 through capacitor contact plug 39 andcapacitor plug 30. - An insulating
member 72 having a beam shape is formed between sidewalls of adjacent lower electrodes 57 so that the adjacent lower electrodes 57 are connected to one another byinsulating member 72. A dielectric layer 60 and anupper electrode 63 are sequentially formed on lower electrode 57. Thus, acapacitor 66 is formed. An insulating layer 69 electrically insulatingcapacitor 66 from an upper wire is formed to covercapacitor 66. Here, the upper wire is formed aftercapacitor 66 is formed. Accordingly, lower electrodes 57 ofcapacitors 66 are connected to one another by insulatingmember 72 formed between the sidewalls of lower electrodes 57. - In the semiconductor device described above, the mechanical integrity of
capacitor 66 is improved by insulatingmember 72 having the beam shape. However, because insulatingmembers 72 are connected between sidewalls of adjacent lower electrodes 57, a process for fabricatingcapacitors 66 may be relatively complex. Furthermore, the cost and time required for fabricating the semiconductor memory device may relatively great. - As illustrated in
FIGS. 2 and 3 , the shape ofcapacitor 66 is relatively complex because dielectric layer 60 andupper electrode 63 are both formed on insulatingmember 72. Becausecapacitor 66 has a complex shape, processes for fabricatingcapacitor 66 are relatively difficult to perform. In addition, when insulating layer 69 electrically insulatingcapacitor 66 from the upper wire is formed to covercapacitor 66, insulating layer 69 may not fully cover an inner portion ofcapacitor 66. Furthermore, the complex shape ofcapacitor 66 may negatively impact (i.e., reduce) the yield of semiconductordevices comprising capacitor 66. - In addition, in accordance with Korean Patent Laid-Open Publication No. 2001-17022, an opening is formed by etching a mold oxide layer. Thereafter, a portion of an etch stop layer exposed through the opening is removed using a phosphoric acid solution to expose a pad conductive layer. Thus, a contact area between the pad conductive layer and a lower electrode of a subsequently formed capacitor may increase. However, when a portion of the etch stop layer is removed using the phosphoric acid solution, a portion of the mold oxide layer is also removed. Accordingly, a bridge causing an electric short between middle portions of the capacitors may be formed.
- Embodiments of the invention provide a method for fabricating a semiconductor device that aids in preventing the formation of a bridge between middle portions of capacitors. The formation of a bridge between capacitors may cause an electrical short.
- In one embodiment, the invention provides a method for fabricating a semiconductor device. The method comprises forming an etch stop layer on a substrate, wherein the etch stop layer comprises a nitride; forming a mold layer on the substrate, wherein the mold layer comprises an oxide; and forming an opening exposing the substrate by patterning the mold layer and the etch stop layer, wherein the opening comprises a lower portion defined by the etch stop layer and a middle portion. The method further comprises enlarging the lower portion by etching a side portion of the etch stop layer exposed by the opening using an etching solution comprising sulfuric acid and water; and forming a lower electrode on an inner surface of the opening comprising the enlarged lower portion, wherein, after enlarging the lower portion, a width of the lower portion is greater than a width of the middle portion.
- Embodiments of the invention will be described with reference to the accompanying drawings, in which:
-
FIG. 1 is a cross-sectional view of a conventional capacitor having a cylindrical shape; -
FIG. 2 is a cross-sectional view of a conventional semiconductor device disclosed in U.S. Patent Application Publication No. 2003/0085420; -
FIG. 3 is a plan view of the conventional semiconductor device disclosed in U.S. Patent Application Publication No. 2003/0085420 and illustrated inFIG. 2 ; -
FIGS. 4 through 11 are cross-sectional views illustrating a portion of a method for fabricating a semiconductor device in accordance with an embodiment of the invention; -
FIG. 12 is a graph showing, for each of several types of layers, the amount of the layer that was etched using a first etching solution and the amount that was etched using a second etching solution; -
FIG. 13 is a scanning electron microscope (SEM) picture showing an initial opening formed by processes described with reference toFIGS. 8 and 9 ; -
FIG. 14 is a SEM picture showing an enlarged opening formed by processes described with reference toFIGS. 10 and 11 ; -
FIG. 15 is a SEM picture showing a conventional opening formed through a conventional method; and, -
FIGS. 16 through 19 are cross-sectional views illustrating a method for fabricating a semiconductor device in accordance with an embodiment of the invention. - When a first element or layer is referred to herein as being “on,” “connected to,” and/or “coupled to” a second element or layer, the first element or layer may be directly on, directly connected to, and/or directly coupled to the second element or layer, or intervening elements or layers may be present. In contrast, when a first element or layer is referred to as being “directly on,” “directly connected to,” and/or “directly coupled to” a second element or layer, no intervening elements or layers are present.
- In addition, although terms such as “first,” “second,” etc., may be used herein to describe various elements, components, regions, layers, and/or sections, these elements, components, regions, layers, and/or sections are not limited by these terms. Rather, these terms are used merely for convenience of description to distinguish one element, component, region, layer, and/or section from another element, component, region, layer, and/or section. For example, a first element, component, region, layer, and/or section may be referred to as a second element, component, region, layer, and/or section without departing from the scope of the invention as defined by the accompanying claims.
- Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used to describe an element and/or feature's relationship to another element(s) and/or feature(s) as, for example, illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use and/or operation in addition to the orientation depicted in the figures. For example, when the device in the figures is turned over, elements described as below and/or beneath other elements or features would then be oriented above the other elements or features. The device may be otherwise oriented (e.g., rotated 90 degrees) and the spatially relative descriptors used herein are to be interpreted accordingly.
-
FIGS. 4 through 11 and 16 through 19 are cross-sectional views illustrating a method for fabricating a semiconductor device in accordance with an embodiment of the invention. -
FIGS. 4 and 5 are cross-sectional views illustrating conductive structures disposed on a semiconductor substrate.FIG. 4 is a cross-sectional view taken along a bit line of the semiconductor device andFIG. 5 is a cross-sectional view taken along a word line of the semiconductor device. The formation of the conductive structures disposed on the semiconductor substrate will be described below with reference toFIGS. 4 and 5 . - Referring to
FIGS. 4 and 5 , anisolation layer 103 is formed on a surface of a semiconductor substrate through an isolation process such as a shallow trench isolation (STI) process, a local oxidation of silicon (LOCOS) process, etc. Accordingly,substrate 100 is divided into an active region and a field region. Although the drawings may illustrate more than one of a particular element, in general, only one of each element will be described herein. However, more than one of a particular element may be described herein. - A relatively thin gate oxide layer (not shown) is formed on
semiconductor substrate 100 through one of a thermal oxidation process, a chemical vapor deposition (CVD) process, etc. In accordance with an embodiment of the invention, the gate oxide layer may be formed only on the active region defined byisolation layer 103. Agate oxide pattern 106 may be formed subsequently by patterning the gate oxide layer. - A first conductive layer (not shown) and a first mask layer (not shown) are subsequently formed on the gate oxide layer. The first conductive layer corresponds to a gate conductive layer and the first mask layer corresponds to a gate mask layer. The first conductive layer may comprise polysilicon doped with impurities. The first conductive layer will subsequently be patterned into a gate
conductive pattern 109. Alternatively, the first conductive layer may have a polycide structure comprising polysilicon doped with impurities and metal silicide. The gate mask layer will subsequently be patterned into a gate mask 112 (comprising gate mask patterns 112). The first mask layer may be formed from a material having an etching selectivity with respect to a first insulatinginterlayer 130 that will be formed subsequently. For example, when first insulatinginterlayer 130 comprises an oxide, the first mask layer may comprise a nitride such as silicon nitride. - A first photoresist pattern (not shown) is formed on the first mask layer. Thereafter, the first mask layer, the first conductive layer, and the gate oxide layer are successively etched using the first photoresist pattern as an etch mask to form gate structures (or word line structures) 115 on
semiconductor substrate 100. Eachgate structure 115 comprises agate oxide pattern 106, a gateconductive pattern 109, and agate mask pattern 112. The first mask layer, the first conductive layer, and the gate oxide layer may be sequentially patterned through an etching process using the first photoresist pattern as an etch mask, for example. Thus,gate structures 115 are formed onsemiconductor substrate 100. - In accordance with another embodiment of the invention, the first mask layer is patterned using the first photoresist pattern as an etch mask to form a gate mask 112 (comprising gate mask patterns 112) on the first conductive layer. The first photoresist pattern formed on
gate mask 112 is then removed. Then, the first conductive layer and the gate oxide layer are patterned usinggate mask 112 as an etch mask to formgate structures 115 onsemiconductor substrate 100, wherein each gate structure comprises agate oxide pattern 106, a gateconductive pattern 109, and agate mask pattern 112. - A first insulating layer (not shown) comprising a nitride such as silicon nitride is formed on
semiconductor substrate 100 on whichgate structures 115 are formed (i.e., the first insulating layer is formed onsemiconductor substrate 100 aftergate structures 115 are formed). Thereafter, the first insulating layer is anisotropically etched to form afirst spacer 118 on a sidewall of agate structure 115.First spacer 118 may be used as a gate spacer. - Impurities are implanted into portions of
semiconductor substrate 100 exposed betweengate structures 115 through an ion implantation process usinggate structures 115 as ion implantation masks. Then, through a thermal treatment process, afirst contact region 121 and asecond contact region 124 are formed at the portions ofsemiconductor substrate 100 where the impurities were implanted.First contact region 121 andsecond contact region 124 may correspond to source/drain regions. Accordingly, metal-oxide-semiconductor (MOS)transistor structures 127 comprisingfirst contact regions 121,second contact regions 124, andgate structures 115 are formed onsemiconductor substrate 100. Each of first andsecond contact regions first pad 133 for a capacitor and a bit line contact region makes contact with asecond pad 136 for a bit line. Also, for example, afirst contact region 121 of the source/drain regions may correspond to a capacitor contact region making contact with afirst pad 133 and asecond contact region 124 of the source/drain regions may correspond to a bit line contact region making contact with asecond pad 136. - In accordance with another embodiment of the invention, impurities are lightly implanted into the portions of
semiconductor substrate 100 exposed betweengate structures 115 beforefirst spacers 118 are formed on sidewalls ofgate structures 115.First spacers 118 are then formed on sidewalls ofgate structures 115. Thereafter, impurities are heavily implanted into portions ofsemiconductor substrate 100 disposed betweengate structures 115. Thus, source/drain regions each having a lightly doped drain (LDD) structure are formed at the portions ofsemiconductor substrate 100 disposed betweengate structures 115. First andsecond contact regions - Referring again to
FIGS. 4 and 5 , a first insulatinginterlayer 130 is formed onsemiconductor substrate 100 to covertransistor structures 127. First insulatinginterlayer 130 comprises an oxide. The oxide may be boro-phosphor silicate glass (BPSG), phosphor silicate glass (PSG), tetra-ethyl-ortho-silicate (TEOS), undoped silicate glass (USG), spin-on-glass (SOG), high density plasma-chemical vapor deposition (HDP-CVD) oxide, etc. - First insulating
interlayer 130 is planarized through a chemical mechanical polishing (CMP) process and/or an etch-back process untiltransistor structure 127 is exposed. Thus, an upper surface of first insulatinginterlayer 130 is planarized. - A second photoresist pattern (not shown) is formed on planarized first insulating
interlayer 130. A portion of first insulatinginterlayer 130 is anisotropically etched using the second photoresist pattern as an etch mask so that first contact holes 131 may be formed through first insulatinginterlayer 130. First andsecond contact regions interlayer 130 comprising an oxide is etched, first insulatinginterlayer 130 may be etched using an etching gas having a high etching selectivity with respect togate mask 112 comprising a nitride. Accordingly, first contact holes 131 may be aligned with respect togate structures 115 to effectively expose first andsecond contact regions first contact regions 121 corresponding to capacitor contact regions and other first contact holes 131 exposesecond contact regions 124 corresponding to bit line contact regions. - The second photoresist pattern is then removed. A second conductive layer (not shown) is formed on first insulating
interlayer 130 to cover first contact holes 131 exposing first andsecond contact regions - The second conductive layer is planarized through a chemical mechanical polishing (CMP) process and/or an etch-back process until first insulating
interlayer 130 is exposed to form first andsecond pads semiconductor substrate 100. First andsecond pads first pad 133, which corresponds to a first storage node contact pad, makes contact with afirst contact region 121, which corresponds to a capacitor contact region.Second pad 136, which corresponds to a first bit line contact pad, makes contact withsecond contact region 124, which corresponds to a bit line contact region. - A second insulating
interlayer 139 is formed on first insulatinginterlayer 130, in which first andsecond pads interlayer 139 may electrically insulatefirst pad 133 from abit line 148 that is formed subsequently. Second insulatinginterlayer 139 is formed using an oxide such as BPSG, PSG, USG, SOG, TEOS, HDP-CVD oxide, etc. First and secondinsulating interlayers insulating interlayers interlayer 139 may be planarized through a chemical mechanical polishing (CMP) process and/or an etch-back process to planarize an upper surface of second insulatinginterlayer 139. - A third photoresist pattern (not shown) is formed on second insulating
interlayer 139. Second insulatinginterlayer 139 is partially etched using the third photoresist pattern as an etch mask so that a second contact hole (not shown) is formed through second insulatinginterlayer 139.Second pad 136 formed through first insulatinginterlayer 130 may be exposed through the second contact hole. The second contact hole may correspond to a bit line contact hole connectingsecond pad 136 tobit line 148, which is formed subsequently. In addition, a first anti-reflective layer (ARL) may be formed between second insulatinginterlayer 139 and the third photoresist pattern and may be formed from silicon oxide, silicon nitride, silicon oxynitride, etc. The second contact hole may then be formed through a photolithography process. - Referring again to
FIGS. 4 and 5 , the third photoresist pattern is removed. Thereafter, a third conductive layer (not shown) and a second mask layer (not shown) are sequentially formed on second insulatinginterlayer 139 to fill up the second contact hole. The third conductive layer and the second mask layer will subsequently be patterned into a bit lineconductive pattern 142 and a bitline mask pattern 145, respectively. - A fourth photoresist pattern (not shown) is formed on the second mask layer. Thereafter, the second mask layer and the third conductive layer are sequentially patterned using the fourth photoresist pattern as an etch mask. Accordingly, a third pad (not shown) and
bit line 148 may simultaneously be formed. The third pad may fill up the second contact hole.Bit line 148 may comprise bit lineconductive pattern 142 and bitline mask pattern 145 that are formed on second insulatinginterlayer 139. The third pad may correspond to a second bit line contact pad electrically connectingsecond pad 136 tobit line 148. - Bit line
conductive pattern 142 may comprise a first layer comprising a metal compound and a second layer comprising a metal. For example, the first layer may comprise a titanium film and a titanium nitride film formed on the titanium film. The second layer may comprise tungsten. Bitline mask pattern 145 may protect bit lineconductive pattern 142 during a subsequent etching process that is performed to form a lower electrode. Bitline mask pattern 145 may comprise silicon nitride. - In accordance with another embodiment of the invention, the second mask layer is patterned using the fourth photoresist pattern as an etch mask to form a bit line mask 145 (comprising bit line mask patterns 145) on the third conductive layer. The fourth photoresist pattern is then removed. Thereafter, the third conductive layer is etched using
bit line mask 145 as an etch mask to form bit lineconductive pattern 142 on second insulatinginterlayer 139. The third pad electrically connectingsecond pad 136 to bit lineconductive pattern 142 may be formed at the same time as the bit lineconductive pattern 142 such that the third pad fills up the second contact hole formed through second insulatinginterlayer 139. - In accordance with still another embodiment of the invention, an additional conductive layer is formed to fill the second contact hole formed through second insulating
interlayer 139. Thereafter, the third pad making contact withsecond pad 136 may be formed by planarizing the additional conductive layer until second insulatinginterlayer 139 is exposed. The third conductive layer and the second mask layer are then formed on second insulatinginterlayer 139, wherein the second contact hole is formed in second insulatinginterlayer 139, and wherein the third pad is formed in the second contact hole. The third conductive layer and the second mask layer are patterned to formbit line 148. Particularly, a barrier metal layer comprising a titanium film and a titanium nitride film, and a metal layer comprising tungsten are sequentially formed on second insulatinginterlayer 139 to thereby fill up the second contact hole exposing the third pad. Thereafter, the barrier metal layer and the metal layer are planarized through a CMP process and/or an etch-back process until second insulatinginterlayer 139 is exposed to form the third pad filling up the second contact hole.Second pad 136, the second contact hole, and the third pad may correspond to a bit line contact hole pad, a bit line contact hole, and a bit line contact plug, respectively. The third pad may make contact withsecond pad 136. The third conductive layer comprising a metal such as tungsten and the second mask layer are then formed on the third pad. Thereafter, the third conductive layer and the second mask layer are patterned to formbit line 148 comprising bit lineconductive pattern 142 and bitline mask pattern 145. Bit lineconductive pattern 142 may comprise, for example, one metal layer. - Referring again to
FIGS. 4 and 5 , a second insulating layer (not shown) is formed onbit lines 148 and the second insulatinginterlayer 139. The second insulating layer is anisotropically etched so that asecond spacer 151 corresponding to a bit line spacer is formed on a sidewall ofbit line 148.Second spacer 151 may be formed from a material having an etching selectivity with respect to second insulatinginterlayer 139 and a third insulating interlayer that is formed subsequently such thatsecond spacer 151 may protectbit line 148 while afourth pad 157 corresponding to a second storage node contact pad is formed. Here, second insulatinginterlayer 139 and third insulating interlayer may comprise an oxide.Second spacer 151 may comprise a nitride such as silicon nitride. - Third insulating
interlayer 154 may be formed on second insulatinginterlayer 139 to coverbit line 148 having the sidewall on whichsecond spacer 151 is formed. Third insulatinginterlayer 154 may comprise BPSG, PSG, USG, SOG, TEOS, HDP-CVD oxide, etc. As described above, second and thirdinsulating interlayers insulating interlayers interlayer 154 may be formed from HDP-CVD oxide capable of efficiently filling a gap betweenbit lines 148 at a relatively low temperature, and without generating a void. - Third insulating
interlayer 154 may be polished through a chemical mechanical polishing (CMP) process and/or an etch-back process untilbit line mask 145 is exposed in order to planarize an upper surface of thirdinsulating interlayer 154. In accordance with another embodiment of the invention, a planarization process performed on third insulatinginterlayer 154 may be stopped beforebit line mask 145 is exposed. Thus, a portion of thirdinsulating interlayer 154 having a predetermined thickness may remain onbit line 148. In accordance with yet another embodiment of the invention, to prevent a void from forming in a portion of thirdinsulating interlayer 154 disposed betweenadjacent bit lines 148, an additional insulating layer comprising a nitride is formed with a thickness of about 50 Å to 200 Å onbit line 148 and second insulatinginterlayer 139. Third insulatinginterlayer 154 may then be formed on the additional insulating layer. - A fifth photoresist pattern (not shown) is formed on planarized third insulating
interlayer 154. Thereafter, third insulatinginterlayer 154 and second insulatinginterlayer 139 may be partially etched using the fifth photoresist pattern as an etch mask to form third contact holes 155 exposingfirst pads 133. Third contact holes 155 may correspond to storage node contact holes. For example, third contact holes 155 may be aligned with respect tosecond spacers 151 formed on sidewalls of bit lines 148. In accordance with another embodiment of the invention, a second anti-reflective layer (ARL) is additionally formed on third insulatinginterlayer 154 to increase a margin of a photolithography process that may be performed subsequently. The photolithography process may then be performed. In accordance with still another embodiment of the invention, a native oxide, a polymer, or a byproduct may be removed from a surface offirst pads 133 exposed through third contact holes 155 through an additional cleaning process performed after third contact holes 155 are formed. - A fourth conductive layer is formed on third insulating
interlayer 154 to cover third contact holes 155. The fourth conductive layer may be planarized through a CMP process and/or an etch-back process until third insulatinginterlayer 154 andbit lines 148 are exposed. Thus,fourth pads 157 may be formed in third contact holes 155. Afourth pad 157 may correspond to a second storage node contact pad and may be referred to herein as a “contact pad”.Fourth pad 157 may comprise polysilicon doped with impurities, metal, etc. Afourth pad 157 may electrically connect afirst pad 133 to a storage electrode that will be formed subsequently. Accordingly, the storage electrode may be electrically connected tofirst contact region 121 through afourth pad 157 and afirst pad 133. -
FIGS. 6 and 7 are cross-sectional views illustrating steps of forming mold layers on a conductive structure (i.e., a semiconductor structure) illustrated inFIGS. 4 and 5 . - Referring to
FIGS. 6 and 7 , anetch stop layer 160, afirst mold layer 162, and asecond mold layer 164 are sequentially formed onfourth pad 157,bit line 148, and thirdinsulating interlayer 154. First and second mold layers 162 and 164 may comprise silicon oxide, for example. Alternatively,second mold layer 164 may each comprise a material having an etching selectivity with respect tofirst mold layer 162. For example,first mold layer 162 may comprise BPSG andsecond mold layer 164 may comprise TEOS.Etch stop layer 160 may comprise a material having an etching selectivity with respect to first and second mold layers 162 and 164. Particularly,etch stop layer 160 may comprise silicon nitride. - In accordance with another embodiment of the invention, a fourth insulating interlayer is formed on
fourth pad 157,bit line 148, and thirdinsulating interlayer 154. An etch stop layer may then be formed on the fourth insulating interlayer. - Referring again to
FIGS. 6 and 7 , athird mask layer 166 is formed onsecond mold layer 164.Third mask layer 166 may comprise a material having an etching selectivity with respect to first and second mold layers 162 and 164. In addition,third mask layer 166 may be thicker thanetch stop layer 160. Also,third mask layer 166 may comprise silicon nitride, for example. -
FIGS. 8 to 11 are cross-sectional views illustrating openings formed through first and second mold layers 162 and 164. - Referring to
FIGS. 6 through 9 , a photoresist pattern is formed onthird mask layer 166.Third mask layer 166 is etched using the photoresist pattern as an etch mask so thatthird mask layer 166 may be transformed into amask 168. The photoresist pattern may be removed through an ashing process and/or a stripping process aftermask 168 is formed onsecond mold layer 164. -
Second mold layer 164,first mold layer 162, and etchstop layer 160 are anisotropically etched usingmask 168 as an etch mask after the photoresist pattern is removed. Thus, anopening 170 is formed. Opening 170 may be used to form a lower electrode having a cylindrical shape. To form opening 170, an etchingprocess using mask 168 as an etch mask may initially be performed untiletch stop layer 160 is exposed. The etching process may then be performed until afourth pad 157 is exposed. That is,etch stop layer 160 may then be etched untilfourth pad 157 is exposed.Mask 168 may be partially etched while etchingetch stop layer 160. -
Opening 170 comprises a lower portion defined byetch stop layer 160 and a middle portion defined byfirst mold layer 162.Etch stop layer 160 has an etching selectivity with respect to first and second mold layers 162 and 164. Thus, the lower portion ofopening 170 may be narrower than the middle portion ofopening 170. - Referring to
FIGS. 10 and 11 ,etch stop layer 160 is selectively etched to enlarge the lower portion ofopening 170. For example, an etch rate ofetch stop layer 160 may be greater than the respective etch rates of first and second mold layers 162 and 164 in an etching solution comprising sulfuric acid (H2SO4) and water (H2O). In particular, an etching selectivity of silicon nitride with respect to BPSG in the etching solution comprising sulfuric acid and water may be no less than about 6.Mask 168 may be partially etched whileetch stop layer 160 is etched. However, a portion ofmask 168 may remain onetch stop layer 160 becausemask 168 is thicker thanetch stop layer 160. - A side portion of
etch stop layer 160 exposed by opening 170 is selectively etched using the etching solution comprising sulfuric acid and water. Thus, the lower portion of opening 170 defined byetch stop layer 160 may be enlarged such that the lower portion ofopening 170 is wider than the middle portion of opening 170 defined byfirst mold layer 162. Thus, the structural stability of a lower electrode that is subsequently conformably formed in opening 170 (i.e., enlarged opening 170) may be improved. - In addition, the etching solution may have a volume ratio of water to sulfuric acid of about 0.3 to about 0.7. In addition, the etch rate of
etch stop layer 160 in the etching solution may be proportional to a temperature of the etching solution. Thus, the etching solution may be heated to increase the etch rate ofetch stop layer 160 in the etching solution. For example, the etching solution may be heated to a temperature of about 100° C. to 160° C. As used herein, a “volume ratio” of a first substance to a second substance is the ratio of the volume of the first substance to the volume of the second substance. - In particular, semiconductor substrate 100 (on which etch
stop layer 160,first mold layer 162,second mold layer 164, andmask 168 are formed) is placed in (i.e., dipped into) the etching solution by placingsemiconductor substrate 100 in a container containing the etching solution. In addition, the container is sealed aftersemiconductor substrate 100 is placed in the container. After the container is sealed, the container may then be heated in order to increase the temperature of the etching solution. - The boiling point of the etching solution may be increased because the container is heated after the container is sealed. Thus, the etch rate of the
etch stop layer 160 in the etching solution may be increased by heating the etching solution. - After the etching process using the etching solution is completed, the container may lose heat (i.e., cool). Thus, the temperature of the etching solution may decrease.
Semiconductor substrate 100 is removed from the container. - In accordance with an embodiment of the invention, an inactive gas such as a nitrogen gas may be provided into the container, and the pressure inside the container may increase to about 2 atm. When the gas is provided into the container, the pressure inside of the container is controlled so that the container does not explode.
- In accordance with another embodiment of the invention, when
fourth pad 157 comprises polysilicon doped with impurities, the etching solution may further comprise hydrogen peroxide (H2O2). When the etching solution comprises hydrogen peroxide, the etching solution may have a volume ratio of hydrogen peroxide to sulfuric acid of about 0.01 to 0.2. The hydrogen peroxide may prevent a surface offourth pad 157 from being etched during the etching process. -
FIG. 12 is a graph showing, for each of several types of layers, the amount of the layer that was etched using a first etching solution and the amount that was etched using a second etching solution. The first etching solution comprises sulfuric acid and water, and the second etching solution comprises sulfuric acid, water, and hydrogen peroxide. - Silicon nitride layers, silicon oxide layers comprising BPSG, silicon oxide layers comprising TEOS, and polysilicon layers doped with N-typed impurities were each formed on semiconductor substrates. A first etching solution comprising about 25 liters of sulfuric acid and about 15 liters of water was prepared. In addition, a second etching solution comprising about 24 liters of sulfuric acid, about 25 liters of water, and about 4 liters of hydrogen peroxide was prepared. Etching processes were performed using each of the first and second etching solutions. Results of the etching processes are shown in
FIG. 12 . The etching processes were each performed for about 10 minutes with the etching solution having a temperature of about 135° C. - As shown in
FIG. 12 , the silicon nitride layer was etched much more than the silicon oxide layers and the polysilicon layer in both the first and second etching solutions. In addition, the polysilicon layer was etched less by the second etching solution than by the first etching solution. -
FIG. 13 is a scanning electron microscope (SEM) picture showing an initial opening formed through processes described with reference toFIGS. 8 and 9 .FIG. 14 is a SEM picture showing an enlarged opening formed through processes described with reference toFIGS. 10 and 11 .FIG. 15 is a SEM picture showing a conventional opening formed through a conventional method. - An isotropic etching process was performed on an etch stop layer and a mold layer comprising initial openings using an etching solution comprising about 25 liters of sulfuric acid and about 15 liters of water. The isotropic etching process was performed for about 20 minutes with the etching solution having a temperature of about 145° C. As a result, enlarged openings were formed through the etching process, as shown in
FIG. 14 . - As shown in
FIG. 13 , a mold layer and an etch stop layer were anisotropically etched to form an initial opening through the mold layer and the etch stop layer. A lower portion of the initial opening was narrower than a middle portion of the initial opening. However, as shown inFIG. 14 , the initial opening was widened into an enlarged opening by performing the isotropic etching process using the etching solution on the mold layer and etch stop layer comprising the initial opening. As shown inFIG. 14 , a lower portion of the enlarged opening is wider than a middle portion of the enlarged opening. - According to a conventional method, an etching process was performed using an etching solution including phosphoric acid for about 2 minutes at a temperature of about 155° C. As a result, a conventional opening was formed by the etching process, as shown in
FIG. 15 . - In the etching process according to the conventional method, the first mold layer and the etch stop layer had substantially the same etch rate in the etching solution including phosphoric acid. Thus, lower and middle portions of the conventional openings expanded in such a way that the reliability of a device comprising lower electrodes conformably formed in conventional openings may be inferior to that of a device comprising lower electrodes formed in accordance with an embodiment of the invention. For example, when the middle portions of the conventional openings expand, a distance between middle portions of adjacent lower electrodes formed in the conventional openings may decrease. Thus, a bridge, which may cause an electric short, may be formed between the middle portions of adjacent lower electrodes.
-
FIGS. 16 and 17 are cross-sectional views illustrating alower electrode 174 conformably formed inenlarged opening 170. - Referring to
FIGS. 10 , 11, 16, and 17, a fifth conductive layer having a relatively uniform thickness is formed onmask 168 and an inner surface (i.e., an inner face) ofopening 170. The fifth conductive layer may comprise titanium nitride. The fifth conductive layer may be formed through an atom layer deposition (ALD) process, a chemical vapor deposition (CVD) process, a physical vapor deposition (PVD) process, etc. - Thereafter, a
sacrificial layer 172 may be formed on the fifth conductive layer to fill upopening 170.Sacrificial layer 172 may comprise silicon oxide.Sacrificial layer 172 may be formed through a CVD process. - After
sacrificial layer 172 is formed,sacrificial layer 172 and the fifth conductive layer are planarized. Thus,lower electrode 174 is formed on the inner surface ofopening 170. The fifth conductive layer andmask 168 may be planarized through a CMP process. The CMP process is performed untilmask 168 is exposed.Mask 168 may serve as a polish stop layer when the CMP process is performed. Alternatively, the CMP process may be completed aftermask 168 is removed. -
FIGS. 18 and 19 are cross-sectional views illustrating a capacitor 180 formed onsemiconductor substrate 100. - Referring to
FIGS. 16 through 19 ,second mold layer 164 andfirst mold layer 162 are removed through an isotropic etching process. The isotropic etching process may be a wet etching process using an etching solution, or a dry etching process using an etching gas. The isotropic etching process may be performed untiletch stop layer 160 is exposed, for example. The etching solution may be, for example, an etching solution comprising hydrogen fluoride; an etching solution comprising ammonium hydroxide, hydrogen peroxide, and deionized (DI) water; a limulus amebocyte lysate (LAL) etching solution comprising ammonium fluoride, hydrogen fluoride, and water; an etching solution comprising phosphoric acid; etc. Also, the etching gas may be, for example, an etching gas comprising hydrogen fluoride and water vapor; an etching gas comprising carbon tetra-fluoride and oxygen; etc. - Referring to
FIGS. 18 and 19 , a dielectric layer 176 and anupper electrode 178 are subsequently formed onlower electrode 174 to form a capacitor 180. Dielectric layer 176 may comprise a silicon oxide, a silicon nitride, a material having a high dielectric constant, etc. The material having the high dielectric constant may be hafnium oxide (HfO2), hafnium aluminum oxide (HfAlO), hafnium silicon oxynitride (HfSixOyNz), zirconium oxide (ZrO2), zirconium silicon oxide (ZrSixOy), zirconium silicon oxynitride (ZrSixOyNz), aluminum oxide (Al2O3), titanium oxide (TiO2), yttrium oxide (Y2O3), tantalum oxide (Ta2O5), niobium oxide (Nb2O5), barium titanium oxide (BaTiO3), strontium titanium oxide (SrTiO3), etc. The upper electrode may comprise titanium nitride. - In accordance with embodiments of the invention, first and second mold layers and an etch stop layer are patterned to form an opening. Thereafter, a side portion of the etch stop layer is partially removed. Accordingly, a lower portion of the opening (which is defined by the etch stop layer) may become wider than a middle portion of the opening. A lower electrode is then formed on an inner surface of the opening, and, because the opening has a relatively wide lower portion, the structural stability of the lower electrode may be improved. For example, the lower electrode may not lean as readily as a conventional lower electrode, which may aid in preventing the occurrence of 2-bit failures. Forming capacitors using a method in accordance with an embodiment of the invention may aid in preventing 2-bit failure from occurring at adjacent capacitors, each of which comprises a lower electrode, a dielectric layer, and an upper electrode.
- In addition, the middle portion of the opening may be narrower than the lower portion of the opening, so a lower portion of a lower electrode may be relatively wide while a distance between middle portions of adjacent lower electrodes may be relatively large. Forming lower electrodes such that there is a relatively large distance between the middle portions of adjacent lower electrodes may aid in preventing the formation of a bridge (which may cause an electrical short) between adjacent lower electrodes. Forming capacitors using a method in accordance with an embodiment of the invention may aid in preventing an electrical short from forming between adjacent capacitors.
- Although embodiments of the invention have been described herein, modifications may be made to those embodiments by those skilled in the art without departing from the scope of the invention, as defined by the accompanying claims.
Claims (14)
1. A method for fabricating a semiconductor device, the method comprising:
forming an etch stop layer on a substrate, wherein the etch stop layer comprises a nitride;
forming a mold layer on the substrate, wherein the mold layer comprises an oxide;
forming an opening exposing the substrate by patterning the mold layer and the etch stop layer, wherein the opening comprises a lower portion defined by the etch stop layer and a middle portion;
enlarging the lower portion by etching a side portion of the etch stop layer exposed by the opening using an etching solution comprising sulfuric acid and water; and,
forming a lower electrode on an inner surface of the opening comprising the enlarged lower portion,
wherein, after enlarging the lower portion, a width of the lower portion is greater than a width of the middle portion.
2. The method of claim 1 , wherein the etching solution has a volume ratio of water to sulfuric acid of about 0.3 to 0.7.
3. The method of claim 1 , wherein the etching solution has a temperature of about 100° C. to 160° C. when enlarging the lower portion.
4. The method of claim 1 , wherein enlarging the lower portion comprises:
placing the substrate in the etching solution by providing the substrate into a container containing the etching solution;
sealing the container; and,
increasing the temperature of the etching solution by heating the sealed container.
5. The method of claim 4 , wherein increasing the temperature of the etching solution comprises increasing the temperature of the etching solution to about 100° C. to 160° C.
6. The method of claim 4 , further comprising, after enlarging the lower portion of the opening, reducing the temperature of the etching solution by cooling the container.
7. The method of claim 4 , further comprising providing an inert gas into the sealed container.
8. The method of claim 1 , wherein the mold layer comprises a first mold layer comprising boro-phosphor silicate glass and a second mold layer comprising tetra-ethyl-ortho-silicate.
9. The method of claim 1 , further comprising forming a transistor on the substrate, wherein the opening exposes a contact pad electrically connected to the transistor.
10. The method of claim 9 , wherein the contact pad comprises polysilicon.
11. The method of claim 10 , wherein the etching solution further comprises hydrogen peroxide.
12. The method of claim 11 , wherein the etching solution has a volume ratio of hydrogen peroxide to sulfuric acid of about 0.01 to 0.2.
13. The method of claim 1 , further comprising:
forming a dielectric layer on the lower electrode; and
forming an upper electrode on the dielectric layer.
14. The method of claim 13 , wherein the upper and lower electrodes each comprise titanium nitride.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020060078837A KR100807226B1 (en) | 2006-08-21 | 2006-08-21 | Manufacturing Method of Semiconductor Device |
KR10-2006-0078837 | 2006-08-21 |
Publications (1)
Publication Number | Publication Date |
---|---|
US20080044971A1 true US20080044971A1 (en) | 2008-02-21 |
Family
ID=39101856
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/832,715 Abandoned US20080044971A1 (en) | 2006-08-21 | 2007-08-02 | Method for fabricating a semiconductor device having a capacitor |
Country Status (2)
Country | Link |
---|---|
US (1) | US20080044971A1 (en) |
KR (1) | KR100807226B1 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080318407A1 (en) * | 2007-06-22 | 2008-12-25 | Hynix Semiconductor Inc. | Method for Forming Storage Electrode of Semiconductor Memory Device |
US20130115748A1 (en) * | 2011-11-04 | 2013-05-09 | Su-Young Kim | Method for fabricating semiconductor device |
US9105698B2 (en) | 2010-04-27 | 2015-08-11 | Stmicroelectronics S.R.L. | Multilevel interconnect structures and methods of fabricating same |
US10319805B2 (en) * | 2016-10-18 | 2019-06-11 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor devices |
US20230369390A1 (en) * | 2022-05-13 | 2023-11-16 | Nanya Technology Corporation | Semiconductor structure and manufacturing method thereof |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101631165B1 (en) * | 2009-12-14 | 2016-06-17 | 삼성전자주식회사 | Method Of Forming Semiconductor Cell Structure, Method Of Forming Semiconductor Device Comprising The Semiconductor Cell Structure, And Method Of Forming Semiconductor Module Comprising The Semiconductor Device |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5587613A (en) * | 1994-05-25 | 1996-12-24 | Crosspoint Solutions, Inc. | Low-capacitance, isotropically etched antifuse and method of manufacture therefor |
US5885903A (en) * | 1997-01-22 | 1999-03-23 | Micron Technology, Inc. | Process for selectively etching silicon nitride in the presence of silicon oxide |
US6051485A (en) * | 1997-04-24 | 2000-04-18 | Siemens Aktiengesellschaft | Method of producing a platinum-metal pattern or structure by a lift-off process |
US6130482A (en) * | 1995-09-26 | 2000-10-10 | Fujitsu Limited | Semiconductor device and method for fabricating the same |
US20020024085A1 (en) * | 2000-08-31 | 2002-02-28 | Fujitsu Limited | Semiconductor device and method for fabricating the same |
US20030085420A1 (en) * | 2001-11-06 | 2003-05-08 | Kabushiki Kaisha Toshiba | Semiconductor memory and method of producing the same |
US6825121B2 (en) * | 2001-03-06 | 2004-11-30 | Samsung Electronics Co., Ltd. | Method of manufacturing a capacitor of a semiconductor device |
US20070093055A1 (en) * | 2005-10-24 | 2007-04-26 | Pei-Yu Chou | High-aspect ratio contact hole and method of making the same |
US20070111432A1 (en) * | 2005-11-14 | 2007-05-17 | Samsung Electronics Co. Ltd. | Semiconductor device having capacitor and method of fabricating the same |
US7259087B2 (en) * | 2003-08-22 | 2007-08-21 | Dongbu Electronics Co., Ltd. | Semiconductor devices having a via hole and methods for forming a via hole in a semiconductor device |
US7312130B2 (en) * | 2003-11-21 | 2007-12-25 | Samsung Electronics Co., Ltd. | Methods of forming capacitor structures including L-shaped cavities |
US7595236B2 (en) * | 2005-11-30 | 2009-09-29 | Elpida Memory, Inc. | Method for production of semiconductor device having a hole extending through a first insulating film, a second insulating film and a third insulating film |
US7648871B2 (en) * | 2005-10-21 | 2010-01-19 | International Business Machines Corporation | Field effect transistors (FETS) with inverted source/drain metallic contacts, and method of fabricating same |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20030047077A (en) * | 2001-12-07 | 2003-06-18 | 삼성전자주식회사 | Method for manufacturing metal - Insulator - Metal capacitor |
KR20040001960A (en) * | 2002-06-29 | 2004-01-07 | 주식회사 하이닉스반도체 | Method for fabricating capacitor in semiconductor device |
KR100448719B1 (en) * | 2002-10-18 | 2004-09-13 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same using damascene process |
KR100818651B1 (en) * | 2005-12-14 | 2008-04-02 | 주식회사 하이닉스반도체 | Manufacturing method of capacitor |
-
2006
- 2006-08-21 KR KR1020060078837A patent/KR100807226B1/en not_active Expired - Fee Related
-
2007
- 2007-08-02 US US11/832,715 patent/US20080044971A1/en not_active Abandoned
Patent Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5587613A (en) * | 1994-05-25 | 1996-12-24 | Crosspoint Solutions, Inc. | Low-capacitance, isotropically etched antifuse and method of manufacture therefor |
US6130482A (en) * | 1995-09-26 | 2000-10-10 | Fujitsu Limited | Semiconductor device and method for fabricating the same |
US5885903A (en) * | 1997-01-22 | 1999-03-23 | Micron Technology, Inc. | Process for selectively etching silicon nitride in the presence of silicon oxide |
US6051485A (en) * | 1997-04-24 | 2000-04-18 | Siemens Aktiengesellschaft | Method of producing a platinum-metal pattern or structure by a lift-off process |
US20020024085A1 (en) * | 2000-08-31 | 2002-02-28 | Fujitsu Limited | Semiconductor device and method for fabricating the same |
US6825121B2 (en) * | 2001-03-06 | 2004-11-30 | Samsung Electronics Co., Ltd. | Method of manufacturing a capacitor of a semiconductor device |
US20030085420A1 (en) * | 2001-11-06 | 2003-05-08 | Kabushiki Kaisha Toshiba | Semiconductor memory and method of producing the same |
US7259087B2 (en) * | 2003-08-22 | 2007-08-21 | Dongbu Electronics Co., Ltd. | Semiconductor devices having a via hole and methods for forming a via hole in a semiconductor device |
US7312130B2 (en) * | 2003-11-21 | 2007-12-25 | Samsung Electronics Co., Ltd. | Methods of forming capacitor structures including L-shaped cavities |
US7648871B2 (en) * | 2005-10-21 | 2010-01-19 | International Business Machines Corporation | Field effect transistors (FETS) with inverted source/drain metallic contacts, and method of fabricating same |
US20070093055A1 (en) * | 2005-10-24 | 2007-04-26 | Pei-Yu Chou | High-aspect ratio contact hole and method of making the same |
US20080207000A1 (en) * | 2005-10-24 | 2008-08-28 | Pei-Yu Chou | Method of making high-aspect ratio contact hole |
US20070111432A1 (en) * | 2005-11-14 | 2007-05-17 | Samsung Electronics Co. Ltd. | Semiconductor device having capacitor and method of fabricating the same |
US20100187654A1 (en) * | 2005-11-14 | 2010-07-29 | Oh Jung-Min | Semiconductor device having capacitor and method of fabricating the same |
US7595236B2 (en) * | 2005-11-30 | 2009-09-29 | Elpida Memory, Inc. | Method for production of semiconductor device having a hole extending through a first insulating film, a second insulating film and a third insulating film |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080318407A1 (en) * | 2007-06-22 | 2008-12-25 | Hynix Semiconductor Inc. | Method for Forming Storage Electrode of Semiconductor Memory Device |
US7736972B2 (en) * | 2007-06-22 | 2010-06-15 | Hynix Semiconductor Inc. | Method for forming storage electrode of semiconductor memory device |
US9105698B2 (en) | 2010-04-27 | 2015-08-11 | Stmicroelectronics S.R.L. | Multilevel interconnect structures and methods of fabricating same |
US20130115748A1 (en) * | 2011-11-04 | 2013-05-09 | Su-Young Kim | Method for fabricating semiconductor device |
US8728898B2 (en) * | 2011-11-04 | 2014-05-20 | Hynix Semiconductor Inc. | Method for fabricating semiconductor device |
US10319805B2 (en) * | 2016-10-18 | 2019-06-11 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor devices |
US20190273130A1 (en) * | 2016-10-18 | 2019-09-05 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor devices |
US10720491B2 (en) * | 2016-10-18 | 2020-07-21 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor devices |
US20230369390A1 (en) * | 2022-05-13 | 2023-11-16 | Nanya Technology Corporation | Semiconductor structure and manufacturing method thereof |
US12125875B2 (en) * | 2022-05-13 | 2024-10-22 | Nanya Technology Corporation | Semiconductor structure and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
KR20080017155A (en) | 2008-02-26 |
KR100807226B1 (en) | 2008-02-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7977724B2 (en) | Capacitor and method of manufacturing the same comprising a stabilizing member | |
US7094660B2 (en) | Method of manufacturing trench capacitor utilizing stabilizing member to support adjacent storage electrodes | |
US7575971B2 (en) | Semiconductor device having a capacitor with a stepped cylindrical structure and method of manufacturing the same | |
KR100568733B1 (en) | Capacitors having improved structural stability, methods of manufacturing the same, and semiconductor devices including the same, and methods of manufacturing the same | |
US7351667B2 (en) | Etching solution for silicon oxide method of manufacturing a semiconductor device using the same | |
US7452769B2 (en) | Semiconductor device including an improved capacitor and method for manufacturing the same | |
US7741174B2 (en) | Methods of forming pad structures and related methods of manufacturing recessed channel transistors that include such pad structures | |
US6930014B2 (en) | Method of forming semiconductor device capacitor bottom electrode having cylindrical shape | |
US20060284259A1 (en) | Semiconductor device and method of manufacturing the same | |
US6548349B2 (en) | Method for fabricating a cylinder-type capacitor for a semiconductor device | |
US20060263971A1 (en) | Semiconductor device and method thereof | |
US7629218B2 (en) | Method of manufacturing a capacitor and method of manufacturing a semiconductor device using the same | |
US20080044971A1 (en) | Method for fabricating a semiconductor device having a capacitor | |
US6489197B2 (en) | Semiconductor memory device and method of fabricating the same | |
US7892918B2 (en) | Method of fabricating a semiconductor device including formation of contact holes | |
US20070007656A1 (en) | Semiconductor device and methods thereof | |
US20050124114A1 (en) | Semiconductor device and method for fabricating the same | |
US7439150B2 (en) | Method of manufacturing a semiconductor device | |
KR20060009995A (en) | Capacitor Manufacturing Method | |
GB2408147A (en) | Bottom electrode of capacitor of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KANG, DAE-HYUK;HONG, CHANG-KI;LEE, KUN-TACK;AND OTHERS;REEL/FRAME:019648/0194;SIGNING DATES FROM 20070709 TO 20070724 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |