US20080029752A1 - Phase change memory and manufacturing method thereof - Google Patents
Phase change memory and manufacturing method thereof Download PDFInfo
- Publication number
- US20080029752A1 US20080029752A1 US11/771,601 US77160107A US2008029752A1 US 20080029752 A1 US20080029752 A1 US 20080029752A1 US 77160107 A US77160107 A US 77160107A US 2008029752 A1 US2008029752 A1 US 2008029752A1
- Authority
- US
- United States
- Prior art keywords
- dielectric layer
- memory
- phase change
- dielectric
- select device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000015654 memory Effects 0.000 title claims abstract description 95
- 230000008859 change Effects 0.000 title claims description 28
- 238000004519 manufacturing process Methods 0.000 title description 5
- 239000000463 material Substances 0.000 claims abstract description 87
- 125000006850 spacer group Chemical group 0.000 claims abstract description 26
- 150000004770 chalcogenides Chemical class 0.000 claims abstract description 21
- 238000000034 method Methods 0.000 claims description 19
- 230000003068 static effect Effects 0.000 claims description 2
- 239000003292 glue Substances 0.000 abstract description 2
- 230000032798 delamination Effects 0.000 abstract 1
- 239000003989 dielectric material Substances 0.000 abstract 1
- 239000010410 layer Substances 0.000 description 36
- 150000004767 nitrides Chemical class 0.000 description 10
- 239000004020 conductor Substances 0.000 description 9
- 239000012782 phase change material Substances 0.000 description 7
- 230000008569 process Effects 0.000 description 7
- 239000011669 selenium Substances 0.000 description 6
- 229910052581 Si3N4 Inorganic materials 0.000 description 4
- UGACIEPFGXRWCH-UHFFFAOYSA-N [Si].[Ti] Chemical compound [Si].[Ti] UGACIEPFGXRWCH-UHFFFAOYSA-N 0.000 description 4
- 239000000203 mixture Substances 0.000 description 4
- 239000010936 titanium Substances 0.000 description 4
- BUGBHKTXTAQXES-UHFFFAOYSA-N Selenium Chemical compound [Se] BUGBHKTXTAQXES-UHFFFAOYSA-N 0.000 description 3
- NINIDFKCEFEMDL-UHFFFAOYSA-N Sulfur Chemical compound [S] NINIDFKCEFEMDL-UHFFFAOYSA-N 0.000 description 3
- 229910045601 alloy Inorganic materials 0.000 description 3
- 239000000956 alloy Substances 0.000 description 3
- 238000010438 heat treatment Methods 0.000 description 3
- 229910052711 selenium Inorganic materials 0.000 description 3
- 239000000758 substrate Substances 0.000 description 3
- 229910052717 sulfur Inorganic materials 0.000 description 3
- 239000011593 sulfur Substances 0.000 description 3
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 2
- UQZIWOQVLUASCR-UHFFFAOYSA-N alumane;titanium Chemical compound [AlH3].[Ti] UQZIWOQVLUASCR-UHFFFAOYSA-N 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 230000005684 electric field Effects 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 239000010408 film Substances 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 2
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 2
- 229910052714 tellurium Inorganic materials 0.000 description 2
- PORWMNRCUJJQNO-UHFFFAOYSA-N tellurium atom Chemical compound [Te] PORWMNRCUJJQNO-UHFFFAOYSA-N 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- MAKDTFFYCIMFQP-UHFFFAOYSA-N titanium tungsten Chemical compound [Ti].[W] MAKDTFFYCIMFQP-UHFFFAOYSA-N 0.000 description 2
- 229910000967 As alloy Inorganic materials 0.000 description 1
- 229910052787 antimony Inorganic materials 0.000 description 1
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 238000002425 crystallisation Methods 0.000 description 1
- 230000008025 crystallization Effects 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- -1 i.e. Substances 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 230000000717 retained effect Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 238000001228 spectrum Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/20—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having two electrodes, e.g. diodes
- H10B63/24—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having two electrodes, e.g. diodes of the Ovonic threshold switching type
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/061—Shaping switching materials
- H10N70/066—Shaping switching materials by filling of openings, e.g. damascene method
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/231—Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/841—Electrodes
- H10N70/8413—Electrodes adapted for resistive heating
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
- H10N70/8828—Tellurides, e.g. GeSbTe
Definitions
- This invention relates generally to phase change memories.
- Phase change memory devices use phase change materials, i.e., materials that may be electrically switched between a generally amorphous and a generally crystalline state, for electronic memory application.
- phase change materials i.e., materials that may be electrically switched between a generally amorphous and a generally crystalline state, for electronic memory application.
- One type of memory element utilizes a phase change material that is electrically switched between a structural state of generally amorphous and generally crystalline local order or between different detectable states of local order across the entire spectrum between completely amorphous and completely crystalline states.
- the state of the phase change materials is also non-volatile in that, when set in either a crystalline, semi-crystalline, amorphous, or semi-amorphous state representing a resistance value, that value is retained until changed by another programming event, as that value represents a phase or physical state of the material (e.g., crystalline or amorphous). The state is unaffected by removing electrical power.
- FIG. 1 shows the scheme of a phase change memory 100 .
- Memory 100 includes an array of n ⁇ n memory cells 111 - 119 , each including a select device 120 and a memory element 130 .
- Memory 100 may have any number of memory cells.
- Memory elements 130 comprises a phase change material, thus memory 100 may be referred to as a phase change memory.
- a phase change material is a material having electrical properties (e.g. resistance, capacitance, etc.) that may be changed through the application of energy such as, for example, heat, light, voltage potential, or electrical current.
- Examples of a phase change material may include a chalcogenide material.
- a chalcogenide alloy may be used in a memory element or in an electronic switch.
- a chalcogenide material is a material that includes at least one element from column VI of the periodic table or a material that includes one or more of the chalcogenic elements, e.g., any of the elements of tellurium, sulfur, or selenium.
- Memory 100 includes column lines 141 - 143 and row lines 151 - 153 to select a particular memory cell of the array during a write or read operation.
- Column lines 141 - 143 and row lines 151 - 153 may also be referred to as address lines since these lines may be used to address memory cells 111 - 119 during programming or reading.
- Column lines 141 - 143 may also be referred to as bit lines and row lines 151 - 153 may also be referred to as word lines.
- Memory elements 130 are connected to row lines 151 - 153 and are coupled to column lines 141 - 143 via select device 120 . While one select device 120 is depicted, more select devices may also be used. Therefore, when a particular memory cell (e.g., memory cell 115 ) is selected, voltage potentials are applied to the column line (e.g., 142 ) and row line (e.g., 152 ) associated to the memory cell 115 to apply a voltage potential across it.
- select device 120 While one select device 120 is depicted, more select devices may also be used. Therefore, when a particular memory cell (e.g., memory cell 115 ) is selected, voltage potentials are applied to the column line (e.g., 142 ) and row line (e.g., 152 ) associated to the memory cell 115 to apply a voltage potential across it.
- Series connected select device 120 is used to access memory element 130 during programming or reading of memory element 130 .
- a select device is an ovonic threshold switch that is made of a chalcogenide alloy that does not exhibit an amorphous to crystalline phase change and which undergoes rapid, electric field initiated change in electrical conductivity that persists only so long as a holding voltage is present.
- Select device 120 operates as a switch that is either “off” or “on” depending on the amount of voltage potential applied across the memory cell, and more particularly whether the current through the select device exceeds its threshold current or voltage, which then triggers the device into the on state.
- the off state is a substantially electrically nonconductive state and the on state is a substantially conductive state, with less resistance than the off state. In the on state, the voltage across the select device is equal to its holding voltage V H plus I ⁇ Ron, where Ron is the dynamic resistance from V H .
- select devices 120 have threshold voltages and, if a voltage potential less than the threshold voltage of a select device 120 is applied across select device 120 , then at least one select device 120 remains “off” or in a relatively high resistive state so that little or no electrical current passes through the memory cell and most of the voltage drop from selected row to selected column is across the select device.
- select device 120 if a voltage potential greater than the threshold voltages of select device 120 is applied across select device 120 , then the select device 120 “turns on,” i.e., operate in a relatively low resistive state so that electrical current passes through the memory cell.
- select device 120 are in a substantially electrically nonconductive state if less than a predetermined voltage potential, e.g., the threshold voltage, is applied across select device 120 .
- Select device 120 is in a substantially conductive state if a potential greater than the predetermined voltage potential is applied across select device 120 .
- Select device 120 may also be referred to as an access device, an isolation device, or a switch.
- Each select device 120 comprises a switching material such as, for example, a chalcogenide alloy, and may be referred to as an ovonic threshold switch, or simply an ovonic switch.
- the switching material of select device 120 is a material in a substantially amorphous state positioned between two electrodes that may be repeatedly and reversibly switched between a higher resistance “off” state (e.g., greater than about ten M ⁇ ) and a relatively lower resistance “on” state (e.g., about one thousand Ohms in series with V H ) by application of a predetermined electrical current or voltage potential.
- Each select device 120 is a two terminal device that has a current-voltage (I-V) characteristic similar to a phase change memory element that is in the amorphous state.
- I-V current-voltage
- the switching material of select device 120 does not change phase. That is, the switching material of select device 120 is not a programmable material, and, as a result, select device 120 is not a memory device capable of storing information. For example, the switching material of select device 120 may remain permanently amorphous and the I-V characteristic may remain the same throughout the operating life. A representative example of I-V characteristics of select device 120 is shown in FIG. 2 .
- select device 120 in the low voltage or low electric field mode, i.e., where the voltage applied across select device 120 is less than a threshold voltage (labeled V TH ), select device 120 is “off” or nonconducting, and exhibits a relatively high resistance, e.g., greater than about 10 megaOhms. Select device 120 remains in the off state until a sufficient voltage, e.g., V TH , is applied, or a sufficient current is applied, e.g., I TH , that switches select device 120 to a conductive, relatively low resistance on state.
- V TH threshold voltage
- Snapback refers to the voltage difference between V TH and V H of a select device.
- select device 120 In the on state, the voltage potential across select device 120 remains close to the holding voltage of V H as current passing through select device 120 is increased. Select device 120 remains on until the current through select device 120 drops below a holding current, labeled I H . Below this value, select device 120 turns off and returns to a relatively high resistance, nonconductive off state until the V TH and I TH are exceeded again.
- the aim of the invention is to provide a scalable OUM/OTS memory cell which may be fabricated in an all-damascene process flow.
- phase change memory devices According to the invention, there is provided a process for manufacturing phase change memory devices according to claim 1 . Furthermore, a memory and a method are provided, ad defined in claims 11 and, respectively, 20 .
- FIG. 1 is a schematic diagram illustrating the scheme of a phase change memory
- FIG. 2 is a diagram illustrating a current-voltage characteristic of an access device
- FIGS. 3-14 are enlarged, cross-sectional views of one embodiment of the present invention at subsequent stages of manufacture
- FIGS. 15-17 are enlarged, cross-sectional views at subsequent stages of manufacture in accordance with another embodiment of the present invention.
- FIG. 18 is a system depiction of one embodiment of the present invention.
- a phase change memory cell such as a cell 111 - 119 ( FIG. 1 ) is formed on a substrate 10 .
- an interlayer dielectric 12 Over the substrate there is an interlayer dielectric 12 .
- Semiconductor integrated circuits including field effect transistors are formed in and over the substrate 10 .
- a dielectric 14 Over the interlayer dielectric 12 is a dielectric 14 such as an oxide.
- an electrode 20 Formed within the dielectric 14 is an electrode 20 such as a row line 151 - 153 ( FIG. 1 ).
- a damascene structure including a nitride layer 16 covered by an oxide layer 18 .
- a switching material 24 is formed in the oxide layer 18 and the nitride layer 16 and forms a phase change memory select device 120 ( FIG. 1 ). Because the switching material 24 is formed within a via or trench, issues with respect to adhesion to surrounding layers may be avoided. Namely, overlying layer 21 (as below explained) is adequately secured to the layer surrounding the switching material 24 , as underlying layers 14 , 20 , effectively trapping the switching material 24 therein.
- a nitride layer 21 and another oxide layer 22 are formed over the switching material 24 .
- the oxide layer 22 is shown thicker than other oxide layers herein for illustration purposes only and may be the same, similar, or less than other oxide layers depicted in terms of thickness.
- a trench 26 is formed in the oxide layer 22 and nitride layer 21 and a sidewall spacer 28 is formed therein.
- the sidewall spacer 28 is formed of nitride.
- the nitride is anisotropically etched to create spacers 28 in accordance with a well known spacer creation process.
- the trench 26 is formed using dry or wet etch chemistry, as two examples.
- a heater lance material 30 is deposited.
- the lance material 30 is titanium silicon nitride.
- the material 30 is a material which is effective to heat a subsequently applied overlying phase change material when current passes through the material 30 .
- it advantageously has high or higher resistance.
- the lance material 30 is planarized. Then, as shown in FIG. 8 , the lance material is etched back or dipped back using dry or plasma processes or, alternatively, using wet etch technologies. As a result, a gap or etch back region 32 is created.
- the region 32 is first covered with a thin dielectric layer 34 and a thicker spacer layer 36 .
- the layers 36 and 34 are formed of different materials.
- the layer 36 may be formed of nitride and the layer 34 may be formed of oxide.
- a spacer etch is performed to form the sidewall spacer 36 within the cavity 32 .
- the sidewall spacer 36 then may act as a mask for the etching of the intervening dielectric layer 34 .
- a small or pin hole aperture 38 is formed through the dielectric layer 34 using the spacer 36 as a mask.
- the spacer 36 is removed using an etch selective to the spacer 36 material, relative to the layers 22 and 34 .
- the spacer 36 be formed of a material different from the layers 34 and 22 so that the layer 36 is selectively etched away.
- a memory material 40 of a calcogenide is deposited to form the phase change memory element 130 ( FIG. 1 ).
- the memory material 40 is planarized.
- Dielectric layers 42 and 44 are formed thereover. An opening is formed through these layers and an upper electrode 48 is formed in the dielectric layers 44 and 42 .
- the electrode 48 may correspond to a column line 141 - 143 in FIG. 1 .
- the layer 44 may be oxide and the layer 42 may be nitride.
- the select device 120 is arranged adjacent to the lance material 30 , which acts as a heater, there is no need for an additional electrode between the two. However, in some cases, such an electrode is provided.
- the resulting memory material 40 and the memory element 130 formed thereby are self-aligned to the heater formed by the lance material 30 . Tn addition, because both memory material 40 and switching material 24 are captured within trenches or vias, adhesion or glue layers may not be needed.
- the structure shown in FIG. 4 is covered by a nitride layer 46 and then etched to form an aperture 31 in the oxide layer 22 and the nitride layers 46 , 21 as shown in FIG. 15 . Then, aperture 31 is filled with lance material 30 a, such as titanium silicon nitride. Notice that, compared to the structures shown in FIGS. 5-14 , no spacer is first provided initially. Thereby, it is easier to deposit the lance material 30 a because a wider opening is available.
- the lance material 30 a is etched back or dipped back by a plasma or wet etch process, as two examples.
- the lance material 30 a is planarized prior to etch back or dip back.
- a sidewall spacer 28 a is formed in the aperture 31 , by depositing and then anisotropically etching back a spacer layer, to form the structure depicted in FIG. 16 .
- a memory material 40 a is deposited and planarized. Thereafter, the oxide layer 44 is formed and the upper conductor 48 is arranged in contact with the memory material 40 a, analogously to the steps described for FIG. 14 .
- Memory material 40 , 40 a, in FIGS. 1-17 is a phase change, programmable material capable of being programmed into one of at least two memory states by applying a current to alter the phase thereof between a substantially crystalline state and a substantially amorphous state, wherein a resistance of memory material 40 , 40 a in the substantially amorphous state is greater than the resistance of memory material 40 , 40 a in the substantially crystalline state.
- Programming of memory material 40 , 40 a to alter the state or phase thereof is accomplished by applying voltage potentials to conductors 20 and 48 , thereby generating a voltage potential across select device 120 and memory element 130 .
- the voltage potential is greater than the threshold voltage of select device 120 and memory element 130 , then an electrical current may flow through memory material 40 , 40 a in response to the applied voltage potential, and may result in heating of memory material 40 , 40 a.
- This heating may alter the memory state or phase of memory material 40 , 40 a and thus may alter the electrical characteristic thereof, e.g., the resistance.
- Memory material 40 , 40 a may also be referred to as a programmable resistive material.
- memory material 40 , 40 a In the “reset” state, memory material 40 , 40 a is in an amorphous or semi-amorphous state and in the “set” state, memory material 40 , 40 a is in an a crystalline or semi-crystalline state.
- the resistance of memory material 40 , 40 a in the amorphous or semi-amorphous state is greater than the resistance of memory material 40 , 40 a in the crystalline or semi-crystalline state.
- memory material 40 , 40 a is heated to a relatively higher temperature to amorphosize and “reset” memory material 40 , 40 a (e.g., program memory material 40 , 40 a to a logic “0” value) .
- Heating the volume of memory material 40 , 40 a to a relatively lower crystallization temperature may crystallize and “set” memory 40 , 40 a (e.g., program memory material 40 , 40 a to a logic “1” value).
- Various resistances of memory material 40 , 40 a may be achieved to store information by varying the amount of current flow and duration through the volume of memory material 40 , 40 a.
- lance material 30 , 30 a may be titanium (Ti), titanium nitride (TiN), titanium tungsten (TiW), carbon (C), silicon carbide (SiC), titanium aluminum nitride (TiAlN), titanium silicon nitride (TiSiN), polycrystalline silicon, tantalum nitride (TaN), some combination of these films, or other suitable conductors or resistive conductors compatible with memory material 40 , 40 a.
- the composition of switching material 24 may comprise a Si concentration of about 14%, a Te concentration of about 39%, an As concentration of about 37%, a Ge concentration of about 9%, and an In concentration of about 1%.
- the composition of switching material 24 may comprise a Si concentration of about 14%, a Te concentration of about 39%, an As concentration of about 37%, a Ge concentration of about 9%, and a P concentration of about 1%.
- the percentages are atomic percentages which total 100% of the atoms of the constituent elements.
- a composition for switching material 24 may include an alloy of arsenic (As), tellurium (Te), sulfur (S), germanium (Ge), selenium (Se), and antimony (Sb) with respective atomic percentages of 10%, 21%, 2%, 15%, 50%, and 2%.
- switching material 24 may include Si, Te, As, Ge, sulfur (S), and selenium (Se).
- the composition of switching material 24 may comprise a Si concentration of about 5%, a Te concentration of about 34%, an As concentration of about 28%, a Ge concentration of about 11%, a S concentration of about 21%, and a Se concentration of about 1%.
- Conductors 20 , 48 are a thin film material having a thickness ranging from about 20 ⁇ to about 2000 ⁇ . In one embodiment, the thickness of the conductor 20 , 48 may range from about 100 ⁇ to about 1000 ⁇ . In another embodiment, the thickness of the conductor 20 , 48 is about 300 ⁇ .
- Suitable materials may include a thin film of titanium (Ti), titanium nitride (TiN), titanium tungsten (TiW), carbon (C), silicon carbide (SiC), titanium aluminum nitride (TiAlN), titanium silicon nitride (TiSiN), polycrystalline silicon, tant alum nitride (TaN), some combination of these films, or other suitable conductors or resistive conductors compatible with memory material 40 , 40 a.
- Ti titanium
- TiN titanium nitride
- TiW titanium tungsten
- carbon C
- SiC silicon carbide
- TiAlN titanium aluminum nitride
- TiSiN titanium silicon nitride
- TaN tant alum nitride
- System 500 may be used in wireless devices such as, for example, a personal digital assistant (PDA), a laptop or portable computer with wireless capability, a web tablet, a wireless telephone, a pager, an instant messaging device, a digital music player, a digital camera, or other devices that may be adapted to transmit and/or receive information wirelessly.
- PDA personal digital assistant
- System 500 may be used in any of the following systems: a wireless local area network (WLAN) system, a wireless personal area network (WPAN) system, or a cellular network, although the scope of the present invention is not limited in this respect.
- WLAN wireless local area network
- WPAN wireless personal area network
- cellular network although the scope of the present invention is not limited in this respect.
- System 500 includes a controller 510 , an input/output (I/O) device 520 (e.g. a keypad, display), a memory 530 , a wireless interface 540 , and a static random access memory (SRAM) 560 and coupled to each other via a bus 550 .
- I/O input/output
- a battery 580 supplies power to the system 500 in one embodiment.
- Controller 510 comprises, for example, one or more microprocessors, digital signal processors, micro-controllers, or the like.
- Memory 530 may be used to store messages transmitted to or by system 500 .
- Memory 530 may also optionally be used to store instructions that are executed by controller 510 during the operation of system 500 , and may be used to store user data.
- Memory 530 comprises the crosspoint memory 100 illustrated in FIG. 1 .
- the I/O device 520 is used to generate a message.
- the system 500 uses the wireless interface 540 to transmit and receive messages to and from a wireless communication network with a radio frequency (RF) signal.
- RF radio frequency
- Examples of the wireless interface 540 include an antenna, or a wireless transceiver.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- This invention relates generally to phase change memories.
- Phase change memory devices use phase change materials, i.e., materials that may be electrically switched between a generally amorphous and a generally crystalline state, for electronic memory application. One type of memory element utilizes a phase change material that is electrically switched between a structural state of generally amorphous and generally crystalline local order or between different detectable states of local order across the entire spectrum between completely amorphous and completely crystalline states. The state of the phase change materials is also non-volatile in that, when set in either a crystalline, semi-crystalline, amorphous, or semi-amorphous state representing a resistance value, that value is retained until changed by another programming event, as that value represents a phase or physical state of the material (e.g., crystalline or amorphous). The state is unaffected by removing electrical power.
-
FIG. 1 shows the scheme of aphase change memory 100.Memory 100 includes an array of n×n memory cells 111-119, each including aselect device 120 and amemory element 130.Memory 100 may have any number of memory cells. -
Memory elements 130 comprises a phase change material, thusmemory 100 may be referred to as a phase change memory. A phase change material is a material having electrical properties (e.g. resistance, capacitance, etc.) that may be changed through the application of energy such as, for example, heat, light, voltage potential, or electrical current. Examples of a phase change material may include a chalcogenide material. - A chalcogenide alloy may be used in a memory element or in an electronic switch. A chalcogenide material is a material that includes at least one element from column VI of the periodic table or a material that includes one or more of the chalcogenic elements, e.g., any of the elements of tellurium, sulfur, or selenium.
-
Memory 100 includes column lines 141-143 and row lines 151-153 to select a particular memory cell of the array during a write or read operation. Column lines 141-143 and row lines 151-153 may also be referred to as address lines since these lines may be used to address memory cells 111-119 during programming or reading. Column lines 141-143 may also be referred to as bit lines and row lines 151-153 may also be referred to as word lines. -
Memory elements 130 are connected to row lines 151-153 and are coupled to column lines 141-143 viaselect device 120. While oneselect device 120 is depicted, more select devices may also be used. Therefore, when a particular memory cell (e.g., memory cell 115) is selected, voltage potentials are applied to the column line (e.g., 142) and row line (e.g., 152) associated to thememory cell 115 to apply a voltage potential across it. - Series connected
select device 120 is used to accessmemory element 130 during programming or reading ofmemory element 130. A select device is an ovonic threshold switch that is made of a chalcogenide alloy that does not exhibit an amorphous to crystalline phase change and which undergoes rapid, electric field initiated change in electrical conductivity that persists only so long as a holding voltage is present.Select device 120 operates as a switch that is either “off” or “on” depending on the amount of voltage potential applied across the memory cell, and more particularly whether the current through the select device exceeds its threshold current or voltage, which then triggers the device into the on state. The off state is a substantially electrically nonconductive state and the on state is a substantially conductive state, with less resistance than the off state. In the on state, the voltage across the select device is equal to its holding voltage VH plus I×Ron, where Ron is the dynamic resistance from VH. - For example,
select devices 120 have threshold voltages and, if a voltage potential less than the threshold voltage of aselect device 120 is applied acrossselect device 120, then at least oneselect device 120 remains “off” or in a relatively high resistive state so that little or no electrical current passes through the memory cell and most of the voltage drop from selected row to selected column is across the select device. Alternatively, if a voltage potential greater than the threshold voltages ofselect device 120 is applied acrossselect device 120, then theselect device 120 “turns on,” i.e., operate in a relatively low resistive state so that electrical current passes through the memory cell. In other words,select device 120 are in a substantially electrically nonconductive state if less than a predetermined voltage potential, e.g., the threshold voltage, is applied acrossselect device 120.Select device 120 is in a substantially conductive state if a potential greater than the predetermined voltage potential is applied acrossselect device 120.Select device 120 may also be referred to as an access device, an isolation device, or a switch. - Each
select device 120 comprises a switching material such as, for example, a chalcogenide alloy, and may be referred to as an ovonic threshold switch, or simply an ovonic switch. The switching material ofselect device 120 is a material in a substantially amorphous state positioned between two electrodes that may be repeatedly and reversibly switched between a higher resistance “off” state (e.g., greater than about ten M Ω) and a relatively lower resistance “on” state (e.g., about one thousand Ohms in series with VH) by application of a predetermined electrical current or voltage potential. Eachselect device 120 is a two terminal device that has a current-voltage (I-V) characteristic similar to a phase change memory element that is in the amorphous state. However, unlike a phase change memory element, the switching material ofselect device 120 does not change phase. That is, the switching material ofselect device 120 is not a programmable material, and, as a result,select device 120 is not a memory device capable of storing information. For example, the switching material ofselect device 120 may remain permanently amorphous and the I-V characteristic may remain the same throughout the operating life. A representative example of I-V characteristics ofselect device 120 is shown inFIG. 2 . - Turning to
FIG. 2 , in the low voltage or low electric field mode, i.e., where the voltage applied acrossselect device 120 is less than a threshold voltage (labeled VTH),select device 120 is “off” or nonconducting, and exhibits a relatively high resistance, e.g., greater than about 10 megaOhms.Select device 120 remains in the off state until a sufficient voltage, e.g., VTH, is applied, or a sufficient current is applied, e.g., ITH, that switchesselect device 120 to a conductive, relatively low resistance on state. After a voltage potential of greater than about VTH is applied acrossselect device 120, the voltage potential acrossselect device 120 drops (“snapback”) to a holding voltage potential, labeled VH. Snapback refers to the voltage difference between VTH and VH of a select device. - In the on state, the voltage potential across
select device 120 remains close to the holding voltage of VH as current passing throughselect device 120 is increased.Select device 120 remains on until the current throughselect device 120 drops below a holding current, labeled IH. Below this value,select device 120 turns off and returns to a relatively high resistance, nonconductive off state until the VTH and ITH are exceeded again. - Processes for manufacturing memory cells of the above discussed type are known, but they are susceptible of improvement.
- Thus, the aim of the invention is to provide a scalable OUM/OTS memory cell which may be fabricated in an all-damascene process flow.
- According to the invention, there is provided a process for manufacturing phase change memory devices according to claim 1. Furthermore, a memory and a method are provided, ad defined in claims 11 and, respectively, 20.
- For a better understanding of the present invention, preferred embodiments thereof are now described, simply as a non-limiting example, with reference to the attached figures, wherein:
-
FIG. 1 is a schematic diagram illustrating the scheme of a phase change memory; -
FIG. 2 is a diagram illustrating a current-voltage characteristic of an access device; -
FIGS. 3-14 are enlarged, cross-sectional views of one embodiment of the present invention at subsequent stages of manufacture; -
FIGS. 15-17 are enlarged, cross-sectional views at subsequent stages of manufacture in accordance with another embodiment of the present invention; and -
FIG. 18 is a system depiction of one embodiment of the present invention. - Referring to
FIG. 3 , a phase change memory cell, such as a cell 111-119 (FIG. 1 ), is formed on asubstrate 10. Over the substrate there is an interlayer dielectric 12. Semiconductor integrated circuits including field effect transistors are formed in and over thesubstrate 10. Over the interlayer dielectric 12 is a dielectric 14 such as an oxide. Formed within the dielectric 14 is anelectrode 20 such as a row line 151-153 (FIG. 1 ). - Over the
electrode 20 is a damascene structure including anitride layer 16 covered by anoxide layer 18. - As shown in
FIG. 4 , aswitching material 24 is formed in theoxide layer 18 and thenitride layer 16 and forms a phase change memory select device 120 (FIG. 1 ). Because the switchingmaterial 24 is formed within a via or trench, issues with respect to adhesion to surrounding layers may be avoided. Namely, overlying layer 21 (as below explained) is adequately secured to the layer surrounding theswitching material 24, asunderlying layers switching material 24 therein. - A
nitride layer 21 and anotheroxide layer 22 are formed over the switchingmaterial 24. Theoxide layer 22 is shown thicker than other oxide layers herein for illustration purposes only and may be the same, similar, or less than other oxide layers depicted in terms of thickness. - Referring to
FIG. 5 , atrench 26 is formed in theoxide layer 22 andnitride layer 21 and asidewall spacer 28 is formed therein. In one embodiment, thesidewall spacer 28 is formed of nitride. The nitride is anisotropically etched to createspacers 28 in accordance with a well known spacer creation process. Thetrench 26 is formed using dry or wet etch chemistry, as two examples. - Then, referring to
FIG. 6 , aheater lance material 30 is deposited. In one embodiment, thelance material 30 is titanium silicon nitride. Thematerial 30 is a material which is effective to heat a subsequently applied overlying phase change material when current passes through thematerial 30. Thus, it advantageously has high or higher resistance. - Referring to
FIG. 7 , thelance material 30 is planarized. Then, as shown inFIG. 8 , the lance material is etched back or dipped back using dry or plasma processes or, alternatively, using wet etch technologies. As a result, a gap or etch backregion 32 is created. - Then, referring to
FIG. 9 , theregion 32 is first covered with athin dielectric layer 34 and athicker spacer layer 36. Preferably, thelayers layer 36 may be formed of nitride and thelayer 34 may be formed of oxide. - Referring next to
FIG. 10 , a spacer etch is performed to form thesidewall spacer 36 within thecavity 32. Thesidewall spacer 36 then may act as a mask for the etching of the interveningdielectric layer 34. As a result, a small or pin hole aperture 38 (FIG. 11 ) is formed through thedielectric layer 34 using thespacer 36 as a mask. - Then, as shown in
FIG. 12 , thespacer 36 is removed using an etch selective to thespacer 36 material, relative to thelayers spacer 36 be formed of a material different from thelayers layer 36 is selectively etched away. - Next, as shown in
FIG. 13 , amemory material 40 of a calcogenide is deposited to form the phase change memory element 130 (FIG. 1 ). Thereafter, as shown inFIG. 14 , thememory material 40 is planarized.Dielectric layers upper electrode 48 is formed in thedielectric layers electrode 48 may correspond to a column line 141-143 inFIG. 1 . In one embodiment, thelayer 44 may be oxide and thelayer 42 may be nitride. - Thereby, an all damascene process can realize relatively small critical dimensions, without the use of hard masks. Since the
select device 120 is arranged adjacent to thelance material 30, which acts as a heater, there is no need for an additional electrode between the two. However, in some cases, such an electrode is provided. In addition, in some embodiments of the present invention, the resultingmemory material 40 and thememory element 130 formed thereby are self-aligned to the heater formed by thelance material 30. Tn addition, because bothmemory material 40 and switchingmaterial 24 are captured within trenches or vias, adhesion or glue layers may not be needed. - In accordance with another embodiment of the present invention, the structure shown in
FIG. 4 is covered by anitride layer 46 and then etched to form anaperture 31 in theoxide layer 22 and the nitride layers 46, 21 as shown inFIG. 15 . Then,aperture 31 is filled withlance material 30 a, such as titanium silicon nitride. Notice that, compared to the structures shown inFIGS. 5-14 , no spacer is first provided initially. Thereby, it is easier to deposit thelance material 30 a because a wider opening is available. - Next, as shown in
FIG. 16 , thelance material 30 a is etched back or dipped back by a plasma or wet etch process, as two examples. Thelance material 30 a is planarized prior to etch back or dip back. Then asidewall spacer 28 a is formed in theaperture 31, by depositing and then anisotropically etching back a spacer layer, to form the structure depicted inFIG. 16 . - Next, as shown in
FIG. 17 , amemory material 40 a is deposited and planarized. Thereafter, theoxide layer 44 is formed and theupper conductor 48 is arranged in contact with thememory material 40 a, analogously to the steps described forFIG. 14 . -
Memory material FIGS. 1-17 , is a phase change, programmable material capable of being programmed into one of at least two memory states by applying a current to alter the phase thereof between a substantially crystalline state and a substantially amorphous state, wherein a resistance ofmemory material memory material - Programming of
memory material conductors select device 120 andmemory element 130. When the voltage potential is greater than the threshold voltage ofselect device 120 andmemory element 130, then an electrical current may flow throughmemory material memory material - This heating may alter the memory state or phase of
memory material Memory material - In the “reset” state,
memory material memory material memory material memory material - Using electrical current,
memory material memory material program memory material memory material memory program memory material memory material memory material - Although the scope of the present invention is not limited in this respect,
lance material memory material - Although the scope of the present invention is not limited in this respect, in one example, the composition of switching
material 24 may comprise a Si concentration of about 14%, a Te concentration of about 39%, an As concentration of about 37%, a Ge concentration of about 9%, and an In concentration of about 1%. In another example, the composition of switchingmaterial 24 may comprise a Si concentration of about 14%, a Te concentration of about 39%, an As concentration of about 37%, a Ge concentration of about 9%, and a P concentration of about 1%. In these examples, the percentages are atomic percentages which total 100% of the atoms of the constituent elements. - In another embodiment, a composition for switching
material 24 may include an alloy of arsenic (As), tellurium (Te), sulfur (S), germanium (Ge), selenium (Se), and antimony (Sb) with respective atomic percentages of 10%, 21%, 2%, 15%, 50%, and 2%. - Although the scope of the present invention is not limited in this respect, in other embodiments, switching
material 24 may include Si, Te, As, Ge, sulfur (S), and selenium (Se). As an example, the composition of switchingmaterial 24 may comprise a Si concentration of about 5%, a Te concentration of about 34%, an As concentration of about 28%, a Ge concentration of about 11%, a S concentration of about 21%, and a Se concentration of about 1%. -
Conductors conductor conductor memory material - Turning to
FIG. 18 , a portion of asystem 500 in accordance with an embodiment of the present invention is described.System 500 may be used in wireless devices such as, for example, a personal digital assistant (PDA), a laptop or portable computer with wireless capability, a web tablet, a wireless telephone, a pager, an instant messaging device, a digital music player, a digital camera, or other devices that may be adapted to transmit and/or receive information wirelessly.System 500 may be used in any of the following systems: a wireless local area network (WLAN) system, a wireless personal area network (WPAN) system, or a cellular network, although the scope of the present invention is not limited in this respect. -
System 500 includes acontroller 510, an input/output (I/O) device 520 (e.g. a keypad, display), amemory 530, awireless interface 540, and a static random access memory (SRAM) 560 and coupled to each other via abus 550. Abattery 580 supplies power to thesystem 500 in one embodiment. -
Controller 510 comprises, for example, one or more microprocessors, digital signal processors, micro-controllers, or the like.Memory 530 may be used to store messages transmitted to or bysystem 500.Memory 530 may also optionally be used to store instructions that are executed bycontroller 510 during the operation ofsystem 500, and may be used to store user data.Memory 530 comprises thecrosspoint memory 100 illustrated inFIG. 1 . - The I/
O device 520 is used to generate a message. Thesystem 500 uses thewireless interface 540 to transmit and receive messages to and from a wireless communication network with a radio frequency (RF) signal. Examples of thewireless interface 540 include an antenna, or a wireless transceiver. - Finally, it is clear that numerous variations and modifications may be made to the phase change memory device and method described and illustrated herein, all falling within the scope of the invention as defined in the attached claims.
Claims (28)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP04107071A EP1677372B1 (en) | 2004-12-30 | 2004-12-30 | Phase change memory and manufacturing method thereof |
EP04107071 | 2004-12-30 | ||
EP04107071.5 | 2004-12-30 | ||
PCT/EP2005/056921 WO2006069933A1 (en) | 2004-12-30 | 2005-12-19 | Phase change memory and manufacturing method thereof |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/EP2005/056921 Continuation WO2006069933A1 (en) | 2004-12-30 | 2005-12-19 | Phase change memory and manufacturing method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
US20080029752A1 true US20080029752A1 (en) | 2008-02-07 |
US7709822B2 US7709822B2 (en) | 2010-05-04 |
Family
ID=34930199
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/771,601 Active 2026-06-17 US7709822B2 (en) | 2004-12-30 | 2007-06-29 | Phase change memory and manufacturing method thereof |
Country Status (5)
Country | Link |
---|---|
US (1) | US7709822B2 (en) |
EP (1) | EP1677372B1 (en) |
CN (1) | CN101142695B (en) |
DE (1) | DE602004013816D1 (en) |
WO (1) | WO2006069933A1 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080061282A1 (en) * | 2006-09-12 | 2008-03-13 | Elpida Memory, Inc. | Semiconductor device and method of producing the same |
US20090026437A1 (en) * | 2007-07-25 | 2009-01-29 | Yudong Kim | Copper compatible chalcogenide phase change memory with adjustable threshold voltage |
US20090184307A1 (en) * | 2008-01-23 | 2009-07-23 | Electronic And Telecommunications Research Institute | Phase change memory device and method of fabricating the same |
US8933430B1 (en) * | 2013-07-11 | 2015-01-13 | SK Hynix Inc. | Variable resistance memory device and method of manufacturing the same |
US20150349248A1 (en) * | 2010-08-31 | 2015-12-03 | Micron Technology, Inc. | Phase change memory structures and methods |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7812334B2 (en) * | 2006-04-04 | 2010-10-12 | Micron Technology, Inc. | Phase change memory elements using self-aligned phase change material layers and methods of making and using same |
US9178141B2 (en) | 2006-04-04 | 2015-11-03 | Micron Technology, Inc. | Memory elements using self-aligned phase change material layers and methods of manufacturing same |
US7473576B2 (en) * | 2006-12-06 | 2009-01-06 | Macronix International Co., Ltd. | Method for making a self-converged void and bottom electrode for memory cell |
DE602007013386D1 (en) * | 2007-07-17 | 2011-05-05 | St Microelectronics Srl | Method for producing a copper-compatible phase change memory element and corresponding phase change memory element |
CN102315386B (en) * | 2010-07-06 | 2013-10-30 | 中芯国际集成电路制造(上海)有限公司 | Manufacturing method of phase change memory storage unit |
US8243506B2 (en) * | 2010-08-26 | 2012-08-14 | Micron Technology, Inc. | Phase change memory structures and methods |
US8685783B2 (en) * | 2010-10-27 | 2014-04-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Phase change memory cell |
CN102468428A (en) * | 2010-11-05 | 2012-05-23 | 中芯国际集成电路制造(上海)有限公司 | Manufacture method of phase transition random memory |
CN102468429B (en) * | 2010-11-05 | 2014-02-12 | 中芯国际集成电路制造(北京)有限公司 | Manufacturing method of phase change random access memory |
CN103151458B (en) * | 2013-03-22 | 2015-04-29 | 厦门博佳琴电子科技有限公司 | Embedded phase change memory array and manufacturing method |
US9153777B2 (en) * | 2013-06-03 | 2015-10-06 | Micron Technology, Inc. | Thermally optimized phase change memory cells and methods of fabricating the same |
CN104900806B (en) * | 2015-06-04 | 2018-06-05 | 江苏时代全芯存储科技有限公司 | The manufacturing method of phase-change memory cell |
CN105098071B (en) * | 2015-07-08 | 2018-01-05 | 江苏时代全芯存储科技有限公司 | The method for manufacturing phase-change memory |
US10424619B2 (en) | 2016-01-13 | 2019-09-24 | Samsung Electronics Co., Ltd. | Variable resistance memory devices and methods of manufacturing the same |
KR102446863B1 (en) | 2016-02-22 | 2022-09-23 | 삼성전자주식회사 | Memory device and method for manufacturing the same |
KR102530067B1 (en) * | 2016-07-28 | 2023-05-08 | 삼성전자주식회사 | Variable resistance memory devices and methods of manufacturing the same |
KR102295524B1 (en) | 2017-03-27 | 2021-08-30 | 삼성전자 주식회사 | Memory device |
US11910731B2 (en) * | 2021-02-10 | 2024-02-20 | International Business Machines Corporation | Embedded heater in a phase change memory material |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5920788A (en) * | 1995-06-07 | 1999-07-06 | Micron Technology, Inc. | Chalcogenide memory cell with a plurality of chalcogenide electrodes |
US20020016054A1 (en) * | 1996-10-02 | 2002-02-07 | Doan Trung T. | Controllable ovonic phase-change semiconductor memory device and methods of fabricating the same |
US6420725B1 (en) * | 1995-06-07 | 2002-07-16 | Micron Technology, Inc. | Method and apparatus for forming an integrated circuit electrode having a reduced contact area |
US6507061B1 (en) * | 2001-08-31 | 2003-01-14 | Intel Corporation | Multiple layer phase-change memory |
US7135696B2 (en) * | 2004-09-24 | 2006-11-14 | Intel Corporation | Phase change memory with damascene memory element |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DD251225A1 (en) * | 1986-07-18 | 1987-11-04 | Karl Marx Stadt Tech Hochschul | DISCONNECTED ARRANGEMENT AMORPHER MEMORY ELEMENTS |
US6744088B1 (en) * | 2002-12-13 | 2004-06-01 | Intel Corporation | Phase change memory device on a planar composite layer |
DE60306893T2 (en) * | 2003-05-07 | 2007-02-01 | Stmicroelectronics S.R.L., Agrate Brianza | Method for producing an electrical memory device with selection transistors for memory elements and memory device produced accordingly |
-
2004
- 2004-12-30 DE DE602004013816T patent/DE602004013816D1/en not_active Expired - Lifetime
- 2004-12-30 EP EP04107071A patent/EP1677372B1/en not_active Expired - Lifetime
-
2005
- 2005-12-19 CN CN200580048280.2A patent/CN101142695B/en active Active
- 2005-12-19 WO PCT/EP2005/056921 patent/WO2006069933A1/en active Application Filing
-
2007
- 2007-06-29 US US11/771,601 patent/US7709822B2/en active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5920788A (en) * | 1995-06-07 | 1999-07-06 | Micron Technology, Inc. | Chalcogenide memory cell with a plurality of chalcogenide electrodes |
US6420725B1 (en) * | 1995-06-07 | 2002-07-16 | Micron Technology, Inc. | Method and apparatus for forming an integrated circuit electrode having a reduced contact area |
US20020016054A1 (en) * | 1996-10-02 | 2002-02-07 | Doan Trung T. | Controllable ovonic phase-change semiconductor memory device and methods of fabricating the same |
US6507061B1 (en) * | 2001-08-31 | 2003-01-14 | Intel Corporation | Multiple layer phase-change memory |
US7135696B2 (en) * | 2004-09-24 | 2006-11-14 | Intel Corporation | Phase change memory with damascene memory element |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080061282A1 (en) * | 2006-09-12 | 2008-03-13 | Elpida Memory, Inc. | Semiconductor device and method of producing the same |
US7671360B2 (en) * | 2006-09-12 | 2010-03-02 | Elpida Memory, Inc. | Semiconductor device and method of producing the same |
US20090026437A1 (en) * | 2007-07-25 | 2009-01-29 | Yudong Kim | Copper compatible chalcogenide phase change memory with adjustable threshold voltage |
US9203024B2 (en) * | 2007-07-25 | 2015-12-01 | Intel Corporation | Copper compatible chalcogenide phase change memory with adjustable threshold voltage |
US20090184307A1 (en) * | 2008-01-23 | 2009-07-23 | Electronic And Telecommunications Research Institute | Phase change memory device and method of fabricating the same |
US7977674B2 (en) * | 2008-01-23 | 2011-07-12 | Electronics And Telecommunications Research Institute | Phase change memory device and method of fabricating the same |
US20150349248A1 (en) * | 2010-08-31 | 2015-12-03 | Micron Technology, Inc. | Phase change memory structures and methods |
US9437816B2 (en) * | 2010-08-31 | 2016-09-06 | Micron Technology, Inc. | Phase change memory structures and methods |
US8933430B1 (en) * | 2013-07-11 | 2015-01-13 | SK Hynix Inc. | Variable resistance memory device and method of manufacturing the same |
US20150014621A1 (en) * | 2013-07-11 | 2015-01-15 | SK Hynix Inc. | Variable resistance memory device and method of manufacturing the same |
US20150076441A1 (en) * | 2013-07-11 | 2015-03-19 | SK Hynix Inc. | Variable resistance memory device and method of manufacturing the same |
US9190613B2 (en) * | 2013-07-11 | 2015-11-17 | SK Hynix Inc. | Variable resistance memory device including phase change area defined by spacers |
Also Published As
Publication number | Publication date |
---|---|
CN101142695B (en) | 2010-12-08 |
US7709822B2 (en) | 2010-05-04 |
DE602004013816D1 (en) | 2008-06-26 |
EP1677372B1 (en) | 2008-05-14 |
CN101142695A (en) | 2008-03-12 |
WO2006069933A1 (en) | 2006-07-06 |
EP1677372A1 (en) | 2006-07-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7709822B2 (en) | Phase change memory and manufacturing method thereof | |
US10522757B2 (en) | Dual resistive-material regions for phase change memory devices | |
US9747975B2 (en) | Multi-level phase change memory | |
US6990017B1 (en) | Accessing phase change memories | |
US8278641B2 (en) | Fabricating current-confining structures in phase change memory switch cells | |
US8440535B2 (en) | Forming a phase change memory with an ovonic threshold switch | |
US7649191B2 (en) | Forming a carbon layer between phase change layers of a phase change memory | |
US7135696B2 (en) | Phase change memory with damascene memory element | |
US20140104939A1 (en) | Phase Change Memory With Threshold Switch Select Device | |
EP1677357A1 (en) | Phase change memory device having an adhesion layer and manufacturing process thereof | |
US20160211017A1 (en) | Heating phase change material | |
US7105408B2 (en) | Phase change memory with a select device having a breakdown layer |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: STMICROELECTRONICS S.R.L.,ITALY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KARPOV, ILYA V.;KUO, CHARLES C.;KIM, YUDONG;AND OTHERS;SIGNING DATES FROM 20070926 TO 20100312;REEL/FRAME:024073/0395 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552) Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |