US20070187757A1 - Semiconductor devices and methods of fabricating the same - Google Patents
Semiconductor devices and methods of fabricating the same Download PDFInfo
- Publication number
- US20070187757A1 US20070187757A1 US11/786,168 US78616807A US2007187757A1 US 20070187757 A1 US20070187757 A1 US 20070187757A1 US 78616807 A US78616807 A US 78616807A US 2007187757 A1 US2007187757 A1 US 2007187757A1
- Authority
- US
- United States
- Prior art keywords
- substrate
- ions
- halo
- drain
- channel
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26586—Bombardment with radiation with high-energy radiation producing ion implantation characterised by the angle between the ion beam and the crystal planes or the main crystal surface
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/213—Channel regions of field-effect devices
- H10D62/221—Channel regions of field-effect devices of FETs
- H10D62/235—Channel regions of field-effect devices of FETs of IGFETs
- H10D62/299—Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations
- H10D62/307—Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations the doping variations being parallel to the channel lengths
Definitions
- the present disclosure relates to semiconductor devices and, in particular, to semiconductor devices and methods for fabricating the same.
- the distance between the source and drain regions becomes smaller.
- the reduced spacing between the source and drain regions for the field-effect transistors results in short channel effects.
- MOSFET metal oxide semiconductor field effect transistor
- VLSI very large scale integration
- CMOS complimentary metal oxide semiconductor
- CMOS technology becomes smaller, e.g., less than 50 nanometers (nm) in gate length, it becomes more and more difficult to improve the short channel device performance and at the same time maintain acceptable values for off-state leakage current.
- the halo implant also called a “pocket implant,” can limit the lateral diffusion of the source and drain impurities.
- the halo implant implants impurities having a conductivity type opposite to that of the source and drain.
- the halo implant comes after defining the gate and before the source/drain diffusion.
- the halo impurities also diffuse into the source/drain or the channel region during an annealing for the source/drain diffusion. This diffusion of the halo impurities may cause a threshold voltage of the transistor to fall outside of a pre-determined range, and the leakage currents may also be increased.
- FIGS. 1A to 1 E show cross sectional views illustrating various stages of fabrication of a semiconductor device according to the present disclosure.
- a gate 104 is formed over a semiconductor substrate 101 .
- a gate insulating layer 103 is formed below the gate 104 .
- the gate 104 defines a channel 200 thereunder in the substrate 101 having a source side and a drain side.
- Halo regions 106 are formed in the source side and the drain side of the channel 200 , contacting the channel 200 .
- Halo regions 106 contain halo impurity ions 160 of a first conductivity, which are injected by performing a tilted ion implantation.
- diffusion barrier ions 150 are also injected.
- the diffusion barrier ion 150 is smaller than an atom of the substrate 101 and has corresponding size to the halo impurity ion 160 . Therefore, the diffusion barrier ion 150 occupies an interstitial site in a crystal lattice of the substrate 101 and acts as a diffusion barrier of the halo impurity ion 160 .
- the diffusion barrier ions 150 can be injected by performing a tilted ion implantation.
- the diffusion barrier ion 150 can be a carbon ion and the halo impurity ion 160 can be a boron ion.
- a source 107 is formed in the substrate 101 adjacent to the source side of the channel 200 .
- a drain 108 is formed in the substrate 101 adjacent to the drain side of the channel 200 .
- One of the halo regions 106 is located between the source 107 and the channel 200 , and the other halo region 106 is located between the drain 108 and the channel 200 .
- the source 107 and drain 108 contain impurity ions of a second conductivity different from the conductivity of the halo ions.
- the first conductivity can be p-type and the second conductivity can be n-type.
- an isolation process for example, shallow trench isolation (STI) is performed to define an active area in a semiconductor substrate 101 .
- STI shallow trench isolation
- a single crystalline silicon wafer of a first conductivity, for example, p-type, can be used as the substrate 101 .
- a gate insulating layer 103 is formed on the active area of the substrate 101 .
- the gate insulating layer 103 may be a silicon oxide formed by thermal oxidation.
- BF 2 ions can be implanted into the surface of the substrate 101 for controlling a threshold voltage.
- a conducting layer for a gate 104 is formed on the gate insulating layer 103 .
- a highly doped-polycrystalline silicon layer or a silicide layer thereon may be used as the conducting layer.
- a photoresist pattern having a gate pattern is formed on the conducting layer.
- the photoresist pattern is used to etch the conducting layer and the gate insulating layer 103 to form gate 104 and the gate insulating layer 103 on portions of the active area.
- Gate 104 may define an upper border of channel 200 in the substrate 101 during the operation of the device.
- diffusion barrier ions 150 are injected into the substrate 101 to form diffusion barrier ion regions 105 , which correspond to halo regions 106 and are in contact with the channel 200 , as shown in FIG. 1C .
- carbon ions can be tilt implanted with a tilt angle of 5° to 30° from an axis orthogonal to the surface of the substrate 101 .
- the carbon ions can be implanted with an energy of 10 to 50 kilo electron-volts (keV) and a concentration of 10 13 to 10 15 ions/cm 2 .
- halo impurity ions 160 of a first conductivity are injected into the portions of the substrate 101 corresponding to the diffusion barrier ion regions 105 to form halo regions 106 , as shown in FIG. 1D .
- boron ions or hydrogen ions can be tilt implanted with a tilt angle of 5° to 30° from an axis orthogonal to the surface of the substrate 101 .
- the boron ions can be implanted with an energy of 10 to 50 keV and a concentration of 5 ⁇ 10 13 to 5 ⁇ 10 14 ions/cm 2 .
- the diffusion barrier ion 150 is smaller than an atom of the substrate 101 and has corresponding size to the halo impurity ion 160 . Therefore, the implanted diffusion barrier ion 150 occupies an interstitial site in a crystal lattice of the substrate 101 and acts as a diffusion barrier of the halo impurity ions 160 .
- the interstitial site in a silicon crystal lattice has a smaller space than the size of the silicon atom.
- the small atom diffuses along the interstitial site.
- a diffusion barrier ion having a size similar to that of the halo impurity ion and occupying the interstitial site, blocks the diffusion of the halo impurity ion into the source/drain or the channel.
- a source 107 , and a drain 108 are formed by injecting impurity ions of a second conductivity.
- the source 107 is formed in the substrate 101 adjacent to the source side of the channel 200
- the drain 108 is formed in the substrate 101 adjacent to the drain side of the channel 200 .
- Arsenic ions or phosphorus ions can be used as the impurity ions of a second conductivity.
- arsenic ions can be implanted with an energy of 10 to 30 keV and a concentration of 1 ⁇ 10 14 to 1'10 15 ions/cm 2 and phosphorus ions can be implanted with an energy of 5 to 25 keV and a concentration of 1 ⁇ 10 14 to 1 ⁇ 10 15 ions/cm 2 .
- the substrate 101 is annealed at about 900° C. to 1050° C. for a time period of about 10 to about 20 seconds to activate the implanted ions. That is, during the annealing, the diffusion barrier ions and halo impurity ions are activated, and the formation of the source and drain is completed by activating the impurity ions of the second conductivity.
- the diffusion of the halo impurity ions into the source, drain, and/or the channel is prevented due to the diffusion barrier ions which occupy the interstitial site in the crystal lattice of the substrate.
- the profile of the halo regions can be controlled in detail.
- a semiconductor device and a fabrication method thereof prevent the diffusion of the halo impurities.
- a semiconductor device may include a semiconductor substrate and a gate formed over the substrate.
- the gate may define a channel in the substrate having a source side and a drain side.
- Halo regions may be formed in the source side and the drain side of the channel.
- the halo regions may contact the channel and contain halo impurity ions of a first conductivity.
- a source formed in the substrate may contain impurity ions of a second conductivity.
- a drain formed in the substrate may contain impurity ions of a second conductivity. Diffusion barrier ions may be injected in the halo regions in some configurations.
- the diffusion barrier ion may occupy an interstitial site in a crystal lattice of the substrate.
- the diffusion barrier ion may be smaller than an atom of the substrate and have corresponding size to the halo impurity ion.
- the diffusion barrier ion may be a carbon ion and the halo impurity ion may be a boron ion.
- the first conductivity may be p-type and the second conductivity may be n-type.
- Also disclosed herein is a method of fabricating a semiconductor device by providing a semiconductor substrate and forming a gate over the substrate.
- the gate defines a channel in the substrate having a source side and a drain side.
- Diffusion barrier ion regions may be formed by injecting diffusion barrier ions into the source side and the drain side of the channel.
- the diffusion barrier ion regions may be in contact with the channel.
- Halo regions may be formed by injecting halo impurity ions of a first conductivity into the portions corresponding to the diffusion barrier ion regions.
- a source may be formed by injecting impurity ions of a second conductivity into the substrate adjacent to the source side of the channel.
- a drain may be formed by injecting impurity ions of a second conductivity into the substrate adjacent to the drain side of the channel.
- the diffusion barrier ion regions may be formed by performing a tilted ion implantation with a tilt angle of 5° to 30° from an axis orthogonal to the surface of the substrate.
- the halo impurity ion regions may be formed by performing a tilted ion implantation with a tilt angle of 5° to 30° from an axis orthogonal to the surface of the substrate.
- the diffusion barrier ions may be injected with an energy of 10 to 50 keV and a concentration of 10 13 to 10 15 ions/cm 2 .
- the halo impurity ions may be injected with an energy of 10 to 50 keV and a concentration of 5 ⁇ 10 13 to 5 ⁇ 10 14 ions/cm 2 .
- arsenic ions may be injected with an energy of 10 to 30 keV and a concentration of 1 ⁇ 10 14 to 1 ⁇ 10 15 ions/cm 2 to form the source and drain.
- phosphorus ions may be injected with an energy of 5 to 25 keV and a concentration of 1 ⁇ 10 14 to 1 ⁇ 10 15 ions/cm 2 to form the source and drain.
- the method further includes annealing the substrate at a temperature of about 900° C. to 1050° C. for a time period of about 10 to about 20 seconds.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- High Energy & Nuclear Physics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
The present disclosure provides an example of a semiconductor device. In addition, a method for fabricating a semiconductor device is outlined. The semiconductor device may be fabricated by providing a semiconductor substrate, forming a gate over the substrate, forming diffusion barrier ion regions, forming halo regions, forming a source, and forming a drain.
Description
- The present application is a divisional of U.S. patent application Ser. No. 10/944,316, filed Sep. 17, 2004, pending.
- The present disclosure relates to semiconductor devices and, in particular, to semiconductor devices and methods for fabricating the same.
- As the minimum feature size in semiconductor integrated circuits shrinks, the distance between the source and drain regions becomes smaller. The reduced spacing between the source and drain regions for the field-effect transistors results in short channel effects.
- To relieve the short channel effects, the semiconductor industry is constantly optimizing the fabrication processes for metal oxide semiconductor field effect transistor (MOSFET) devices. Current trends in very large scale integration (VLSI) fabrication of complimentary metal oxide semiconductor (CMOS) devices seem to focus on reducing the junction depth of the source/drain regions because shallow junctions reduce the encroachment of the source/drain depletion regions into the channel.
- As CMOS technology becomes smaller, e.g., less than 50 nanometers (nm) in gate length, it becomes more and more difficult to improve the short channel device performance and at the same time maintain acceptable values for off-state leakage current.
- One technique for trying to achieve this is a halo implant having extra dopant implant regions positioned next to the source and drain extension regions. The halo implant, also called a “pocket implant,” can limit the lateral diffusion of the source and drain impurities. The halo implant implants impurities having a conductivity type opposite to that of the source and drain. Usually, the halo implant comes after defining the gate and before the source/drain diffusion. However, the halo impurities also diffuse into the source/drain or the channel region during an annealing for the source/drain diffusion. This diffusion of the halo impurities may cause a threshold voltage of the transistor to fall outside of a pre-determined range, and the leakage currents may also be increased.
-
FIGS. 1A to 1E show cross sectional views illustrating various stages of fabrication of a semiconductor device according to the present disclosure. - With reference to
FIG. 1E , agate 104 is formed over asemiconductor substrate 101. Agate insulating layer 103 is formed below thegate 104. Thegate 104 defines achannel 200 thereunder in thesubstrate 101 having a source side and a drain side. - Two
halo regions 106 are formed in the source side and the drain side of thechannel 200, contacting thechannel 200.Halo regions 106 containhalo impurity ions 160 of a first conductivity, which are injected by performing a tilted ion implantation. - In the
halo regions 106,diffusion barrier ions 150 are also injected. Thediffusion barrier ion 150 is smaller than an atom of thesubstrate 101 and has corresponding size to thehalo impurity ion 160. Therefore, thediffusion barrier ion 150 occupies an interstitial site in a crystal lattice of thesubstrate 101 and acts as a diffusion barrier of thehalo impurity ion 160. - The
diffusion barrier ions 150 can be injected by performing a tilted ion implantation. - For example, the
diffusion barrier ion 150 can be a carbon ion and thehalo impurity ion 160 can be a boron ion. - A
source 107 is formed in thesubstrate 101 adjacent to the source side of thechannel 200. In the same way, adrain 108 is formed in thesubstrate 101 adjacent to the drain side of thechannel 200. - One of the
halo regions 106 is located between thesource 107 and thechannel 200, and theother halo region 106 is located between thedrain 108 and thechannel 200. - The
source 107 anddrain 108 contain impurity ions of a second conductivity different from the conductivity of the halo ions. For example, the first conductivity can be p-type and the second conductivity can be n-type. - The method for fabricating the semiconductor device as described above is explained in detail as follows.
- First, an isolation process, for example, shallow trench isolation (STI), is performed to define an active area in a
semiconductor substrate 101. As shown inFIG. 1A , atrench 102 is formed in a field area of thesubstrate 101 as a result of the STI process. - A single crystalline silicon wafer of a first conductivity, for example, p-type, can be used as the
substrate 101. - A
gate insulating layer 103 is formed on the active area of thesubstrate 101. Thegate insulating layer 103 may be a silicon oxide formed by thermal oxidation. - After forming the
gate insulating layer 103, BF2 ions can be implanted into the surface of thesubstrate 101 for controlling a threshold voltage. - A conducting layer for a
gate 104 is formed on thegate insulating layer 103. For example, a highly doped-polycrystalline silicon layer or a silicide layer thereon may be used as the conducting layer. - A photoresist pattern having a gate pattern is formed on the conducting layer. The photoresist pattern is used to etch the conducting layer and the
gate insulating layer 103 to formgate 104 and thegate insulating layer 103 on portions of the active area. -
Gate 104 may define an upper border ofchannel 200 in thesubstrate 101 during the operation of the device. - Before halo ion implantation,
diffusion barrier ions 150 are injected into thesubstrate 101 to form diffusionbarrier ion regions 105, which correspond tohalo regions 106 and are in contact with thechannel 200, as shown inFIG. 1C . - For example, carbon ions can be tilt implanted with a tilt angle of 5° to 30° from an axis orthogonal to the surface of the
substrate 101. The carbon ions can be implanted with an energy of 10 to 50 kilo electron-volts (keV) and a concentration of 1013 to 1015 ions/cm2. - Next,
halo impurity ions 160 of a first conductivity are injected into the portions of thesubstrate 101 corresponding to the diffusionbarrier ion regions 105 to formhalo regions 106, as shown inFIG. 1D . - For example, boron ions or hydrogen ions can be tilt implanted with a tilt angle of 5° to 30° from an axis orthogonal to the surface of the
substrate 101. The boron ions can be implanted with an energy of 10 to 50 keV and a concentration of 5×1013 to 5×1014 ions/cm2. - The
diffusion barrier ion 150 is smaller than an atom of thesubstrate 101 and has corresponding size to thehalo impurity ion 160. Therefore, the implanteddiffusion barrier ion 150 occupies an interstitial site in a crystal lattice of thesubstrate 101 and acts as a diffusion barrier of thehalo impurity ions 160. - The interstitial site in a silicon crystal lattice has a smaller space than the size of the silicon atom. When a smaller atom than the silicon atom is injected in the silicon matrix, the small atom diffuses along the interstitial site.
- Therefore, a diffusion barrier ion having a size similar to that of the halo impurity ion and occupying the interstitial site, blocks the diffusion of the halo impurity ion into the source/drain or the channel.
- Next, as shown in
FIG. 1E , asource 107, and adrain 108 are formed by injecting impurity ions of a second conductivity. Thesource 107 is formed in thesubstrate 101 adjacent to the source side of thechannel 200, and thedrain 108 is formed in thesubstrate 101 adjacent to the drain side of thechannel 200. - Arsenic ions or phosphorus ions can be used as the impurity ions of a second conductivity. For example, arsenic ions can be implanted with an energy of 10 to 30 keV and a concentration of 1×1014 to 1'1015 ions/cm2 and phosphorus ions can be implanted with an energy of 5 to 25 keV and a concentration of 1×1014 to 1×1015 ions/cm2.
- Finally, the
substrate 101 is annealed at about 900° C. to 1050° C. for a time period of about 10 to about 20 seconds to activate the implanted ions. That is, during the annealing, the diffusion barrier ions and halo impurity ions are activated, and the formation of the source and drain is completed by activating the impurity ions of the second conductivity. - As described above, the diffusion of the halo impurity ions into the source, drain, and/or the channel is prevented due to the diffusion barrier ions which occupy the interstitial site in the crystal lattice of the substrate.
- Therefore, the profile of the halo regions can be controlled in detail.
- The subject matter disclosed in this application was disclosed in a corresponding Korean patent application. Accordingly, this application claims priority to and the benefit of Korean Patent Application No. 10-2003-0064912, filed on Sep. 18, 2003 in the Korean Intellectual Property Office. The entire contents of Korean Patent Application No. 10-2003-0064912 are incorporated herein by reference.
- As disclosed herein in detail, a semiconductor device and a fabrication method thereof prevent the diffusion of the halo impurities.
- In one example, a semiconductor device may include a semiconductor substrate and a gate formed over the substrate. The gate may define a channel in the substrate having a source side and a drain side. Halo regions may be formed in the source side and the drain side of the channel. The halo regions may contact the channel and contain halo impurity ions of a first conductivity. A source formed in the substrate may contain impurity ions of a second conductivity. A drain formed in the substrate may contain impurity ions of a second conductivity. Diffusion barrier ions may be injected in the halo regions in some configurations.
- According to one example, the diffusion barrier ion may occupy an interstitial site in a crystal lattice of the substrate. The diffusion barrier ion may be smaller than an atom of the substrate and have corresponding size to the halo impurity ion. In one example, the diffusion barrier ion may be a carbon ion and the halo impurity ion may be a boron ion.
- The first conductivity may be p-type and the second conductivity may be n-type.
- Also disclosed herein is a method of fabricating a semiconductor device by providing a semiconductor substrate and forming a gate over the substrate. The gate defines a channel in the substrate having a source side and a drain side. Diffusion barrier ion regions may be formed by injecting diffusion barrier ions into the source side and the drain side of the channel. The diffusion barrier ion regions may be in contact with the channel. Halo regions may be formed by injecting halo impurity ions of a first conductivity into the portions corresponding to the diffusion barrier ion regions. A source may be formed by injecting impurity ions of a second conductivity into the substrate adjacent to the source side of the channel. A drain may be formed by injecting impurity ions of a second conductivity into the substrate adjacent to the drain side of the channel.
- The diffusion barrier ion regions may be formed by performing a tilted ion implantation with a tilt angle of 5° to 30° from an axis orthogonal to the surface of the substrate.
- The halo impurity ion regions may be formed by performing a tilted ion implantation with a tilt angle of 5° to 30° from an axis orthogonal to the surface of the substrate.
- The diffusion barrier ions may be injected with an energy of 10 to 50 keV and a concentration of 1013 to 1015 ions/cm2.
- The halo impurity ions may be injected with an energy of 10 to 50 keV and a concentration of 5×1013 to 5×1014 ions/cm2.
- As the impurity ions of the second conductivity, arsenic ions may be injected with an energy of 10 to 30 keV and a concentration of 1×1014 to 1×1015 ions/cm2 to form the source and drain.
- As the impurity ions of the second conductivity, phosphorus ions may be injected with an energy of 5 to 25 keV and a concentration of 1×1014 to 1×1015 ions/cm2 to form the source and drain.
- Additionally, the method further includes annealing the substrate at a temperature of about 900° C. to 1050° C. for a time period of about 10 to about 20 seconds.
- Although certain apparatus constructed in accordance with the teachings of the invention have been described herein, the scope of coverage of this patent is not limited thereto. On the contrary, this patent covers every apparatus, method and article of manufacture fairly falling within the scope of the appended claims either literally or under the doctrine of equivalents.
Claims (7)
1. A semiconductor device comprising;
a semiconductor substrate;
a gate formed over the substrate, the gate defining a channel in the substrate having a source side and a drain side;
halo regions formed in the source side and the drain side of the channel wherein the halo regions contact the channel;
halo impurity ions of a first conductivity positioned in at least one of the halo regions;
a source formed in the substrate adjacent to the source side of the channel, wherein the source contains impurity ions of a second conductivity;
a drain formed in the substrate adjacent to the drain side of the channel, wherein the drain contains impurity ions of the second conductivity; and
diffusion barrier ions positioned in at least one of the halo regions.
2. A semiconductor device as defined by claim 1 , wherein at least one of the diffusion barrier ions occupies an interstitial site in a crystal lattice of the substrate.
3. A semiconductor device as defined by claim 1 , wherein at least one of the diffusion barrier ions is smaller than an atom of the substrate and has corresponding size to the halo impurity ions.
4. A semiconductor device as defined by claim 1 , wherein at least one of the diffusion barrier ions is a carbon ion.
5. The semiconductor device as defined by claim 1 , wherein at least one of the halo impurity ions is a boron ion.
6. A semiconductor device as defined by claim 1 , wherein the halo regions are formed by performing a tilted ion implantation.
7. A semiconductor device as defined by claim 1 , wherein the first conductivity is p-type and the second conductivity is n-type.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/786,168 US20070187757A1 (en) | 2003-09-18 | 2007-04-10 | Semiconductor devices and methods of fabricating the same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020030064912A KR100588786B1 (en) | 2003-09-18 | 2003-09-18 | Semiconductor device manufacturing method |
KR10-2003-0064912 | 2003-09-18 | ||
US10/944,316 US7217627B2 (en) | 2003-09-18 | 2004-09-17 | Semiconductor devices having diffusion barrier regions and halo implant regions and methods of fabricating the same |
US11/786,168 US20070187757A1 (en) | 2003-09-18 | 2007-04-10 | Semiconductor devices and methods of fabricating the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/944,316 Division US7217627B2 (en) | 2003-09-18 | 2004-09-17 | Semiconductor devices having diffusion barrier regions and halo implant regions and methods of fabricating the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20070187757A1 true US20070187757A1 (en) | 2007-08-16 |
Family
ID=34420523
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/944,316 Expired - Lifetime US7217627B2 (en) | 2003-09-18 | 2004-09-17 | Semiconductor devices having diffusion barrier regions and halo implant regions and methods of fabricating the same |
US11/786,168 Abandoned US20070187757A1 (en) | 2003-09-18 | 2007-04-10 | Semiconductor devices and methods of fabricating the same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/944,316 Expired - Lifetime US7217627B2 (en) | 2003-09-18 | 2004-09-17 | Semiconductor devices having diffusion barrier regions and halo implant regions and methods of fabricating the same |
Country Status (2)
Country | Link |
---|---|
US (2) | US7217627B2 (en) |
KR (1) | KR100588786B1 (en) |
Families Citing this family (43)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7250647B2 (en) * | 2003-07-03 | 2007-07-31 | Micron Technology, Inc. | Asymmetrical transistor for imager device |
US20070298557A1 (en) * | 2006-06-22 | 2007-12-27 | Chun-Feng Nieh | Junction leakage reduction in SiGe process by tilt implantation |
KR101416316B1 (en) | 2007-12-12 | 2014-07-08 | 삼성전자주식회사 | Field effect transistor having localized halo ion region, and semiconductor memory, memory card, and system including the same |
US8440514B2 (en) | 2008-04-11 | 2013-05-14 | United Microelectronics Corp. | Semiconductor device and method for manufacturing the same |
DE102008035806B4 (en) * | 2008-07-31 | 2010-06-10 | Advanced Micro Devices, Inc., Sunnyvale | Process for manufacturing a semiconductor device or a transistor with embedded Si / GE material with improved boron inclusion and transistor |
JP5652939B2 (en) * | 2010-07-07 | 2015-01-14 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method of semiconductor device |
US8466502B2 (en) | 2011-03-24 | 2013-06-18 | United Microelectronics Corp. | Metal-gate CMOS device |
US8445363B2 (en) | 2011-04-21 | 2013-05-21 | United Microelectronics Corp. | Method of fabricating an epitaxial layer |
US8324059B2 (en) | 2011-04-25 | 2012-12-04 | United Microelectronics Corp. | Method of fabricating a semiconductor structure |
US8426284B2 (en) | 2011-05-11 | 2013-04-23 | United Microelectronics Corp. | Manufacturing method for semiconductor structure |
US8481391B2 (en) | 2011-05-18 | 2013-07-09 | United Microelectronics Corp. | Process for manufacturing stress-providing structure and semiconductor device with such stress-providing structure |
US8431460B2 (en) | 2011-05-27 | 2013-04-30 | United Microelectronics Corp. | Method for fabricating semiconductor device |
US8716750B2 (en) | 2011-07-25 | 2014-05-06 | United Microelectronics Corp. | Semiconductor device having epitaxial structures |
US8575043B2 (en) | 2011-07-26 | 2013-11-05 | United Microelectronics Corp. | Semiconductor device and manufacturing method thereof |
US8647941B2 (en) | 2011-08-17 | 2014-02-11 | United Microelectronics Corp. | Method of forming semiconductor device |
US8674433B2 (en) | 2011-08-24 | 2014-03-18 | United Microelectronics Corp. | Semiconductor process |
US8476169B2 (en) | 2011-10-17 | 2013-07-02 | United Microelectronics Corp. | Method of making strained silicon channel semiconductor structure |
US8691659B2 (en) | 2011-10-26 | 2014-04-08 | United Microelectronics Corp. | Method for forming void-free dielectric layer |
US8754448B2 (en) | 2011-11-01 | 2014-06-17 | United Microelectronics Corp. | Semiconductor device having epitaxial layer |
US8647953B2 (en) | 2011-11-17 | 2014-02-11 | United Microelectronics Corp. | Method for fabricating first and second epitaxial cap layers |
KR20130055982A (en) * | 2011-11-21 | 2013-05-29 | 에스케이하이닉스 주식회사 | Method for manufacturing semiconductor device |
US8709930B2 (en) | 2011-11-25 | 2014-04-29 | United Microelectronics Corp. | Semiconductor process |
US9136348B2 (en) | 2012-03-12 | 2015-09-15 | United Microelectronics Corp. | Semiconductor structure and fabrication method thereof |
US9202914B2 (en) | 2012-03-14 | 2015-12-01 | United Microelectronics Corporation | Semiconductor device and method for fabricating the same |
US8664069B2 (en) | 2012-04-05 | 2014-03-04 | United Microelectronics Corp. | Semiconductor structure and process thereof |
KR20130118103A (en) | 2012-04-19 | 2013-10-29 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
US8866230B2 (en) | 2012-04-26 | 2014-10-21 | United Microelectronics Corp. | Semiconductor devices |
US8835243B2 (en) | 2012-05-04 | 2014-09-16 | United Microelectronics Corp. | Semiconductor process |
US8951876B2 (en) | 2012-06-20 | 2015-02-10 | United Microelectronics Corp. | Semiconductor device and manufacturing method thereof |
US8796695B2 (en) | 2012-06-22 | 2014-08-05 | United Microelectronics Corp. | Multi-gate field-effect transistor and process thereof |
US8710632B2 (en) | 2012-09-07 | 2014-04-29 | United Microelectronics Corp. | Compound semiconductor epitaxial structure and method for fabricating the same |
US9117925B2 (en) | 2013-01-31 | 2015-08-25 | United Microelectronics Corp. | Epitaxial process |
US8753902B1 (en) | 2013-03-13 | 2014-06-17 | United Microelectronics Corp. | Method of controlling etching process for forming epitaxial structure |
US9034705B2 (en) | 2013-03-26 | 2015-05-19 | United Microelectronics Corp. | Method of forming semiconductor device |
US9064893B2 (en) | 2013-05-13 | 2015-06-23 | United Microelectronics Corp. | Gradient dopant of strained substrate manufacturing method of semiconductor device |
US9076652B2 (en) | 2013-05-27 | 2015-07-07 | United Microelectronics Corp. | Semiconductor process for modifying shape of recess |
US8853060B1 (en) | 2013-05-27 | 2014-10-07 | United Microelectronics Corp. | Epitaxial process |
US8765546B1 (en) | 2013-06-24 | 2014-07-01 | United Microelectronics Corp. | Method for fabricating fin-shaped field-effect transistor |
US8895396B1 (en) | 2013-07-11 | 2014-11-25 | United Microelectronics Corp. | Epitaxial Process of forming stress inducing epitaxial layers in source and drain regions of PMOS and NMOS structures |
US8981487B2 (en) | 2013-07-31 | 2015-03-17 | United Microelectronics Corp. | Fin-shaped field-effect transistor (FinFET) |
CN103943470A (en) * | 2014-04-22 | 2014-07-23 | 上海华力微电子有限公司 | Manufacturing method of semiconductor device |
KR20160140154A (en) | 2015-05-29 | 2016-12-07 | 부산대학교 산학협력단 | Metal-Air battery and Metal anode structure of the same |
CN113380870B (en) | 2020-02-25 | 2022-11-25 | 长鑫存储技术有限公司 | Semiconductor device fabrication method |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6417547B2 (en) * | 1999-04-23 | 2002-07-09 | Samsung Electronics Co., Ltd. | Semiconductor device with a halo structure |
US6437406B1 (en) * | 2000-10-19 | 2002-08-20 | International Business Machines Corporation | Super-halo formation in FETs |
US6518136B2 (en) * | 2000-12-14 | 2003-02-11 | International Business Machines Corporation | Sacrificial polysilicon sidewall process and rapid thermal spike annealing for advance CMOS fabrication |
US20030123504A1 (en) * | 2001-12-31 | 2003-07-03 | Yue Liu | Optoelectronic devices and methods of production |
US6596554B2 (en) * | 1999-09-02 | 2003-07-22 | Texas Instruments Incorporated | Body-tied-to-source partially depleted SOI MOSFET |
US20040004250A1 (en) * | 2002-06-24 | 2004-01-08 | Youichi Momiyama | Semiconductor device and method of fabricating the same |
-
2003
- 2003-09-18 KR KR1020030064912A patent/KR100588786B1/en not_active Expired - Fee Related
-
2004
- 2004-09-17 US US10/944,316 patent/US7217627B2/en not_active Expired - Lifetime
-
2007
- 2007-04-10 US US11/786,168 patent/US20070187757A1/en not_active Abandoned
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6417547B2 (en) * | 1999-04-23 | 2002-07-09 | Samsung Electronics Co., Ltd. | Semiconductor device with a halo structure |
US6596554B2 (en) * | 1999-09-02 | 2003-07-22 | Texas Instruments Incorporated | Body-tied-to-source partially depleted SOI MOSFET |
US6437406B1 (en) * | 2000-10-19 | 2002-08-20 | International Business Machines Corporation | Super-halo formation in FETs |
US6518136B2 (en) * | 2000-12-14 | 2003-02-11 | International Business Machines Corporation | Sacrificial polysilicon sidewall process and rapid thermal spike annealing for advance CMOS fabrication |
US20030123504A1 (en) * | 2001-12-31 | 2003-07-03 | Yue Liu | Optoelectronic devices and methods of production |
US20040004250A1 (en) * | 2002-06-24 | 2004-01-08 | Youichi Momiyama | Semiconductor device and method of fabricating the same |
Also Published As
Publication number | Publication date |
---|---|
US20050077573A1 (en) | 2005-04-14 |
KR20050028571A (en) | 2005-03-23 |
KR100588786B1 (en) | 2006-06-12 |
US7217627B2 (en) | 2007-05-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7217627B2 (en) | Semiconductor devices having diffusion barrier regions and halo implant regions and methods of fabricating the same | |
US6184112B1 (en) | Method of forming a MOSFET transistor with a shallow abrupt retrograde dopant profile | |
US6037639A (en) | Fabrication of integrated devices using nitrogen implantation | |
US20070205441A1 (en) | Manufacturing method of semiconductor device suppressing short-channel effect | |
US6403433B1 (en) | Source/drain doping technique for ultra-thin-body SOI MOS transistors | |
US6465315B1 (en) | MOS transistor with local channel compensation implant | |
EP1068637A1 (en) | Reduced channel length lightly doped drain transistor using a sub-amorphous large tilt angle implant to provide enhanced lateral diffusion | |
US6838329B2 (en) | High concentration indium fluorine retrograde wells | |
US7071069B2 (en) | Shallow amorphizing implant for gettering of deep secondary end of range defects | |
US6080630A (en) | Method for forming a MOS device with self-compensating VT -implants | |
US7151032B2 (en) | Methods of fabricating semiconductor devices | |
US5851889A (en) | Semiconductor gate conductor with a substantially uniform doping profile having minimal susceptibility to dopant penetration into the underlying gate dielectric | |
US6313020B1 (en) | Semiconductor device and method for fabricating the same | |
US7235450B2 (en) | Methods for fabricating semiconductor devices | |
KR100597462B1 (en) | Method for fabricating transistor of semiconductor device | |
US7160783B2 (en) | MOS transistor and method of manufacturing the same | |
KR100549575B1 (en) | Method of manufacturing PMOS transistor of semiconductor device | |
KR100720405B1 (en) | Manufacturing method of semiconductor device | |
KR100451318B1 (en) | Semiconductor fabrication method for enhancing reliability by minimizing channeling phenomenon in ion implantation process | |
KR100743620B1 (en) | Low junction formation method of semiconductor device | |
KR100588783B1 (en) | Semiconductor device manufacturing method | |
KR100598303B1 (en) | Manufacturing Method of Semiconductor Device | |
KR100567031B1 (en) | Manufacturing method of semiconductor device | |
KR100824661B1 (en) | Manufacturing method of semiconductor device | |
KR100567030B1 (en) | Transistor manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |