US20070170515A1 - Structure and method for enhanced triple well latchup robustness - Google Patents
Structure and method for enhanced triple well latchup robustness Download PDFInfo
- Publication number
- US20070170515A1 US20070170515A1 US11/275,644 US27564406A US2007170515A1 US 20070170515 A1 US20070170515 A1 US 20070170515A1 US 27564406 A US27564406 A US 27564406A US 2007170515 A1 US2007170515 A1 US 2007170515A1
- Authority
- US
- United States
- Prior art keywords
- well
- semiconductor
- semiconductor layer
- isolation structure
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title description 32
- 238000002955 isolation Methods 0.000 claims abstract description 132
- 239000000758 substrate Substances 0.000 claims abstract description 80
- 239000004065 semiconductor Substances 0.000 claims description 343
- 229910044991 metal oxide Inorganic materials 0.000 claims description 6
- 150000004706 metal oxides Chemical class 0.000 claims description 6
- 230000000295 complement effect Effects 0.000 claims description 5
- 238000009792 diffusion process Methods 0.000 description 20
- 238000005516 engineering process Methods 0.000 description 19
- 230000008569 process Effects 0.000 description 18
- 238000010586 diagram Methods 0.000 description 13
- 239000002019 doping agent Substances 0.000 description 6
- 230000003466 anti-cipated effect Effects 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 4
- 238000012986 modification Methods 0.000 description 4
- 230000004048 modification Effects 0.000 description 4
- 239000003990 capacitor Substances 0.000 description 3
- 230000009977 dual effect Effects 0.000 description 3
- 239000012212 insulator Substances 0.000 description 3
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- 229910052787 antimony Inorganic materials 0.000 description 2
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 239000005380 borophosphosilicate glass Substances 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 238000002347 injection Methods 0.000 description 2
- 239000007924 injection Substances 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 230000003071 parasitic effect Effects 0.000 description 2
- 229910052698 phosphorus Inorganic materials 0.000 description 2
- 239000011574 phosphorus Substances 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 230000006978 adaptation Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000008030 elimination Effects 0.000 description 1
- 238000003379 elimination reaction Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 230000005865 ionizing radiation Effects 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000001172 regenerating effect Effects 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
- 239000000243 solution Substances 0.000 description 1
- -1 such as Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
- H10D84/859—Complementary IGFETs, e.g. CMOS comprising both N-type and P-type wells, e.g. twin-tub
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/761—PN junctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/351—Substrate regions of field-effect devices
- H10D62/357—Substrate regions of field-effect devices of FETs
- H10D62/364—Substrate regions of field-effect devices of FETs of IGFETs
- H10D62/378—Contact regions to the substrate regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
- H10D84/854—Complementary IGFETs, e.g. CMOS comprising arrangements for preventing bipolar actions between the different IGFET regions, e.g. arrangements for latchup prevention
Definitions
- CMOS device comprising a substrate with a first conductivity type (e.g., a p ⁇ substrate). Above the substrate is a first semiconductor layer with the first conductivity type (e.g., a buried p+ layer). Above the first semiconductor layer is a second semiconductor layer with a second conductivity type (e.g., an buried n+ layer).
- a first conductivity type e.g., a p ⁇ substrate
- a first semiconductor layer with the first conductivity type e.g., a buried p+ layer
- second semiconductor layer with a second conductivity type e.g., an buried n+ layer
- the primary function of the first semiconductor layer 302 is to compensate for n-channel MOSFET threshold voltage scattering and the primary function of the second semiconductor layer 303 is to isolate the second semiconductor well 312 from the substrate 301 .
- this embodiment creates a high capacitance triple well capacitor with the first 302 and second 303 semiconductor layers. It also provides a high-doping to low-doping interface (e.g., p+ layer to p ⁇ substrate interface) between the first semiconductor layer 302 and the substrate 301 having the same conductivity type and creates a low shunt resistance. This interface prevents minority carrier collection in the first semiconductor well (e.g., n-well) for external latchup.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Element Separation (AREA)
Abstract
Description
- 1. Field of the Invention
- The embodiments of the invention generally relate to metal oxide semiconductor field effect transistor (MOSFET) devices, and, more particularly, to triple well technology in such MOSFET devices.
- 2. Description of the Related Art
- Both noise isolation and the elimination of CMOS latchup are significant issues in advanced complementary metal oxide semiconductor (CMOS) technology and bipolar CMOS (BiCMOS) Silicon Germanium (SiGe) technology. More particularly, as MOSFET threshold voltages decrease, the need to isolate circuitry from noise sources becomes more important and has lead to an increased interest in “isolated MOSFETs” (i.e., triple well technology). In current triple well technology, a buried n-type layer (i.e., a buried n+ layer) is placed below the p-well and a buried p-type layer (i.e., a p+ layer) is placed below the n-well (or n-well/sub-collector combinations) at the same level, but not displaced. The buried n+ layer serves to isolate the p-well from the p− substrate. It was once believed that triple well technology would eliminate latchup. However, since in the process of isolating the p-well critical parameters that influence latchup robustness are modified, latchup remains a concern for the triple well technology in its current form. Additionally, because the buried n+ layer must overlap the n-wells in order to isolate the p-well, spacing issues present a problem in the current triple well CMOS formation process.
- In view of the foregoing, embodiments of the invention provide a triple well CMOS device comprising a substrate with a first conductivity type (e.g., a p− substrate). Above the substrate is a first semiconductor layer with the first conductivity type (e.g., a buried p+ layer). Above the first semiconductor layer is a second semiconductor layer with a second conductivity type (e.g., an buried n+ layer). The CMOS device also comprises both a first semiconductor well with the second conductivity type (e.g., an n-well) and a second semiconductor well with the first conductivity type (e.g., a p-well or an isolated epitaxial p-type area) that are positioned adjacent to each other and above the second semiconductor layer such that the second semiconductor well is isolated from the substrate.
- In one embodiment of the device the first and second semiconductor layers can each have the same defined dimensions (e.g., the same length) and can be directly aligned. For example, the first semiconductor layer can have first outer edges, the second semiconductor layer can have second outer edges, and the first outer edges can be aligned directly below the second outer edges. In another embodiment of the device the first semiconductor layer can comprise a blanket layer. The second semiconductor layer can have defined dimensions (e.g., a defined length) and, specifically, can have second outer edges that are positioned above the first semiconductor layer such that the first semiconductor layer extends laterally beyond the second outer edges. In yet another embodiment the first semiconductor layer can be placed either above or below the second semiconductor layer and can have defined dimensions (e.g., a defined length) with first outer edges. The first semiconductor layer and the second semiconductor layer can be positioned relative to each other such that at least one side of the second semiconductor layer extends laterally beyond one of the first outer edges of the first semiconductor layer. As with the previously described embodiments, in this embodiment both the first and second semiconductor wells are positioned above the second semiconductor layer. However, the first semiconductor well is positioned above that side of the second semiconductor layer that extends beyond the first semiconductor layer such that the second semiconductor well and not the first semiconductor well is positioned above the first semiconductor layer.
- Thus, all three of the above-described embodiments of the invention address the issue of latchup by adding the second semiconductor layer (e.g., n+ layer) not only beneath the second semiconductor well (e.g., the p-well ) but also beneath the first semiconductor well (e.g., the n-well). This n+ layer degrades the vertical pnp device lowering the vertical bipolar current gain of the pnp and reducing series shunt resistance of pnpn by lowering the n-well contact to p+ device resistance (i.e., the effective n-well shunt resistance). Additionally, all three of these embodiments eliminate the spacing issues by extending the n+ layer and address n-channel MOSFET threshold voltage scattering by providing the p+ layer.
- Each of these embodiments of the device can also comprise an isolation structure (e.g., a trench isolation structure (TI) or a deep trench isolation structure (DT)) within the device that extends from a top surface of the device to below an upper surface of the second semiconductor layer such that it eliminates lateral devices and, thereby, improves latchup robustness. The isolation structure can either bifurcate the first semiconductor well or can separate the first semiconductor well from the second semiconductor well. If the isolation structure separates the first and second semiconductor wells, then that portion of the second semiconductor layer below the second semiconductor well must abut the isolation structure to ensure that the second semiconductor well is isolated from the substrate.
- Each of these embodiments of the device can also comprise an additional isolation structure (e.g., either an additional trench isolation structure (TI) or an additional deep trench isolation structure (DT)) that surrounds the perimeter of the device in order to isolate the device from other devices on the substrate.
- Lastly, each of these embodiments of the device can also comprise a sub-collector region having the second conductivity type between the first semiconductor well and the second semiconductor layer. The sub-collector region comprises a higher concentration of a second conductivity type dopant than either the first semiconductor well or the second semiconductor layer and further improves latchup robustness.
- Embodiments of the method of forming the triple well CMOS device described above comprise forming a first semiconductor layer with the first conductivity type (e.g., a buried p+ layer) above a substrate with the same first conductivity type (e.g., a p− substrate). A second semiconductor layer with a second conductivity type (e.g., a buried n+ layer) is formed above the first semiconductor layer. A first semiconductor well with the second conductivity type (e.g., an n-well) is formed above the second semiconductor layer. Additionally, a second semiconductor well with the first conductivity type (e.g., a p-well) is formed adjacent to the first semiconductor well above the second semiconductor layer.
- In one embodiment of the invention the first semiconductor layer can be formed with defined dimensions (e.g., a defined length) such that it has first outer edges. The second semiconductor layer can also be formed with the same defined dimensions and can have second outer edges that are aligned directly above the first outer edges. Thus, both the first semiconductor layer and the second semiconductor layer are positioned below both of the wells. Similarly, in another embodiment of the invention, the first semiconductor layer can be formed as a blanket layer and the second semiconductor layer can be formed with defined dimensions (e.g., a defined length) such that it has second outer edges. The second outer edges can be positioned above the blanket layer such that both the first semiconductor layer and the second semiconductor layer are positioned below both of the wells. In yet another embodiment of the invention, the first semiconductor layer can be formed with defined dimensions (e.g., a defined length) and, specifically, can be formed with first outer edges. The second semiconductor layer of this embodiment can be formed above the first semiconductor layer such that at least one side of the second semiconductor layer extends laterally beyond one of the first outer edges of the first semiconductor layer. In this embodiment both the first and second semiconductor wells are formed above the second semiconductor layer. However, the first semiconductor well is formed on that side of the second semiconductor layer that extends beyond the first semiconductor layer such that only the second semiconductor well is positioned above the first semiconductor layer.
- Additionally, the method can comprise forming an isolation structure that extends from a top surface of the device to below an upper surface of the second semiconductor layer so as to eliminate lateral devices and, thereby, improve latchup robustness. The isolation structure can be formed to bifurcate the first semiconductor well. Alternatively, the isolation structure can be formed to separate the first semiconductor well and the second semiconductor well. However, if the isolation structure separates the first and second semiconductor wells, it must further be formed such that a portion of the second semiconductor layer below the second semiconductor well abuts the isolation structure in order to isolate the second semiconductor well from the substrate. This isolation structure can be formed as either a trench isolation structure (TI) that extends from the top surface of the device to below the upper surface of the second semiconductor layer but above the level of the first semiconductor layer. Alternatively, this isolation structure can be formed as a deep trench isolation structure (DT) that extends from the top surface of device into the substrate below the level of the first semiconductor layer.
- The method can also comprise forming an additional isolation structure around the perimeter of the device, simultaneously with forming the above-described isolation structure. This additional isolation structure can isolate the device from other devices formed on the same substrate.
- To further improve latchup robustness within the device, the method can comprise before forming the first semiconductor well, forming a sub-collector region with the second conductivity type above one side of the second semiconductor layer and then, forming the first semiconductor well above the sub-collector region.
- These and other aspects of the embodiments of the invention will be better appreciated and understood when considered in conjunction with the following description and the accompanying drawings. It should be understood, however, that the following descriptions, while indicating embodiments of the invention and numerous specific details thereof, are given by way of illustration and not of limitation. Many changes and modifications may be made within the scope of the embodiments of the invention without departing from the spirit thereof, and the embodiments of the invention include all such modifications.
- The embodiments of the invention will be better understood from the following detailed description with reference to the drawings, in which:
-
FIG. 1 is a schematic diagram illustrating a cross-section view of a triple well CMOS structure; -
FIG. 2 is a schematic diagram illustrating a cross-section view of an embodiment of a triple well CMOS structure of the invention; -
FIG. 3 is a schematic diagram illustrating a cross-section view of another embodiment of a triple well CMOS structure of the invention; -
FIGS. 4 a-b are schematic diagrams illustrating cross-section views of another embodiment of a triple well CMOS structure of the invention; -
FIG. 5 is a schematic diagram illustrating additional features incorporated into the structure ofFIG. 3 ; -
FIG. 6 is a schematic diagram illustrating additional features incorporated into the structure ofFIG. 3 ; -
FIG. 7 is a schematic diagram illustrating additional features incorporated into the structure ofFIG. 3 ; -
FIG. 8 is a schematic diagram illustrating additional features incorporated into the structure ofFIG. 3 ; -
FIG. 9 is a schematic diagram illustrating additional features incorporated into the structure ofFIG. 4 ; -
FIG. 10 is a schematic diagram illustrating additional features incorporated into the structure ofFIG. 4 ; -
FIG. 11 is a schematic diagram illustrating additional features incorporated into the structure ofFIG. 4 ; -
FIG. 12 is a schematic diagram illustrating additional features incorporated into the structure ofFIG. 4 ; and -
FIG. 13 is a flow diagram illustrating an embodiment of the method of the invention. - The embodiments of the invention and the various features and advantageous details thereof are explained more fully with reference to the non-limiting embodiments that are illustrated in the accompanying drawings and detailed in the following description. It should be noted that the features illustrated in the drawings are not necessarily drawn to scale. Descriptions of well-known components and processing techniques are omitted so as to not unnecessarily obscure the embodiments of the invention. The examples used herein are intended merely to facilitate an understanding of ways in which the embodiments of the invention may be practiced and to further enable those of skill in the art to practice the embodiments of the invention. Accordingly, the examples should not be construed as limiting the scope of the embodiments of the invention.
- As mentioned above, and referring to
FIG. 1 ,CMOS devices 10 that are formed using current state of the art triple well technology typically comprise a buriedn+ layer 3 placed below the p-well 12 and a buriedp+ layer 2 placed below the n-well 11 (or n-well/sub-collector combinations) at the same level as then+ layer 3, but not displaced. Thep+ layer 2 compensates for n-channel MOSFET threshold voltage scattering. Then+ layer 3 serves to isolate the p-well 12 from the p−substrate 1 and, thereby, improves the latchup robustness under the n-well 11. However, while it was once believed that triple well technology would eliminate latchup, latchup remains a concern for the triple well technology in its current form (e.g., as illustrated inFIG. 1 ). Specifically, in the process of isolating the p-well 12, critical parameters that influence latchup robustness are modified. Namely, thep+ layer 2 creates a low-resistance collector vertical pnp bipolar transistor and then+ layer 3 creates a high npn bipolar current gain. These vertical devices, when cross-coupled together, cause an increase in the bipolar current gain product. Thus, CMOS latchup is still a concern with current triple well technology. - More particularly, by using triple well technology the pnp parasitic current gain can be significantly reduced below the base dual well CMOS levels. Additionally, the addition of the n-type buried
layer 3 increases the npn bipolar current gain. The reduction of the pnp bipolar current gain is a function of the buried layer design, but the increase in the npn bipolar current gain is inevitable because of the placement of the buried n-layer 3 under the p-well 12 of the n-channel MOSFET structure. The reduction of one bipolar current gain and the enhancement of the second bipolar current gain changes the relationships, as well as the sensitivity of the undershoot and the overshoot. - Latchup occurs in CMOS technology when a semiconductor pnpn network undergoes regenerative feedback between the parasitic pnp and npn bipolar current gain. A first criteria is that the pnp and npn bipolar transistors must be in forward active. A second criteria for CMOS latchup is when the following inequality is satisfied,
when CMOS latchup is initiated the holding current condition can be expressed as
In the case where the npn current gain is significantly increased,
and the complimentary case, - Thus, for the device of
FIG. 1 , the pnp bipolar current gain is significantly reduced below unity, the npn bipolar current gain is greater than unity, and the product of the bipolar current gain is greater than one. - Hence, the symmetry of the product of the bipolar current gains in the triple well structure is distinct from the dual well bipolar current gain symmetry. In advanced CMOS, typically the npn bipolar current gain is higher than the pnp bipolar current gain; in merged triple well structures, as illustrated in
FIG. 1 , this asymmetry of bipolar gains is further enhanced with a greater difference between the npn and the pnp bipolar transistor. As a result, the triple well process may be more sensitive to the negative undershoot phenomena, but less sensitive to the positive overshoot phenomena. A very important advantage of the merged triple well structure over dual-well CMOS is that the latchup phenomena is not a strong function of the substrate doping concentration but a function of the p-well and the n-type isolation layer design choices. In the scaling of CMOS, RF CMOS, and BiCMOS technology, higher substrate doping concentrations can be used to further decrease the noise concern between digital, analog and RF circuits and sub-functions. Additionally, the electrical isolation of the n-channel MOSFETs from the substrate can also reduce the effects from single event latchup (SEL) from ionizing radiation sources, heavy ions and alpha particles (see references [1-7]). The isolation from the substrate makes the merged triple well less sensitive to other sources of minority carrier injection into the substrate, such as Cable Discharge Events (CDE) (see references [8-13]). Thus, the triple well structure has advantages over the dual well structure; however, structural solutions are needed to improve the latchup robustness of this triple well structure. Additionally, because the n-layer 3 must overlap the n-well 11 in order to isolate the p-well 12 spacing issues present problems in the current triple well formation process. - In view of the foregoing, disclosed herein is a triple well CMOS device structure that addresses the issue of latchup by adding an n+buried layer not only beneath the p-well to isolate the p-well from the p− substrate but also beneath the n-wells. This n+ buried layer degrades the vertical pnp bipolar current gain. The structure eliminates the spacing issues between the n-well and n+ buried layer during the formation process by extending the n+ buried layer below the entire device and not just the p-well. The structure also addresses the issue of threshold voltage scattering by providing a p+ buried layer below the entire device under the n+ buried layer or below the p-well side of the device either under or above the n+ buried layer.
-
FIGS. 2-4 illustrate three embodiments of the triple well CMOS device of the invention. -
FIG. 2 provides a triplewell CMOS device 200 comprising asubstrate 201, with a first conductivity type (e.g., a low-doped p-type substrate (i.e., p− substrate)). Above thesubstrate 201 is afirst semiconductor layer 202 also with this first conductivity type (e.g., a high-doped p-type layer (i.e., a buried p+ layer)). Above thefirst semiconductor layer 202 is asecond semiconductor layer 203 with a second conductivity type (e.g., a high-doped n-type layer (i.e., a buried n+ layer). Above thesecond semiconductor layer 203 is a first semiconductor well 211 with the second conductivity type (e.g., an n-well) and a second semiconductor well 212 with the first conductivity type (e.g., a p-well or an isolated expitaxial p-type region). In this particular embodiment of the invention, thefirst semiconductor layer 202 can have the same dimensions and particularly, the same length as thesecond semiconductor layer 203. For example, thefirst semiconductor layer 202 can have firstouter edges 222, thesecond semiconductor layer 203 can have secondouter edges 223, and the firstouter edges 222 can be aligned directly below the secondouter edges 223. - As with the prior art triple well technology, the primary function of the
first semiconductor layer 202 is to compensate for n-channel MOSFET threshold voltage scattering and the primary function of thesecond semiconductor layer 203 is to isolate the second semiconductor well 212 from thesubstrate 201. Additionally, this embodiment creates a high capacitance triple well capacitor with the first 202 and second 203 semiconductor layers. It also provides a high-doping to low-doping interface (e.g., p+ layer to p− substrate interface) between thefirst semiconductor layer 202 and thesubstrate 201 having the same conductivity type and creates a low shunt resistance. This interface prevents minority carrier collection in the first semiconductor well (e.g., n-well) for external latchup. -
FIG. 3 provides a triplewell CMOS device 300 comprising asubstrate 301, with a first conductivity type (e.g., a low-doped p-type substrate (i.e., p− substrate)). Above thesubstrate 301 is afirst semiconductor layer 302 also with this first conductivity type (e.g., a high-doped p-type layer (i.e., a buried p+ layer)). Above thefirst semiconductor layer 302 is asecond semiconductor layer 303 with a second conductivity type (e.g., a high-doped n-type layer (i.e., a buried n+ layer). Above thesecond semiconductor layer 303 is a first semiconductor well 311 with the second conductivity type (e.g., an n-well) and a second semiconductor well 312 with the first conductivity type (e.g., a p-well or an isolated expitaxial p-type region). In this particular embodiment of the invention, thefirst semiconductor layer 302 can be longer than thesecond semiconductor layer 303. For example, thefirst semiconductor layer 302 can comprise a blanket layer over thesubstrate 301. Thesecond semiconductor layer 303 can have defined dimensions and, particularly, a defined length with secondouter edges 323 above the blanket layer such that thefirst semiconductor layer 302 extends laterally beyond the secondouter edges 323. - As with the prior art triple well technology, the primary function of the
first semiconductor layer 302 is to compensate for n-channel MOSFET threshold voltage scattering and the primary function of thesecond semiconductor layer 303 is to isolate the second semiconductor well 312 from thesubstrate 301. Additionally, as with the embodiment illustrated inFIG. 2 , this embodiment creates a high capacitance triple well capacitor with the first 302 and second 303 semiconductor layers. It also provides a high-doping to low-doping interface (e.g., p+ layer to p− substrate interface) between thefirst semiconductor layer 302 and thesubstrate 301 having the same conductivity type and creates a low shunt resistance. This interface prevents minority carrier collection in the first semiconductor well (e.g., n-well) for external latchup. -
FIGS. 4 a and 4 b illustrate another embodiment of the triple well CMOS device structure of the invention. Each of thedevices 400 a ofFIG. 4 a and 400 b ofFIG. 4 b comprise a substrate with a first conductivity type (e.g., a low-doped p-type substrate (i.e., p− substrate)). Above thesubstrate 401 are both afirst semiconductor layer 402 with this first conductivity type (e.g., a high-doped p-type layer (i.e., a buried p+ layer)) and asecond semiconductor layer 403 with a second conductivity type (e.g., a high-doped n-type layer (i.e., a buried n+ layer). Both a first semiconductor well 411 with the second conductivity type (e.g., an n-well) and a second semiconductor well 412 with the first conductivity type (e.g., a p-well or an isolated expitaxial p-type region) are positioned above thesecond semiconductor layer 403. However, in this particular embodiment of the invention, thefirst semiconductor layer 402 can be positioned either below the second semiconductor layer 403 (as illustrated indevice 400 a ofFIG. 4 a) or above the second semiconductor layer 403 (as illustrated indevice 400 b ofFIG. 4 b). Thefirst semiconductor layer 402 has defined dimensions (e.g., a defined length) with first outer edges 422 a-b. Regardless of whether thefirst semiconductor layer 402 is above or below thesecond semiconductor layer 403, oneside 443 of thesecond semiconductor layer 403 extends laterally beyond one of the first outer edges (e.g., firstouter edge 422 a) of thefirst semiconductor layer 402. Additionally, thefirst semiconductor well 411 is positioned on thatside 443 of thesecond semiconductor layer 403 that extends beyond thefirst semiconductor layer 402 such that the second semiconductor well 412 and not thefirst semiconductor well 411 is positioned above thefirst semiconductor layer 402. - As with the prior art triple well technology, the primary function of the
first semiconductor layer 402 is to compensate for n-channel MOSFET threshold voltage scattering and the primary function of thesecond semiconductor layer 403 is to isolate the second semiconductor well 412 from thesubstrate 401. This embodiment creates a low resistance region on the first semiconductor well 411 side of the device 400 and a lower pnp gain characteristic. This embodiment also allows for an increase in the collector resistance of the vertical npn transistor on the second semiconductor well 412 side of the device by increasing the sheet resistance of then+ layer 403 under the isolated p-well 412. Additionally, thep+ layer 402 below the p-well compensates for n-channel MOSFET threshold voltage scattering. - The
CMOS devices n+ diffusion region 161 and a firstp+ diffusion region 162 above the first semiconductor well 211, 311, 411 and a secondn+ diffusion region 163 and a secondp+ diffusion region 164 above the second semiconductor well 212, 312, 412. The firstn+ diffusion region 161 can represent a contact to the n-well. The firstp+ diffusion region 162 can represent any p+ device, e.g., a p+ diode, a p-FET, a bipolar transistor, a p-doped resistor, etc. The secondn+ diffusion region 163 can represent any n+ device, e.g., an n+ diode, an n-FET, a bipolar transistor, an n-doped resistor, etc. The secondp+ diffusion region 164 can represent a contact to the p-well 212, 312, 412. Each of diffusion regions 161-164 may be separated by shallow trench isolation structures (STI) 170 (e.g., insulator-filled trenches that extend into the wells just below the diffusion regions 161-164). - Thus, all three of the above-described embodiments of the invention (
devices second semiconductor layer second semiconductor layer n+ layer p+ layer - It should be understood that while the first conductivity type is described herein for illustration purposes as a p-type conductivity and the second conductivity type is described herein for illustration purposes as an n-type conductivity, the reverse conductivity is also anticipated. Additionally, those skilled in the art will recognize that the semiconductor layers and wells of the invention may be doped with appropriate dopants at appropriate concentrations suitable to achieve the desired conductivity type and doping-level. For example, a p− substrate, a p+ layer, and a p-well may each be doped with a suitable p-type dopant, such as, Boron. Alternatively, an n+ layer, an n-well, and an n-type sub-collector region may each be doped with a suitable n-type dopant, such as, Phosphorus, Arsenic or Antimony.
- In addition to the features described above, each of these above-described embodiments of the invention can also comprise an isolation structure that extends from the top surface of the device to below an upper surface of the second semiconductor layer serves to eliminate all lateral devices (e.g., lateral npn, pnp, or pnpn devices) and, thereby, improve latchup robustness. Specifically, this isolation structure can be a trench isolation structure (TI) (e.g., an insulator-filled trench such as a back end of line (BEOL) BPSG or PSG inter-level dielectric-filled trench) that extends from the top surface of the device to below the upper surface of the second semiconductor layer. Alternatively, this isolation structure can be a deep trench isolation structure (DT) (e.g., an oxide or other insulator-lined trench filled with a semiconductor material, such as polysilicon) that extends from the top surface of the device just below the STI structures 161-164 into the substrate below the level of the first semiconductor layer. Additionally, this isolation structure can either bifurcate the first semiconductor well or separate the first and second semiconductor wells. If the isolation structure separates the first and second semiconductor wells, then a portion of the second semiconductor layer below the second semiconductor well must abut the isolation structure. For example,
FIGS. 5-8 illustrate an isolation structure incorporated intodevice 300 ofFIG. 3 andFIGS. 9-12 illustrate an isolation structure incorporated into adevice 400 a ofFIG. 4 a. While such isolation structures are not specifically illustrated fordevice 200 ofFIG. 2 , those skilled in the art will recognize that due to the similarity of thedevices FIGS. 5-8 . Similarly, while such isolation structures are not specifically illustrated fordevice 400 b ofFIG. 4 b, those skilled in the art will recognize that due to the similarity of thedevices FIGS. 9-12 . - More particularly,
FIG. 5 illustrates anisolation structure 551 incorporated into thedevice 300 ofFIG. 3 . Theisolation structure 551 comprises a deep trench isolation structure (DT) that extends from thetop surface 591 of thedevice 500 just below a shallow trench isolation structure (STI) 170 to below theupper surface 531 of the second semiconductor layer 503 through thefirst semiconductor layer 502 and into thesubstrate 501. Theisolation structure 551 bifurcates thefirst semiconductor well 511. As illustrated, the second semiconductor layer 503 comprises twodiscrete portions gap 553 such that it extends into thesubstrate 501 without contacting the second semiconductor layer 503. However, it is anticipated that either one or both portions 503 a-b of the second semiconductor layer may abut theisolation structure 551. -
FIG. 6 illustrates anisolation structure 651 incorporated into thedevice 300 ofFIG. 3 . Theisolation structure 651 comprises a trench isolation structure (TI) that extends from thetop surface 691 of thedevice 600 to below anupper surface 631 of the second semiconductor layer 603, but above the level of thefirst semiconductor layer 602. Theisolation structure 651 bifurcates thefirst semiconductor well 611. As illustrated, the second semiconductor layer 603 comprises twodiscrete portions gap 653 such that theisolation structure 651 extends between the portions 603 a-b but does contact them. However, it is anticipated that either one or both portions 603 a-b of the second semiconductor layer may abut theisolation structure 651. -
FIG. 7 illustrates anisolation structure 751 incorporated into thedevice 300 ofFIG. 3 . Theisolation structure 751 comprises a deep trench isolation structure (DT) that extends from thetop surface 791 of thedevice 700 just below a shallow trench isolation structure (STI) 170 to below theupper surface 731 of the second semiconductor layer 703 through the first semiconductor layer 702 and into thesubstrate 701. Theisolation structure 551 separates the first semiconductor well 711 from thesecond semiconductor well 712. To ensure that the second semiconductor well 712 remains isolated from thesubstrate 701 thatportion 703 b of the second semiconductor layer 703 that is positioned below thesecond semiconductor well 712 abuts theisolation structure 751. WhileFIG. 7 illustrates bothportions portion 703 a. -
FIG. 8 illustrates anisolation structure 851 incorporated into thedevice 300 ofFIG. 3 . Theisolation structure 851 comprises a trench isolation structure (TI) that extends from thetop surface 891 of thedevice 800 to below anupper surface 831 of the second semiconductor layer 803 but above the level of thefirst semiconductor layer 802. Theisolation structure 851 separates the first semiconductor well 811 from thesecond semiconductor well 812. To ensure that the second semiconductor well 812 remains isolated from thesubstrate 801 thatportion 803 b of the second semiconductor layer 803 a-b that is positioned below thesecond semiconductor well 812 abuts theisolation structure 851. WhileFIG. 8 illustrates bothportions portion 803 a. -
FIG. 9 illustrates anisolation structure 951 incorporated into thedevice 400 a ofFIG. 4 a. Theisolation structure 951 comprises a deep trench isolation structure (DT) that extends from thetop surface 991 of thedevice 900 just below a shallow trench isolation structure (STI) 170 to below theupper surface 931 of the second semiconductor layer 903 adjacent to thefirst semiconductor layer 902 and into thesubstrate 901 below the level of thefirst semiconductor layer 902. Theisolation structure 951 bifurcates thefirst semiconductor well 911. As illustrated, the second semiconductor layer 903 comprises twodiscrete portions gap 953 such that theisolation structure 951 extends into the substrate without contacting the second semiconductor layer 903. However, it is anticipated that either one or both portions 903 a-b of the second semiconductor layer may abut theisolation structure 951. -
FIG. 10 illustrates anisolation structure 1051 incorporated into thedevice 400 a ofFIG. 4 a. Theisolation structure 1051 comprises a trench isolation structure (TI) that extends from thetop surface 1091 of thedevice 1000 to below anupper surface 1031 of thesecond semiconductor layer 1003 but above an upper surface of thefirst semiconductor layer 1002. Theisolation structure 1051 bifurcates thefirst semiconductor well 1011. As illustrated, theisolation trench 1051 contacts thesecond semiconductor layer 1003. However, it is understood that thesemiconductor layer 1003 could comprises two discrete portions separated by a gap such that theisolation structure 1051 extends between the portions but does contact them. -
FIG. 11 illustrates anisolation structure 1151 incorporated into thedevice 400 a ofFIG. 4 a. Theisolation structure 1151 comprises a deep trench isolation structure (DT) that extends from thetop surface 1191 of thedevice 1100 just below a shallow trench isolation structure (STI) 170 to below theupper surface 1131 of the second semiconductor layer 703 adjacent tofirst semiconductor layer 1102 and into thesubstrate 1101. Theisolation structure 1151 separates the first semiconductor well 1111 from thesecond semiconductor well 1112. To ensure that the second semiconductor well 1112 remains isolated from thesubstrate 1101, thatportion 1103 b of the second semiconductor layer 1103 a-b that is positioned below thesecond semiconductor well 1112 abuts theisolation structure 751. WhileFIG. 11 illustrates bothportions portion 1103 a. -
FIG. 12 illustrates an isolation structure 1251 incorporated into thedevice 400 a ofFIG. 4 a. The isolation structure 1251 comprises a trench isolation structure (TI) that extends from thetop surface 1291 of thedevice 1200 to below anupper surface 1231 of the second semiconductor layer 1203, but above the level of thefirst semiconductor layer 1202. The isolation structure 1251 separates the first semiconductor well 1211 from thesecond semiconductor well 1212. To ensure that the second semiconductor well 1212 remains isolated from thesubstrate 1201, thatportion 1203 b of the second semiconductor layer 1203 a-b that is positioned below thesecond semiconductor well 1212 abuts the isolation structure 1251. WhileFIG. 12 illustrates bothportions portion 1203 a. - The type of isolation structure used can be a function of the type of wafer technology used to form the device and, particularly, a function of the thickness of the wafer.
- Each of the above-described embodiments of the invention can also comprise an
additional isolation structure 152. For example, theadditional isolation structure 152 can be either an additional trench isolation structure (TI) (seeFIGS. 6, 8 , 10, and 12) that extends from the top surface of the device to below an upper surface of the second semiconductor layer or an additional deep trench isolation structure (DT) (seeFIGS. 5, 7 , 9, and 11) that extends from the top surface of the device just below a shallow trench isolation structure (STI) into the substrate. Thisadditional isolation structure 152 can surround the perimeter of the device in order to isolate the device from other devices on the substrate. - Lastly, each of the above-described embodiments of the invention can also comprise a
sub-collector region 160 positioned between the first semiconductor well and the second semiconductor layer. For example, as illustrated inFIGS. 5-12 , thesub-collector region 160 can comprise a semiconductor region having a higher concentration of the second conductivity type dopant than either the first semiconductor well or the second semiconductor layer. This sub-collector region with a very high doping concentration can further degrade the vertical bipolar current gain, providing a very low resistance shunt back to the first semiconductor well (n-well) so as to further prevent latchup from occurring. - Referring to
FIG. 13 , embodiments of the method of forming the triple well CMOS device with the required and optional features described above comprise forming above a substrate with a first type conductivity both a first semiconductor layer with the first conductivity type (e.g., a buried p+ layer) type (e.g., a p− substrate) (1302) and a second semiconductor layer with a second conductivity type (e.g., a buried n+ layer) (1308). A first semiconductor well with the second conductivity type (e.g., an n-well) is formed above one side of the second semiconductor layer and second semiconductor well with the first conductivity type (e.g., a p-well) is formed above a second side of the second semiconductor layer adjacent to the first semiconductor well (1318). The above-mentioned buried layers and wells with differing conductivity types may be formed using well-known deposition, implantation and/or out-diffusion techniques. P-type wells and layers may be doped with appropriate levels of Boron. N-type wells and layers may be doped with appropriate levels of Phosphorus, Arsenic, or Antimony. - More particularly, referring to
FIG. 2 , thefirst semiconductor layer 202 can be formed (at process 1302) with a defined length such that it has first outer edges 222 (1306). Thesecond semiconductor layer 203 can be formed (at process 1308) above the first semiconductor layer and with the same defined length such that it has secondouter edges 223 that are aligned directly above the first outer edges 222 (1312). Thus, when the first andsecond semiconductor wells - Similarly, referring to
FIG. 3 , thefirst semiconductor layer 302 can be formed (at process 1302) as a blanket layer (1304). Thesecond semiconductor layer 303 can be formed (at process 1308) above the first semiconductor layer and with defined dimensions (e.g., a defined length) such that it has secondouter edges 323 that are above the blanket layer 303 (1310). Thus, as with the embodiment described above, when the first andsecond semiconductor wells - Referring to
FIGS. 4 a-b, thefirst semiconductor layer 402 and thesecond semiconductor layer 403 may be formed (atprocess 1302 and 1308) such that thefirst semiconductor layer 402 is either above or below thesecond semiconductor layer 403 relative to thesubstrate 401. Regardless of the relative positioning of the first and second semiconductor layers 402 and 403, thefirst semiconductor layer 402 can be formed (at process 1306) with a defined length such that is has first outer edges 422 a-b (1306) and thesecond semiconductor layer 403 can be formed (at process 1308) such that at least oneside 443 of thesecond semiconductor layer 403 extends laterally beyond at least one of the first outer edges (e.g., 422 a). Then, when thewells first semiconductor well 411 is formed over theside 443 that extends laterally beyond the outer edge of thefirst semiconductor layer 402. Thus, only the second semiconductor well 412 and not thefirst semiconductor well 411 is formed above the first semiconductor layer 402 (1322). - Additionally, the method can comprise forming an isolation structure that extends from the top surface of the device to below an upper surface of the second semiconductor layer such that it eliminates all lateral devices (e.g., lateral npn, pnp, or pnpn devices) and, thereby, improves latchup robustness (1324, see
FIGS. 5-12 ). The isolation structure can be formed such that it bifurcates the first semiconductor well (1328, seeFIGS. 5-6 and 9-10). Alternatively, the isolation structure can be formed such that it separates the first semiconductor well and the second semiconductor well (1330, seeFIGS. 7-8 and 11-12). If the isolation structure separates the first and second semiconductor wells, it must further be formed such that a portion of the second semiconductor layer below the second semiconductor well abuts the isolation structure in order to isolate the second well from the substrate. - The above-described isolation structure can be formed as a trench isolation structure (TI) (e.g., e.g., an insulator-filled trench such as a back end of line (BEOL) BPSG or PSG inter-level dielectric-filled trench) that extends from the top surface of the device to below an upper surface of the second semiconductor layer but above the level of the first semiconductor layer (see
FIGS. 6, 8 , 10 and 12, and the above discussion of trench isolation structure). Alternatively, the isolation structure can be formed as a deep trench isolation structure (DT) (e.g., an oxide or other insulator-lined trench filled with a semiconductor material, such as polysilicon) that extends from the top surface of the device just below the level of a shallow trench isolation structure (STI) into the substrate below the level of the first semiconductor layer (seeFIGS. 5, 7 , 9 and 11 and above discussion of deep trench isolation structure (DT)). Well-known techniques may be used to form such DT or TI structures. - The method can also comprise forming an additional isolation structure 352, 452 around a perimeter of the device (1326, see
FIGS. 5-12 ). The additional isolation structure can be formed simultaneously with the forming of the above-described isolation structure (at process 1324) and can similarly be formed as either a trench isolation structure (TI) (seeFIGS. 6, 8 , 10 and 12) or deep trench isolation structure (DT) (seeFIGS. 5, 7 , 9 and 12), depending on the wafer technology used to form the device. This additional isolation structure 352, 452 can serve to isolate the device from other devices formed on the same substrate. - The method can also optionally comprise before forming the first semiconductor well, forming a sub-collector region 360,460 with the second conductivity type above the second semiconductor layer and then, forming the first semiconductor well so that it is aligned above the sub-collector region (1316, see
FIGS. 5-12 ). Specifically, the sub-collector region 360, 460 can be formed by implanting a region above the second semiconductor layer with a higher concentration of the second conductivity type dopant than either thesecond semiconductor layer - Lastly, the method can comprise completing the CMOS device formation process. For example, referring to
FIGS. 2-4 a-b, a firstn+ diffusion region 161 and a firstp+ diffusion region 162 can be formed above the first semiconductor well and a secondn+ diffusion region 163 and a secondp+ diffusion region 164 can be formed above the second semiconductor well. The firstn+ diffusion region 161 can be formed as a contact to the n-well. The firstp+ diffusion region 162 can be formed as any p+ device, e.g., a p+ diode, a p-FET, a bipolar transistor, a p-doped resistor, etc. The secondn+ diffusion region 163 can be formed as any n+ device, e.g., an n+ diode, an n-FET, a bipolar transistor, an n-doped resistor, etc. The secondp+ diffusion region 164 can be formed as a contact to the p-well 212, 312, 412. Additionally, shallow trench isolation structures (STI) 170 can be formed to isolate each of the diffusion regions 161-164. - Therefore, disclosed above is a CMOS device structure that establishes a triple well, compensates for threshold voltage scattering, improves latchup robustness, establishes a high well-substrate capacitor, provides low resistance in the substrate and shields the n+ buried layer from minority carrier injection, external latchup and SER issues. Specifically, this triple well CMOS device structure addresses the issue of latchup by adding an n+ buried layer not only beneath the p-well to isolate the p-well from the p− substrate but also beneath the n-well. The n+ buried layer degrades the vertical pnp bipolar current gain and lowers n-well contact to p+ device shunt resistance. The structure eliminates the spacing issues between the n-well and n+ buried layer by entending the n+ buried layer below the entire device. The structure also addresses the issue of threshold voltage scattering by providing a p+ buried layer below the entire device under the n+ buried layer or below the p-well side of the device either under or above the n+ buried layer. Latchup robustness can further be improved by incorporating into the device an isolation structure that either bifurcates the first n-well or separates n-well and the p-well so as to eliminate lateral pnp, npn, or pnpn devices. Latchup robustness can also be improved by incorporating into the device a sub-collector region between the n+ buried layer and the n-well. Lastly, device performance can be improved by providing additional isolation structures around the device perimeter so as to isolate the device from other devices on the same substrate.
- The foregoing description of the specific embodiments will so fully reveal the general nature of the invention that others can, by applying current knowledge, readily modify and/or adapt for various applications such specific embodiments without departing from the generic concept, and, therefore, such adaptations and modifications should and are intended to be comprehended within the meaning and range of equivalents of the disclosed embodiments. It is to be understood that the phraseology or terminology employed herein is for the purpose of description and not of limitation. Therefore, while the embodiments of the invention have been described in terms of preferred embodiments, those skilled in the art will recognize that the embodiments of the invention can be practiced with modification within the spirit and scope of the appended claims.
-
- 1. A. H. Johnston, “The Influence of VLSI Technology Evolution on Radiation-Induced Latchup in Space Systems,” IEEE Transactions on Nuclear Science, Vol. 43, 1996, pp. 505-521.
- 2. G. Brugier and J-M. Palau, “Single Particle-Induced Latchup, IEEE Transaction on Nuclear Science, Vol. 43, 1996, pp. 522-532.
- 3. J. Barak, J. Levinson, A. Akkerman, M. Hass, M. Victoria, A. Zentner, D. David, O. Even, and Y. Lfishitz, “A New Approach to the Analysis of SEU and SEL Data to Obtain the Sensitive Volume Thickness,” IEEE Transactions on Nuclear Science, Vol. 43, pp. 907-911, 1996.
- 4. B. E. Fischer, M. Schlogl, J. Barak, E. Adler, and S. Metzger, “Simulataneous Imaging of Upsets and Latchup Sensitive Regions of a Static RAM, Nuc. Instrumentation and Methods in Phys Res. B, Vol. 130 1997, pp. 478-485.
- 5. J. Levinson, A. Akkerman, M. Victoria, M. Hass, D. Ilberg, M. Alluralde, R. Henneck, and Y. Lifshitz, “New Insight into Proton-Induced Latchup: Experiment and Modeling,” Applied Physics Letters, Vol. 63, 1993, pp. 2952-2954.
- 6. P. Foulliat, H. Lapuyade, A. Touboul, J. P. Dom, and R. Gaillard, “Numerical Modelling of Mechanisms Involved in Latchup Triggering by Laser Beam,” IEEE Transactions on Nuclear Science, Vol. 43, 1996, pp. 944-951.
- 7. J. Barak, E. Adler, B. E. Fischer, M. Schlogl, and S. Metzger, “Microbeam Mapping of Single Event Latchups and Single Event Upset in CMOS SRAMs,” IEEE Transactions on Nuclear Science, Vol. 45, No. 3, June 1998, pp. 1595-1602.
- 8. Intel Corporation, “Cable Discharge Event in Local Area Network Environment,” White Paper, Order No: 249812-001, July 2001.
- 9. R. Brooks, “A Simple Model for the Cable Discharge Event,” IEEE802.3 Cable-Discharge Ad-hoc, March 2001.
- 10. Telecommunications Industry Association (TIA), Category 6 Cabling: Static Discharge Between LAN Cabling and Data Terminal Equipment, Category 6 Consortium, December 2002.
- 11. J. Deatherage, D. Jones, “Multiple factors trigger discharge events in Ethernet LANs” Electronic Design, Vol. 48, No. 25, Dec. 4, 2000, pp. 111-116.
- 12. D. Pommeranke, Charged Cable Event, Feb. 23, 2001.
- 13. A. Weger, S. Voldman, F. Stellari, P. Song, P. Sanda, and M. McManus, “A Transmission Line Pulse (TLP) Picosecond Imaging Circuit Analysis (PICA) Methodology for Evaluation of ESD and Latchup,” Latchup Session, in Proceedings of the International Reliability Physics Symposium, May 2003, pp. 99-104.
- 14. S. Voldman, “A Review of CMOS Latchup and Electrostatic Discharge (ESD) in Bipolar Complimentary MOSFET (BiCMOS) Silicon Germanium Technologies: Part II-Latchup,” Invited Paper, Journal of Microelectronics and Reliability, to be published 2005.
- 15. J. Mechler, C. Brennan, J. Massucco, R. Rossi, and L. Wissel, “Contention Latchup,” Latchup Session, Proceedings of the International Reliability Physics Symposium, 2004, pp. 126-129.
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/275,644 US7442996B2 (en) | 2006-01-20 | 2006-01-20 | Structure and method for enhanced triple well latchup robustness |
US12/169,667 US20080265333A1 (en) | 2006-01-20 | 2008-07-09 | Structure and method for enhanced triple well latchup robustness |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/275,644 US7442996B2 (en) | 2006-01-20 | 2006-01-20 | Structure and method for enhanced triple well latchup robustness |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/169,667 Division US20080265333A1 (en) | 2006-01-20 | 2008-07-09 | Structure and method for enhanced triple well latchup robustness |
Publications (2)
Publication Number | Publication Date |
---|---|
US20070170515A1 true US20070170515A1 (en) | 2007-07-26 |
US7442996B2 US7442996B2 (en) | 2008-10-28 |
Family
ID=38284700
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/275,644 Active 2026-08-20 US7442996B2 (en) | 2006-01-20 | 2006-01-20 | Structure and method for enhanced triple well latchup robustness |
US12/169,667 Abandoned US20080265333A1 (en) | 2006-01-20 | 2008-07-09 | Structure and method for enhanced triple well latchup robustness |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/169,667 Abandoned US20080265333A1 (en) | 2006-01-20 | 2008-07-09 | Structure and method for enhanced triple well latchup robustness |
Country Status (1)
Country | Link |
---|---|
US (2) | US7442996B2 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100117122A1 (en) * | 2008-11-12 | 2010-05-13 | Benoit John J | Optimized Device Isolation |
CN104137251A (en) * | 2012-02-28 | 2014-11-05 | 新日本无线株式会社 | Semiconductor device |
CN106558543A (en) * | 2016-08-11 | 2017-04-05 | 矽力杰半导体技术(杭州)有限公司 | The semiconductor structure and manufacture method of electrostatic discharge protection device |
CN107680961A (en) * | 2016-08-01 | 2018-02-09 | 德克萨斯仪器股份有限公司 | Use the silicon controlled rectifier (SCR) of independent and different bipolar variable holding voltages |
CN108352384A (en) * | 2015-10-01 | 2018-07-31 | 德州仪器公司 | High voltage dipolar configuration for improving pulse width scalability |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7691734B2 (en) * | 2007-03-01 | 2010-04-06 | International Business Machines Corporation | Deep trench based far subcollector reachthrough |
US8008748B2 (en) * | 2008-12-23 | 2011-08-30 | International Business Machines Corporation | Deep trench varactors |
Citations (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5470766A (en) * | 1994-06-06 | 1995-11-28 | Integrated Devices Technology, Inc. | Efficient method for fabricating optimal BiCMOS N-wells for bipolar and field effect transistors |
US5668755A (en) * | 1995-06-09 | 1997-09-16 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having well region |
US5814866A (en) * | 1994-11-22 | 1998-09-29 | Genus, Inc. | Semiconductor device having at least one field oxide area and CMOS vertically modulated wells (VMW) with a buried implanted layer for lateral isolation having a first portion below a well, a second portion forming another, adjacent well, and a vertical po |
US5880014A (en) * | 1997-04-02 | 1999-03-09 | Lg Semicon Co., Ltd. | Plural wells structure in a semiconductor device and method for forming the same |
US5939757A (en) * | 1996-06-28 | 1999-08-17 | Hyundai Electronics Industries Co., Ltd. | Semiconductor device having triple well structure |
US6107672A (en) * | 1997-09-04 | 2000-08-22 | Matsushita Electronics Corporation | Semiconductor device having a plurality of buried wells |
US6249030B1 (en) * | 1992-12-07 | 2001-06-19 | Hyundai Electronics Industries Co., Ltd. | BI-CMOS integrated circuit |
US6258641B1 (en) * | 1999-02-05 | 2001-07-10 | Taiwan Semiconductor Manufacturing Company | OTP (open trigger path) latchup scheme using triple and buried well for sub-quarter micron transistors |
US6300209B1 (en) * | 1999-06-24 | 2001-10-09 | Hyundai Electronics Industries Co., Ltd. | Method of fabricating triple well of semiconductor device using SEG |
US6396109B1 (en) * | 1996-12-06 | 2002-05-28 | Texas Instruments Incorporated | Isolated NMOS transistor fabricated in a digital BiCMOS process |
US20020084506A1 (en) * | 2000-12-29 | 2002-07-04 | International Business Machines Corporation | Deep trench-buried layer array and integrated device structures for noise isolation and latch up immunity |
US6531363B2 (en) * | 1998-03-05 | 2003-03-11 | Nec Corporation | Method for manufacturing a semiconductor integrated circuit of triple well structure |
US20030178622A1 (en) * | 2002-03-21 | 2003-09-25 | Wei Andy C. | Biased, triple-well fully depleted SOI structure, and various methods of making and operating same |
US6664608B1 (en) * | 2001-11-30 | 2003-12-16 | Sun Microsystems, Inc. | Back-biased MOS device |
US6664150B2 (en) * | 2001-10-26 | 2003-12-16 | International Business Machines Corporation | Active well schemes for SOI technology |
US20040135141A1 (en) * | 2003-01-09 | 2004-07-15 | International Business Machines Corporation | Electrostatic Discharge Protection Networks For Triple Well Semiconductor Devices |
US6767780B2 (en) * | 2002-05-24 | 2004-07-27 | Hynix Semiconductor Inc. | Method for fabricating CMOS transistor |
US20040164354A1 (en) * | 2001-06-14 | 2004-08-26 | Sarnoff Corporation | Minimum-dimension, fully- silicided MOS driver and ESD protection design for optimized inter-finger coupling |
US6855985B2 (en) * | 2002-09-29 | 2005-02-15 | Advanced Analogic Technologies, Inc. | Modular bipolar-CMOS-DMOS analog integrated circuit & power transistor technology |
US6956266B1 (en) * | 2004-09-09 | 2005-10-18 | International Business Machines Corporation | Structure and method for latchup suppression utilizing trench and masked sub-collector implantation |
US6975015B2 (en) * | 2003-12-03 | 2005-12-13 | International Business Machines Corporation | Modulated trigger device |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3252432B2 (en) | 1992-03-19 | 2002-02-04 | 松下電器産業株式会社 | Semiconductor device and manufacturing method thereof |
DE69735323T2 (en) | 1996-09-05 | 2006-11-02 | Matsushita Electric Industrial Co., Ltd., Kadoma | Semiconductor arrangement and its production method |
JP3419672B2 (en) | 1997-12-19 | 2003-06-23 | 富士通株式会社 | Semiconductor device and manufacturing method thereof |
US6256641B1 (en) * | 1998-12-15 | 2001-07-03 | Hewlett-Packard Company | Client transparency system and method therefor |
US7122867B2 (en) * | 2004-11-19 | 2006-10-17 | United Microelectronics Corp. | Triple well structure and method for manufacturing the same |
US7282771B2 (en) * | 2005-01-25 | 2007-10-16 | International Business Machines Corporation | Structure and method for latchup suppression |
-
2006
- 2006-01-20 US US11/275,644 patent/US7442996B2/en active Active
-
2008
- 2008-07-09 US US12/169,667 patent/US20080265333A1/en not_active Abandoned
Patent Citations (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6593178B1 (en) * | 1992-12-07 | 2003-07-15 | Hyundai Electronics America | BI-CMOS integrated circuit |
US6249030B1 (en) * | 1992-12-07 | 2001-06-19 | Hyundai Electronics Industries Co., Ltd. | BI-CMOS integrated circuit |
US5652456A (en) * | 1994-06-06 | 1997-07-29 | Integrated Device Technology, Inc. | Semiconductor structure containing multiple optimized well regions |
US5470766A (en) * | 1994-06-06 | 1995-11-28 | Integrated Devices Technology, Inc. | Efficient method for fabricating optimal BiCMOS N-wells for bipolar and field effect transistors |
US5814866A (en) * | 1994-11-22 | 1998-09-29 | Genus, Inc. | Semiconductor device having at least one field oxide area and CMOS vertically modulated wells (VMW) with a buried implanted layer for lateral isolation having a first portion below a well, a second portion forming another, adjacent well, and a vertical po |
US5668755A (en) * | 1995-06-09 | 1997-09-16 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having well region |
US5939757A (en) * | 1996-06-28 | 1999-08-17 | Hyundai Electronics Industries Co., Ltd. | Semiconductor device having triple well structure |
US6396109B1 (en) * | 1996-12-06 | 2002-05-28 | Texas Instruments Incorporated | Isolated NMOS transistor fabricated in a digital BiCMOS process |
US5880014A (en) * | 1997-04-02 | 1999-03-09 | Lg Semicon Co., Ltd. | Plural wells structure in a semiconductor device and method for forming the same |
US6114729A (en) * | 1997-04-02 | 2000-09-05 | Lg Semicon Co., Ltd. | Plural wells structure in a semiconductor device |
US6107672A (en) * | 1997-09-04 | 2000-08-22 | Matsushita Electronics Corporation | Semiconductor device having a plurality of buried wells |
US6531363B2 (en) * | 1998-03-05 | 2003-03-11 | Nec Corporation | Method for manufacturing a semiconductor integrated circuit of triple well structure |
US6258641B1 (en) * | 1999-02-05 | 2001-07-10 | Taiwan Semiconductor Manufacturing Company | OTP (open trigger path) latchup scheme using triple and buried well for sub-quarter micron transistors |
US6300209B1 (en) * | 1999-06-24 | 2001-10-09 | Hyundai Electronics Industries Co., Ltd. | Method of fabricating triple well of semiconductor device using SEG |
US20020084506A1 (en) * | 2000-12-29 | 2002-07-04 | International Business Machines Corporation | Deep trench-buried layer array and integrated device structures for noise isolation and latch up immunity |
US20040164354A1 (en) * | 2001-06-14 | 2004-08-26 | Sarnoff Corporation | Minimum-dimension, fully- silicided MOS driver and ESD protection design for optimized inter-finger coupling |
US6664150B2 (en) * | 2001-10-26 | 2003-12-16 | International Business Machines Corporation | Active well schemes for SOI technology |
US6664608B1 (en) * | 2001-11-30 | 2003-12-16 | Sun Microsystems, Inc. | Back-biased MOS device |
US20030178622A1 (en) * | 2002-03-21 | 2003-09-25 | Wei Andy C. | Biased, triple-well fully depleted SOI structure, and various methods of making and operating same |
US6767780B2 (en) * | 2002-05-24 | 2004-07-27 | Hynix Semiconductor Inc. | Method for fabricating CMOS transistor |
US6855985B2 (en) * | 2002-09-29 | 2005-02-15 | Advanced Analogic Technologies, Inc. | Modular bipolar-CMOS-DMOS analog integrated circuit & power transistor technology |
US20040135141A1 (en) * | 2003-01-09 | 2004-07-15 | International Business Machines Corporation | Electrostatic Discharge Protection Networks For Triple Well Semiconductor Devices |
US6975015B2 (en) * | 2003-12-03 | 2005-12-13 | International Business Machines Corporation | Modulated trigger device |
US6956266B1 (en) * | 2004-09-09 | 2005-10-18 | International Business Machines Corporation | Structure and method for latchup suppression utilizing trench and masked sub-collector implantation |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100117122A1 (en) * | 2008-11-12 | 2010-05-13 | Benoit John J | Optimized Device Isolation |
US7868423B2 (en) | 2008-11-12 | 2011-01-11 | International Business Machines Corporation | Optimized device isolation |
CN104137251A (en) * | 2012-02-28 | 2014-11-05 | 新日本无线株式会社 | Semiconductor device |
US20150001590A1 (en) * | 2012-02-28 | 2015-01-01 | New Japan Radio Co., Ltd. | Semiconductor device |
US9165919B2 (en) * | 2012-02-28 | 2015-10-20 | New Japan Radio Co., Ltd. | Semiconductor device |
KR101848352B1 (en) * | 2012-02-28 | 2018-04-12 | 신니혼무센 가부시키가이샤 | Semiconductor device |
CN108352384A (en) * | 2015-10-01 | 2018-07-31 | 德州仪器公司 | High voltage dipolar configuration for improving pulse width scalability |
CN107680961A (en) * | 2016-08-01 | 2018-02-09 | 德克萨斯仪器股份有限公司 | Use the silicon controlled rectifier (SCR) of independent and different bipolar variable holding voltages |
CN106558543A (en) * | 2016-08-11 | 2017-04-05 | 矽力杰半导体技术(杭州)有限公司 | The semiconductor structure and manufacture method of electrostatic discharge protection device |
Also Published As
Publication number | Publication date |
---|---|
US7442996B2 (en) | 2008-10-28 |
US20080265333A1 (en) | 2008-10-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10978452B2 (en) | Structure and method of latchup robustness with placement of through wafer via within CMOS circuitry | |
US7696580B2 (en) | Diode and applications thereof | |
US7821099B2 (en) | Structure for low capacitance ESD robust diodes | |
US7442996B2 (en) | Structure and method for enhanced triple well latchup robustness | |
JP5036719B2 (en) | Radiation-resistant isolation structure and manufacturing method thereof | |
US7855104B2 (en) | Structure and method for latchup suppression | |
US7242071B1 (en) | Semiconductor structure | |
US5268312A (en) | Method of forming isolated wells in the fabrication of BiCMOS devices | |
US20020063297A1 (en) | Latch-up resistant CMOS structure | |
US20070241421A1 (en) | Semiconductor structure and method of manufacture | |
US8013393B2 (en) | Electrostatic discharge protection devices | |
US8598625B2 (en) | ESD protection device with tunable design windows | |
JPH0567753A (en) | Semiconductor device with dual structured well and manufacture thereof | |
US20070170517A1 (en) | CMOS devices adapted to reduce latchup and methods of manufacturing the same | |
Voldman et al. | The influence of heavily doped buried layer implants on electrostatic discharge (ESD), latchup, and a silicon germanium heterojunction bipolar transistor in a BiCMOS SiGe technology | |
US5258644A (en) | Semiconductor device and method of manufacture thereof | |
US20230223397A1 (en) | Electrostatic protection structure and method for fabricating electrostatic protection structure | |
P-BASE et al. | SILICIDED, GATE SILICIDED P+ DRAIN, SOURCE FIELD SIDEWALL OXIDE OXIDE | |
Ratanaphanyarat et al. | Oxygen implantation for improved CMOS latchup immunity | |
WO2006040720A2 (en) | Controlling parasitic bipolar gain in a cmos device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:COLLINS, DAVID S.;SLINKMAN, JAMES A.;VOLDMAN, STEVEN H.;REEL/FRAME:017042/0834;SIGNING DATES FROM 20051207 TO 20060119 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
SULP | Surcharge for late payment | ||
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: ALSEPHINA INNOVATIONS INC., CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049709/0871 Effective date: 20181126 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: 11.5 YR SURCHARGE- LATE PMT W/IN 6 MO, LARGE ENTITY (ORIGINAL EVENT CODE: M1556); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |
|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ALSEPHINA INNOVATIONS, INC.;REEL/FRAME:053351/0839 Effective date: 20200211 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |