US20070166876A1 - Components, methods and assemblies for multi-chip packages - Google Patents
Components, methods and assemblies for multi-chip packages Download PDFInfo
- Publication number
- US20070166876A1 US20070166876A1 US11/324,453 US32445306A US2007166876A1 US 20070166876 A1 US20070166876 A1 US 20070166876A1 US 32445306 A US32445306 A US 32445306A US 2007166876 A1 US2007166876 A1 US 2007166876A1
- Authority
- US
- United States
- Prior art keywords
- chip module
- packaged semiconductor
- chip
- circuit board
- interposer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims description 20
- 238000000429 assembly Methods 0.000 title description 9
- 230000000712 assembly Effects 0.000 title description 9
- 239000004065 semiconductor Substances 0.000 claims abstract description 74
- 238000012360 testing method Methods 0.000 claims abstract description 13
- 239000000463 material Substances 0.000 claims description 16
- 229910000679 solder Inorganic materials 0.000 abstract description 37
- 230000008439 repair process Effects 0.000 abstract description 7
- 239000000758 substrate Substances 0.000 description 20
- 238000004377 microelectronic Methods 0.000 description 10
- 239000002184 metal Substances 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 6
- 230000008901 benefit Effects 0.000 description 4
- 230000009467 reduction Effects 0.000 description 4
- 230000001413 cellular effect Effects 0.000 description 3
- 238000004806 packaging method and process Methods 0.000 description 3
- 230000008569 process Effects 0.000 description 3
- 230000011664 signaling Effects 0.000 description 3
- 238000013459 approach Methods 0.000 description 2
- 238000001816 cooling Methods 0.000 description 2
- 230000008878 coupling Effects 0.000 description 2
- 238000010168 coupling process Methods 0.000 description 2
- 238000005859 coupling reaction Methods 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 239000004593 Epoxy Substances 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000010949 copper Substances 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 229920001971 elastomer Polymers 0.000 description 1
- 239000000806 elastomer Substances 0.000 description 1
- 230000005496 eutectics Effects 0.000 description 1
- 239000000835 fiber Substances 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 229910000765 intermetallic Inorganic materials 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- 230000002787 reinforcement Effects 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 230000003313 weakening effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/14—Structural association of two or more printed circuits
- H05K1/141—One or more single auxiliary printed circuits mounted on a main printed circuit, e.g. modules, adapters
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05568—Disposition the whole external layer protruding from the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05573—Single external layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/10—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/10—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
- H01L2225/1011—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1023—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/10—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
- H01L2225/1011—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement
- H01L2225/1047—Details of electrical connections between containers
- H01L2225/1058—Bump or bump-like electrical connections, e.g. balls, pillars, posts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/10—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
- H01L2225/1011—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement
- H01L2225/1047—Details of electrical connections between containers
- H01L2225/107—Indirect electrical connections, e.g. via an interposer, a flexible substrate, using TAB
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
- H01L2924/01322—Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
- H01L2924/01327—Intermediate phases, i.e. intermetallics compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
- H01L2924/1533—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate
- H01L2924/15331—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
- H01L2924/3511—Warping
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10719—Land grid array [LGA]
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/15—Position of the PCB during processing
- H05K2203/1572—Processing both sides of a PCB by the same process; Providing a similar arrangement of components on both sides; Making interlayer connections from two sides
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/341—Surface mounted components
- H05K3/3431—Leadless components
- H05K3/3436—Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
Definitions
- the present invention relates to microelectronic assemblies and to components and methods used for making the same.
- Microelectronic elements such as semiconductor chips ordinarily are mounted on circuit panels such as circuit boards.
- a packaged semiconductor chip may have an array of bonding contacts on a bottom surface of the package.
- Such a package can be mounted to a corresponding array of bonding contacts exposed at a top surface of a circuit board by placing the package on the circuit board with the bottom surface of the package facing downwardly and confronting the top surface of the circuit board, so that each bonding contact on the package is aligned with a corresponding bonding contact on the circuit board.
- Masses of a conductive bonding material—mounting masses—typically in the form of solder balls, are provided between the bonding contacts of the package and the bonding contacts of the circuit board. In typical surface-mounting techniques, solder balls are placed on the bonding contacts of the package before the package is applied to the circuit board.
- circuit board Ordinarily, numerous microelectronic elements are mounted side-by-side on the circuit board and interconnected to one another by electrically conductive traces connecting the various bonding contacts.
- the circuit board must have an area at least equal to the aggregate area of all of the microelectronic elements.
- the circuit board must have all of the traces needed to make all of the interconnections between microelectronic elements.
- the circuit board must include many layers of traces to accommodate the required interconnections. This materially increases the cost of the circuit board. Typically, each layer extends throughout the entire area of the circuit board.
- the number of layers in the entire circuit board is determined by the number of layers required in the area of the circuit board having the most complex, densely packed interconnections. For example, if a particular circuit requires six layers of traces in one small region but only requires four layers in the remainder of the circuit board, the entire circuit board must be fabricated as a six-layer structure.
- MCM sub-circuit or module
- the multi-chip module in turn, is mounted to the main circuit board.
- the main circuit board need not include the interconnections made by the circuit panel of the module. It is possible to make such a multi-chip module in a “stacked” configuration, so that some of the packaged chips or other microelectronic elements in the module are disposed on top of other chips or microelectronic elements in the same module.
- the multi-chip module as a whole can be mounted in an area of the main circuit board less than the aggregate area of the individual microelectronic elements in the module.
- the additional circuit panel and the additional layer of interconnections between this circuit panel and the main circuit board consume additional space.
- the additional circuit panel and additional layer of interconnections between the additional circuit panel and the main circuit panel add to the height of the multi-chip module, e.g., the distance by which the module projects above the top surface of the main circuit board. This is particularly significant where the module is provided in a stacked configuration and where low height is essential, as, for example, in assemblies intended for use in miniaturized cellular telephones and other devices to be worn or carried by the user.
- the additional space consumed by mounting packaged semiconductor chips on a separate module circuit panel can be saved by integrating the circuit panel of the module with a part of the package itself, commonly referred to as a package substrate.
- a package substrate For example, several bare or unpackaged semiconductor chips can be connected to a common substrate during the chip packaging operation.
- Packages of this nature can also be made in a stacked arrangement.
- Such multi-chip packages can include some or all of the interconnections among the various chips in the package and can provide a very compact assembly.
- the main circuit board can be simpler than that which would be required to mount individual packaged chips in the same circuit.
- these types of packages are difficult to repair, let alone test, after assembly.
- this approach requires unique packages for each combination of chips to be included in the package.
- FPGA field programmable gate array
- ASIC application specific integrated circuit
- SRAM static random access memory
- flash memory flash memory
- MCM multi-chip module
- LGA land grid array
- Another aspect of the invention provides for an ultra-thin system-in-a-package (SIP) structure.
- SIP system-in-a-package
- Another aspect of the invention provides a stacked electronic assembly comprising a plurality of multi-chip modules.
- Each multi-chip module further comprising packaged semiconductor chips attached to both sides of an interposer using LGA connections. No underfill material is used in the stacked electronic assembly.
- a substrate comprises electrically conductive terminals accessible at both surfaces of the substrate. Most preferably, the terminals are disposed in accordance with an LGA pattern.
- the steps of making the multi-chip module include providing a substrate in the form of a flat sheet as described herein, assembling a plurality of packaged semiconductor chips to both surfaces of the substrate such that no underfill is applied to either surface of the multi-chip module.
- a multi-chip module of the types described herein may be subject to warpage.
- the steps of making the circuit board include positioning a warped multi-chip module over a portion of a circuit board for attachment thereto; and reflowing the multi-chip module to remove the warpage.
- reflow is performed at a temperature that is within or above a temperature range window.
- the temperature range window relates to prior assembly of the multi-chip module and includes those temperatures used to cure solder masks, etc.
- FIGS. 1 and 2 are illustrative diagrammatic views of packaged semiconductor chips
- FIG. 3 is a diagrammatic view of a multi-chip module in accordance with the principles of the invention.
- FIGS. 4 and 5 are illustrative cross-sections of a multi-chip module in accordance with the principles of the invention.
- FIG. 6 is a diagrammatic top plan view of the multi-chip module of FIG. 3 ;
- FIG. 7 is a diagrammatic bottom plan view of the multi-chip module of FIG. 3 ;
- FIG. 8 is an illustrative flow chart for use in assembling a multi-chip module in accordance with the principles of the invention.
- FIG. 9 is a diagrammatic view illustrating possible warpage of a multi-chip module
- FIG. 10 is an illustrative flow chart for use in mounting a multi-chip module in accordance with the principles of the invention.
- FIG. 11 is a diagrammatic view illustrating mounting of a multi-chip module to a portion of a circuit board.
- FIG. 12 is a diagrammatic view of a stacked multi-chip module in accordance with the principles of the invention.
- a packaged semiconductor chip 100 is illustrated in FIG. 1 .
- the term “packaged semiconductor chip” refers to a unit including both the actual semiconductor element or “bare die” itself, and one or more components or layers which cover at least one surface or edge of the bare die.
- a packaged chip has electrical connection elements distinct from the contacts of the bare die itself.
- the term “standard packaged chip” refers to a packaged chip having electrical connection elements (whether or not distinct from the contacts of the bare die) disposed in a pattern conforming to an official or unofficial standard applicable to packaged chips. Most preferably, the standard packaged chips conform to a standard applicable to packaged chips intended for mounting to circuit boards.
- packaged semiconductor chip 100 is a Tessera® Compliant Chip as known in the art. However, other forms of packaged chips may be used in accordance with the principles of the invention.
- Packaged semiconductor chip 100 comprises a chip, or bare die, 110 (i.e., the semiconductor device), which has bonding pads (not shown) that are electrically coupled, as represented by leads 106 , to conductive traces (not shown) and terminals, or contact pads, 101 of a package substrate 109 , which may be, for example, a flexible, or polyimide film. These terminals 101 and conductive traces are coupled to external circuitry (not shown) via solder masses, 105 , which are attached to contact pads 101 and are used to electrically and mechanically bond the package to a circuit board (not shown).
- Packaged semiconductor chip 100 includes a compliant layer 108 that allows for some movement of terminals 101 relative to the die 110 to accommodate dimensional changes caused by the difference in the coefficient of thermal expansion (CTE) between materials.
- compliant layer 108 is an elastomer.
- top surface 111 of packaged chip 100 is formed from the top surface of chip 110 , i.e., the surface remote from substrate 109 .
- FIG. 2 Another illustrative packaged semiconductor chip is shown in FIG. 2 .
- Packaged semiconductor chip 200 is similar to packaged semiconductor chip 100 of FIG. 1 except that bare die 210 has its front or contact-bearing face facing upwardly, away from substrate 209 , and there is no compliant layer. Bare die 210 is connected by wire bonds 201 to the bond pads 208 of substrate 209 .
- Other illustrations of packages are disclosed, for example, in certain preferred embodiments of U.S. Pat. Nos. 5,148,265, 5,148,266, 5,679,977, 6,054,756, and 5,518,964, the disclosures of which are hereby incorporated by reference herein.
- Multi-chip module 300 comprises a substrate or interposer 350 having a first or upper surface 351 and a second or lower surface 352 .
- Interposer 350 incorporates a dielectric body which is desirably as thin as is practicable and which may be in the form of a flexible sheet.
- the interposer may include one or more layers of dielectric such as polyimide, BT resin, epoxy or other polymers, which may incorporate reinforcements such as glass, carbon or polymeric fibers.
- Interposer 350 comprises one or more conductive layers, or traces, (not shown) for electrically coupling the packaged devices (described below) to a circuit board (not shown) via solder balls 310 and, depending on the electrical design, for electrically coupling one or more of the packaged semiconductor chips together.
- the solder balls 310 should have a stand-off height that accommodates the presence of the bottom packaged semiconductor chip. Therefore, solder ball pitch should be relatively wide to get sufficient ball height after reflow.
- a diameter for solder balls 310 is on the order of 300 microns (micrometers).
- vertical interconnection of the packaged semiconductor chips may occur through a via structure in the interposer.
- interposer 350 has a body thickness, or height (including solder mask, metal layers, etc.), in the y dimension of less than about 75 microns, most desirably less than 40 microns and preferably about 25 microns, or less.
- top surface 351 of interposer 350 Mounted on top surface 351 of interposer 350 are a number of packaged semiconductor chips 320 , 325 and 330 . These packaged semiconductor chips (of the illustrative form shown in FIG. 1 , although these specific types of packaging are not required for the inventive concept) are mounted to top surface 351 via mounting masses 335 .
- the dimensions of mounting masses 335 are such that they lie relatively flat. That is, the thickness (e.g., the height) in the y dimension of a mounting mass is less than the thickness (e.g., the width) in the x dimension of the mounting mass.
- solder bumps which are shown as small circles in FIG. 3 . It should be noted that other forms of metal interconnect could also be used.
- mounting masses 335 of this size facilitates the use of Land Grid Array (LGA) connections for mounting the packaged semiconductor chips.
- LGA Land Grid Array
- mounting masses 335 have a diameter on the order of 50 microns.
- packaged semiconductor chip 352 mounted to the bottom surface 352 is packaged semiconductor chip 352 , which is also illustratively mounted via solder bumps having a diameter on the order of 50 microns.
- a plurality of packaged semiconductor chips are illustrated as being mounted to the top surface of the interposer and a single packaged semiconductor chip is illustrated as being mounted to the bottom surface of the interposer, the inventive concept is not so limited and, e.g., a single packaged semiconductor chip may be mounted to the top surface and another single packaged semiconductor chip to the bottom surface, or a plurality of packaged semiconductor chips may be mounted to the bottom surface, or any combination thereof, etc.
- FIG. 4 An illustrative cross-section 316 of the MCM of FIG. 3 is shown in FIG. 4 .
- Traces may also extend along either, or both, of the top surface 351 and the bottom surface 352 . Traces serve to interconnect the top connection pads with other conductive elements on the substrate.
- a solder mask layer may cover these traces and portions of the top and bottom surfaces.
- interposer 350 has two metal (or trace) layers.
- a trace layer 383 arranged on top surface 351
- a trace layer 393 arranged on bottom surface 352 . Over these trace layers are solder mask layers 382 and 392 , respectively.
- interposer 350 may further comprise vias, as represented by via 386 .
- the contact, or connection, pads are of a type suitable for surface mounting and hence are formed from a solderable metal such as copper, preferably with a gold plating.
- interposer 350 has one metal layer as illustrated by representative trace layer 393 arranged on bottom surface 352 . Over this trace layer is solder mask layer 392 .
- the mounting of a packaged semiconductor chip is further illustrated with reference to packaged semiconductor chip 315 , which is mounted to interposer 350 via contact pad 384 , solder bump 335 and contact pad 381 .
- packaged semiconductor chip 320 is electrically coupled to interposer 350 through via 371 .
- FIG. 6 a diagrammatic top plan view of the multi-chip module of FIG. 3 is shown. Like numbers indicate similar elements. As shown, arrays of solder balls are mounted to the bottom surface as illustrated by use of the broken-line of, e.g., solder balls 310 . The corresponding bond, or contact, pads are not shown. It should be noted that the number of solder balls shown in FIG. 6 is merely illustrative for the purposes of description. For example, a multi-chip module in accordance with the principles of the invention would typically have more solder balls than illustrated in FIG. 6 , although there can be less solder balls than illustrated in FIG. 6 .
- each packaged semiconductor chip 320 , 325 and 330 are mounted via a land grid array (LGA) pattern of bonding, or mounting, pads 360 .
- LGA land grid array
- the use of an LGA further lowers the height of multi-chip module 300 .
- these mounting pads are arranged on top surface 351 they are not visible in this example—as represented by the dotted lines—due to being covered by the packaged semiconductor chips.
- the mounting pads are arranged in the form of an array disposed at substantially constant distances from one another throughout the area occupied by the array.
- the array patterns may extend beyond one or more of the packaged semiconductor chips for use, e.g., as test points, etc.
- FIG. 7 a diagrammatic bottom plan view of the multi-chip module of FIG. 3 is shown.
- the array of solder balls is arranged on the bottom surface 352 .
- packaged semiconductor chip 315 is mounted to interposer 350 via an LGA connection utilizing bonding pads 361 .
- the pattern of the mounting pads on the bottom 351 of interposer 350 may extend beyond the area covered by packaged semiconductor chip 315 .
- connection pads may also exist on the top surface 351 and the bottom surface 352 of interposer 350 . These other connection pads may be in any configuration. Most preferably however pad configurations should be in accordance with a standard pad configuration, e.g., the above-mentioned LGA, commonly used in a circuit board for mounting components such as chips by a surface mounting procedure. Certain standard pad configurations are set by standard setting bodies including the Joint Electronic Device Engineering Step (“JEDEC”) of the Electronics' Industry Alliance; by the Electronic Industry Association of Japan (“EIAJ”) and by other standard setting bodies.
- JEDEC Joint Electronic Device Engineering Step
- EIAJ Electronic Industry Association of Japan
- official standard refers to a standard adopted by a governmental or industry association
- unofficial standard refers to a package design which, although not conforming to an official standard has been adopted by numerous companies in the surface mounting industry.
- underfill is an epoxy-type material that adds strength to the structure.
- the packaged semiconductor chips can be detached from interposer 350 using conventional techniques without destroying the substrate.
- the term “removably connected,” as used herein, refers to a connection, or mounting, that can be removed without destroying the substrate.
- a gap may be placed between the packaged chips to allow the placement of local heating repair tools to facilitate removal.
- the use of packaged chips in multi-chip module 300 facilitates testing even after assembly.
- any packages that fail testing may, due to the lack of an underfill, be replaced—thus increasing the production yield for multi-chip modules of the type described herein.
- the exposed die surface on the top of each packaged semiconductor chip is used to enhance thermal performance of the multi-chip module.
- an ultra thin system-in-a-package (SIP) with independent test and repair capability comprises an interposer having arranged on a top surface and a bottom surface thereof a number of packaged semiconductor chips connective using an LGA and wherein no underfill is used on the SIP.
- a multi-chip module comprises four packaged semiconductor chips (three on the top surface of the interposer and one on the bottom surface of the interposer).
- the multi-chip module described herein can provide an extremely thin multi-chip package having an approximate height of 575 to 625 microns. This is illustrated by height H in FIG. 3 .
- the approximate packaged semiconductor thickness, or height is 225 to 250 microns; the approximate diameter of solder bumps mounting the packaged semiconductor chips to either the top or bottom surface is 50 microns; and the interposer has an approximate width, or height, of 25 microns (e.g., a two metal layer, with solder masks on both the top surfaced and bottom surface).
- the solder balls 310 should have a stand-off height that accommodates the presence of the bottom packaged semiconductor chip.
- the actual height of the multi-chip module above a circuit board may be larger than the above-described approximate height of the multi-chip module.
- the required input/output interconnection to, e.g., a circuit board.
- a reduction in the input/output signals to the circuit board may occur to, e.g., 106 signals, or 106 solder balls.
- the input/output reduction increases the area available for mounting the bottom packaged semiconductor chip.
- the routing of signaling on the circuit board itself is simpler than individually mounting each of the four packaged semiconductor chips on the circuit board.
- the package-to-package interconnection on the interposer may be significantly shorter than the case where individual packages are surface mounted on the circuit board, higher electrical performance may be achieved.
- the LGA patterns used on the top surface and the bottom surface are formed on the same base material substrates. As such, there is no mismatch in the coefficient of thermal expansion (CTE) between the top and bottom of the substrate structure and this allows for LGA joints with small solder volume but still having high reliability.
- CTE coefficient of thermal expansion
- FIG. 8 An illustrative flow chart is shown in FIG. 8 for creating a multi-chip module comprising an interposer, or substrate, having disposed on both a top surface and a bottom surface thereof a number of packaged semiconductor chips.
- a pattern of mounting pads is placed on both surfaces of the interposer for forming LGA connections. It is not required that the patterns on the top and bottom surfaces be identical. It should be noted that other steps, such as forming conductive trace layers, vias, other mounting or testing pads have not been described herein.
- step 510 a least one packaged semiconductor chip is mounted to at least a portion of the mounting pads on the top surface of the interposer and at least one packaged semiconductor chip is mounted on the bottom surface of the interposer over at least a portion of the bottom mounting pads.
- step 515 no underfilling of the mounted packaged semiconductor chips is performed as represented by step 515 .
- the packaged semiconductor chips are removably connected to the interposer. As noted above, this facilitates testing and repair of the MCM since a packaged semiconductor chip may be removed from the substrate and replaced with another packaged semiconductor chip of the same type. This is illustrated in steps 520 and 525 .
- step 520 a test of the packaged semiconductor chips of the MCM is performed. If the test fails, the failed packaged semiconductor chips are replaced in step 525 with other packaged semiconductor chips of the same type and, if necessary, the test may be repeated.
- a multi-chip module of the kind described herein may, nevertheless, warp at room temperature.
- a solder mask (as illustrated in FIGS. 4 and 5 ) is typically applied to interposer 350 at a temperature of 150° C. At this curing temperature, the interposer lies relatively flat. If the sizes of the solder mask on the top surface 351 and the solder mask on the bottom surface 352 are different—this size difference may be enough to cause interposer 350 to warp when the interposer subsequently cools to room temperature.
- FIG. 9 shows a multi-chip module 300 having a degree of warp at room temperature such that side portions of the interposer bend in an upward direction as illustrated by arrow 901 .
- the warpage may occur in either an upward or a downward direction. Indeed, one side of the multi-chip module may warp in an upwardly fashion, while the other side of the multi-chip module may warp in a downwardly fashion.
- FIG. 10 an illustrative flow chart for mounting a multi-chip module is shown in FIG. 10 .
- a warped multi-chip module is positioned over a portion of a circuit board for attachment thereto.
- reflow is performed for mounting the multi-chip module to the circuit board via solder balls 310 .
- the reflow process raises the temperature of the warped multi-chip module to a temperature at least within, or above, a predefined temperature window.
- This predefined temperature window includes temperatures at which components such as solder masks were cured, packaged semiconductor chips mounted, etc.
- the multi-chip module will “relax” and become relatively flat for mounting to the circuit board.
- FIG. 11 A diagrammatic view illustrating the mounting of a multi-chip module 300 to a portion of a circuit board 305 is shown in FIG. 11 .
- the multi-chip module 300 occupies significantly less area on the top surface of circuit board 305 than would be required to mount packaged semiconductor chips 315 , 320 , 325 and 330 separately to the circuit board. Also, interconnections between these packaged semiconductor chips incorporated in this assembly are routed through the traces of interposer 350 and, accordingly, need not be accommodated by traces in circuit board 305 itself. This reduces the complexity of the interconnections required in the circuit board. In some cases, this can reduce the number of layers required in circuit board 305 as a whole.
- the assembly, and assembly method thus has advantages similar to those achievable in a stacked chip arrangement where bare dies are specially mounted in a stacked configuration.
- packaged chips 315 , 320 , 325 and 330 need not be provided in special packaging arrangements, but instead are standard chips of the type normally used for mounting directly to a circuit board. Many types of chips are available in standard, packaged configurations in great quantities and at low prices from numerous sources. For example, memory chips are available in standard packaged configurations from numerous manufacturers.
- solder balls e.g., solder balls 310
- the surface tension and bonding of the multi-chip module via the solder balls to the circuit board is greater than the amount of strain present in the multi-chip module.
- a stacked multi-chip module can be developed with the basic elements of the multi-chip module described herein. This is illustrated in FIG. 12 , which shows an illustrative stacked assembly 400 comprising two multi-chip assemblies 405 and 460 . It should be noted that a stacked multi-chip module may comprise more than two multi-chip assemblies. Interposer 450 of the lower multi-chip module 405 has corresponding mounting pads, or vias, (not shown) for mounting thereto solder balls 410 of upper multi-chip module 460 . The stacked assembly 400 is mounted to a circuit board as described above. It should be noted that a stacked multi-chip module may include a mixture of multi-chip modules of the type described herein and other forms of multi-chip modules. For example, a stacked multi-chip module may include at least one multi-chip module of the type described herein and one, or more, other types of multi-chip modules.
- a mechanically weak but flat interposer and package substrates provide the benefit of using single alloy based joint material. This may provide for a simpler assembly process with low reflow temperature (230° C.) and single reflow temperature profile. In addition, it may provide for the avoidance of high temperature driven reliability issues, such as intermetallics formation with fast diffusion mechanisms.
- bonding material may be used.
- a eutectic bonding material or other known conductive bonding material may be used.
- an anisotropic conductive material may be applied as a layer between a packaged semiconductor chip and a surface of the substrate. As is known in the art, such an anisotropic material will conduct appreciably in the direction through the layer but does not have appreciable conduction in directions along the plane of the layer.
- top,” bottom, upwardly and downwardly refer to the frame of reference of the microelectronic element, unit or circuit board. These terms do not refer to the normal gravitational frame of reference.
- a terminal or other conductive feature is regarded as “exposed at” a surface of a dielectric element where the terminal is arranged so that all or part of the conductive feature can be seen by looking at such surface.
- a conductive feature which is exposed at a surface of a dielectric element may project from such surface; may be flush with such surface; or may be recessed from such surface and exposed through an opening extending entirely or partially through the dielectric element.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Wire Bonding (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
Abstract
An ultra thin system-in-a-package (SIP) with independent test and repair capability comprises an interposer having arranged on a top surface and a bottom surface thereof a number of packaged semiconductor chips mounted via solder bumps in accordance with a Land Grid Array (LGA) format and wherein no underfill is used on the SIP.
Description
- This application is a divisional application of U.S. patent application Ser. No. 10/683,097 filed on Oct. 10, 2003, entitled “Components, Methods and Assemblies For Multi-Chip Packages”, which claims the benefit of U.S. Provisional Patent Application Ser. No. 60/418,241, filed Oct. 11, 2002, the disclosures of which are hereby incorporated by reference herein.
- The U.S. government has a paid-up license in this invention and the right in limited circumstances to require the patent owner to license others on reasonable terms as provided for by the terms of Contract No. MD-A-904-02-C-1351 awarded by the National Security Agency.
- The present invention relates to microelectronic assemblies and to components and methods used for making the same.
- Microelectronic elements such as semiconductor chips ordinarily are mounted on circuit panels such as circuit boards. For example, a packaged semiconductor chip may have an array of bonding contacts on a bottom surface of the package. Such a package can be mounted to a corresponding array of bonding contacts exposed at a top surface of a circuit board by placing the package on the circuit board with the bottom surface of the package facing downwardly and confronting the top surface of the circuit board, so that each bonding contact on the package is aligned with a corresponding bonding contact on the circuit board. Masses of a conductive bonding material—mounting masses—typically in the form of solder balls, are provided between the bonding contacts of the package and the bonding contacts of the circuit board. In typical surface-mounting techniques, solder balls are placed on the bonding contacts of the package before the package is applied to the circuit board.
- Ordinarily, numerous microelectronic elements are mounted side-by-side on the circuit board and interconnected to one another by electrically conductive traces connecting the various bonding contacts. Using this conventional approach, however, the circuit board must have an area at least equal to the aggregate area of all of the microelectronic elements. Moreover, the circuit board must have all of the traces needed to make all of the interconnections between microelectronic elements. In some cases, the circuit board must include many layers of traces to accommodate the required interconnections. This materially increases the cost of the circuit board. Typically, each layer extends throughout the entire area of the circuit board. Stated another way, the number of layers in the entire circuit board is determined by the number of layers required in the area of the circuit board having the most complex, densely packed interconnections. For example, if a particular circuit requires six layers of traces in one small region but only requires four layers in the remainder of the circuit board, the entire circuit board must be fabricated as a six-layer structure.
- These difficulties can be alleviated to some degree by connecting related microelectronic elements to one another using an additional circuit panel so as to form a sub-circuit or module, also referred to herein as a “multi-chip module” or MCM. The multi-chip module, in turn, is mounted to the main circuit board. The main circuit board need not include the interconnections made by the circuit panel of the module. It is possible to make such a multi-chip module in a “stacked” configuration, so that some of the packaged chips or other microelectronic elements in the module are disposed on top of other chips or microelectronic elements in the same module. Thus, the multi-chip module as a whole can be mounted in an area of the main circuit board less than the aggregate area of the individual microelectronic elements in the module. However, the additional circuit panel and the additional layer of interconnections between this circuit panel and the main circuit board consume additional space. In particular, the additional circuit panel and additional layer of interconnections between the additional circuit panel and the main circuit panel add to the height of the multi-chip module, e.g., the distance by which the module projects above the top surface of the main circuit board. This is particularly significant where the module is provided in a stacked configuration and where low height is essential, as, for example, in assemblies intended for use in miniaturized cellular telephones and other devices to be worn or carried by the user.
- The additional space consumed by mounting packaged semiconductor chips on a separate module circuit panel can be saved by integrating the circuit panel of the module with a part of the package itself, commonly referred to as a package substrate. For example, several bare or unpackaged semiconductor chips can be connected to a common substrate during the chip packaging operation. Packages of this nature can also be made in a stacked arrangement. Such multi-chip packages can include some or all of the interconnections among the various chips in the package and can provide a very compact assembly. The main circuit board can be simpler than that which would be required to mount individual packaged chips in the same circuit. Unfortunately, these types of packages are difficult to repair, let alone test, after assembly. In addition, this approach requires unique packages for each combination of chips to be included in the package. For example, in the cellular telephone industry, it is a common practice to use the same field programmable gate array (“FPGA”) or application specific integrated circuit (“ASIC”) with different combinations of static random access memory (“SRAM”) and flash memory so as to provide different features in different cellular telephones. This increases the costs associated with producing, handling and stocking the various packages.
- Thus, still further improvements in stacked chip assemblies would be desirable.
- One aspect of the invention provides a separate circuit module, or multi-chip module (MCM), wherein packaged semiconductor chips are attached to both sides of an interposer using connections in accordance with a land grid array (LGA) connection. Most preferably, no underfill material is used in the joints between the packaged semiconductor chips and the interposer to provide low overall height for the MCM. It is another object of the invention to improve the test and repair capabilities of the multi-chip module.
- Another aspect of the invention provides for an ultra-thin system-in-a-package (SIP) structure.
- Another aspect of the invention provides a stacked electronic assembly comprising a plurality of multi-chip modules. Each multi-chip module further comprising packaged semiconductor chips attached to both sides of an interposer using LGA connections. No underfill material is used in the stacked electronic assembly.
- Another aspect of the invention relates to methods of making multi-chip assemblies of the types described herein. A substrate comprises electrically conductive terminals accessible at both surfaces of the substrate. Most preferably, the terminals are disposed in accordance with an LGA pattern. The steps of making the multi-chip module include providing a substrate in the form of a flat sheet as described herein, assembling a plurality of packaged semiconductor chips to both surfaces of the substrate such that no underfill is applied to either surface of the multi-chip module.
- Another aspect of the invention relates to methods of attaching a multi-chip module of the types described herein to a circuit board. In particular, a multi-chip module of the types described herein may be subject to warpage. The steps of making the circuit board include positioning a warped multi-chip module over a portion of a circuit board for attachment thereto; and reflowing the multi-chip module to remove the warpage. In particular, reflow is performed at a temperature that is within or above a temperature range window. The temperature range window relates to prior assembly of the multi-chip module and includes those temperatures used to cure solder masks, etc. By performing reflow at a temperature within or above the temperature window, the warped multi-chip module relaxes and becomes flatter for mounting to the circuit board.
-
FIGS. 1 and 2 are illustrative diagrammatic views of packaged semiconductor chips; -
FIG. 3 is a diagrammatic view of a multi-chip module in accordance with the principles of the invention; -
FIGS. 4 and 5 are illustrative cross-sections of a multi-chip module in accordance with the principles of the invention; -
FIG. 6 is a diagrammatic top plan view of the multi-chip module ofFIG. 3 ; -
FIG. 7 is a diagrammatic bottom plan view of the multi-chip module ofFIG. 3 ; -
FIG. 8 is an illustrative flow chart for use in assembling a multi-chip module in accordance with the principles of the invention; -
FIG. 9 is a diagrammatic view illustrating possible warpage of a multi-chip module; -
FIG. 10 is an illustrative flow chart for use in mounting a multi-chip module in accordance with the principles of the invention; -
FIG. 11 is a diagrammatic view illustrating mounting of a multi-chip module to a portion of a circuit board; and -
FIG. 12 is a diagrammatic view of a stacked multi-chip module in accordance with the principles of the invention. - A packaged
semiconductor chip 100 is illustrated inFIG. 1 . As used in this disclosure, the term “packaged semiconductor chip” refers to a unit including both the actual semiconductor element or “bare die” itself, and one or more components or layers which cover at least one surface or edge of the bare die. Typically, but not necessarily, a packaged chip has electrical connection elements distinct from the contacts of the bare die itself. As used in this disclosure, the term “standard packaged chip” refers to a packaged chip having electrical connection elements (whether or not distinct from the contacts of the bare die) disposed in a pattern conforming to an official or unofficial standard applicable to packaged chips. Most preferably, the standard packaged chips conform to a standard applicable to packaged chips intended for mounting to circuit boards. Illustratively, packagedsemiconductor chip 100 is a Tessera® Compliant Chip as known in the art. However, other forms of packaged chips may be used in accordance with the principles of the invention. - Packaged
semiconductor chip 100 comprises a chip, or bare die, 110 (i.e., the semiconductor device), which has bonding pads (not shown) that are electrically coupled, as represented byleads 106, to conductive traces (not shown) and terminals, or contact pads, 101 of apackage substrate 109, which may be, for example, a flexible, or polyimide film. Theseterminals 101 and conductive traces are coupled to external circuitry (not shown) via solder masses, 105, which are attached to contactpads 101 and are used to electrically and mechanically bond the package to a circuit board (not shown). Packagedsemiconductor chip 100 includes acompliant layer 108 that allows for some movement ofterminals 101 relative to the die 110 to accommodate dimensional changes caused by the difference in the coefficient of thermal expansion (CTE) between materials. Illustratively,compliant layer 108 is an elastomer. However, it should be noted that other types of compliant layers may also be used and, also, that a compliant layer is not required. It should also be noted thattop surface 111 of packagedchip 100 is formed from the top surface ofchip 110, i.e., the surface remote fromsubstrate 109. - As noted above, other forms of packaged chips may be used in accordance with the principles of the invention. Another illustrative packaged semiconductor chip is shown in
FIG. 2 . Packagedsemiconductor chip 200 is similar to packagedsemiconductor chip 100 ofFIG. 1 except thatbare die 210 has its front or contact-bearing face facing upwardly, away fromsubstrate 209, and there is no compliant layer. Bare die 210 is connected bywire bonds 201 to thebond pads 208 ofsubstrate 209. Other illustrations of packages are disclosed, for example, in certain preferred embodiments of U.S. Pat. Nos. 5,148,265, 5,148,266, 5,679,977, 6,054,756, and 5,518,964, the disclosures of which are hereby incorporated by reference herein. - Turning now to
FIG. 3 , a diagrammatic view of amulti-chip module 300 in accordance with one aspect of the invention is shown. It should be noted that the figures are not to scale and dimensions therein have been exaggerated for the purposes of illustration.Multi-chip module 300 comprises a substrate orinterposer 350 having a first orupper surface 351 and a second orlower surface 352.Interposer 350 incorporates a dielectric body which is desirably as thin as is practicable and which may be in the form of a flexible sheet. For example, the interposer may include one or more layers of dielectric such as polyimide, BT resin, epoxy or other polymers, which may incorporate reinforcements such as glass, carbon or polymeric fibers. Essentially any material that can be used in construction of rigid or flexible circuit boards.Interposer 350 comprises one or more conductive layers, or traces, (not shown) for electrically coupling the packaged devices (described below) to a circuit board (not shown) viasolder balls 310 and, depending on the electrical design, for electrically coupling one or more of the packaged semiconductor chips together. Thesolder balls 310 should have a stand-off height that accommodates the presence of the bottom packaged semiconductor chip. Therefore, solder ball pitch should be relatively wide to get sufficient ball height after reflow. Illustratively, a diameter forsolder balls 310 is on the order of 300 microns (micrometers). Although not shown, vertical interconnection of the packaged semiconductor chips may occur through a via structure in the interposer. - As further discussed herein, the thickness of the interposer contributes to the overall height in the y dimension of the completed assembly and accordingly it is preferred to make the thickness of the interposer as small as possible consistent with other requirements. Illustratively,
interposer 350 has a body thickness, or height (including solder mask, metal layers, etc.), in the y dimension of less than about 75 microns, most desirably less than 40 microns and preferably about 25 microns, or less. - Mounted on
top surface 351 ofinterposer 350 are a number of packagedsemiconductor chips FIG. 1 , although these specific types of packaging are not required for the inventive concept) are mounted totop surface 351 via mountingmasses 335. Illustratively, the dimensions of mountingmasses 335 are such that they lie relatively flat. That is, the thickness (e.g., the height) in the y dimension of a mounting mass is less than the thickness (e.g., the width) in the x dimension of the mounting mass. One illustration of such mounting masses are solder bumps, which are shown as small circles inFIG. 3 . It should be noted that other forms of metal interconnect could also be used. The use of mountingmasses 335 of this size facilitates the use of Land Grid Array (LGA) connections for mounting the packaged semiconductor chips. Illustratively, mountingmasses 335 have a diameter on the order of 50 microns. In addition, mounted to thebottom surface 352 is packagedsemiconductor chip 352, which is also illustratively mounted via solder bumps having a diameter on the order of 50 microns. It should be noted that although a plurality of packaged semiconductor chips are illustrated as being mounted to the top surface of the interposer and a single packaged semiconductor chip is illustrated as being mounted to the bottom surface of the interposer, the inventive concept is not so limited and, e.g., a single packaged semiconductor chip may be mounted to the top surface and another single packaged semiconductor chip to the bottom surface, or a plurality of packaged semiconductor chips may be mounted to the bottom surface, or any combination thereof, etc. - An
illustrative cross-section 316 of the MCM ofFIG. 3 is shown inFIG. 4 . Traces may also extend along either, or both, of thetop surface 351 and thebottom surface 352. Traces serve to interconnect the top connection pads with other conductive elements on the substrate. A solder mask layer may cover these traces and portions of the top and bottom surfaces. Illustratively,interposer 350 has two metal (or trace) layers. A trace layer 383 arranged ontop surface 351, and atrace layer 393 arranged onbottom surface 352. Over these trace layers are solder mask layers 382 and 392, respectively. The mounting of a packaged semiconductor chip is further illustrated with reference to packagedsemiconductor chip 315, which is mounted tointerposer 350 viacontact pad 384,solder bump 335 andcontact pad 381. Illustratively,interposer 350 may further comprise vias, as represented by via 386. The contact, or connection, pads are of a type suitable for surface mounting and hence are formed from a solderable metal such as copper, preferably with a gold plating. - An alternative illustrative embodiment of the
cross-section 316 of the MCM ofFIG. 3 is shown inFIG. 5 . In this illustration,interposer 350 has one metal layer as illustrated byrepresentative trace layer 393 arranged onbottom surface 352. Over this trace layer issolder mask layer 392. The mounting of a packaged semiconductor chip is further illustrated with reference to packagedsemiconductor chip 315, which is mounted tointerposer 350 viacontact pad 384,solder bump 335 andcontact pad 381. Illustratively, packagedsemiconductor chip 320 is electrically coupled tointerposer 350 through via 371. - Turning now to
FIG. 6 , a diagrammatic top plan view of the multi-chip module ofFIG. 3 is shown. Like numbers indicate similar elements. As shown, arrays of solder balls are mounted to the bottom surface as illustrated by use of the broken-line of, e.g.,solder balls 310. The corresponding bond, or contact, pads are not shown. It should be noted that the number of solder balls shown inFIG. 6 is merely illustrative for the purposes of description. For example, a multi-chip module in accordance with the principles of the invention would typically have more solder balls than illustrated inFIG. 6 , although there can be less solder balls than illustrated inFIG. 6 . In addition, and in accordance with an aspect of the invention, each packagedsemiconductor chip pads 360. In accordance with an aspect of the invention, the use of an LGA (versus, e.g., a ball grid array (BGA)) further lowers the height ofmulti-chip module 300. Although these mounting pads are arranged ontop surface 351 they are not visible in this example—as represented by the dotted lines—due to being covered by the packaged semiconductor chips. As can be observed fromFIG. 6 , the mounting pads are arranged in the form of an array disposed at substantially constant distances from one another throughout the area occupied by the array. However, the array patterns may extend beyond one or more of the packaged semiconductor chips for use, e.g., as test points, etc. - Turning now to
FIG. 7 , a diagrammatic bottom plan view of the multi-chip module ofFIG. 3 is shown. In this view, the array of solder balls is arranged on thebottom surface 352. Liketop surface 351, packagedsemiconductor chip 315 is mounted tointerposer 350 via an LGA connection utilizingbonding pads 361. Again, the pattern of the mounting pads on thebottom 351 ofinterposer 350 may extend beyond the area covered by packagedsemiconductor chip 315. - Although not required for the inventive concept, other connection pads may also exist on the
top surface 351 and thebottom surface 352 ofinterposer 350. These other connection pads may be in any configuration. Most preferably however pad configurations should be in accordance with a standard pad configuration, e.g., the above-mentioned LGA, commonly used in a circuit board for mounting components such as chips by a surface mounting procedure. Certain standard pad configurations are set by standard setting bodies including the Joint Electronic Device Engineering Counsel (“JEDEC”) of the Electronics' Industry Alliance; by the Electronic Industry Association of Japan (“EIAJ”) and by other standard setting bodies. As used in this disclosure, the term “official standard” refers to a standard adopted by a governmental or industry association, whereas the term “unofficial standard” refers to a package design which, although not conforming to an official standard has been adopted by numerous companies in the surface mounting industry. - Referring back to
FIG. 3 , it should be observed that no underfill is present inmulti-chip module 350. As known in the art, underfill is an epoxy-type material that adds strength to the structure. However, and in accordance with an aspect of the invention, the lack of an underfill material—while weakening to some extent the overall mechanical stability of the structure—is less costly (e.g., this avoids the need for special processes, not commonly used in a board stuffing plant, to apply such an underfill) and enables any, or all, of the packaged semiconductor chips to be independently removed from theinterposer 350 for repair purposes using standard circuit board rework techniques such as application of heat to melt the bonding material and replacement with other packaged chips. In other words, the packaged semiconductor chips can be detached frominterposer 350 using conventional techniques without destroying the substrate. The term “removably connected,” as used herein, refers to a connection, or mounting, that can be removed without destroying the substrate. Illustratively, a gap may be placed between the packaged chips to allow the placement of local heating repair tools to facilitate removal. - As such, in accordance with another aspect of the invention, the use of packaged chips in
multi-chip module 300 facilitates testing even after assembly. As noted above, any packages that fail testing may, due to the lack of an underfill, be replaced—thus increasing the production yield for multi-chip modules of the type described herein. - In accordance with another aspect of the invention, the exposed die surface on the top of each packaged semiconductor chip is used to enhance thermal performance of the multi-chip module.
- As described above, and in accordance with an aspect of the invention, an ultra thin system-in-a-package (SIP) with independent test and repair capability comprises an interposer having arranged on a top surface and a bottom surface thereof a number of packaged semiconductor chips connective using an LGA and wherein no underfill is used on the SIP. For example, in the illustration described above, a multi-chip module comprises four packaged semiconductor chips (three on the top surface of the interposer and one on the bottom surface of the interposer). Illustratively, the multi-chip module described herein can provide an extremely thin multi-chip package having an approximate height of 575 to 625 microns. This is illustrated by height H in
FIG. 3 . This assumes the following illustrative dimensions: the approximate packaged semiconductor thickness, or height, is 225 to 250 microns; the approximate diameter of solder bumps mounting the packaged semiconductor chips to either the top or bottom surface is 50 microns; and the interposer has an approximate width, or height, of 25 microns (e.g., a two metal layer, with solder masks on both the top surfaced and bottom surface). As can be observed fromFIG. 3 , and as noted earlier, thesolder balls 310 should have a stand-off height that accommodates the presence of the bottom packaged semiconductor chip. As such, the actual height of the multi-chip module above a circuit board may be larger than the above-described approximate height of the multi-chip module. - By creating a multi-chip module, it is possible to reduce the required input/output interconnection to, e.g., a circuit board. For example, if the four packages have a total of 384 LGA bonding pads, some of these signals may only be required within the multi-chip module. As such, a reduction in the input/output signals to the circuit board may occur to, e.g., 106 signals, or 106 solder balls. Such a reduction in the input/output signaling provides a number of benefits. The input/output reduction increases the area available for mounting the bottom packaged semiconductor chip. In addition, along with the reduction in input/output signaling the routing of signaling on the circuit board itself is simpler than individually mounting each of the four packaged semiconductor chips on the circuit board. Finally, since the package-to-package interconnection on the interposer may be significantly shorter than the case where individual packages are surface mounted on the circuit board, higher electrical performance may be achieved.
- It should also be noted that the LGA patterns used on the top surface and the bottom surface are formed on the same base material substrates. As such, there is no mismatch in the coefficient of thermal expansion (CTE) between the top and bottom of the substrate structure and this allows for LGA joints with small solder volume but still having high reliability.
- Another aspect of the invention relates to methods of making multi-chip assemblies of the types described herein. An illustrative flow chart is shown in
FIG. 8 for creating a multi-chip module comprising an interposer, or substrate, having disposed on both a top surface and a bottom surface thereof a number of packaged semiconductor chips. Instep 505, a pattern of mounting pads is placed on both surfaces of the interposer for forming LGA connections. It is not required that the patterns on the top and bottom surfaces be identical. It should be noted that other steps, such as forming conductive trace layers, vias, other mounting or testing pads have not been described herein. Instep 510, a least one packaged semiconductor chip is mounted to at least a portion of the mounting pads on the top surface of the interposer and at least one packaged semiconductor chip is mounted on the bottom surface of the interposer over at least a portion of the bottom mounting pads. After the mounting instep 510, no underfilling of the mounted packaged semiconductor chips is performed as represented bystep 515. As such, the packaged semiconductor chips are removably connected to the interposer. As noted above, this facilitates testing and repair of the MCM since a packaged semiconductor chip may be removed from the substrate and replaced with another packaged semiconductor chip of the same type. This is illustrated insteps step 520, a test of the packaged semiconductor chips of the MCM is performed. If the test fails, the failed packaged semiconductor chips are replaced instep 525 with other packaged semiconductor chips of the same type and, if necessary, the test may be repeated. - However, it should be noted that in some cases a multi-chip module of the kind described herein may, nevertheless, warp at room temperature. For example, even before the packaged semiconductor chips are mounted to
interposer 350, a solder mask (as illustrated inFIGS. 4 and 5 ) is typically applied tointerposer 350 at a temperature of 150° C. At this curing temperature, the interposer lies relatively flat. If the sizes of the solder mask on thetop surface 351 and the solder mask on thebottom surface 352 are different—this size difference may be enough to causeinterposer 350 to warp when the interposer subsequently cools to room temperature. - In other words, in the manufacture of a multi-chip module as described herein various components are cured in a temperature range, or window, (e.g., 150° C. to 180° C.). As such, in this temperature range, the
multi-chip module 300 lies relatively flat. However, upon cooling to room temperature, warping may occur in the interposer due to an imbalance caused by differing amounts of materials (and their attendant CTEs) on the top surface as compared to the amounts of materials (and their attendant CTEs) on the bottom surface. This warpage is illustrated inFIG. 9 , which shows amulti-chip module 300 having a degree of warp at room temperature such that side portions of the interposer bend in an upward direction as illustrated byarrow 901. It should be noted that the warpage may occur in either an upward or a downward direction. Indeed, one side of the multi-chip module may warp in an upwardly fashion, while the other side of the multi-chip module may warp in a downwardly fashion. - As such, it is necessary to remove any warpage in the multi-chip module in order to mount the multi-chip module to a circuit board. Therefore, and in accordance with another aspect of the invention, an illustrative flow chart for mounting a multi-chip module is shown in
FIG. 10 . Instep 705, a warped multi-chip module is positioned over a portion of a circuit board for attachment thereto. Instep 710, reflow is performed for mounting the multi-chip module to the circuit board viasolder balls 310. The reflow process raises the temperature of the warped multi-chip module to a temperature at least within, or above, a predefined temperature window. This predefined temperature window includes temperatures at which components such as solder masks were cured, packaged semiconductor chips mounted, etc. As such, the multi-chip module will “relax” and become relatively flat for mounting to the circuit board. A diagrammatic view illustrating the mounting of amulti-chip module 300 to a portion of acircuit board 305 is shown inFIG. 11 . - The
multi-chip module 300 occupies significantly less area on the top surface ofcircuit board 305 than would be required to mount packagedsemiconductor chips interposer 350 and, accordingly, need not be accommodated by traces incircuit board 305 itself. This reduces the complexity of the interconnections required in the circuit board. In some cases, this can reduce the number of layers required incircuit board 305 as a whole. The assembly, and assembly method thus has advantages similar to those achievable in a stacked chip arrangement where bare dies are specially mounted in a stacked configuration. However, packagedchips - It should be noted that after cooling to room temperature, there will be some strain present in the mounted multi-chip module on the circuit board. However, the solder balls (e.g., solder balls 310) will maintain mechanical (and electrical) contact with the circuit board. In other words, the surface tension and bonding of the multi-chip module via the solder balls to the circuit board is greater than the amount of strain present in the multi-chip module.
- In another aspect of the invention, a stacked multi-chip module can be developed with the basic elements of the multi-chip module described herein. This is illustrated in
FIG. 12 , which shows an illustrativestacked assembly 400 comprising twomulti-chip assemblies Interposer 450 of thelower multi-chip module 405 has corresponding mounting pads, or vias, (not shown) for mounting thereto solderballs 410 ofupper multi-chip module 460. Thestacked assembly 400 is mounted to a circuit board as described above. It should be noted that a stacked multi-chip module may include a mixture of multi-chip modules of the type described herein and other forms of multi-chip modules. For example, a stacked multi-chip module may include at least one multi-chip module of the type described herein and one, or more, other types of multi-chip modules. - It should be noted that a mechanically weak but flat interposer and package substrates provide the benefit of using single alloy based joint material. This may provide for a simpler assembly process with low reflow temperature (230° C.) and single reflow temperature profile. In addition, it may provide for the avoidance of high temperature driven reliability issues, such as intermetallics formation with fast diffusion mechanisms.
- It should be noted that other forms of bonding material may be used. For example, a eutectic bonding material or other known conductive bonding material. Rather than discrete masses of a conductive bonding material, an anisotropic conductive material may be applied as a layer between a packaged semiconductor chip and a surface of the substrate. As is known in the art, such an anisotropic material will conduct appreciably in the direction through the layer but does not have appreciable conduction in directions along the plane of the layer.
- In the foregoing description, terms such as “top,” “bottom,” “upwardly” and “downwardly” refer to the frame of reference of the microelectronic element, unit or circuit board. These terms do not refer to the normal gravitational frame of reference.
- As used in this disclosure, a terminal or other conductive feature is regarded as “exposed at” a surface of a dielectric element where the terminal is arranged so that all or part of the conductive feature can be seen by looking at such surface. Thus, a conductive feature which is exposed at a surface of a dielectric element may project from such surface; may be flush with such surface; or may be recessed from such surface and exposed through an opening extending entirely or partially through the dielectric element.
- The disclosure of co-pending, commonly assigned, U.S. Provisional Patent Application Ser. No. 60/408,644, filed Sep. 6, 2002, entitled “COMPONENTS, METHODS AND ASSEMBLIES FOR STACKED PACKAGES,” and U.S. patent application Ser. No. 10/656,534, filed Sep. 5, 2003, are hereby incorporated by reference herein.
- Although the invention herein has been described with reference to particular embodiments, it is to be understood that these embodiments are merely illustrative of the principles and applications of the present invention. It is therefore to be understood that numerous modifications may be made to the illustrative embodiments and that other arrangements may be devised without departing from the spirit and scope of the present invention as defined by the appended claims.
Claims (5)
1. A method for mounting a warped multi-chip module to a circuit board, the method comprising the steps of:
positioning a warped multi-chip module over a circuit board for mounting thereto; and
raising a temperature of the warped multi-chip module to a temperature such that the warped multi-chip module relatively flattens and mounting masses reflow for electrically and mechanically bonding the now relatively flat multi-chip module to the circuit board.
2. The method of claim 1 wherein the mounting masses are initially attached to a surface of the multi-chip module before reflow for bonding to the circuit board.
3. The method of claim 1 wherein the warped multi-chip module comprises no underfill material.
4. The method of claim 1 further comprising the following steps prior to the positioning step:
testing packaged semiconductor chips of the warped multi-chip module;
if a tested packaged semiconductor chip fails, replacing the failed packaged semiconductor chip with another packaged semiconductor chip of the same type.
5. The method of claim 1 further comprising the following steps prior to the positioning step:
forming the warped multi-chip module by using land grid array (LGA) connections for at least one packaged semiconductor chip on a top surface of an interposer and by using LGA connections for at least one packaged semiconductor chip on a bottom surface of the interposer such that the packaged semiconductors chips are removably connected to the interposer.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/324,453 US20070166876A1 (en) | 2002-10-11 | 2006-01-03 | Components, methods and assemblies for multi-chip packages |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US41824102P | 2002-10-11 | 2002-10-11 | |
US10/683,097 US7061122B2 (en) | 2002-10-11 | 2003-10-10 | Components, methods and assemblies for multi-chip packages |
US11/324,453 US20070166876A1 (en) | 2002-10-11 | 2006-01-03 | Components, methods and assemblies for multi-chip packages |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/683,097 Division US7061122B2 (en) | 2002-10-11 | 2003-10-10 | Components, methods and assemblies for multi-chip packages |
Publications (1)
Publication Number | Publication Date |
---|---|
US20070166876A1 true US20070166876A1 (en) | 2007-07-19 |
Family
ID=32094159
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/683,097 Expired - Lifetime US7061122B2 (en) | 2002-10-11 | 2003-10-10 | Components, methods and assemblies for multi-chip packages |
US11/324,453 Abandoned US20070166876A1 (en) | 2002-10-11 | 2006-01-03 | Components, methods and assemblies for multi-chip packages |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/683,097 Expired - Lifetime US7061122B2 (en) | 2002-10-11 | 2003-10-10 | Components, methods and assemblies for multi-chip packages |
Country Status (7)
Country | Link |
---|---|
US (2) | US7061122B2 (en) |
EP (1) | EP1579477A2 (en) |
JP (1) | JP2006502587A (en) |
KR (1) | KR20050053751A (en) |
CN (1) | CN1711636A (en) |
AU (1) | AU2003279215A1 (en) |
WO (1) | WO2004034434A2 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7829991B2 (en) | 1998-06-30 | 2010-11-09 | Micron Technology, Inc. | Stackable ceramic FBGA for high thermal applications |
US8072082B2 (en) | 2008-04-24 | 2011-12-06 | Micron Technology, Inc. | Pre-encapsulated cavity interposer |
US20130029623A1 (en) * | 2011-07-25 | 2013-01-31 | Denso Corporation | Radio communication system, receiver, and communication method |
WO2017111903A1 (en) * | 2015-12-21 | 2017-06-29 | Intel Corporation | Integrating system in package (sip) with input/output (io) board for platform miniaturization |
Families Citing this family (50)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
USRE44438E1 (en) | 2001-02-27 | 2013-08-13 | Stats Chippac, Ltd. | Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate |
US20020121707A1 (en) * | 2001-02-27 | 2002-09-05 | Chippac, Inc. | Super-thin high speed flip chip package |
US8143108B2 (en) | 2004-10-07 | 2012-03-27 | Stats Chippac, Ltd. | Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate |
US7521785B2 (en) | 2003-12-23 | 2009-04-21 | Tessera, Inc. | Packaged systems with MRAM |
US7489517B2 (en) * | 2004-04-05 | 2009-02-10 | Thomas Joel Massingill | Die down semiconductor package |
JP4865197B2 (en) * | 2004-06-30 | 2012-02-01 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method thereof |
KR100585150B1 (en) * | 2004-07-01 | 2006-05-30 | 삼성전자주식회사 | Semiconductor device with improved signal transmission characteristics |
JP4738996B2 (en) * | 2004-12-13 | 2011-08-03 | キヤノン株式会社 | Semiconductor device |
US7241678B2 (en) * | 2005-01-06 | 2007-07-10 | United Microelectronics Corp. | Integrated die bumping process |
US7939934B2 (en) * | 2005-03-16 | 2011-05-10 | Tessera, Inc. | Microelectronic packages and methods therefor |
US20060214284A1 (en) * | 2005-03-24 | 2006-09-28 | Stuart Haden | Apparatus and method for data capture |
US7528616B2 (en) * | 2005-05-27 | 2009-05-05 | Lsi Corporation | Zero ATE insertion force interposer daughter card |
TWI269414B (en) * | 2005-06-20 | 2006-12-21 | Via Tech Inc | Package substrate with improved structure for thermal dissipation and electronic device using the same |
US7576995B2 (en) | 2005-11-04 | 2009-08-18 | Entorian Technologies, Lp | Flex circuit apparatus and method for adding capacitance while conserving circuit board surface area |
DE102005055761B4 (en) * | 2005-11-21 | 2008-02-07 | Infineon Technologies Ag | Power semiconductor component with semiconductor chip stack in bridge circuit and method for producing the same |
US7511359B2 (en) * | 2005-12-29 | 2009-03-31 | Intel Corporation | Dual die package with high-speed interconnect |
US7304382B2 (en) | 2006-01-11 | 2007-12-04 | Staktek Group L.P. | Managed memory component |
US7608920B2 (en) | 2006-01-11 | 2009-10-27 | Entorian Technologies, Lp | Memory card and method for devising |
US7508058B2 (en) | 2006-01-11 | 2009-03-24 | Entorian Technologies, Lp | Stacked integrated circuit module |
US7508069B2 (en) | 2006-01-11 | 2009-03-24 | Entorian Technologies, Lp | Managed memory component |
US7605454B2 (en) | 2006-01-11 | 2009-10-20 | Entorian Technologies, Lp | Memory card and method for devising |
US7652361B1 (en) * | 2006-03-03 | 2010-01-26 | Amkor Technology, Inc. | Land patterns for a semiconductor stacking structure and method therefor |
US8004855B2 (en) * | 2006-07-07 | 2011-08-23 | Itt Manufacturing Enterprises, Inc. | Reconfigurable data processing system |
KR100817054B1 (en) * | 2006-07-13 | 2008-03-26 | 삼성전자주식회사 | Socket for package test, rubber for test socket and guide for test socket |
US7545029B2 (en) * | 2006-08-18 | 2009-06-09 | Tessera, Inc. | Stack microelectronic assemblies |
KR100813621B1 (en) * | 2006-10-03 | 2008-03-17 | 삼성전자주식회사 | Stacked Semiconductor Device Package |
US7468553B2 (en) | 2006-10-20 | 2008-12-23 | Entorian Technologies, Lp | Stackable micropackages and stacked modules |
JP2008192725A (en) * | 2007-02-02 | 2008-08-21 | Spansion Llc | Semiconductor device, and method and apparatus for manufacturing the same |
US20080237820A1 (en) * | 2007-03-28 | 2008-10-02 | Advanced Semiconductor Engineering, Inc. | Package structure and method of manufacturing the same |
JP2009038112A (en) * | 2007-07-31 | 2009-02-19 | Toshiba Corp | Printed wiring board structure and electronic equipment |
US7978479B2 (en) * | 2007-08-15 | 2011-07-12 | Accton Technology Corporation | WLAN SiP module |
CN101471330B (en) * | 2007-12-28 | 2010-06-09 | 鸿富锦精密工业(深圳)有限公司 | Semiconductor encapsulation structure |
KR101007932B1 (en) * | 2008-07-25 | 2011-01-14 | 세크론 주식회사 | Pattern positioning method, cavity positioning method and solder bump forming method |
US8130512B2 (en) * | 2008-11-18 | 2012-03-06 | Stats Chippac Ltd. | Integrated circuit package system and method of package stacking |
US20120020040A1 (en) * | 2010-07-26 | 2012-01-26 | Lin Paul T | Package-to-package stacking by using interposer with traces, and or standoffs and solder balls |
US8432034B2 (en) | 2011-05-25 | 2013-04-30 | International Business Machines Corporation | Use of a local constraint to enhance attachment of an IC device to a mounting platform |
US9437512B2 (en) | 2011-10-07 | 2016-09-06 | Mediatek Inc. | Integrated circuit package structure |
CN103165554B (en) * | 2011-12-16 | 2017-09-22 | 中兴通讯股份有限公司 | grid array LGA package module |
KR102008014B1 (en) | 2012-10-15 | 2019-08-06 | 삼성전자주식회사 | Semiconductor device and method of manufacturing the same |
US9915869B1 (en) * | 2014-07-01 | 2018-03-13 | Xilinx, Inc. | Single mask set used for interposer fabrication of multiple products |
JP2016058673A (en) * | 2014-09-12 | 2016-04-21 | イビデン株式会社 | Printed wiring board and method of manufacturing the same |
TWI559829B (en) | 2014-10-22 | 2016-11-21 | 矽品精密工業股份有限公司 | Package structure and method of fabricating the same |
KR20160088746A (en) | 2015-01-16 | 2016-07-26 | 에스케이하이닉스 주식회사 | Semiconductor package and method for manufacturing of the semiconductor package |
US9543270B1 (en) | 2015-07-31 | 2017-01-10 | Inotera Memories, Inc. | Multi-device package and manufacturing method thereof |
US9633950B1 (en) | 2016-02-10 | 2017-04-25 | Qualcomm Incorporated | Integrated device comprising flexible connector between integrated circuit (IC) packages |
US9633977B1 (en) | 2016-02-10 | 2017-04-25 | Qualcomm Incorporated | Integrated device comprising flexible connector between integrated circuit (IC) packages |
US10163773B1 (en) | 2017-08-11 | 2018-12-25 | General Electric Company | Electronics package having a self-aligning interconnect assembly and method of making same |
US20220285309A1 (en) * | 2019-08-26 | 2022-09-08 | X-Celeprint Limited | Variable stiffness modules |
KR102599631B1 (en) | 2020-06-08 | 2023-11-06 | 삼성전자주식회사 | Semiconductor chip, semicondcutor device, and semiconductor package comprising the same |
CN115441135B (en) * | 2022-08-09 | 2023-12-01 | 中国电子科技集团公司第五十五研究所 | High-reliability ultra-wideband three-dimensional stacked microwave assembly and manufacturing method thereof |
Citations (47)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4558397A (en) * | 1983-12-19 | 1985-12-10 | Amp Incorporated | Interposer connector for surface mounting a ceramic chip carrier to a printed circuit board |
US4897918A (en) * | 1985-07-16 | 1990-02-06 | Nippon Telegraph And Telephone | Method of manufacturing an interboard connection terminal |
US4982265A (en) * | 1987-06-24 | 1991-01-01 | Hitachi, Ltd. | Semiconductor integrated circuit device and method of manufacturing the same |
US5117282A (en) * | 1990-10-29 | 1992-05-26 | Harris Corporation | Stacked configuration for integrated circuit devices |
US5148266A (en) * | 1990-09-24 | 1992-09-15 | Ist Associates, Inc. | Semiconductor chip assemblies having interposer and flexible lead |
US5148265A (en) * | 1990-09-24 | 1992-09-15 | Ist Associates, Inc. | Semiconductor chip assemblies with fan-in leads |
US5172303A (en) * | 1990-11-23 | 1992-12-15 | Motorola, Inc. | Electronic component assembly |
US5222014A (en) * | 1992-03-02 | 1993-06-22 | Motorola, Inc. | Three-dimensional multi-chip pad array carrier |
US5247423A (en) * | 1992-05-26 | 1993-09-21 | Motorola, Inc. | Stacking three dimensional leadless multi-chip module and method for making the same |
US5376825A (en) * | 1990-10-22 | 1994-12-27 | Seiko Epson Corporation | Integrated circuit package for flexible computer system alternative architectures |
US5384689A (en) * | 1993-12-20 | 1995-01-24 | Shen; Ming-Tung | Integrated circuit chip including superimposed upper and lower printed circuit boards |
US5543664A (en) * | 1990-08-01 | 1996-08-06 | Staktek Corporation | Ultra high density integrated circuit package |
US5608265A (en) * | 1993-03-17 | 1997-03-04 | Hitachi, Ltd. | Encapsulated semiconductor device package having holes for electrically conductive material |
US5616958A (en) * | 1995-01-25 | 1997-04-01 | International Business Machines Corporation | Electronic package |
US5637536A (en) * | 1993-08-13 | 1997-06-10 | Thomson-Csf | Method for interconnecting semiconductor chips in three dimensions, and component resulting therefrom |
US5639695A (en) * | 1994-11-02 | 1997-06-17 | Motorola, Inc. | Low-profile ball-grid array semiconductor package and method |
US5642261A (en) * | 1993-12-20 | 1997-06-24 | Sgs-Thomson Microelectronics, Inc. | Ball-grid-array integrated circuit package with solder-connected thermal conductor |
US5659952A (en) * | 1994-09-20 | 1997-08-26 | Tessera, Inc. | Method of fabricating compliant interface for semiconductor chip |
US5668405A (en) * | 1994-09-14 | 1997-09-16 | Nec Corporation | Semiconductor device with a film carrier tape |
US5677566A (en) * | 1995-05-08 | 1997-10-14 | Micron Technology, Inc. | Semiconductor chip package |
US5679977A (en) * | 1990-09-24 | 1997-10-21 | Tessera, Inc. | Semiconductor chip assemblies, methods of making same and components for same |
US5784264A (en) * | 1994-11-28 | 1998-07-21 | Nec Corporation | MCM (Multi Chip Module) carrier with external connection teminals BGA (Ball Grid Array) type matrix array form |
US5783870A (en) * | 1995-03-16 | 1998-07-21 | National Semiconductor Corporation | Method for connecting packages of a stacked ball grid array structure |
US5801072A (en) * | 1996-03-14 | 1998-09-01 | Lsi Logic Corporation | Method of packaging integrated circuits |
US5827342A (en) * | 1996-04-30 | 1998-10-27 | Corning Incorporated | Treatment of glass substrates to compensate for warpage and distortion |
US5834339A (en) * | 1996-03-07 | 1998-11-10 | Tessera, Inc. | Methods for providing void-free layers for semiconductor assemblies |
US5844315A (en) * | 1996-03-26 | 1998-12-01 | Motorola Corporation | Low-profile microelectronic package |
US5861666A (en) * | 1995-08-30 | 1999-01-19 | Tessera, Inc. | Stacked chip assembly |
US5883426A (en) * | 1996-04-18 | 1999-03-16 | Nec Corporation | Stack module |
US6054756A (en) * | 1992-07-24 | 2000-04-25 | Tessera, Inc. | Connection components with frangible leads and bus |
US6072233A (en) * | 1998-05-04 | 2000-06-06 | Micron Technology, Inc. | Stackable ball grid array package |
US6093029A (en) * | 1998-09-08 | 2000-07-25 | S3 Incorporated | Vertically stackable integrated circuit |
US6133071A (en) * | 1997-10-15 | 2000-10-17 | Nec Corporation | Semiconductor device with plate heat sink free from cracks due to thermal stress and process for assembling it with package |
US6180881B1 (en) * | 1998-05-05 | 2001-01-30 | Harlan Ruben Isaak | Chip stack and method of making same |
US6232152B1 (en) * | 1994-05-19 | 2001-05-15 | Tessera, Inc. | Method of manufacturing a plurality of semiconductor packages and the resulting semiconductor package structures |
US6291259B1 (en) * | 1998-05-30 | 2001-09-18 | Hyundai Electronics Industries Co., Ltd. | Stackable ball grid array semiconductor package and fabrication method thereof |
US6303997B1 (en) * | 1998-04-08 | 2001-10-16 | Anam Semiconductor, Inc. | Thin, stackable semiconductor packages |
US6313522B1 (en) * | 1998-08-28 | 2001-11-06 | Micron Technology, Inc. | Semiconductor structure having stacked semiconductor devices |
US6335565B1 (en) * | 1996-12-04 | 2002-01-01 | Hitachi, Ltd. | Semiconductor device |
US6342728B2 (en) * | 1996-03-22 | 2002-01-29 | Hitachi, Ltd. | Semiconductor device and manufacturing method thereof |
US6365975B1 (en) * | 1997-04-02 | 2002-04-02 | Tessera, Inc. | Chip with internal signal routing in external element |
US6369445B1 (en) * | 2000-06-19 | 2002-04-09 | Advantest Corporation | Method and apparatus for edge connection between elements of an integrated circuit |
US6417688B1 (en) * | 1999-12-31 | 2002-07-09 | Intel Corporation | Method and apparatus for implementing a highly robust, fast, and economical five load bus topology based on bit mirroring and a well terminated transmission environment |
US6462421B1 (en) * | 2000-04-10 | 2002-10-08 | Advanced Semicondcutor Engineering, Inc. | Multichip module |
US6496026B1 (en) * | 2000-02-25 | 2002-12-17 | Microconnect, Inc. | Method of manufacturing and testing an electronic device using a contact device having fingers and a mechanical ground |
US6515870B1 (en) * | 2000-11-27 | 2003-02-04 | Intel Corporation | Package integrated faraday cage to reduce electromagnetic emissions from an integrated circuit |
US6905911B2 (en) * | 2000-03-21 | 2005-06-14 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device, method for manufacturing an electronic equipment, electronic equipment, and portable information terminal |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7605479B2 (en) | 2001-08-22 | 2009-10-20 | Tessera, Inc. | Stacked chip assembly with encapsulant layer |
-
2003
- 2003-10-10 WO PCT/US2003/032078 patent/WO2004034434A2/en active Application Filing
- 2003-10-10 US US10/683,097 patent/US7061122B2/en not_active Expired - Lifetime
- 2003-10-10 EP EP03770708A patent/EP1579477A2/en not_active Withdrawn
- 2003-10-10 CN CNA2003801033534A patent/CN1711636A/en active Pending
- 2003-10-10 JP JP2004543624A patent/JP2006502587A/en active Pending
- 2003-10-10 KR KR1020057006246A patent/KR20050053751A/en not_active Application Discontinuation
- 2003-10-10 AU AU2003279215A patent/AU2003279215A1/en not_active Abandoned
-
2006
- 2006-01-03 US US11/324,453 patent/US20070166876A1/en not_active Abandoned
Patent Citations (48)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4558397A (en) * | 1983-12-19 | 1985-12-10 | Amp Incorporated | Interposer connector for surface mounting a ceramic chip carrier to a printed circuit board |
US4897918A (en) * | 1985-07-16 | 1990-02-06 | Nippon Telegraph And Telephone | Method of manufacturing an interboard connection terminal |
US4982265A (en) * | 1987-06-24 | 1991-01-01 | Hitachi, Ltd. | Semiconductor integrated circuit device and method of manufacturing the same |
US5543664A (en) * | 1990-08-01 | 1996-08-06 | Staktek Corporation | Ultra high density integrated circuit package |
US5679977A (en) * | 1990-09-24 | 1997-10-21 | Tessera, Inc. | Semiconductor chip assemblies, methods of making same and components for same |
US5148266A (en) * | 1990-09-24 | 1992-09-15 | Ist Associates, Inc. | Semiconductor chip assemblies having interposer and flexible lead |
US5148265A (en) * | 1990-09-24 | 1992-09-15 | Ist Associates, Inc. | Semiconductor chip assemblies with fan-in leads |
US5376825A (en) * | 1990-10-22 | 1994-12-27 | Seiko Epson Corporation | Integrated circuit package for flexible computer system alternative architectures |
US5117282A (en) * | 1990-10-29 | 1992-05-26 | Harris Corporation | Stacked configuration for integrated circuit devices |
US5172303A (en) * | 1990-11-23 | 1992-12-15 | Motorola, Inc. | Electronic component assembly |
US5222014A (en) * | 1992-03-02 | 1993-06-22 | Motorola, Inc. | Three-dimensional multi-chip pad array carrier |
US5247423A (en) * | 1992-05-26 | 1993-09-21 | Motorola, Inc. | Stacking three dimensional leadless multi-chip module and method for making the same |
US6054756A (en) * | 1992-07-24 | 2000-04-25 | Tessera, Inc. | Connection components with frangible leads and bus |
US5608265A (en) * | 1993-03-17 | 1997-03-04 | Hitachi, Ltd. | Encapsulated semiconductor device package having holes for electrically conductive material |
US5637536A (en) * | 1993-08-13 | 1997-06-10 | Thomson-Csf | Method for interconnecting semiconductor chips in three dimensions, and component resulting therefrom |
US5642261A (en) * | 1993-12-20 | 1997-06-24 | Sgs-Thomson Microelectronics, Inc. | Ball-grid-array integrated circuit package with solder-connected thermal conductor |
US5384689A (en) * | 1993-12-20 | 1995-01-24 | Shen; Ming-Tung | Integrated circuit chip including superimposed upper and lower printed circuit boards |
US6232152B1 (en) * | 1994-05-19 | 2001-05-15 | Tessera, Inc. | Method of manufacturing a plurality of semiconductor packages and the resulting semiconductor package structures |
US5668405A (en) * | 1994-09-14 | 1997-09-16 | Nec Corporation | Semiconductor device with a film carrier tape |
US5659952A (en) * | 1994-09-20 | 1997-08-26 | Tessera, Inc. | Method of fabricating compliant interface for semiconductor chip |
US5639695A (en) * | 1994-11-02 | 1997-06-17 | Motorola, Inc. | Low-profile ball-grid array semiconductor package and method |
US5784264A (en) * | 1994-11-28 | 1998-07-21 | Nec Corporation | MCM (Multi Chip Module) carrier with external connection teminals BGA (Ball Grid Array) type matrix array form |
US5616958A (en) * | 1995-01-25 | 1997-04-01 | International Business Machines Corporation | Electronic package |
US5783870A (en) * | 1995-03-16 | 1998-07-21 | National Semiconductor Corporation | Method for connecting packages of a stacked ball grid array structure |
US5677566A (en) * | 1995-05-08 | 1997-10-14 | Micron Technology, Inc. | Semiconductor chip package |
US5861666A (en) * | 1995-08-30 | 1999-01-19 | Tessera, Inc. | Stacked chip assembly |
US5834339A (en) * | 1996-03-07 | 1998-11-10 | Tessera, Inc. | Methods for providing void-free layers for semiconductor assemblies |
US5801072A (en) * | 1996-03-14 | 1998-09-01 | Lsi Logic Corporation | Method of packaging integrated circuits |
US6342728B2 (en) * | 1996-03-22 | 2002-01-29 | Hitachi, Ltd. | Semiconductor device and manufacturing method thereof |
US5844315A (en) * | 1996-03-26 | 1998-12-01 | Motorola Corporation | Low-profile microelectronic package |
US5883426A (en) * | 1996-04-18 | 1999-03-16 | Nec Corporation | Stack module |
US5827342A (en) * | 1996-04-30 | 1998-10-27 | Corning Incorporated | Treatment of glass substrates to compensate for warpage and distortion |
US6335565B1 (en) * | 1996-12-04 | 2002-01-01 | Hitachi, Ltd. | Semiconductor device |
US6365975B1 (en) * | 1997-04-02 | 2002-04-02 | Tessera, Inc. | Chip with internal signal routing in external element |
US6133071A (en) * | 1997-10-15 | 2000-10-17 | Nec Corporation | Semiconductor device with plate heat sink free from cracks due to thermal stress and process for assembling it with package |
US6303997B1 (en) * | 1998-04-08 | 2001-10-16 | Anam Semiconductor, Inc. | Thin, stackable semiconductor packages |
US6268649B1 (en) * | 1998-05-04 | 2001-07-31 | Micron Technology, Inc. | Stackable ball grid array package |
US6072233A (en) * | 1998-05-04 | 2000-06-06 | Micron Technology, Inc. | Stackable ball grid array package |
US6180881B1 (en) * | 1998-05-05 | 2001-01-30 | Harlan Ruben Isaak | Chip stack and method of making same |
US6291259B1 (en) * | 1998-05-30 | 2001-09-18 | Hyundai Electronics Industries Co., Ltd. | Stackable ball grid array semiconductor package and fabrication method thereof |
US6313522B1 (en) * | 1998-08-28 | 2001-11-06 | Micron Technology, Inc. | Semiconductor structure having stacked semiconductor devices |
US6093029A (en) * | 1998-09-08 | 2000-07-25 | S3 Incorporated | Vertically stackable integrated circuit |
US6417688B1 (en) * | 1999-12-31 | 2002-07-09 | Intel Corporation | Method and apparatus for implementing a highly robust, fast, and economical five load bus topology based on bit mirroring and a well terminated transmission environment |
US6496026B1 (en) * | 2000-02-25 | 2002-12-17 | Microconnect, Inc. | Method of manufacturing and testing an electronic device using a contact device having fingers and a mechanical ground |
US6905911B2 (en) * | 2000-03-21 | 2005-06-14 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device, method for manufacturing an electronic equipment, electronic equipment, and portable information terminal |
US6462421B1 (en) * | 2000-04-10 | 2002-10-08 | Advanced Semicondcutor Engineering, Inc. | Multichip module |
US6369445B1 (en) * | 2000-06-19 | 2002-04-09 | Advantest Corporation | Method and apparatus for edge connection between elements of an integrated circuit |
US6515870B1 (en) * | 2000-11-27 | 2003-02-04 | Intel Corporation | Package integrated faraday cage to reduce electromagnetic emissions from an integrated circuit |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7829991B2 (en) | 1998-06-30 | 2010-11-09 | Micron Technology, Inc. | Stackable ceramic FBGA for high thermal applications |
US8072082B2 (en) | 2008-04-24 | 2011-12-06 | Micron Technology, Inc. | Pre-encapsulated cavity interposer |
US8399297B2 (en) | 2008-04-24 | 2013-03-19 | Micron Technology, Inc. | Methods of forming and assembling pre-encapsulated assemblies and of forming associated semiconductor device packages |
US20130029623A1 (en) * | 2011-07-25 | 2013-01-31 | Denso Corporation | Radio communication system, receiver, and communication method |
US8843091B2 (en) * | 2011-07-25 | 2014-09-23 | Toyota Jidosha Kabushiki Kaisha | Remote keyless entry and tire pressure monitoring radio communication system, receiver, and communication method that switches a reception mode of a receiver between a first reception mode and a second reception mode |
WO2017111903A1 (en) * | 2015-12-21 | 2017-06-29 | Intel Corporation | Integrating system in package (sip) with input/output (io) board for platform miniaturization |
US10388636B2 (en) | 2015-12-21 | 2019-08-20 | Intel Corporation | Integrating system in package (SIP) with input/output (IO) board for platform miniaturization |
US11114421B2 (en) | 2015-12-21 | 2021-09-07 | Intel Corporation | Integrating system in package (SiP) with input/output (IO) board for platform miniaturization |
US12002793B2 (en) | 2015-12-21 | 2024-06-04 | Intel Corporation | Integrating system in package (SiP) with input/output (IO) board for platform miniaturization |
Also Published As
Publication number | Publication date |
---|---|
KR20050053751A (en) | 2005-06-08 |
WO2004034434A3 (en) | 2005-08-11 |
JP2006502587A (en) | 2006-01-19 |
AU2003279215A1 (en) | 2004-05-04 |
AU2003279215A8 (en) | 2004-05-04 |
CN1711636A (en) | 2005-12-21 |
US20040262777A1 (en) | 2004-12-30 |
EP1579477A2 (en) | 2005-09-28 |
WO2004034434A9 (en) | 2005-05-26 |
WO2004034434A2 (en) | 2004-04-22 |
US7061122B2 (en) | 2006-06-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7061122B2 (en) | Components, methods and assemblies for multi-chip packages | |
US6221753B1 (en) | Flip chip technique for chip assembly | |
US9406645B1 (en) | Wafer level package and fabrication method | |
US7939934B2 (en) | Microelectronic packages and methods therefor | |
US6573609B2 (en) | Microelectronic component with rigid interposer | |
KR100856609B1 (en) | A semiconductor device and a method of manufacturing the same | |
US7935569B2 (en) | Components, methods and assemblies for stacked packages | |
KR100868419B1 (en) | Semiconductor device and manufacturing method | |
US6890798B2 (en) | Stacked chip packaging | |
US7915718B2 (en) | Apparatus for flip-chip packaging providing testing capability | |
US8067267B2 (en) | Microelectronic assemblies having very fine pitch stacking | |
US6927095B2 (en) | Low cost and compliant microelectronic packages for high I/O and fine pitch | |
US20080157327A1 (en) | Package on package structure for semiconductor devices and method of the same | |
US20070148822A1 (en) | Microelectronic packages and methods therefor | |
US7462939B2 (en) | Interposer for compliant interfacial coupling | |
JPWO2003012863A1 (en) | Semiconductor device and manufacturing method thereof | |
US6586277B2 (en) | Method and structure for manufacturing improved yield semiconductor packaged devices | |
JP2003069179A (en) | Electronic component mounting board composite and method for assembling and mounting the same | |
US6831361B2 (en) | Flip chip technique for chip assembly | |
JPH1187561A (en) | Semiconductor device, semiconductor chip mounting member, semiconductor chip and production thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TESSERA, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KIM, YOUNG-GON;GIBSON, DAVID;WARNER, MICHAEL;AND OTHERS;REEL/FRAME:017661/0568;SIGNING DATES FROM 20060420 TO 20060512 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |