+

US20070158763A1 - Semiconductor transistors with expanded top portions of gates - Google Patents

Semiconductor transistors with expanded top portions of gates Download PDF

Info

Publication number
US20070158763A1
US20070158763A1 US11/275,514 US27551406A US2007158763A1 US 20070158763 A1 US20070158763 A1 US 20070158763A1 US 27551406 A US27551406 A US 27551406A US 2007158763 A1 US2007158763 A1 US 2007158763A1
Authority
US
United States
Prior art keywords
region
source
gate electrode
top portion
atoms
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/275,514
Other versions
US7473593B2 (en
Inventor
Brent Anderson
Victor Chan
Edward Nowak
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ANDERSON, BRENT A., CHAN, VICTOR W. C., NOWAK, EDWARD J.
Priority to US11/275,514 priority Critical patent/US7473593B2/en
Priority to TW096100670A priority patent/TWI404210B/en
Priority to EP07710062A priority patent/EP1977446A4/en
Priority to CN2007800017922A priority patent/CN101361178B/en
Priority to JP2008550519A priority patent/JP5536340B2/en
Priority to PCT/US2007/060390 priority patent/WO2007082266A2/en
Publication of US20070158763A1 publication Critical patent/US20070158763A1/en
Priority to US12/189,298 priority patent/US8466503B2/en
Publication of US7473593B2 publication Critical patent/US7473593B2/en
Application granted granted Critical
Priority to US13/866,162 priority patent/US8753929B2/en
Assigned to GLOBALFOUNDRIES U.S. 2 LLC reassignment GLOBALFOUNDRIES U.S. 2 LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES U.S. 2 LLC, GLOBALFOUNDRIES U.S. INC.
Assigned to WILMINGTON TRUST, NATIONAL ASSOCIATION reassignment WILMINGTON TRUST, NATIONAL ASSOCIATION SECURITY AGREEMENT Assignors: GLOBALFOUNDRIES INC.
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Assigned to TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD. reassignment TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES INC.
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • H01L21/26506Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28026Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
    • H01L21/28035Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
    • H01L21/28044Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities the conductor comprising at least another non-silicon conductive layer
    • H01L21/28052Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities the conductor comprising at least another non-silicon conductive layer the conductor comprising a silicide layer formed by the silicidation reaction of silicon with a metal layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28026Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
    • H01L21/28114Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor characterised by the sectional shape, e.g. T, inverted-T
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28512Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
    • H01L21/28518Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table the conductive layers comprising silicides
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/0212Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation
    • H10D30/0213Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation providing different silicide thicknesses on gate electrodes and on source regions or drain regions
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/0223Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
    • H10D30/0227Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate having both lightly-doped source and drain extensions and source and drain regions self-aligned to the sides of the gate, e.g. lightly-doped drain [LDD] MOSFET or double-diffused drain [DDD] MOSFET
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/024Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/031Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
    • H10D30/0321Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon
    • H10D30/0323Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon comprising monocrystalline silicon
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/62Fin field-effect transistors [FinFET]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/67Thin-film transistors [TFT]
    • H10D30/674Thin-film transistors [TFT] characterised by the active materials
    • H10D30/6741Group IV materials, e.g. germanium or silicon carbide
    • H10D30/6743Silicon
    • H10D30/6744Monocrystalline silicon
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/17Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
    • H10D62/351Substrate regions of field-effect devices
    • H10D62/357Substrate regions of field-effect devices of FETs
    • H10D62/364Substrate regions of field-effect devices of FETs of IGFETs
    • H10D62/371Inactive supplementary semiconductor regions, e.g. for preventing punch-through, improving capacity effect or leakage current
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/20Electrodes characterised by their shapes, relative sizes or dispositions 
    • H10D64/27Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
    • H10D64/311Gate electrodes for field-effect devices
    • H10D64/411Gate electrodes for field-effect devices for FETs
    • H10D64/511Gate electrodes for field-effect devices for FETs for IGFETs
    • H10D64/517Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
    • H10D64/518Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their lengths or sectional shapes

Definitions

  • the present invention relates to semiconductor transistors, and more particularly, to semiconductor transistors with expanded top portions of gates.
  • the present invention provides a semiconductor structure, comprising (a) a semiconductor region including a channel region, a first source/drain region, and a second source/drain region, wherein the channel region is disposed between the first source/drain region and the second source/drain region; (b) a gate dielectric region in direct physical contact with the channel region; and (c) a gate electrode region including a top portion and a bottom portion, wherein the bottom portion is in direct physical contact with the gate dielectric region, wherein a first width of the top portion is greater than a second width of the bottom portion, wherein the gate electrode region is electrically insulated from the channel region by the gate dielectric region, and wherein a first upper portion and a second upper portion of the first and second source/drain regions, respectively, are compressively strained.
  • the present invention provides a semiconductor structure fabrication method, comprising providing a structure which comprises (a) a semiconductor region including a channel region, a first source/drain region, and a second source/drain region, wherein the channel region is disposed between the first source/drain region and the second source/drain region, (b) a gate dielectric region in direct physical contact with the channel region, and (c) a gate electrode region including a top portion and a bottom portion, wherein the bottom portion is disposed between the top portion and the gate dielectric region, wherein the bottom portion is in direct physical contact with the gate dielectric region, and wherein the gate electrode region is electrically insulated from the channel region by the gate dielectric region; and implanting atoms in the top portion of the gate electrode region so as to expand the top portion of the gate electrode region laterally.
  • the present invention provides a semiconductor structure fabrication method, comprising providing a structure which comprises (a) a semiconductor region including a first portion, a second portion, and a channel region, wherein the channel region is disposed between the first and second portions, (b) a gate dielectric region in direct physical contact with the channel region, and (c) a gate electrode region including a top portion and a bottom portion, wherein the bottom portion is in direct physical contact with the gate dielectric region, and wherein the gate electrode region is electrically insulated from the channel region by the gate dielectric region; and implanting atoms in the top portion of the gate electrode region so as to expand the top portion of the gate electrode region laterally to form overhangs.
  • the present invention provides a semiconductor structure, comprising (a) a semiconductor region including a channel region, a first source/drain region, and a second source/drain region, wherein the channel region is disposed between the first source/drain region and the second source/drain region; (b) a gate dielectric region in direct physical contact with the channel region; (c) a gate electrode region including a top portion and a bottom portion, wherein the bottom portion is in direct physical contact with the gate dielectric region, wherein a first width of the top portion is greater than a second width of the bottom portion, and wherein the gate electrode region is electrically insulated from the channel region by the gate dielectric region; and (d) an ion beam incident on the gate electrode region, wherein the ion beam comprises ions of a material selected from the group consisting of germanium and arsenic.
  • the present invention provides a semiconductor transistor with an expanded top portion of a gate or an expanded top portion of a source or drain (and a method for forming the same).
  • FIGS. 1-10 show a first fabrication process of a semiconductor transistor with an expanded top portion of a gate, in accordance with embodiments of the present invention.
  • FIGS. 11-20 show a second fabrication process of a vertical semiconductor transistor with an expanded top portion of a gate, in accordance with embodiments of the present invention.
  • FIGS. 21-30 show a third fabrication of another semiconductor transistor with an expanded top portion of a gate, in accordance with embodiments of the present invention.
  • FIGS. 1-10 show a first fabrication process for forming a transistor structure 100 , in accordance with embodiments of the present invention, wherein FIGS. 1-10 show cross-section views of the transistor structure 100 .
  • the first fabrication process starts out with a silicon substrate 110 .
  • two trenches 210 and 220 are formed in the silicon substrate 110 .
  • the trenches 210 and 220 are formed using a conventional lithographic and etching process.
  • two STI (Shallow Trench Isolation) regions 310 and 320 are formed in the two trenches 210 and 220 ( FIG. 2 ), respectively, using a conventional method.
  • the two STI regions 310 and 320 comprise silicon dioxide.
  • a gate dielectric layer 410 is formed on a top surface 111 of the silicon substrate 110 .
  • the gate dielectric layer 410 comprises silicon dioxide.
  • the gate dielectric layer 410 is formed by thermal oxidation.
  • a gate electrode region 510 is formed on the top surface 111 of the silicon substrate 110 .
  • the gate electrode region 510 is formed by (i) CVD (Chemical Vapor Deposition) of polysilicon everywhere on a top surface 412 of the structure 100 ( FIG. 4 ) to form a polysilicon layer (not shown), and then (ii) a conventional lithographic and etching process to etch the deposited polysilicon layer, resulting in the gate electrode region 510 , as shown in FIG. 5 .
  • CVD Chemical Vapor Deposition
  • extension regions 610 and 620 are formed in the silicon substrate 110 .
  • the extension regions 610 and 620 are formed by ion implantation using the gate electrode region 510 as a blocking mask.
  • halo regions 710 and 720 are formed in the silicon substrate 110 .
  • the halo regions 710 and 720 are formed by ion implantation using the gate electrode region 510 as a blocking mask.
  • dielectric spacers 810 and 820 are formed on side walls of the gate electrode region 510 .
  • the dielectric spacers 810 and 820 are formed by (i) CVD of an insulating material, such as silicon dioxide or silicon nitride, or a composite, everywhere on top of the structure 100 of FIG. 7 , and then (ii) directional etching back until the top surface 111 of the silicon substrate 110 and a top surface 511 of the gate electrode region 510 are exposed to the surrounding ambient.
  • source/drain regions 840 and 850 are formed in the silicon substrate 110 .
  • the source/drain regions 840 and 850 are formed by ion implantation using the gate electrode region 510 and the dielectric spacers 810 and 820 as a blocking mask.
  • germanium atoms are implanted in a top portion 512 of the gate electrode region 510 by ion implantation in a direction indicated by arrows 830 .
  • the implantation of germanium atoms in the top portion 512 of the gate electrode region 510 of FIG. 8 can be referred to as a germanium implantation step 830 .
  • the germanium implantation step 830 uses germanium atoms at a high dose (10 16 Ge atoms/cm 2 ) and at a low energy.
  • the directions 830 can be vertical or tilted less than 10 degrees from vertical.
  • the top portion 512 expands laterally, as shown in FIG. 9A .
  • a width 517 of the top portion 512 is greater than a width 516 of the bottom portion 515 .
  • the top portion 512 of the gate electrode region 510 is expanded laterally at least 20%. In other words, the width 517 is at least 120% of the width 516 .
  • a metal (e.g., nickel, etc.) layer 910 is formed on top of the structure 100 of FIG. 9A .
  • the nickel layer 910 is formed by sputtering of nickel everywhere on top of the structure 100 of FIG. 9A .
  • silicide regions 513 , 1010 , and 1020 are formed on top of the gate electrode region 510 , the source/drain regions 840 and 850 , respectively.
  • the silicide regions 513 , 1010 and 1020 comprise nickel silicide.
  • the silicide regions 513 , 1010 and 1020 are formed by first annealing the whole structure 100 of FIG. 9B so that nickel of the nickel layer 910 chemically reacts with silicon of the gate electrode region 510 , the source/drain regions 840 and 850 , resulting in the silicide regions 513 , 1010 and 1020 . Then, in one embodiment, unreacted nickel is removed by a wet etching step, resulting in structure 100 of FIG. 10 .
  • an interfacing surface 514 between the nickel layer 910 and the top portion 512 of the gate electrode region 510 ( FIG. 9B ) is larger than the case in which the implantation step 830 is not performed. Therefore, it is easier for nickel (of the nickel layer 910 ) to react with silicon of the top portion 512 ( FIG. 9B ) than in the case the top portion of the gate electrode region 510 is not expanded. Also as a result of the top portion 512 being expanded laterally, the silicide region 513 ( FIG. 10 ) is more conductive than the case in which the top portion 512 of the gate electrode 510 is not expanded.
  • FIGS. 11-20 show a second fabrication process for forming a transistor structure 200 , in accordance with embodiments of the present invention.
  • the second fabrication process starts out with an SOI (Silicon on Insulator) substrate 1110 .
  • the SOI substrate 1110 comprises a silicon layer 1120 , a buried oxide layer 1130 on the silicon layer 1120 , and a silicon layer 1140 on the buried oxide layer 1130 .
  • the SOI substrate 1110 is formed by a conventional method.
  • the SOI substrate 1110 may comprise an Ultra-Thin SOI wherein the silicon layer 1140 is less than 15 nm in thickness.
  • a dielectric hard mask layer 1150 is formed on top of the silicon layer 1140 .
  • the dielectric hard mask layer 1150 is formed by CVD of silicon nitride or silicon dioxide, or a composite of the two, everywhere on top of the silicon layer 1140 .
  • a lithographic and etching step is performed to etch the dielectric hard mask layer 1150 and then the silicon layer 1140 so as to form a dielectric cap region 1151 and a fin region 1141 , respectively, as shown in FIG. 12 .
  • the dielectric cap region 1151 and the fin region 1141 are farther away from the viewer than the silicon layer 1120 and the buried oxide layer 1130 .
  • a silicon dioxide layer 1310 is formed on side walls of the fin region 1141 of FIG. 12 .
  • the silicon dioxide layer 1310 is formed by thermal oxidation.
  • FIG. 13A shows a front view of the structure 200 after the silicon dioxide layer 1310 is formed.
  • 1310 may comprise a high-k gate dielectric, such as hafnium silicate, deposited, for example, by means of CVD, MOCVD, ALD.
  • a gate electrode region 1320 is formed on top of the dielectric cap region 1151 and on side walls of the silicon dioxide layer 1310 .
  • the gate electrode region 1320 comprises polysilicon.
  • the gate electrode region 1320 is formed by (i) CVD of polysilicon everywhere on top of the structure 200 of FIG. 13A , and then (ii) a conventional lithographic and etching process.
  • FIG. 13B shows a front view of the structure 200 after the gate electrode region 1320 is formed. So, it should be noted that the silicon dioxide layer 1310 and the dielectric cap region 1151 are farther away from the viewer than the gate electrode region 1320 .
  • extension regions 1410 and 1420 and halo regions 1430 and 1440 are formed in the fin region 1141 of FIG. 12 by ion implantation using the gate electrode region 1320 as a blocking mask.
  • FIG. 14 shows a top down view of the structure 200 of FIG. 13B along a line 14 - 14 after the formation of the extension regions 1410 and 1420 and halo regions 1430 and 1440 .
  • germanium atoms are implanted on a top portion 1321 ( FIG. 13B ) of the gate electrode region 1320 by ion implantation.
  • germanium atoms are implanted at a high dose (10 16 Ge atoms/cm 2 ) and at a low energy.
  • the top portion 1321 expands laterally as shown in FIG. 15 .
  • a width 1326 of the top portion 1321 is greater than a width 1325 of a bottom portion 1322 .
  • the top portion 1321 of the gate electrode region 1320 is expanded laterally at least 20%.
  • the width 1326 is at least 120% of the width 1325 .
  • a silicon dioxide layer 1610 is formed on top and side walls of the gate electrode region 1320 .
  • the silicon dioxide layer 1610 is formed by thermal oxidation.
  • expanded top portions 1620 and 1630 of the gate electrode region 1320 are referred to as overhangs 1620 and 1630 .
  • FIG. 16 shows a front view of the structure 200 after the silicon dioxide layer 1610 is formed (except for the silicon dioxide layer 1610 and the gate electrode region 1320 whose cross section view is shown). It should be noted that, the silicon dioxide layer 1310 and the dielectric cap region 1151 are farther away from the viewer than the silicon dioxide layer 1610 and the gate electrode region 1320 .
  • dielectric spacers 1710 and 1720 are formed on side walls of the gate electrode region 1320 and under the overhangs 1620 and 1630 .
  • the dielectric spacers 1710 and 1720 are formed by (i) CVD of a dielectric material, such as silicon dioxide, silicon nitride, or a composite of the two, everywhere on top of the structure 200 of FIG. 16 to form a dielectric layer (not shown), and then (ii) directionally etching back the deposited dielectric layer.
  • FIG. 17 shows a front view of the structure 200 after the dielectric spacers 1710 and 1720 are formed (except for the silicon dioxide layer 1610 , the gate electrode region 1320 and the dielectric spacers 1710 and 1720 whose cross section view is shown).
  • source/drain regions 1810 and 1820 are formed in the fin region 1141 of FIG. 18 by ion implantation using the gate electrode region 1320 and the dielectric spacers 1710 and 1720 as a blocking mask.
  • FIG. 18 shows a top down view of the structure 200 of FIG. 17 along a line 18 - 18 after the formation of the source/drain regions 1810 and 1820 .
  • the dielectric cap region 1151 of FIG. 17 is removed by a Reactive Ion Etch (RIE), or a wet etching step, resulting in the structure 200 of FIG. 19 .
  • RIE Reactive Ion Etch
  • silicide regions 2010 , 2020 , and 2030 are formed on top of the gate electrode region 1320 and the source/drain regions 1810 and 1820 ( FIG. 18 ).
  • the silicide regions 2010 , 2020 , and 2030 comprise silicide nickel.
  • the silicide regions 2010 , 2020 and 2030 are formed by (i) sputtering of nickel everywhere on top of the structure 200 ( FIG. 19 ) to form a nickel layer (not shown), then (ii) annealing so that nickel of the deposited nickel layer chemically reacts with silicon of the gate electrode region 1320 and the source/drain regions 1810 and 1820 ( FIG. 18 ) resulting in the silicide regions 2010 , 2020 , and 2030 .
  • unreacted nickel is removed by a wet etching step, resulting in structure 200 of FIG. 20 .
  • the structure 200 of FIG. 20 has an advantage of the enlarged silicide region 2010 which is more conductive than in the case in which the top portion 1321 of the gate electrode 1320 is not expanded laterally by the germanium implantation. Moreover, because the top portion 1321 of the gate electrode 1320 ( FIG. 19 ) is enlarged, it is easier for nickel of the deposited nickel layer (not shown) to chemically react with silicon of the gate electrode region 1320 to form the silicide 2010 .
  • FIGS. 21-30 show a third fabrication process for forming a transistor structure 300 , in accordance with embodiments of the present invention, wherein FIGS. 21-30 show cross-section views of the transistor structure 300 .
  • the third fabrication process starts out with an SOI substrate 2110 .
  • the SOI substrate 2110 comprises a silicon layer 2120 , a buried oxide layer 2130 on the silicon layer 2120 , and a silicon layer 2140 on the buried oxide layer 2130 .
  • the SOI substrate 2110 is formed by a conventional method.
  • a trench 2210 is formed in the silicon layer 2140 .
  • the trench 2210 is formed by a conventional lithographic and etching process.
  • an STI region 2310 is formed in the trench 2210 ( FIG. 22 ) using a conventional method.
  • the STI region 2310 comprises silicon dioxide.
  • a gate dielectric layer 2410 is formed on top of the structure 300 ( FIG. 23 ).
  • the gate dielectric layer 2410 may be formed (a) by oxidation and nitridation of a top portion of the silicon layer 2140 , to form a silicon oxinitride dielectric, or (b) by deposition of a high-k material such as hafnium silicate by CVD, MOCVD, or ALD.
  • a polysilicon layer 2510 is formed on top of the structure 300 ( FIG. 24 ) by CVD.
  • the polysilicon layer 2510 is selectively etched, resulting in a gate electrode region 2511 as shown in FIG. 26 .
  • extension regions 2610 and 2620 and halo regions 2630 and 2640 are formed in the silicon layer 2140 .
  • the extension regions 2610 and 2620 and halo regions 2630 and 2640 are formed by ion implantation using the gate electrode region 2511 as a blocking mask.
  • a silicon region of the silicon layer 2140 which is disposed between the extension regions 2610 and 2620 and the halo regions 2630 and 2640 is referred to as a channel region 2140 .
  • dielectric spacers 2710 and 2720 are formed on side walls of the gate electrode region 2511 .
  • the dielectric spacers 2710 and 2720 are formed by (i) CVD of a dielectric layer, such as silicon dioxide or silicon nitride, or a composite of both, everywhere on top of the structure 300 of FIG. 26 , and then (ii) directional etching back. Any remaining gate dielectric layer 2410 in the etched-back regions is completely removed by either sufficient over etch, or by and additional etching process, resulting in a gate dielectric region 2411 .
  • silicon regions 2810 and 2820 are epitaxially grown on the extension regions 2610 and 2620 , respectively.
  • the silicon is also epitaxially grown on top of the gate electrode region 2511 . But to make the description simple, this is not shown.
  • a cap region (not shown) can be formed on top of the gate electrode region 2511 .
  • the cap region comprises a silicon dioxide layer and a silicon nitride layer (not shown). More specifically, the silicon dioxide layer and the silicon nitride layer (not shown) can be formed in that order on top of the polysilicon layer 2510 of FIG. 25 .
  • the silicon dioxide layer and the silicon nitride layer (not shown) can be patterned at the same time that the gate electrode region 2511 is formed. As a result, portions of the silicon dioxide layer and the silicon nitride layer (not shown) still remain on top of the gate electrode region 2511 . Therefore, the cap region (not shown) can prevent epitaxial growth of the silicon on top of the gate electrode region 2511 .
  • the gate electrode region 2511 and the dielectric spacers 2710 and 2720 are used as a blocking mask to ion implant the silicon regions 2810 and 2820 , the extension regions 2610 and 2620 and the halo regions 2630 and 2640 so as to form source/drain regions 2811 and 2821 (as shown in FIG. 28B ).
  • germanium atoms are implanted in a top portion 2512 of the gate electrode region 2511 by ion implantation in a direction indicated by arrows 2830 .
  • the implantation of germanium atoms in the top portion 2512 of the gate electrode region 2511 can be referred to as a germanium implantation step 2830 .
  • the germanium implantation step 2830 uses germanium atoms at a high dose (10 16 Ge atoms/cm 2 ) and at a low energy.
  • the top portion 2512 expands laterally, as shown in FIG. 29 .
  • a width 2519 of the top portion 2512 is greater than a width 2518 of a bottom portion 2514 .
  • the top portion 2512 of the gate electrode region 2511 is expanded laterally at least 20%.
  • the width 2519 is at least 120% of the width 2518 .
  • the germanium implantation step 2830 also implants Germanium atoms in upper portions 2811 a and 2821 a of the source/drain regions 2811 and 2821 , respectively.
  • the upper portions 2811 a and 2821 a are expanded laterally and compressively strained. Therefore, the channel region 2140 is tensile strained.
  • silicide regions 2513 , 2812 and 2822 are formed on top of the gate electrode region 2511 , the source/drain regions 2811 and 2821 , respectively.
  • the silicide regions 2513 , 2812 , and 2822 comprise silicide nickel.
  • the silicide regions 2513 , 2811 and 2821 are formed by (i) CVD of nickel everywhere on top of the structure 300 ( FIG.
  • germanium ions/atoms are implanted in the gates so as to expand the top portions of the gates.
  • arsenic can be used instead of germanium.
  • the germanium and arsenic ion implantations can be carried out at room temperature with the ions being at an energy of 25 KeV such that the ions can reach as deep as 23 nm in the gates.
  • each of these portions 512 , 1321 , 2512 , 2811 a, and 2821 a is at least 0.5% compressively strained, meaning the average atom spacing of the resulting Si—Ge lattice is 0.5% less than the average atom spacing of a Si—Ge mixture of the same composition ratio in a relaxed/unstrained condition.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • High Energy & Nuclear Physics (AREA)
  • Toxicology (AREA)
  • Health & Medical Sciences (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Thin Film Transistor (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

A semiconductor transistor with an expanded top portion of a gate and a method for forming the same. The semiconductor transistor with an expanded top portion of a gate includes (a) a semiconductor region which includes a channel region and first and second source/drain regions; the channel region is disposed between the first and second source/drain regions, (b) a gate dielectric region in direct physical contact with the channel region, and (c) a gate electrode region which includes a top portion and a bottom portion. The bottom portion is in direct physical contact with the gate dielectric region. A first width of the top portion is greater than a second width of the bottom portion. The gate electrode region is electrically insulated from the channel region by the gate dielectric region.

Description

    BACKGROUND OF THE INVENTION
  • 1. Technical Field
  • The present invention relates to semiconductor transistors, and more particularly, to semiconductor transistors with expanded top portions of gates.
  • 2. Related Art
  • In the fabrication process of a typical semiconductor device, if a gate is small it is very difficult to form silicide in the top portion of the gate. Therefore, there is a need for a semiconductor transistor with an expanded top portion of a gate (and a method for forming the same).
  • SUMMARY OF THE INVENTION
  • The present invention provides a semiconductor structure, comprising (a) a semiconductor region including a channel region, a first source/drain region, and a second source/drain region, wherein the channel region is disposed between the first source/drain region and the second source/drain region; (b) a gate dielectric region in direct physical contact with the channel region; and (c) a gate electrode region including a top portion and a bottom portion, wherein the bottom portion is in direct physical contact with the gate dielectric region, wherein a first width of the top portion is greater than a second width of the bottom portion, wherein the gate electrode region is electrically insulated from the channel region by the gate dielectric region, and wherein a first upper portion and a second upper portion of the first and second source/drain regions, respectively, are compressively strained.
  • The present invention provides a semiconductor structure fabrication method, comprising providing a structure which comprises (a) a semiconductor region including a channel region, a first source/drain region, and a second source/drain region, wherein the channel region is disposed between the first source/drain region and the second source/drain region, (b) a gate dielectric region in direct physical contact with the channel region, and (c) a gate electrode region including a top portion and a bottom portion, wherein the bottom portion is disposed between the top portion and the gate dielectric region, wherein the bottom portion is in direct physical contact with the gate dielectric region, and wherein the gate electrode region is electrically insulated from the channel region by the gate dielectric region; and implanting atoms in the top portion of the gate electrode region so as to expand the top portion of the gate electrode region laterally.
  • The present invention provides a semiconductor structure fabrication method, comprising providing a structure which comprises (a) a semiconductor region including a first portion, a second portion, and a channel region, wherein the channel region is disposed between the first and second portions, (b) a gate dielectric region in direct physical contact with the channel region, and (c) a gate electrode region including a top portion and a bottom portion, wherein the bottom portion is in direct physical contact with the gate dielectric region, and wherein the gate electrode region is electrically insulated from the channel region by the gate dielectric region; and implanting atoms in the top portion of the gate electrode region so as to expand the top portion of the gate electrode region laterally to form overhangs.
  • The present invention provides a semiconductor structure, comprising (a) a semiconductor region including a channel region, a first source/drain region, and a second source/drain region, wherein the channel region is disposed between the first source/drain region and the second source/drain region; (b) a gate dielectric region in direct physical contact with the channel region; (c) a gate electrode region including a top portion and a bottom portion, wherein the bottom portion is in direct physical contact with the gate dielectric region, wherein a first width of the top portion is greater than a second width of the bottom portion, and wherein the gate electrode region is electrically insulated from the channel region by the gate dielectric region; and (d) an ion beam incident on the gate electrode region, wherein the ion beam comprises ions of a material selected from the group consisting of germanium and arsenic.
  • The present invention provides a semiconductor transistor with an expanded top portion of a gate or an expanded top portion of a source or drain (and a method for forming the same).
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1-10 show a first fabrication process of a semiconductor transistor with an expanded top portion of a gate, in accordance with embodiments of the present invention.
  • FIGS. 11-20 show a second fabrication process of a vertical semiconductor transistor with an expanded top portion of a gate, in accordance with embodiments of the present invention.
  • FIGS. 21-30 show a third fabrication of another semiconductor transistor with an expanded top portion of a gate, in accordance with embodiments of the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • FIGS. 1-10 show a first fabrication process for forming a transistor structure 100, in accordance with embodiments of the present invention, wherein FIGS. 1-10 show cross-section views of the transistor structure 100.
  • More specifically, with reference to FIG. 1, in one embodiment, the first fabrication process starts out with a silicon substrate 110.
  • Next, with reference to FIG. 2, in one embodiment, two trenches 210 and 220 are formed in the silicon substrate 110. Illustratively, the trenches 210 and 220 are formed using a conventional lithographic and etching process.
  • Next, with reference to FIG. 3, in one embodiment, two STI (Shallow Trench Isolation) regions 310 and 320 are formed in the two trenches 210 and 220 (FIG. 2), respectively, using a conventional method. Illustratively, the two STI regions 310 and 320 comprise silicon dioxide.
  • Next, with reference to FIG. 4, in one embodiment, a gate dielectric layer 410 is formed on a top surface 111 of the silicon substrate 110. Illustratively, the gate dielectric layer 410 comprises silicon dioxide. In one embodiment, the gate dielectric layer 410 is formed by thermal oxidation.
  • Next, with reference to FIG. 5, in one embodiment, a gate electrode region 510 is formed on the top surface 111 of the silicon substrate 110. In one embodiment, the gate electrode region 510 is formed by (i) CVD (Chemical Vapor Deposition) of polysilicon everywhere on a top surface 412 of the structure 100 (FIG. 4) to form a polysilicon layer (not shown), and then (ii) a conventional lithographic and etching process to etch the deposited polysilicon layer, resulting in the gate electrode region 510, as shown in FIG. 5.
  • Next, with reference to FIG. 6, in one embodiment, extension regions 610 and 620 are formed in the silicon substrate 110. Illustratively, the extension regions 610 and 620 are formed by ion implantation using the gate electrode region 510 as a blocking mask.
  • Next, with reference to FIG. 7, in one embodiment, halo regions 710 and 720 are formed in the silicon substrate 110. Illustratively, the halo regions 710 and 720 are formed by ion implantation using the gate electrode region 510 as a blocking mask.
  • Next, with reference to FIG. 8, in one embodiment, dielectric spacers 810 and 820 are formed on side walls of the gate electrode region 510. Illustratively, the dielectric spacers 810 and 820 are formed by (i) CVD of an insulating material, such as silicon dioxide or silicon nitride, or a composite, everywhere on top of the structure 100 of FIG. 7, and then (ii) directional etching back until the top surface 111 of the silicon substrate 110 and a top surface 511 of the gate electrode region 510 are exposed to the surrounding ambient.
  • Next, in one embodiment, source/ drain regions 840 and 850 are formed in the silicon substrate 110. Illustratively, the source/ drain regions 840 and 850 are formed by ion implantation using the gate electrode region 510 and the dielectric spacers 810 and 820 as a blocking mask.
  • Next, in one embodiment, germanium atoms are implanted in a top portion 512 of the gate electrode region 510 by ion implantation in a direction indicated by arrows 830. Hereafter, the implantation of germanium atoms in the top portion 512 of the gate electrode region 510 of FIG. 8 can be referred to as a germanium implantation step 830. Illustratively, the germanium implantation step 830 uses germanium atoms at a high dose (1016 Ge atoms/cm2) and at a low energy. The directions 830 can be vertical or tilted less than 10 degrees from vertical. As a result of the germanium implantation step 830, the top portion 512 expands laterally, as shown in FIG. 9A.
  • With reference to FIG. 9A, it can be seen that as a result of the lateral expansion of the top portion 512, a width 517 of the top portion 512 is greater than a width 516 of the bottom portion 515. In one embodiment, the top portion 512 of the gate electrode region 510 is expanded laterally at least 20%. In other words, the width 517 is at least 120% of the width 516.
  • Next, with reference to FIG. 9B, in one embodiment, a metal (e.g., nickel, etc.) layer 910 is formed on top of the structure 100 of FIG. 9A. Illustratively, the nickel layer 910 is formed by sputtering of nickel everywhere on top of the structure 100 of FIG. 9A.
  • Next, with reference to FIG. 10, in one embodiment, silicide regions 513, 1010, and 1020 are formed on top of the gate electrode region 510, the source/ drain regions 840 and 850, respectively. Illustratively, the silicide regions 513, 1010 and 1020 comprise nickel silicide. In one embodiment, the silicide regions 513, 1010 and 1020 are formed by first annealing the whole structure 100 of FIG. 9B so that nickel of the nickel layer 910 chemically reacts with silicon of the gate electrode region 510, the source/ drain regions 840 and 850, resulting in the silicide regions 513, 1010 and 1020. Then, in one embodiment, unreacted nickel is removed by a wet etching step, resulting in structure 100 of FIG. 10.
  • As can be seen in FIGS. 8, 9B, and 10, because of the germanium implantation step 830 (FIG. 8), an interfacing surface 514 between the nickel layer 910 and the top portion 512 of the gate electrode region 510 (FIG. 9B) is larger than the case in which the implantation step 830 is not performed. Therefore, it is easier for nickel (of the nickel layer 910) to react with silicon of the top portion 512 (FIG. 9B) than in the case the top portion of the gate electrode region 510 is not expanded. Also as a result of the top portion 512 being expanded laterally, the silicide region 513 (FIG. 10) is more conductive than the case in which the top portion 512 of the gate electrode 510 is not expanded.
  • FIGS. 11-20 show a second fabrication process for forming a transistor structure 200, in accordance with embodiments of the present invention.
  • More specifically, with reference to FIG. 11, in one embodiment, the second fabrication process starts out with an SOI (Silicon on Insulator) substrate 1110. Illustratively, the SOI substrate 1110 comprises a silicon layer 1120, a buried oxide layer 1130 on the silicon layer 1120, and a silicon layer 1140 on the buried oxide layer 1130. Illustratively, the SOI substrate 1110 is formed by a conventional method. In one embodiment, the SOI substrate 1110 may comprise an Ultra-Thin SOI wherein the silicon layer 1140 is less than 15 nm in thickness.
  • Next, in one embodiment, a dielectric hard mask layer 1150 is formed on top of the silicon layer 1140. Illustratively, the dielectric hard mask layer 1150 is formed by CVD of silicon nitride or silicon dioxide, or a composite of the two, everywhere on top of the silicon layer 1140.
  • Next, in one embodiment, a lithographic and etching step is performed to etch the dielectric hard mask layer 1150 and then the silicon layer 1140 so as to form a dielectric cap region 1151 and a fin region 1141, respectively, as shown in FIG. 12.
  • With reference to FIG. 12 (a front view of the structure 200), it should be noted that the dielectric cap region 1151 and the fin region 1141 are farther away from the viewer than the silicon layer 1120 and the buried oxide layer 1130.
  • Next, with reference to FIG. 13A, in one embodiment, a silicon dioxide layer 1310 is formed on side walls of the fin region 1141 of FIG. 12. Illustratively, the silicon dioxide layer 1310 is formed by thermal oxidation. FIG. 13A shows a front view of the structure 200 after the silicon dioxide layer 1310 is formed. In alternative embodiments, 1310 may comprise a high-k gate dielectric, such as hafnium silicate, deposited, for example, by means of CVD, MOCVD, ALD.
  • Next, with reference to FIG. 13B, in one embodiment, a gate electrode region 1320 is formed on top of the dielectric cap region 1151 and on side walls of the silicon dioxide layer 1310. Illustratively, the gate electrode region 1320 comprises polysilicon. In one embodiment, the gate electrode region 1320 is formed by (i) CVD of polysilicon everywhere on top of the structure 200 of FIG. 13A, and then (ii) a conventional lithographic and etching process. FIG. 13B shows a front view of the structure 200 after the gate electrode region 1320 is formed. So, it should be noted that the silicon dioxide layer 1310 and the dielectric cap region 1151 are farther away from the viewer than the gate electrode region 1320.
  • Next, in one embodiment, extension regions 1410 and 1420 and halo regions 1430 and 1440 (not shown in FIG. 13B but can be seen in FIG. 14) are formed in the fin region 1141 of FIG. 12 by ion implantation using the gate electrode region 1320 as a blocking mask.
  • FIG. 14 shows a top down view of the structure 200 of FIG. 13B along a line 14-14 after the formation of the extension regions 1410 and 1420 and halo regions 1430 and 1440.
  • Next, in one embodiment, germanium atoms are implanted on a top portion 1321 (FIG. 13B) of the gate electrode region 1320 by ion implantation. Illustratively, germanium atoms are implanted at a high dose (1016 Ge atoms/cm2) and at a low energy. As a result of the germanium implantation in the top portion 1321 (FIG. 13B) of the gate electrode 1320, the top portion 1321 expands laterally as shown in FIG. 15.
  • With reference to FIG. 15, it can be seen that as a result of the lateral expansion of the top portion 1321, a width 1326 of the top portion 1321 is greater than a width 1325 of a bottom portion 1322. In one embodiment, the top portion 1321 of the gate electrode region 1320 is expanded laterally at least 20%. In other words, the width 1326 is at least 120% of the width 1325.
  • Next, with reference to FIG. 16, in one embodiment, a silicon dioxide layer 1610 is formed on top and side walls of the gate electrode region 1320. Illustratively, the silicon dioxide layer 1610 is formed by thermal oxidation. Hereafter, expanded top portions 1620 and 1630 of the gate electrode region 1320 are referred to as overhangs 1620 and 1630. FIG. 16 shows a front view of the structure 200 after the silicon dioxide layer 1610 is formed (except for the silicon dioxide layer 1610 and the gate electrode region 1320 whose cross section view is shown). It should be noted that, the silicon dioxide layer 1310 and the dielectric cap region 1151 are farther away from the viewer than the silicon dioxide layer 1610 and the gate electrode region 1320.
  • Next, with reference to FIG. 17, in one embodiment, dielectric spacers 1710 and 1720 are formed on side walls of the gate electrode region 1320 and under the overhangs 1620 and 1630. Illustratively, the dielectric spacers 1710 and 1720 are formed by (i) CVD of a dielectric material, such as silicon dioxide, silicon nitride, or a composite of the two, everywhere on top of the structure 200 of FIG. 16 to form a dielectric layer (not shown), and then (ii) directionally etching back the deposited dielectric layer. More specifically, the deposited dielectric layer is over etched so that the dielectric spacers 1710 and 1720 remain on side walls of the gate electrode region 1320 but no dielectric material remains on side walls of the silicon dioxide layer 1310. FIG. 17 shows a front view of the structure 200 after the dielectric spacers 1710 and 1720 are formed (except for the silicon dioxide layer 1610, the gate electrode region 1320 and the dielectric spacers 1710 and 1720 whose cross section view is shown).
  • Next, in one embodiment, source/drain regions 1810 and 1820 (not shown in FIG. 17 but can be seen in FIG. 18) are formed in the fin region 1141 of FIG. 18 by ion implantation using the gate electrode region 1320 and the dielectric spacers 1710 and 1720 as a blocking mask.
  • FIG. 18 shows a top down view of the structure 200 of FIG. 17 along a line 18-18 after the formation of the source/ drain regions 1810 and 1820.
  • Next, with reference to FIG. 19, in one embodiment, the dielectric cap region 1151 of FIG. 17 is removed by a Reactive Ion Etch (RIE), or a wet etching step, resulting in the structure 200 of FIG. 19.
  • Next, with reference to FIG. 20, in one embodiment, silicide regions 2010, 2020, and 2030 are formed on top of the gate electrode region 1320 and the source/drain regions 1810 and 1820 (FIG. 18). Illustratively, the silicide regions 2010, 2020, and 2030 comprise silicide nickel. In one embodiment, the silicide regions 2010, 2020 and 2030 are formed by (i) sputtering of nickel everywhere on top of the structure 200 (FIG. 19) to form a nickel layer (not shown), then (ii) annealing so that nickel of the deposited nickel layer chemically reacts with silicon of the gate electrode region 1320 and the source/drain regions 1810 and 1820 (FIG. 18) resulting in the silicide regions 2010, 2020, and 2030. Then, unreacted nickel is removed by a wet etching step, resulting in structure 200 of FIG. 20.
  • Similar to the structure 100 of FIG. 10, the structure 200 of FIG. 20 has an advantage of the enlarged silicide region 2010 which is more conductive than in the case in which the top portion 1321 of the gate electrode 1320 is not expanded laterally by the germanium implantation. Moreover, because the top portion 1321 of the gate electrode 1320 (FIG. 19) is enlarged, it is easier for nickel of the deposited nickel layer (not shown) to chemically react with silicon of the gate electrode region 1320 to form the silicide 2010.
  • FIGS. 21-30 show a third fabrication process for forming a transistor structure 300, in accordance with embodiments of the present invention, wherein FIGS. 21-30 show cross-section views of the transistor structure 300.
  • More specifically, with reference to FIG. 21, in one embodiment, the third fabrication process starts out with an SOI substrate 2110. In one embodiment, the SOI substrate 2110 comprises a silicon layer 2120, a buried oxide layer 2130 on the silicon layer 2120, and a silicon layer 2140 on the buried oxide layer 2130. Illustratively, the SOI substrate 2110 is formed by a conventional method.
  • Next, with reference to FIG. 22, in one embodiment, a trench 2210 is formed in the silicon layer 2140. In one embodiment, the trench 2210 is formed by a conventional lithographic and etching process.
  • Next, with reference to FIG. 23, in one embodiment, an STI region 2310 is formed in the trench 2210 (FIG. 22) using a conventional method. Illustratively, the STI region 2310 comprises silicon dioxide.
  • Next, with reference to FIG. 24, in one embodiment, a gate dielectric layer 2410 is formed on top of the structure 300 (FIG. 23). The gate dielectric layer 2410 may be formed (a) by oxidation and nitridation of a top portion of the silicon layer 2140, to form a silicon oxinitride dielectric, or (b) by deposition of a high-k material such as hafnium silicate by CVD, MOCVD, or ALD.
  • Next, with reference to FIG. 25, in one embodiment, a polysilicon layer 2510 is formed on top of the structure 300 (FIG. 24) by CVD.
  • Next, in one embodiment, the polysilicon layer 2510 is selectively etched, resulting in a gate electrode region 2511 as shown in FIG. 26.
  • Next, with reference to FIG. 26, in one embodiment, extension regions 2610 and 2620 and halo regions 2630 and 2640 are formed in the silicon layer 2140. Illustratively, the extension regions 2610 and 2620 and halo regions 2630 and 2640 are formed by ion implantation using the gate electrode region 2511 as a blocking mask. Hereafter, a silicon region of the silicon layer 2140 which is disposed between the extension regions 2610 and 2620 and the halo regions 2630 and 2640 is referred to as a channel region 2140.
  • Next, with reference to FIG. 27, in one embodiment, dielectric spacers 2710 and 2720 are formed on side walls of the gate electrode region 2511. Illustratively, the dielectric spacers 2710 and 2720 are formed by (i) CVD of a dielectric layer, such as silicon dioxide or silicon nitride, or a composite of both, everywhere on top of the structure 300 of FIG. 26, and then (ii) directional etching back. Any remaining gate dielectric layer 2410 in the etched-back regions is completely removed by either sufficient over etch, or by and additional etching process, resulting in a gate dielectric region 2411.
  • Next, with reference to FIG. 28A, in one embodiment, silicon regions 2810 and 2820 are epitaxially grown on the extension regions 2610 and 2620, respectively.
  • It should be noted that the silicon is also epitaxially grown on top of the gate electrode region 2511. But to make the description simple, this is not shown. Alternatively, in one embodiment, before the formation of the silicon regions 2810 and 2820 by epitaxial growth, a cap region (not shown) can be formed on top of the gate electrode region 2511. In one embodiment, the cap region (not shown) comprises a silicon dioxide layer and a silicon nitride layer (not shown). More specifically, the silicon dioxide layer and the silicon nitride layer (not shown) can be formed in that order on top of the polysilicon layer 2510 of FIG. 25. After that, the silicon dioxide layer and the silicon nitride layer (not shown) can be patterned at the same time that the gate electrode region 2511 is formed. As a result, portions of the silicon dioxide layer and the silicon nitride layer (not shown) still remain on top of the gate electrode region 2511. Therefore, the cap region (not shown) can prevent epitaxial growth of the silicon on top of the gate electrode region 2511.
  • Next, in one embodiment, the gate electrode region 2511 and the dielectric spacers 2710 and 2720 are used as a blocking mask to ion implant the silicon regions 2810 and 2820, the extension regions 2610 and 2620 and the halo regions 2630 and 2640 so as to form source/drain regions 2811 and 2821 (as shown in FIG. 28B).
  • Next, in one embodiment, with reference to FIG. 28B, germanium atoms are implanted in a top portion 2512 of the gate electrode region 2511 by ion implantation in a direction indicated by arrows 2830. Hereafter, the implantation of germanium atoms in the top portion 2512 of the gate electrode region 2511 can be referred to as a germanium implantation step 2830. Illustratively, the germanium implantation step 2830 uses germanium atoms at a high dose (1016 Ge atoms/cm2) and at a low energy. As a result of the germanium implantation step 2830, the top portion 2512 expands laterally, as shown in FIG. 29.
  • With reference to FIG. 29, it can be seen that as a result of the lateral expansion of the top portion 2512, a width 2519 of the top portion 2512 is greater than a width 2518 of a bottom portion 2514. In one embodiment, the top portion 2512 of the gate electrode region 2511 is expanded laterally at least 20%. In other words, the width 2519 is at least 120% of the width 2518. In one embodiment, the germanium implantation step 2830 also implants Germanium atoms in upper portions 2811 a and 2821 a of the source/ drain regions 2811 and 2821, respectively. As a result, the upper portions 2811 a and 2821 a are expanded laterally and compressively strained. Therefore, the channel region 2140 is tensile strained.
  • Next, with reference to FIG. 30, in one embodiment, silicide regions 2513, 2812 and 2822 are formed on top of the gate electrode region 2511, the source/ drain regions 2811 and 2821, respectively. Illustratively, the silicide regions 2513, 2812, and 2822 comprise silicide nickel. In one embodiment, the silicide regions 2513, 2811 and 2821 are formed by (i) CVD of nickel everywhere on top of the structure 300 (FIG. 29) to form a nickel layer (not shown), then (ii) annealing so that the deposited nickel layer chemically reacts with silicon on top portions of the gate electrode region 2511, the source/ drain regions 2811 and 2821 so as to form the silicide regions 2513, 2812 and 2822. Then, unreacted nickel is removed by a wet etching step, resulting in structure 300 of FIG. 30.
  • In the embodiments described above, germanium ions/atoms are implanted in the gates so as to expand the top portions of the gates. Alternatively, arsenic can be used instead of germanium. Also, in one embodiment, the germanium and arsenic ion implantations can be carried out at room temperature with the ions being at an energy of 25 KeV such that the ions can reach as deep as 23 nm in the gates.
  • In one embodiment, as a result of the Ge implantation in the top portion 512 (FIG. 9A), the top portion 1321 (FIG. 13B), the top portion 2512 (FIG. 29), and in the top portions 2811 a and 2821 a (FIG. 29), each of these portions 512, 1321, 2512, 2811 a, and 2821 a is at least 0.5% compressively strained, meaning the average atom spacing of the resulting Si—Ge lattice is 0.5% less than the average atom spacing of a Si—Ge mixture of the same composition ratio in a relaxed/unstrained condition.
  • While particular embodiments of the present invention have been described herein for purposes of illustration, many modifications and changes will become apparent to those skilled in the art. Accordingly, the appended claims are intended to encompass all such modifications and changes as fall within the true spirit and scope of this invention.

Claims (35)

1. A semiconductor structure, comprising:
(a) a semiconductor region including a channel region, a first source/drain region, and a second source/drain region, wherein the channel region is disposed between the first source/drain region and the second source/drain region;
(b) a gate dielectric region in direct physical contact with the channel region; and
(c) a gate electrode region including a top portion and a bottom portion,
wherein the bottom portion is in direct physical contact with the gate dielectric region,
wherein a first width of the top portion is greater than a second width of the bottom portion,
wherein the gate electrode region is electrically insulated from the channel region by the gate dielectric region, and
wherein a top portion of the gate electrode region is at least 0.5% compressively strained.
2. The structure of claim 1,
wherein the first upper portion of the first source/drain region is larger in width than a first remaining portion of the first source/drain region, and
wherein the second upper portion of the second source/drain region is larger in width than a second remaining portion of the second source/drain region.
3. The structure of claim 2, wherein each of the first and second upper portions comprises a first semiconductor material and a second semiconductor material different from the first semiconductor material.
4. The structure of claim 3, wherein the first semiconductor material comprises silicon, and the second semiconductor material comprises germanium.
5. The structure of claim 1, further comprising a substrate,
wherein the substrate is in direct physical contact with the semiconductor region via a first interfacing surface,
wherein the bottom portion is in direct physical contact with the gate dielectric region via a second interfacing surface, and
wherein the first and the second interfacing surfaces are essentially perpendicular to each other.
6. The structure of claim 1, further comprising dielectric spacers on side walls and directly beneath of the top portion of the gate electrode region.
7. The structure of claim 1,
wherein the top portion of the gate electrode region comprises a material selected from the group consisting of germanium and arsenic, and
wherein the bottom portion of the gate electrode region comprises silicon.
8. The structure of claim 1, wherein the top portion of the gate electrode region comprises germanium and polysilicon.
9. The structure of claim 1,
wherein the gate electrode region and the gate dielectric region are in direct physical contact with each other via a third interfacing surface,
wherein a first top surface of the first source/drain region is at a higher level than the third interfacing surface, and
wherein a second top surface of the second source/drain region is at a higher level than the third interfacing surface.
10. A semiconductor structure fabrication method, comprising:
providing a structure which comprises:
(a) a semiconductor region including a channel region, a first source/drain region, and a second source/drain region, wherein the channel region is disposed between the first source/drain region and the second source/drain region,
(b) a gate dielectric region in direct physical contact with the channel region, and
(c) a gate electrode region including a top portion and a bottom portion,
wherein the bottom portion is disposed between the top portion and the gate dielectric region,
wherein the bottom portion is in direct physical contact with the gate dielectric region, and
wherein the gate electrode region is electrically insulated from the channel region by the gate dielectric region; and
implanting atoms in the top portion of the gate electrode region so as to expand the top portion of the gate electrode region laterally.
11. The method of claim 10, wherein the atoms are selected from the group consisting of germanium atoms and arsenic atoms.
12. The method of claim 10, wherein said implanting the atoms in the top portion of the gate electrode region is performed at a dose of about 1016 germanium atoms/cm2.
13. The method of claim 10, wherein said implanting the atoms is performed at an energy of about 25 KeV.
14. The method of claim 10, wherein said implanting the atoms is performed at about room temperature.
15. The method of claim 10,
wherein the structure further comprises a substrate,
wherein the substrate is in direct physical contact with the semiconductor region via a first interfacing surface that defines a normal direction perpendicular to the first interfacing surface, and
wherein said implanting the atoms is performed in a direction making with the normal direction an angle less than 10 degrees.
16. The method of claim 10, wherein the first width of the top portion and the second of the bottom portion are about the same before said implanting is performed.
17. The method of claim 10, wherein the structure further comprises a first dielectric spacer and a second dielectric spacer on side walls of the gate electrode region.
18. The method of claim 17, further comprising, after said implanting the atoms is performed, forming silicide regions in the top portion of the gate electrode region and on the first source/drain region and the second source/drain region.
19. The method of claim 18,
wherein the top portion of the gate electrode region and the first and second source/drain regions comprise silicon, and
wherein said forming the silicide regions comprises:
depositing nickel on top of the structure; and
annealing the structure so that the nickel chemically reacts with the silicon of the top portion of the gate electrode region and the first and second source/drain regions to form the silicide regions.
20. The method of claim 10, wherein the structure further comprises a first extension region, a second extension region, a first halo region, and a second halo region,
wherein the first extension region is in direct physical contact with the channel region and the first source/drain region,
wherein the second extension region is in direct physical contact with the channel region and the second source/drain region,
wherein the first halo region is in direct physical contacts with the channel region, the first source/drain region and the first extension region, and
wherein the second halo region is in direct physical contacts with the channel region, the second source/drain region and the second extension region.
21. The method of claim 20, wherein the first and second source/drain regions, the first and second extension regions, and the first and second halo regions are formed by ion implantation.
22. The method of claim 10,
wherein the first atoms are germanium atoms, and
wherein a first width of the top portion is at least 20% greater than a second width of the bottom portion.
23. The method of claim 22, wherein said implanting the first atoms is performed at a dose of 1016 germanium atoms/cm2.
24. The method of claim 22, further comprising implanting second atoms in the first and second source/drain regions to expand first and second upper portions of the first and second source/drain regions, respectively, wherein said implanting the first atoms and said implanting the second atoms are performed simultaneously.
25. The method of claim 22, wherein the top portion of the gate electrode region comprises germanium and polysilicon.
26. A semiconductor structure fabrication method, comprising:
providing a structure which comprises:
(a) a semiconductor region including a first portion, a second portion, and a channel region, wherein the channel region is disposed between the first and second portions,
(b) a gate dielectric region in direct physical contact with the channel region, and
(c) a gate electrode region including a top portion and a bottom portion,
wherein the bottom portion is in direct physical contact with the gate dielectric region, and
wherein the gate electrode region is electrically insulated from the channel region by the gate dielectric region; and
implanting atoms in the top portion of the gate electrode region so as to expand the top portion of the gate electrode region laterally to form overhangs.
27. The method of claim 26,
wherein the atoms are germanium atoms, and
wherein said implanting the atoms in the top portion of the gate electrode region is performed at a dose of 1016 germanium atoms/cm2.
28. The method of claim 26, wherein a first width of the top portion is at least 20% greater than a second width of the bottom portion.
29. The method of claim 26, further comprising, after said implanting the atoms is performed, forming a dielectric layer on exposed-to-ambient surfaces of the gate electrode region.
30. The method of claim 29, further comprising, after said forming the dielectric layer is performed, forming dielectric spacers on side walls of the gate electrode region and directly beneath the overhangs.
31. The method of claim 30, further comprising doping the first and second portion so as to form a first source/drain region and a second source/drain region, respectively.
32. A semiconductor structure, comprising:
(a) a semiconductor region including a channel region, a first source/drain region, and a second source/drain region, wherein the channel region is disposed between the first source/drain region and the second source/drain region;
(b) a gate dielectric region in direct physical contact with the channel region; and
(c) a gate electrode region including a top portion and a bottom portion,
wherein the bottom portion is in direct physical contact with the gate dielectric region,
wherein the gate electrode region is electrically insulated from the channel region by the gate dielectric region, and
wherein a first upper portion and a second upper portion of the first and second source/drain regions are wider than a first lower portion and a second lower portion of the first and second source/drain regions, respectively, and
wherein each of the first upper portion and the second upper portion of the first and second source/drain regions, respectively, is at least 0.5% compressively strained.
33. The structure of claim 32, further comprising a substrate,
wherein the substrate comprises Ultra-Thin SOI.
34. The structure of claim 32,
wherein the channel region is strained.
35. The structure of claim 34,
wherein the strain in the channel region is tensile.
US11/275,514 2006-01-11 2006-01-11 Semiconductor transistors with expanded top portions of gates Active US7473593B2 (en)

Priority Applications (8)

Application Number Priority Date Filing Date Title
US11/275,514 US7473593B2 (en) 2006-01-11 2006-01-11 Semiconductor transistors with expanded top portions of gates
TW096100670A TWI404210B (en) 2006-01-11 2007-01-08 Semiconductor structure and method of manufacturing same
EP07710062A EP1977446A4 (en) 2006-01-11 2007-01-11 SEMICONDUCTOR TRANSISTORS WITH EXPANDED UPPER PARTS OF GATES
CN2007800017922A CN101361178B (en) 2006-01-11 2007-01-11 Semiconductor transistors with expanded top portions of gates
JP2008550519A JP5536340B2 (en) 2006-01-11 2007-01-11 Semiconductor transistor with expanded gate top
PCT/US2007/060390 WO2007082266A2 (en) 2006-01-11 2007-01-11 Semiconductor transistors with expanded top portions of gates
US12/189,298 US8466503B2 (en) 2006-01-11 2008-08-11 Semiconductor transistors with expanded top portions of gates
US13/866,162 US8753929B2 (en) 2006-01-11 2013-04-19 Structure fabrication method

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/275,514 US7473593B2 (en) 2006-01-11 2006-01-11 Semiconductor transistors with expanded top portions of gates

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/189,298 Division US8466503B2 (en) 2006-01-11 2008-08-11 Semiconductor transistors with expanded top portions of gates

Publications (2)

Publication Number Publication Date
US20070158763A1 true US20070158763A1 (en) 2007-07-12
US7473593B2 US7473593B2 (en) 2009-01-06

Family

ID=38231999

Family Applications (3)

Application Number Title Priority Date Filing Date
US11/275,514 Active US7473593B2 (en) 2006-01-11 2006-01-11 Semiconductor transistors with expanded top portions of gates
US12/189,298 Expired - Fee Related US8466503B2 (en) 2006-01-11 2008-08-11 Semiconductor transistors with expanded top portions of gates
US13/866,162 Active US8753929B2 (en) 2006-01-11 2013-04-19 Structure fabrication method

Family Applications After (2)

Application Number Title Priority Date Filing Date
US12/189,298 Expired - Fee Related US8466503B2 (en) 2006-01-11 2008-08-11 Semiconductor transistors with expanded top portions of gates
US13/866,162 Active US8753929B2 (en) 2006-01-11 2013-04-19 Structure fabrication method

Country Status (6)

Country Link
US (3) US7473593B2 (en)
EP (1) EP1977446A4 (en)
JP (1) JP5536340B2 (en)
CN (1) CN101361178B (en)
TW (1) TWI404210B (en)
WO (1) WO2007082266A2 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090085122A1 (en) * 2007-10-01 2009-04-02 Vincent Ho Poly profile engineering to modulate spacer induced stress for device enhancement
US20090090919A1 (en) * 2007-10-03 2009-04-09 Oki Electric Industry Co., Ltd. Semiconductor device and method of producing the same
US20100264469A1 (en) * 2009-04-20 2010-10-21 International Business Machines Corporation Mosfet including epitaxial halo region
US20150187915A1 (en) * 2013-12-26 2015-07-02 Samsung Electronics Co., Ltd. Method for fabricating fin type transistor
EP3198652A4 (en) * 2014-09-26 2018-05-30 INTEL Corporation Selective gate spacers for semiconductor devices
US10276680B2 (en) * 2017-07-18 2019-04-30 Taiwan Semiconductor Manufacturing Co., Ltd. Gate feature in FinFET device
US10361288B2 (en) * 2017-03-07 2019-07-23 Semiconductor Manufacturing International (Shanghai) Corporation Method for manufacturing FinFETs by implanting counter-doped regions in lightly-doped S/D extensions away from the channel
US20220093758A1 (en) * 2020-09-23 2022-03-24 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor Device and Method

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5191312B2 (en) * 2008-08-25 2013-05-08 東京エレクトロン株式会社 Probe polishing method, probe polishing program, and probe apparatus
US9686532B2 (en) 2011-04-15 2017-06-20 Faro Technologies, Inc. System and method of acquiring three-dimensional coordinates using multiple coordinate measurement devices
US8906760B2 (en) 2012-03-22 2014-12-09 Tokyo Electron Limited Aspect ratio dependent deposition to improve gate spacer profile, fin-loss and hardmask-loss for FinFET scheme
WO2013154842A1 (en) * 2012-04-11 2013-10-17 Tokyo Electron Limited Aspect ratio dependent deposition to improve gate spacer profile, fin-loss and hardmask-loss for finfet scheme
US10262870B2 (en) 2015-07-02 2019-04-16 Taiwan Semiconductor Manufacturing Co., Ltd. Fin field effect transistor (FinFET) device structure and method for forming the same
US10269651B2 (en) 2015-07-02 2019-04-23 Taiwan Semiconductor Manufacturing Co., Ltd. Fin field effect transistor (FinFET) device structure and method for forming the same
US9425313B1 (en) * 2015-07-07 2016-08-23 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and manufacturing method thereof
US9748358B2 (en) 2015-12-18 2017-08-29 International Business Machines Corporation Gap fill of metal stack in replacement gate process
US9929250B1 (en) 2016-09-27 2018-03-27 International Business Machines Corporation Semiconductor device including optimized gate stack profile
JP2018157206A (en) * 2017-03-17 2018-10-04 株式会社リコー FIELD EFFECT TRANSISTOR AND METHOD FOR MANUFACTURING THE SAME, DISPLAY ELEMENT, DISPLAY DEVICE, AND SYSTEM
KR102328279B1 (en) * 2017-08-11 2021-11-17 삼성전자주식회사 A semiconductor device

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6576945B2 (en) * 2001-02-05 2003-06-10 International Business Machines Corporation Structure and method for a compact trench-capacitor DRAM cell with body contact
US20030216022A1 (en) * 2000-12-26 2003-11-20 Satoru Mayuzumi Semiconductor device and method of fabricating the same
US20040043549A1 (en) * 2002-09-04 2004-03-04 Renesas Technology Corp. Method of manufacturing semiconductor device having gate electrode with expanded upper portion
US20050067659A1 (en) * 2003-08-11 2005-03-31 Martin Gutsche Memory cell with nanocrystals or nanodots
US20050282325A1 (en) * 2003-10-30 2005-12-22 Belyansky Michael P Structure and method to improve channel mobility by gate electrode stress modification

Family Cites Families (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS53145485A (en) 1977-05-24 1978-12-18 Mitsubishi Electric Corp Production of semiconductor device having serrations on semiconductor surface
US4998150A (en) * 1988-12-22 1991-03-05 Texas Instruments Incorporated Raised source/drain transistor
JPH0745823A (en) * 1993-07-27 1995-02-14 Toshiba Corp Mos transistor and manufacture thereof
JP3361061B2 (en) 1998-09-17 2003-01-07 株式会社東芝 Semiconductor device
US6235598B1 (en) * 1998-11-13 2001-05-22 Intel Corporation Method of using thick first spacers to improve salicide resistance on polysilicon gates
JP3305310B1 (en) 1998-12-09 2002-07-22 松下電器産業株式会社 Temperature measurement method
JP3595716B2 (en) * 1999-03-01 2004-12-02 株式会社東芝 Method for manufacturing semiconductor device
JP3535805B2 (en) * 1999-05-14 2004-06-07 松下電器産業株式会社 Semiconductor device and manufacturing method thereof
US6642129B2 (en) * 2001-07-26 2003-11-04 The Board Of Trustees Of The University Of Illinois Parallel, individually addressable probes for nanolithography
US6833556B2 (en) 2002-08-12 2004-12-21 Acorn Technologies, Inc. Insulated gate field effect transistor having passivated schottky barriers to the channel
CN1320641C (en) 2002-12-19 2007-06-06 国际商业机器公司 Methods for forming structure and spacer and related FINFET
JP2004319592A (en) * 2003-04-11 2004-11-11 Nec Electronics Corp Semiconductor device and its manufacturing method
US6867433B2 (en) * 2003-04-30 2005-03-15 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor-on-insulator chip incorporating strained-channel partially-depleted, fully-depleted, and multiple-gate transistors
US6905976B2 (en) 2003-05-06 2005-06-14 International Business Machines Corporation Structure and method of forming a notched gate field effect transistor
US7170126B2 (en) 2003-09-16 2007-01-30 International Business Machines Corporation Structure of vertical strained silicon devices
US7052946B2 (en) * 2004-03-10 2006-05-30 Taiwan Semiconductor Manufacturing Co. Ltd. Method for selectively stressing MOSFETs to improve charge carrier mobility
JP2005268272A (en) * 2004-03-16 2005-09-29 Seiko Epson Corp Semiconductor device and manufacturing method thereof
US7094671B2 (en) * 2004-03-22 2006-08-22 Infineon Technologies Ag Transistor with shallow germanium implantation region in channel
US7187059B2 (en) * 2004-06-24 2007-03-06 International Business Machines Corporation Compressive SiGe <110> growth and structure of MOSFET devices
US7306997B2 (en) * 2004-11-10 2007-12-11 Advanced Micro Devices, Inc. Strained fully depleted silicon on insulator semiconductor device and manufacturing method therefor
US7223640B2 (en) * 2005-03-03 2007-05-29 Advanced Micro Devices, Inc. Semiconductor component and method of manufacture
US20060226453A1 (en) * 2005-04-12 2006-10-12 Wang Everett X Methods of forming stress enhanced PMOS structures
US20070034949A1 (en) * 2005-08-11 2007-02-15 Texas Instruments, Incorporated Semiconductor device having multiple source/drain extension implant portions and a method of manufacture therefor
US7531464B2 (en) * 2005-12-20 2009-05-12 Texas Instruments Incorporated Semiconductive device fabricated using a substantially disassociated chlorohydrocarbon
US7755171B2 (en) * 2006-07-24 2010-07-13 International Business Machines Corporation Transistor structure with recessed source/drain and buried etch stop layer and related method

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030216022A1 (en) * 2000-12-26 2003-11-20 Satoru Mayuzumi Semiconductor device and method of fabricating the same
US6576945B2 (en) * 2001-02-05 2003-06-10 International Business Machines Corporation Structure and method for a compact trench-capacitor DRAM cell with body contact
US20040043549A1 (en) * 2002-09-04 2004-03-04 Renesas Technology Corp. Method of manufacturing semiconductor device having gate electrode with expanded upper portion
US20050067659A1 (en) * 2003-08-11 2005-03-31 Martin Gutsche Memory cell with nanocrystals or nanodots
US20050282325A1 (en) * 2003-10-30 2005-12-22 Belyansky Michael P Structure and method to improve channel mobility by gate electrode stress modification

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090085122A1 (en) * 2007-10-01 2009-04-02 Vincent Ho Poly profile engineering to modulate spacer induced stress for device enhancement
US7993997B2 (en) * 2007-10-01 2011-08-09 Globalfoundries Singapore Pte. Ltd. Poly profile engineering to modulate spacer induced stress for device enhancement
US8519445B2 (en) 2007-10-01 2013-08-27 Globalfoundries Singapore Pte. Ltd. Poly profile engineering to modulate spacer induced stress for device enhancement
US20090090919A1 (en) * 2007-10-03 2009-04-09 Oki Electric Industry Co., Ltd. Semiconductor device and method of producing the same
US20100264469A1 (en) * 2009-04-20 2010-10-21 International Business Machines Corporation Mosfet including epitaxial halo region
US7829939B1 (en) * 2009-04-20 2010-11-09 International Business Machines Corporation MOSFET including epitaxial halo region
US20150187915A1 (en) * 2013-12-26 2015-07-02 Samsung Electronics Co., Ltd. Method for fabricating fin type transistor
US10396176B2 (en) 2014-09-26 2019-08-27 Intel Corporation Selective gate spacers for semiconductor devices
EP3198652A4 (en) * 2014-09-26 2018-05-30 INTEL Corporation Selective gate spacers for semiconductor devices
US10971600B2 (en) 2014-09-26 2021-04-06 Intel Corporation Selective gate spacers for semiconductor devices
US11532724B2 (en) 2014-09-26 2022-12-20 Intel Corporation Selective gate spacers for semiconductor devices
US10361288B2 (en) * 2017-03-07 2019-07-23 Semiconductor Manufacturing International (Shanghai) Corporation Method for manufacturing FinFETs by implanting counter-doped regions in lightly-doped S/D extensions away from the channel
US11114551B2 (en) 2017-03-07 2021-09-07 Semiconductor Manufacturing International (Shanghai) Corporation Fin field-effect transistor having counter-doped regions between lightly doped regions and doped source/drain regions
US10276680B2 (en) * 2017-07-18 2019-04-30 Taiwan Semiconductor Manufacturing Co., Ltd. Gate feature in FinFET device
US10665686B2 (en) 2017-07-18 2020-05-26 Taiwan Semiconductor Manufacturing Co., Ltd. Gate feature in finFET device
US10910479B2 (en) * 2017-07-18 2021-02-02 Taiwan Semiconductor Manufacturing Co., Ltd. Gate feature in FinFET device
US11594607B2 (en) 2017-07-18 2023-02-28 Taiwan Semiconductor Manufacturing Co., Ltd. Gate feature in FinFET device
US20220093758A1 (en) * 2020-09-23 2022-03-24 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor Device and Method
US11862694B2 (en) * 2020-09-23 2024-01-02 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and method
US12224327B2 (en) 2020-09-23 2025-02-11 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and method

Also Published As

Publication number Publication date
JP2009523326A (en) 2009-06-18
US8753929B2 (en) 2014-06-17
WO2007082266A3 (en) 2007-12-06
US20130230960A1 (en) 2013-09-05
EP1977446A4 (en) 2009-09-23
US20080296707A1 (en) 2008-12-04
US8466503B2 (en) 2013-06-18
CN101361178B (en) 2013-11-13
JP5536340B2 (en) 2014-07-02
WO2007082266A2 (en) 2007-07-19
TWI404210B (en) 2013-08-01
TW200746425A (en) 2007-12-16
EP1977446A2 (en) 2008-10-08
CN101361178A (en) 2009-02-04
US7473593B2 (en) 2009-01-06

Similar Documents

Publication Publication Date Title
US8753929B2 (en) Structure fabrication method
US7750381B2 (en) Semiconductor device and method of manufacturing semiconductor device
CN101170112B (en) Semiconductor device and manufacturing method thereof
US6492216B1 (en) Method of forming a transistor with a strained channel
US7714394B2 (en) CMOS semiconductor devices having elevated source and drain regions and methods of fabricating the same
US6916694B2 (en) Strained silicon-channel MOSFET using a damascene gate process
US7696019B2 (en) Semiconductor devices and methods of manufacturing thereof
US8361895B2 (en) Ultra-shallow junctions using atomic-layer doping
US8841191B2 (en) Semiconductor device and method of manufacturing same
KR101361424B1 (en) Semiconductor device manufacturing method
CN102165571A (en) Method for fabricating MOS devices with highly stressed channels
US20110027954A1 (en) Method to improve transistor tox using si recessing with no additional masking steps
CN101171681A (en) Selective Epitaxy Process of Activated Carbon
TW200406825A (en) Semiconductor device with elevated source/drain structure and its manufacture method
JP2008263114A (en) Manufacturing method of semiconductor device, and semiconductor device
JP2004134727A (en) Integrated circuit transistor having isolated punch-through prevention film and method of forming the same
KR101065046B1 (en) Semiconductor device and manufacturing method thereof
US9412869B2 (en) MOSFET with source side only stress
US20080070360A1 (en) Method and structure for forming silicide contacts on embedded silicon germanium regions of cmos devices
US20090170256A1 (en) Annealing method for sige process
KR100637966B1 (en) Semiconductor device and manufacturing method thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ANDERSON, BRENT A.;CHAN, VICTOR W. C.;NOWAK, EDWARD J.;REEL/FRAME:017001/0210;SIGNING DATES FROM 20060103 TO 20060109

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001

Effective date: 20150629

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001

Effective date: 20150910

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE

Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001

Effective date: 20181127

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054479/0842

Effective date: 20200410

Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054482/0862

Effective date: 20200515

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001

Effective date: 20201117

点击 这是indexloc提供的php浏览器服务,不要输入任何密码和下载