US20070138546A1 - Semiconductor device - Google Patents
Semiconductor device Download PDFInfo
- Publication number
- US20070138546A1 US20070138546A1 US11/608,003 US60800306A US2007138546A1 US 20070138546 A1 US20070138546 A1 US 20070138546A1 US 60800306 A US60800306 A US 60800306A US 2007138546 A1 US2007138546 A1 US 2007138546A1
- Authority
- US
- United States
- Prior art keywords
- semiconductor
- semiconductor region
- region
- trench
- terminal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 425
- 239000010410 layer Substances 0.000 claims description 143
- 239000002019 doping agent Substances 0.000 claims description 41
- 239000011229 interlayer Substances 0.000 claims description 23
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 26
- 229920005591 polysilicon Polymers 0.000 description 25
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 21
- 229910052710 silicon Inorganic materials 0.000 description 21
- 239000010703 silicon Substances 0.000 description 21
- 238000000034 method Methods 0.000 description 16
- 238000000605 extraction Methods 0.000 description 11
- 239000000758 substrate Substances 0.000 description 10
- 238000005530 etching Methods 0.000 description 8
- 230000005684 electric field Effects 0.000 description 7
- 238000004519 manufacturing process Methods 0.000 description 7
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 5
- 229910052814 silicon oxide Inorganic materials 0.000 description 5
- 239000013078 crystal Substances 0.000 description 4
- 230000006378 damage Effects 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- 238000001020 plasma etching Methods 0.000 description 3
- 239000000969 carrier Substances 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 229910002601 GaN Inorganic materials 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 239000012141 concentrate Substances 0.000 description 1
- 230000000779 depleting effect Effects 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910003465 moissanite Inorganic materials 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/665—Vertical DMOS [VDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0297—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the gate electrodes, e.g. to form trench gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/109—Reduced surface field [RESURF] PN junction structures
- H10D62/111—Multiple RESURF structures, e.g. double RESURF or 3D-RESURF structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
- H10D62/116—Dielectric isolations, e.g. air gaps adjoining the input or output regions of field-effect devices, e.g. adjoining source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D8/00—Diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/104—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices having particular shapes of the bodies at or near reverse-biased junctions, e.g. having bevels or moats
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
- H10D64/117—Recessed field plates, e.g. trench field plates or buried field plates
Definitions
- This invention relates to a semiconductor device, and more particularly to a semiconductor device having a trench gate structure.
- Trench gate type MOSFETs Metal Oxide Semiconductor Field Effect Transistors
- MOSFETs Metal Oxide Semiconductor Field Effect Transistors
- JP 2002-083963A discloses a MOSFET having a trench that is formed to reach an N-type substrate through a P-type well layer and an N-type drift layer.
- An N-type source layer is formed in the surface of the well layer.
- a buried electrode of polysilicon is formed via an insulating film in a region extending from the drift layer to the substrate in the trench.
- a gate electrode of polysilicon is formed via an insulating film in a region extending from the source layer through the well layer to the drift layer in the trench. The buried electrode is electrically insulated from the gate electrode.
- the buried electrode is completely covered with the insulating film and does not form a p-n junction with the drift layer. Therefore, when the dopant concentration in the drift layer is increased for reducing ON resistance, it is difficult to completely deplete the drift layer and to obtain high withstand voltage.
- a semiconductor device including: a semiconductor layer of a first conductivity type; a first semiconductor region of a second conductivity type provided on a major surface of the semiconductor layer; a second semiconductor region of the first conductivity type provided in a surface portion of the first semiconductor region; a trench extending through the second semiconductor region and the first semiconductor region to the semiconductor layer; a first insulating film provided on an inner wall of the trench; a third semiconductor region of the second conductivity type filling the trench below an interface between the semiconductor layer and the first semiconductor region; a second insulating film provided on the third semiconductor region; a gate electrode filling the trench above the second insulating film; a first main electrode connected to the second semiconductor region; and a second main electrode provided on a side opposite to the major surface of the semiconductor layer, wherein a portion of the first insulating film in contact with the semiconductor layer is opened, and the semiconductor layer is in contact with the third semiconductor region through the opened portion.
- a semiconductor device including: a semiconductor layer of a first conductivity type; a first semiconductor region of a second conductivity type provided on a major surface of the semiconductor layer; a second semiconductor region of the first conductivity type provided in a surface portion of the first semiconductor region; a trench extending through the second semiconductor region and the first semiconductor region to the semiconductor layer; a first insulating film provided on an inner wall of the trench, a portion of the first insulating film in contact with the semiconductor layer having an opening; a third semiconductor region of the second conductivity type filling the trench below an interface between the semiconductor layer and the first semiconductor region and being in contact with the semiconductor layer through the opening formed in the portion of the first insulating film; a second insulating film provided on the third semiconductor region; a gate electrode filling the trench above the second insulating film; a first main electrode connected to the second semiconductor region; a second main electrode provided on a side opposite to the major surface of the semiconductor layer; a plurality of terminal semiconductor regions of the second conduct
- a semiconductor device including: a semiconductor layer of a first conductivity type; a first semiconductor region of a second conductivity type provided on a major surface of the semiconductor layer; a second semiconductor region of the first conductivity type provided in a surface portion of the first semiconductor region; a trench extending through the second semiconductor region and the first semiconductor region to the semiconductor layer; a gate insulating film provided on an inner wall of the trench; a gate electrode filling the trench via the gate insulating film; a first main electrode connected to the second semiconductor region; a second main electrode provided on a side opposite to the major surface of the semiconductor layer; a plurality of terminal semiconductor regions of the second conductivity type filling terminal trenches and juxtaposed with the semiconductor layer being interposed therebetween, the terminal trenches being formed in the semiconductor layer in a terminal section outside a device section in which the gate electrode, the first semiconductor region, and the second semiconductor region are formed; and an interlayer insulating film provided adjacent to an outermost semiconductor region of the plurality of terminal
- FIG. 1 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to a first embodiment of the invention.
- FIG. 2 is a schematic view illustrating the planar structure of the main part of the semiconductor device according to the first embodiment.
- FIG. 3 is a cross-sectional view taken along line A 1 -A 1 in FIG. 2 .
- FIG. 4 is a cross-sectional view taken along line A 2 -A 2 in FIG. 2 .
- FIGS. 5 to 12 are process cross-sectional views illustrating the main part of a process of manufacturing a semiconductor device according to the first embodiment.
- FIG. 13 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to a third embodiment of the invention.
- FIG. 14 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to a fourth embodiment of the invention.
- FIGS. 15 to 18 are process cross-sectional views illustrating the main part of a process of manufacturing a semiconductor device according to the fourth embodiment.
- FIG. 19 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to a fifth embodiment of the invention.
- FIG. 20 is a schematic view illustrating the planar pattern of the main configuration in a semiconductor device according to a sixth embodiment of the invention.
- FIG. 21 is a cross-sectional view taken along line D-D in FIG. 20 .
- FIG. 22 is a cross-sectional view taken along line E-E in FIG. 20 .
- FIG. 23 is a cross-sectional view taken along line F-F in FIG. 20 .
- FIG. 24 is a schematic view illustrating the planar pattern of the main configuration in a semiconductor device according to a seventh embodiment of the invention.
- FIG. 25 is a cross-sectional view taken along line G-G in FIG. 24 .
- FIG. 26 is a process cross-sectional view illustrating the main part of a process of manufacturing a semiconductor device according to the seventh embodiment.
- FIG. 27 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to an eighth embodiment of the invention.
- FIG. 28 is a schematic view illustrating the planar pattern of the main configuration in a semiconductor device according to a ninth embodiment of the invention.
- FIG. 29 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to a tenth embodiment of the invention.
- FIG. 1 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device 1 according to a first embodiment of the invention.
- FIG. 2 is a schematic view illustrating the planar structure of the main part of the semiconductor device 1 .
- FIG. 3 is a cross-sectional view taken along line A 1 -A 1 in FIG. 2 .
- FIG. 1 shows a cross section taken along line B-B in FIG. 3 .
- FIG. 4 is a cross-sectional view taken along line A 2 -A 2 in FIG. 2 .
- This embodiment is described assuming the first conductivity type as P-type and the second conductivity type as N-type.
- a semiconductor layer (drift layer or drain layer) 4 of P-type silicon and a first semiconductor region (base region) 6 of N ⁇ -type silicon are successively provided.
- a p-n junction is formed between the semiconductor layer 4 and the first semiconductor region 6 .
- Trenches T are provided to extend through the first semiconductor region 6 to the semiconductor layer 4 .
- the trench T extends in the direction going through the page in FIG. 1 and is provided generally perpendicular to the major surface of the substrate 2 .
- the bottom of the trench T does not reach the substrate 2 .
- An insulating film 8 , 16 is formed on the sidewall of the trench T.
- the trench T is filled with a third semiconductor region 13 of N-type monocrystalline silicon or N-type polysilicon (polycrystalline silicon).
- the third semiconductor region 13 has a dopant concentration of 10 18 /cm 3 or less, for example.
- Part of the insulating film 8 in contact with the semiconductor layer 4 has an opening through which the semiconductor layer 4 is in contact with the third semiconductor region 13 .
- the dopant concentration in the third semiconductor region 13 being set to 10 18 /cm 3 or less is preferable in completely depleting the third semiconductor region 13 .
- the insulating film 8 is not provided at the bottom of the trench T where there is an opening. Therefore the N-type third semiconductor region 13 forms a p-n junction with the P-type semiconductor layer 4 at the bottom of the trench T.
- the bottom of the trench T is formed in a planar configuration, and hence the p-n junction interface between the third semiconductor region 13 and the semiconductor layer 4 also has a planar configuration.
- the insulating film 8 is interposed between the side face of the third semiconductor region 13 and the semiconductor layer 4 .
- the area of the third semiconductor region 13 covered with the insulating film 8 is larger than the area of the third semiconductor region 13 being in contact with the semiconductor layer 4 .
- the bottom of the trench T may be entirely opened as shown in FIG. 1 , or part of the bottom may be opened.
- the insulating film 8 may be extended to the bottom of the trench T, and only the vicinity of the center of the bottom may be left open.
- An insulating film 15 is provided above the third semiconductor region 13 , and the trench T is filled with a gate electrode 18 above the insulating film 15 .
- the upper end of the insulating film 15 is located slightly below the interface between the semiconductor layer 4 and the first semiconductor region 6 .
- the gate electrode 18 is electrically insulated from the third semiconductor region 13 by the insulating film 15 .
- An insulating film 16 is interposed between the gate electrode 18 and the first semiconductor region 6 .
- the gate electrode 18 is made of P + -type polysilicon, for example, but is not limited thereto. Other semiconductors and metals can also be used.
- a second semiconductor region 7 of P + -type silicon In the surface portion of the first semiconductor region 6 is provided a second semiconductor region 7 of P + -type silicon. The interface between the first semiconductor region 6 and the second semiconductor region 7 is located slightly below the upper end of the gate electrode 18 .
- the insulating film 16 is interposed between the gate electrode 18 and the second semiconductor region 7 .
- the second semiconductor region 7 is connected to a first main electrode (source electrode) 21 .
- the first main electrode 21 is electrically insulated from the gate electrode 18 by an interlayer insulating film 25 .
- a second main electrode (drain electrode) 22 is provided on the surface opposite to the major surface of the substrate 2 .
- the gate electrode 18 and the third semiconductor region 13 have extraction portions 18 b and 13 b , respectively, extracted in the same direction.
- An insulating film 33 is interposed between the extraction portion 18 b of the gate electrode 18 and the extraction portion 13 b of the third semiconductor region 13 .
- An insulating film 34 is interposed between the extraction portion 13 b of the third semiconductor region 13 and the first semiconductor region 6 .
- the extraction portion 18 b of the gate electrode 18 is connected to a gate extraction interconnect 27 through a connection hole h 1 formed in the interlayer insulating film 25 .
- the extraction portion 13 b of the third semiconductor region 13 is connected to the first main electrode 21 through a connection hole h 2 passing through the extraction portion 18 b of the gate electrode 18 and the interlayer insulating film 25 .
- the interlayer insulating film 25 is interposed between the first main electrode 21 filling the connection hole h 2 and the extraction portion 18 b of the gate electrode 18 to electrically insulate the first main electrode 21 from the gate electrode 18 .
- the semiconductor device 1 configured as above, when a prescribed bias voltage is applied to the gate electrode 18 , a channel is formed in the first semiconductor region 6 opposed to the gate electrode 18 via the insulating film 16 . Thus the path between the first main electrode 21 and the second main electrode 22 is turned on.
- the semiconductor device 1 of this embodiment has a so-called super junction structure on the bottom side of the trenches T where P-type regions and N-type regions are repeatedly juxtaposed and form p-n junctions through the bottom of the trenches T. Depletion of the semiconductor layer 4 and the third semiconductor region 13 can be facilitated through the bottom of the trench T serving as a p-n junction. Therefore, even when the dopant concentration in the semiconductor layer 4 serving as a drift layer for passing current is increased for reducing ON resistance, the semiconductor layer 4 and the third semiconductor region 13 can be completely depleted, and the decrease of withstand voltage during application of drain-source voltage can be prevented. That is, a semiconductor device 1 having high withstand voltage and low ON resistance is provided.
- the insulating film 8 interposed between the side face of the third semiconductor region 13 and the semiconductor layer 4 can prevent dopant in one of the third semiconductor region 13 and the semiconductor layer 4 from diffusing into the other. Thus it is possible to prevent the variation of dopant concentration in the current path and the resulting increase of ON resistance.
- the p-n junction at the bottom of the trench T is a junction of materials of the same kind (silicon), leak current is less likely to occur.
- the semiconductor device of this embodiment is configured so that the dopant concentration in the semiconductor layer 4 is 2.8 ⁇ 10 17 /cm 3 , the pitch of the trenches T is 0.5 micrometer, the width of the trench T along the arranged direction is 0.3 micrometer, the depth of the portion of the trench T filled with the third semiconductor region 13 is 1 micrometer, and the length from the upper end of the third semiconductor region 13 to the upper end of the second semiconductor region 7 is 1.2 micrometers.
- a withstand voltage of 36 V was achieved for this semiconductor device. However, the withstand voltage was only 7 V in the configuration where the insulating film is formed also at the bottom of the trench T and there is no junction between the semiconductor layer 4 and the third semiconductor region 13 .
- an N + -type back gate region 65 is provided so as to divide the source region 7 .
- the back gate region 65 is connected to the source electrode 21 . This can facilitate releasing carriers through the back gate region 65 to the source electrode 21 and prevent device destruction.
- the configuration of the back gate region 65 is not limited to dividing the source region 7 . It is sufficient if a carrier releasing path from the base region 6 to the source electrode 21 can be established. Thus the back gate region 65 can be provided in any way if the base region 6 is electrically connected to the source electrode 21 through the back gate region 65 .
- FIGS. 5 to 12 are process cross-sectional views illustrating the main part of a process of manufacturing a semiconductor device 1 .
- a semiconductor layer 4 of P-type silicon and a first semiconductor region 6 of N ⁇ -type silicon are successively formed.
- an oxide film 141 selectively formed on the surface of the first semiconductor region 6 is used as a mask to form trenches T extending through the first semiconductor region 6 to the semiconductor layer 4 by anisotropic etching such as RIE (Reactive Ion Etching).
- RIE Reactive Ion Etching
- an insulating film 8 is formed on the inner wall (sidewall and bottom face) of the trench T.
- the insulating film 8 is a silicon oxide film formed by thermal oxidation, for example.
- the insulating film 8 exclusively at the bottom 11 of the trench T is removed by anisotropic etching such as RIE.
- anisotropic etching such as RIE.
- the bottom 11 of the trench T can be etched to have a planar configuration. Then the p-n junction to be formed between a third semiconductor region 13 filling the bottom side of the trench T and the semiconductor layer 4 has a planar interface, which facilitates complete depletion.
- the trench T is completely buried with N-type polysilicon by CVD (Chemical Vapor Deposition) using a silicon source gas and an N-type dopant source gas, for example. Then the polysilicon is etched back to a position below the interface between the semiconductor layer 4 and the first semiconductor region 6 .
- CVD Chemical Vapor Deposition
- a third semiconductor region 13 of N-type polysilicon filling the trench T is formed below the interface between the semiconductor layer 4 and the first semiconductor region 6 .
- the third semiconductor region 13 may be formed by another method. Specifically, after the trench T is buried with polysilicon, N-type dopant is implanted into the polysilicon. Then the implanted N-type dopant is diffused by heat treatment to form N-type polysilicon, which is etched back to a position below the interface between the semiconductor layer 4 and the first semiconductor region 6 , thereby completing the third semiconductor region 13 . Even for a fine trench T (i.e., with a large aspect ratio), the trench T can be easily buried with polysilicon.
- the third semiconductor region 13 When the third semiconductor region 13 is formed, dopant diffusion between the third semiconductor region 13 and the semiconductor layer 4 is prevented because the insulating film 8 has already been provided between the side face of the third semiconductor region 13 and the semiconductor layer 4 . Thus it is possible to prevent the variation of dopant concentration in the current path and the resulting increase of ON resistance. Furthermore, it is easy to desirably control the dopant concentration in the third semiconductor region 13 even if the trenches T have a fine pitch.
- etching is used to remove the insulating film 8 formed on the sidewall of the portion of the trench T above the third semiconductor region 13 , that is, the portion that is not filled with the third semiconductor region 13 .
- an insulating film 15 is formed on the third semiconductor region 13 , and an insulating film 16 is formed on the sidewall of the trench T above the third semiconductor region 13 .
- the insulating films 15 , 16 are silicon oxide films formed by thermal oxidation, for example.
- P-type dopant is implanted into the polysilicon. Then the implanted P-type dopant is diffused by heat treatment to form P + -type polysilicon, which is etched back to a position below the opening at the upper end of the trench T.
- a gate electrode 18 of P + -type polysilicon is formed, which faces the first semiconductor region 6 across the insulating film 16 .
- the gate electrode 18 may be of N-type, or semiconductor other than silicon.
- the gate electrode 18 is not limited to semiconductor, but may be made of metal.
- an interlayer insulating film 25 is formed.
- the interlayer insulating film 25 fills the trench T above the gate electrode 18 as shown in FIG. 1 and overlies the extraction portion 18 b of the gate electrode 18 as shown in FIG. 3 .
- the interlayer insulating film 25 is a silicon oxide film, for example.
- the surface of the first semiconductor region 6 around the trench T is subjected to ion implantation and thermal diffusion of P-type dopant.
- a second semiconductor region 7 of P + -type silicon is formed in the surface portion of the first semiconductor region 6 around the trench T.
- a first main electrode 21 of aluminum is formed on the second semiconductor region 7 and the interlayer insulating film 25 by sputtering, for example.
- the first main electrode 21 is electrically connected to the second semiconductor region 7 .
- the first main electrode 21 is electrically connected to the third semiconductor region 13 through a connection hole formed in the interlayer insulating film 25 .
- the gate electrode 18 is electrically connected to the gate extraction interconnect 27 through a connection hole formed in the interlayer insulating film 25 as shown in FIG. 3 .
- a second main electrode 22 is formed on the backside of the substrate 2 . Thus a semiconductor device 1 shown in FIGS. 1 to 4 is obtained.
- the second embodiment is different from the first embodiment in the method of forming the third semiconductor region 13 .
- no insulating film is formed at the bottom of the trench T.
- the semiconductor layer 4 exposed inside the trench T through the bottom of the trench T is used as a base crystal to epitaxially grow N-type silicon. The growth is terminated before reaching the interface between the semiconductor layer 4 and the first semiconductor region 6 .
- a third semiconductor region 13 is formed, which fills the trench T below the interface between the semiconductor layer 4 and the first semiconductor region 6 and forms a junction with the semiconductor layer 4 at the bottom of the trench T.
- the epitaxial growth of the third semiconductor region 13 is selective epitaxial growth exclusively onto the semiconductor layer 4 exposed through the bottom of the trench T. Therefore the crystal face (crystal orientation) is aligned, the crystallinity of the third semiconductor region 13 can be improved, and leak current can be reduced.
- this embodiment is effective in obtaining the third semiconductor region 13 as a large crystal.
- FIG. 13 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device 31 according to a third embodiment of the invention.
- the conductivity type of each element is reversed with respect to the first embodiment. More specifically, assuming the first conductivity type as N-type and the second conductivity type as P-type, the device comprises a substrate 102 of N ++ -type silicon, a semiconductor layer (drift layer) 104 of N-type silicon, a first semiconductor region (base region) 106 of P ⁇ -type silicon, a second semiconductor region (source region) 107 of N + -type silicon, a third semiconductor region 113 of P-type silicon or polysilicon, and a gate electrode 118 of N + -type silicon.
- depletion of the semiconductor layer 104 and the third semiconductor region 113 can be facilitated through the bottom of the trench T serving as a p-n junction. Therefore, even when the dopant concentration in the semiconductor layer 104 is increased for reducing ON resistance, the semiconductor layer 104 and the third semiconductor region 113 can be completely depleted, and the decrease of withstand voltage during application of drain-source voltage can be prevented.
- FIG. 14 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device 41 according to a fourth embodiment of the invention.
- the trench T below the interface between the semiconductor layer 4 and the first semiconductor region 6 is filled with a third semiconductor region 13 of N-type silicon or N-type polysilicon.
- a portion of the insulating film in contact with the semiconductor layer 4 is opened, and the semiconductor layer 4 is in contact with the third semiconductor region 13 through the opened portion.
- the insulating film on the side face of the trench T has an opening, and the N-type third semiconductor region 13 forms a p-n junction with the P-type semiconductor layer 4 at the side face of the trench T.
- the area of the p-n junction therebetween is preferably smaller than the area of the portion of the third semiconductor region 13 covered with insulating films 8 a , 8 b.
- depletion of the semiconductor layer 4 and the third semiconductor region 13 can be facilitated through the p-n junction at the side face of the trench T. Therefore, even when the dopant concentration in the semiconductor layer 4 is increased for reducing ON resistance, the semiconductor layer 4 and the third semiconductor region 13 can be completely depleted, and the decrease of withstand voltage during application of drain-source voltage can be prevented.
- FIGS. 15 to 18 are process cross-sectional views illustrating the main part of a process of manufacturing a semiconductor device 41 .
- a trench T is formed to extend through the first semiconductor region 6 to the semiconductor layer 4 , and an insulating film 8 a is formed on the inner wall (sidewall and bottom face) of the trench T. These steps are conducted similarly to the first embodiment.
- the insulating film 8 a is etched so as to leave only the bottom and a portion slightly above the bottom of the trench T.
- N-type silicon is laterally grown from the side face of the trench T that is not covered with the insulating film 8 a .
- a third semiconductor region 13 is formed, which fills the bottom side of the trench T so as to completely cover the insulating film 8 a.
- an insulating film 5 is formed on the third semiconductor region 13 , and an insulating film 8 b is formed on the sidewall of the trench T above the third semiconductor region 13 .
- the insulating film 5 on the third semiconductor region 13 is removed by anisotropy etching. Then the third semiconductor region 13 is epitaxially grown to a position slightly below the interface between the semiconductor layer 4 and the first semiconductor region 6 as shown in FIG. 14 . Subsequently, like the first embodiment, the steps described above are continued from FIG. 11 .
- FIG. 19 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device 51 according to a fifth embodiment of the invention.
- a second semiconductor region 57 is selectively provided around the periphery of the trench T in the surface of the first semiconductor region 6 . Between the trenches T in the surface of the first semiconductor region 6 , the second semiconductor regions 57 are not linked laterally with each other.
- FIG. 20 is a schematic view illustrating the planar pattern of the main configuration in a semiconductor device according to a sixth embodiment of the invention.
- FIG. 21 is a cross-sectional view taken along line D-D in FIG. 20 .
- FIG. 22 is a cross-sectional view taken along line E-E in FIG. 20 .
- FIG. 23 is a cross-sectional view taken along line F-F in FIG. 20 .
- the cross section taken along line C-C in FIG. 20 has the same cross-sectional structure as that shown in FIG. 1 described above.
- a contact portion for connecting the third semiconductor region 13 to the source electrode (first main electrode) 21 is provided halfway along the extending direction (X direction in FIGS. 20 and 22 ) of the trench T.
- the trench T is buried with polysilicon, and the polysilicon is etched back to a position below the interface between the drift layer 4 and the base region 6 .
- a portion of the polysilicon is not etched back to the position below the interface between the drift layer 4 and the base region 6 , but is left behind in the trench T.
- a portion of the third semiconductor region 13 fills the trench T from the bottom of the trench T up to the source region 7 .
- the surface portion 13 a of the third semiconductor region 13 filling the trench T has a higher dopant concentration (N + -type) than the other portion of the third semiconductor region 13 , and is in contact with the source electrode 21 provided on the source region 7 .
- the third semiconductor region 13 is connected to the source electrode 21 through the surface portion 13 a having a high dopant concentration (N + -type). Thus the contact resistance between the third semiconductor region 13 and the source electrode 21 can be reduced.
- the third semiconductor region 13 is connected to the source electrode 21 . Furthermore, an N + -type back gate region 66 is provided in a portion neighboring the surface portion 13 a of the third semiconductor region 13 via the oxide film 8 so as to divide the source region 7 . The back gate region 66 is also connected to the source electrode 21 . This can facilitate releasing carriers to the source electrode 21 upon avalanche breakdown and prevent device destruction.
- the configuration of the back gate region 66 is not limited to dividing the source region 7 . It is sufficient if a carrier releasing path from the base region 6 to the source electrode 21 can be established. Thus the back gate region 66 can be provided in any way if the base region 6 is electrically connected to the source electrode 21 through the back gate region 66 .
- the third semiconductor region 13 is in contact with the source electrode 21 directly above the trench T in the device section where a main current path is formed.
- This configuration can shorten the carrier ejection path as compared with the configuration where the third semiconductor region 13 is extracted outside the device section and connected to the source electrode 21 as shown in FIG. 3 described above. Accordingly, upon avalanche breakdown, the carrier ejection efficiency can be enhanced, which is effective for preventing device destruction.
- gate interconnects 30 a , 30 b are provided for each group of gate electrodes 18 divided by the third semiconductor region 13 .
- Each gate electrode 18 is divided by the third semiconductor region 13 into two portions, one of which is in cross contact with and connected to the gate interconnect 30 a .
- the other portion is in cross contact with and connected to the gate interconnect 30 b .
- the gate interconnect 30 a and the gate interconnect 30 b are connected to a gate pad (not shown), and thereby the gate electrodes 18 are electrically connected to each other.
- the portion of the third semiconductor region 13 filling the trench T from the bottom to the top and connected to the source electrode 21 may be repeated at a plurality of locations.
- gate interconnects can be provided for each group of gate electrodes divided by the third semiconductor region 13 .
- FIG. 24 is a schematic view illustrating the planar pattern of the main configuration in a semiconductor device according to a seventh embodiment of the invention.
- FIG. 25 is a cross-sectional view taken along line G-G in FIG. 24 .
- the configuration of the device section (cell) including the gate electrode 18 , the base region 6 , the source region 7 , and the third semiconductor region 13 is the same as that in the embodiments described above.
- a p-n junction between the drift layer 4 and the third semiconductor region 13 is formed at the bottom of the trench T. Depletion can be facilitated through this p-n junction. Therefore, even when the dopant concentration in the drift layer 4 is increased (to a dopant concentration of about 10 17 /cm 3 , for example) for reducing ON resistance, a desired withstand voltage can be ensured.
- a plurality of (e.g., two in this embodiment) terminal trenches T 1 , T 2 are formed in the drift layer 4 in the terminal section outside the device section.
- the terminal trenches T 1 , T 2 are filled with semiconductor having a conductivity type opposite to that of the drift layer 4 to form terminal semiconductor regions 13 b , 13 c .
- an interlayer insulating film 40 buried on the major surface side of the drift layer 4 is provided adjacent to the outermost semiconductor region 13 c of the terminal semiconductor regions 13 b , 13 c.
- the terminal trenches T 1 , T 2 and the insulating film 8 formed on the inner surface of the sidewall thereof are formed in the same process and at the same time as the trench T and the insulating film 8 in the device section, and results in the state shown in FIG. 8 .
- the trenches T, T 1 , T 2 are buried with N-type polysilicon, for example.
- the buried polysilicon is etched back to a position below the interface between the drift layer 4 and the base region 6 .
- the polysilicon in the terminal trenches T 1 , T 2 is not etched back to the position below the interface between the drift layer 4 and the base region 6 , but is left behind in the trenches T 1 , T 2 .
- the surface portion 13 a of the terminal semiconductor region 13 b , 13 c has a higher dopant concentration (N + -type) than the other portion of the terminal semiconductor region 13 b , 13 c , and is in contact with the source electrode provided on the source region 7 .
- the surface portion of the drift layer 4 interposed between the terminal trenches T 1 and T 2 is also provided with a contact region 35 having a high dopant concentration (N + -type), which is also in contact with the source electrode.
- the drift layer 4 forms a p-n junction with the terminal semiconductor region 13 b , 13 c .
- the terminal trenches T 1 and T 2 terminal semiconductor regions 13 b and 13 c
- no base region 6 is formed, but a drift layer 4 is interposed. That is, the N-type terminal semiconductor regions 13 b , 13 c and the P-type drift layer 4 are alternately juxtaposed via insulating films 8 . Therefore, when a voltage is applied between the drain and the source, a depletion layer can be extended in the juxtaposed portion of the terminal semiconductor regions 13 b , 13 c and the drift layer 4 . Thus a sufficient withstand voltage can be ensured in the terminal.
- FIG. 26 is a schematic view illustrating a method for forming an interlayer insulating film 40 buried on the major surface side of the drift layer 4 and adjacent to the outermost semiconductor region 13 c.
- an etching mask 80 is formed on the terminal trenches T 1 , T 2 (terminal semiconductor regions 13 b , 13 c ) as shown in FIG. 26 A.
- the etching mask 80 is used as a mask to etch the drift layer 4 outside the outermost semiconductor region 13 c by CDE (Chemical Dry Etching).
- CDE Chemical Dry Etching
- a trench t is formed on the frontside of the drift layer 4 as shown in FIG. 26B .
- the trench t is buried with an interlayer insulating film (e.g., silicon oxide film) 40 .
- the distance between the drain potential portion and the source potential portion can be increased by the amount corresponding to the depth of the interlayer insulating film 40 .
- the electric field concentration on the terminal surface portion is alleviated, and the withstand voltage is enhanced.
- the trench t to be buried with the interlayer insulating film 40 is formed by CDE. Therefore the drift layer 4 can be etched isotropically. Thus, even if the edge of the etching mask 80 is not accurately aligned with the boundary between the drift layer 4 and the insulating film 8 provided on the side face on the terminal side of the outermost semiconductor region 13 c , the drift layer 4 outside the insulating film 8 can be completely removed.
- the number of terminal trenches T 1 , T 2 and terminal semiconductor regions 13 b , 13 c filling them is not limited to two, but may be three or more.
- FIG. 27 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to an eighth embodiment of the invention.
- a trench t and an interlayer insulating film 40 buried therein are formed in advance beside the outermost terminal trench T 2 .
- the terminal trenches T 1 , T 2 are buried with N-type polysilicon, for example, to form N-type terminal semiconductor regions 13 b , 13 c with a P-type drift layer 4 being interposed therebetween.
- the polysilicon in the terminal trenches T 1 , T 2 is extracted above the surface of the terminal section and connected to a source electrode (not shown).
- a depletion layer can be extended in the juxtaposed portion of the terminal semiconductor regions 13 b , 13 c and the drift layer 4 . Furthermore, the distance between the drain potential portion and the source potential portion can be increased by the amount corresponding to the depth of the interlayer insulating film 40 . Thus the electric field concentration on the terminal surface portion is alleviated, and the withstand voltage is enhanced.
- FIG. 28 is a schematic view illustrating the planar pattern of the main configuration in a semiconductor device according to a ninth embodiment of the invention.
- the inventors found that the electric field tends to concentrate on the terminal section, particularly in the vicinity of the outermost semiconductor region 13 c .
- the dopant concentration in the terminal semiconductor region 13 b on the device section side is preferably made higher than the dopant concentration in the outermost semiconductor region 13 c .
- the electric field concentration point can be shifted from the outermost semiconductor region 13 c to the terminal semiconductor region 13 b on the device section side.
- the electric field concentration in the vicinity of the outermost semiconductor region 13 c can be alleviated.
- the amount of dopant in the semiconductor regions 13 b , 13 c is not highly controllable.
- the pattern width is made larger in the terminal semiconductor region 13 b on the device section side than in the outermost semiconductor region 13 c .
- the dopant concentration in the terminal semiconductor region 13 b on the device section side is made higher than the dopant concentration in the outermost semiconductor region 13 c.
- FIG. 29 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to a tenth embodiment of the invention.
- this embodiment is the same in the configuration of the terminal section, but different in the configuration of the device section. More specifically, the trench T in the device section is formed shallower than the terminal trenches T 1 , T 2 , and the third semiconductor region 13 forming a p-n junction with the drift layer 4 is not provided below the gate electrode 18 .
- a depletion layer can be extended in the juxtaposed portion of the terminal semiconductor regions 13 b , 13 c and the drift layer 4 . Furthermore, the distance between the drain potential portion and the source potential portion can be increased by the amount corresponding to the depth of the interlayer insulating film 40 . Thus the electric field concentration on the terminal surface portion is alleviated, and the withstand voltage is enhanced.
- the semiconductor device having a structure of trench-gate type is exemplarily shown, however, the invention is not limited to this specific structure but includes semiconductor devices having a structure of planar-gate type.
- the MOS gate transistor structure can be replaced to p-n diode structure or Schottky diode structure. That is, the MOS gate structure of this embodiment may be replaced to various kinds of device structures, and these variants are also included in the invention.
- the semiconductor region may be formed in a floating structure, instead of being connected to the first main electrode (source electrode). However, complete depletion of the semiconductor region and the semiconductor layer (drift layer) is facilitated more effectively when the semiconductor region is connected to the first main electrode.
- the semiconductor region and the gate electrode are not limited to being extracted in the same direction as shown in FIG. 3 , but may be extracted in opposite directions.
- the insulating film and the interlayer insulating film may be made of silicon nitride film or the like.
- Each semiconductor element may be made of semiconductors other than silicon (e.g., Ge, SiGe, SiC, GaAs, GaN, etc.).
Landscapes
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
A semiconductor device includes: a semiconductor layer, a first semiconductor region provided on a major surface of the semiconductor layer, a second semiconductor region provided in a surface portion of the first semiconductor region, a trench extending through the second semiconductor region and the first semiconductor region to the semiconductor layer, a first insulating film provided on an inner wall of the trench, a third semiconductor region filling the trench below an interface between the semiconductor layer and the first semiconductor region, a second insulating film provided on the third semiconductor region, a gate electrode filling the trench above the second insulating film. A portion of the first insulating film in contact with the semiconductor layer is opened. The semiconductor layer is in contact with the third semiconductor region through the opened portion.
Description
- This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2005-361962, filed on Dec. 15, 2005 and the prior Japanese Patent Application No. 2006-281316, filed on Oct. 16, 2006; the entire contents of which are incorporated herein by reference.
- 1. Field of the Invention
- This invention relates to a semiconductor device, and more particularly to a semiconductor device having a trench gate structure.
- 2. Background Art
- Trench gate type MOSFETs (Metal Oxide Semiconductor Field Effect Transistors) are known as semiconductor devices suitable to power electronics and other applications requiring high withstand voltage and low ON resistance (see, e.g., JP 2002-083963A).
- JP 2002-083963A discloses a MOSFET having a trench that is formed to reach an N-type substrate through a P-type well layer and an N-type drift layer. An N-type source layer is formed in the surface of the well layer. A buried electrode of polysilicon is formed via an insulating film in a region extending from the drift layer to the substrate in the trench. A gate electrode of polysilicon is formed via an insulating film in a region extending from the source layer through the well layer to the drift layer in the trench. The buried electrode is electrically insulated from the gate electrode.
- In the configuration disclosed in JP 2002-083963A, the buried electrode is completely covered with the insulating film and does not form a p-n junction with the drift layer. Therefore, when the dopant concentration in the drift layer is increased for reducing ON resistance, it is difficult to completely deplete the drift layer and to obtain high withstand voltage.
- According to an aspect of the invention, there is provided a semiconductor device including: a semiconductor layer of a first conductivity type; a first semiconductor region of a second conductivity type provided on a major surface of the semiconductor layer; a second semiconductor region of the first conductivity type provided in a surface portion of the first semiconductor region; a trench extending through the second semiconductor region and the first semiconductor region to the semiconductor layer; a first insulating film provided on an inner wall of the trench; a third semiconductor region of the second conductivity type filling the trench below an interface between the semiconductor layer and the first semiconductor region; a second insulating film provided on the third semiconductor region; a gate electrode filling the trench above the second insulating film; a first main electrode connected to the second semiconductor region; and a second main electrode provided on a side opposite to the major surface of the semiconductor layer, wherein a portion of the first insulating film in contact with the semiconductor layer is opened, and the semiconductor layer is in contact with the third semiconductor region through the opened portion.
- According to other aspect of the invention, there is provided a semiconductor device including: a semiconductor layer of a first conductivity type; a first semiconductor region of a second conductivity type provided on a major surface of the semiconductor layer; a second semiconductor region of the first conductivity type provided in a surface portion of the first semiconductor region; a trench extending through the second semiconductor region and the first semiconductor region to the semiconductor layer; a first insulating film provided on an inner wall of the trench, a portion of the first insulating film in contact with the semiconductor layer having an opening; a third semiconductor region of the second conductivity type filling the trench below an interface between the semiconductor layer and the first semiconductor region and being in contact with the semiconductor layer through the opening formed in the portion of the first insulating film; a second insulating film provided on the third semiconductor region; a gate electrode filling the trench above the second insulating film; a first main electrode connected to the second semiconductor region; a second main electrode provided on a side opposite to the major surface of the semiconductor layer; a plurality of terminal semiconductor regions of the second conductivity type filling terminal trenches and juxtaposed with the semiconductor layer being interposed therebetween, the terminal trenches being formed in the semiconductor layer in a terminal section outside a device section in which the gate electrode, the first semiconductor region, and the second semiconductor region are formed; and an interlayer insulating film provided adjacent to an outermost semiconductor region of the plurality of terminal semiconductor regions and buried on the major surface side of the semiconductor layer.
- According to other aspect of the invention, there is provided a semiconductor device including: a semiconductor layer of a first conductivity type; a first semiconductor region of a second conductivity type provided on a major surface of the semiconductor layer; a second semiconductor region of the first conductivity type provided in a surface portion of the first semiconductor region; a trench extending through the second semiconductor region and the first semiconductor region to the semiconductor layer; a gate insulating film provided on an inner wall of the trench; a gate electrode filling the trench via the gate insulating film; a first main electrode connected to the second semiconductor region; a second main electrode provided on a side opposite to the major surface of the semiconductor layer; a plurality of terminal semiconductor regions of the second conductivity type filling terminal trenches and juxtaposed with the semiconductor layer being interposed therebetween, the terminal trenches being formed in the semiconductor layer in a terminal section outside a device section in which the gate electrode, the first semiconductor region, and the second semiconductor region are formed; and an interlayer insulating film provided adjacent to an outermost semiconductor region of the plurality of terminal semiconductor regions and buried on the major surface side of the semiconductor layer.
-
FIG. 1 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to a first embodiment of the invention. -
FIG. 2 is a schematic view illustrating the planar structure of the main part of the semiconductor device according to the first embodiment. -
FIG. 3 is a cross-sectional view taken along line A1-A1 inFIG. 2 . -
FIG. 4 is a cross-sectional view taken along line A2-A2 inFIG. 2 . - FIGS. 5 to 12 are process cross-sectional views illustrating the main part of a process of manufacturing a semiconductor device according to the first embodiment.
-
FIG. 13 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to a third embodiment of the invention. -
FIG. 14 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to a fourth embodiment of the invention. - FIGS. 15 to 18 are process cross-sectional views illustrating the main part of a process of manufacturing a semiconductor device according to the fourth embodiment.
-
FIG. 19 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to a fifth embodiment of the invention. -
FIG. 20 is a schematic view illustrating the planar pattern of the main configuration in a semiconductor device according to a sixth embodiment of the invention. -
FIG. 21 is a cross-sectional view taken along line D-D inFIG. 20 . -
FIG. 22 is a cross-sectional view taken along line E-E inFIG. 20 . -
FIG. 23 is a cross-sectional view taken along line F-F inFIG. 20 . -
FIG. 24 is a schematic view illustrating the planar pattern of the main configuration in a semiconductor device according to a seventh embodiment of the invention. -
FIG. 25 is a cross-sectional view taken along line G-G inFIG. 24 . -
FIG. 26 is a process cross-sectional view illustrating the main part of a process of manufacturing a semiconductor device according to the seventh embodiment. -
FIG. 27 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to an eighth embodiment of the invention. -
FIG. 28 is a schematic view illustrating the planar pattern of the main configuration in a semiconductor device according to a ninth embodiment of the invention. -
FIG. 29 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to a tenth embodiment of the invention. - Embodiments of the invention will now be described with reference to the drawings.
-
FIG. 1 is a schematic view illustrating the cross-sectional structure of the main part of asemiconductor device 1 according to a first embodiment of the invention. -
FIG. 2 is a schematic view illustrating the planar structure of the main part of thesemiconductor device 1. -
FIG. 3 is a cross-sectional view taken along line A1-A1 inFIG. 2 .FIG. 1 shows a cross section taken along line B-B inFIG. 3 . -
FIG. 4 is a cross-sectional view taken along line A2-A2 inFIG. 2 . - This embodiment is described assuming the first conductivity type as P-type and the second conductivity type as N-type.
- On a major surface of a P++-
type silicon substrate 2, a semiconductor layer (drift layer or drain layer) 4 of P-type silicon and a first semiconductor region (base region) 6 of N−-type silicon are successively provided. A p-n junction is formed between thesemiconductor layer 4 and thefirst semiconductor region 6. - Trenches T are provided to extend through the
first semiconductor region 6 to thesemiconductor layer 4. The trench T extends in the direction going through the page inFIG. 1 and is provided generally perpendicular to the major surface of thesubstrate 2. The bottom of the trench T does not reach thesubstrate 2. Aninsulating film - Below the interface between the
semiconductor layer 4 and thefirst semiconductor region 6, the trench T is filled with athird semiconductor region 13 of N-type monocrystalline silicon or N-type polysilicon (polycrystalline silicon). Thethird semiconductor region 13 has a dopant concentration of 10 18/cm3 or less, for example. Part of theinsulating film 8 in contact with thesemiconductor layer 4 has an opening through which thesemiconductor layer 4 is in contact with thethird semiconductor region 13. The dopant concentration in thethird semiconductor region 13 being set to 10 18/cm3 or less is preferable in completely depleting thethird semiconductor region 13. - In this embodiment, the
insulating film 8 is not provided at the bottom of the trench T where there is an opening. Therefore the N-typethird semiconductor region 13 forms a p-n junction with the P-type semiconductor layer 4 at the bottom of the trench T. The bottom of the trench T is formed in a planar configuration, and hence the p-n junction interface between thethird semiconductor region 13 and thesemiconductor layer 4 also has a planar configuration. Theinsulating film 8 is interposed between the side face of thethird semiconductor region 13 and thesemiconductor layer 4. The area of thethird semiconductor region 13 covered with theinsulating film 8 is larger than the area of thethird semiconductor region 13 being in contact with thesemiconductor layer 4. To provide an opening in theinsulating film 8 at the bottom of the trench T, the bottom of the trench T may be entirely opened as shown inFIG. 1 , or part of the bottom may be opened. For example, the insulatingfilm 8 may be extended to the bottom of the trench T, and only the vicinity of the center of the bottom may be left open. - An insulating
film 15 is provided above thethird semiconductor region 13, and the trench T is filled with agate electrode 18 above the insulatingfilm 15. The upper end of the insulatingfilm 15 is located slightly below the interface between thesemiconductor layer 4 and thefirst semiconductor region 6. Thegate electrode 18 is electrically insulated from thethird semiconductor region 13 by the insulatingfilm 15. An insulatingfilm 16 is interposed between thegate electrode 18 and thefirst semiconductor region 6. Thegate electrode 18 is made of P+-type polysilicon, for example, but is not limited thereto. Other semiconductors and metals can also be used. - In the surface portion of the
first semiconductor region 6 is provided asecond semiconductor region 7 of P+-type silicon. The interface between thefirst semiconductor region 6 and thesecond semiconductor region 7 is located slightly below the upper end of thegate electrode 18. The insulatingfilm 16 is interposed between thegate electrode 18 and thesecond semiconductor region 7. - The
second semiconductor region 7 is connected to a first main electrode (source electrode) 21. The firstmain electrode 21 is electrically insulated from thegate electrode 18 by aninterlayer insulating film 25. A second main electrode (drain electrode) 22 is provided on the surface opposite to the major surface of thesubstrate 2. - As shown in
FIG. 3 , thegate electrode 18 and thethird semiconductor region 13 haveextraction portions film 33 is interposed between theextraction portion 18 b of thegate electrode 18 and theextraction portion 13 b of thethird semiconductor region 13. An insulatingfilm 34 is interposed between theextraction portion 13 b of thethird semiconductor region 13 and thefirst semiconductor region 6. - The
extraction portion 18 b of thegate electrode 18 is connected to agate extraction interconnect 27 through a connection hole h1 formed in theinterlayer insulating film 25. Theextraction portion 13 b of thethird semiconductor region 13 is connected to the firstmain electrode 21 through a connection hole h2 passing through theextraction portion 18 b of thegate electrode 18 and theinterlayer insulating film 25. Theinterlayer insulating film 25 is interposed between the firstmain electrode 21 filling the connection hole h2 and theextraction portion 18 b of thegate electrode 18 to electrically insulate the firstmain electrode 21 from thegate electrode 18. - In the
semiconductor device 1 configured as above, when a prescribed bias voltage is applied to thegate electrode 18, a channel is formed in thefirst semiconductor region 6 opposed to thegate electrode 18 via the insulatingfilm 16. Thus the path between the firstmain electrode 21 and the secondmain electrode 22 is turned on. - The
semiconductor device 1 of this embodiment has a so-called super junction structure on the bottom side of the trenches T where P-type regions and N-type regions are repeatedly juxtaposed and form p-n junctions through the bottom of the trenches T. Depletion of thesemiconductor layer 4 and thethird semiconductor region 13 can be facilitated through the bottom of the trench T serving as a p-n junction. Therefore, even when the dopant concentration in thesemiconductor layer 4 serving as a drift layer for passing current is increased for reducing ON resistance, thesemiconductor layer 4 and thethird semiconductor region 13 can be completely depleted, and the decrease of withstand voltage during application of drain-source voltage can be prevented. That is, asemiconductor device 1 having high withstand voltage and low ON resistance is provided. - The insulating
film 8 interposed between the side face of thethird semiconductor region 13 and thesemiconductor layer 4 can prevent dopant in one of thethird semiconductor region 13 and thesemiconductor layer 4 from diffusing into the other. Thus it is possible to prevent the variation of dopant concentration in the current path and the resulting increase of ON resistance. - Because the p-n junction at the bottom of the trench T is a junction of materials of the same kind (silicon), leak current is less likely to occur.
- For example, the semiconductor device of this embodiment is configured so that the dopant concentration in the
semiconductor layer 4 is 2.8×1017/cm3, the pitch of the trenches T is 0.5 micrometer, the width of the trench T along the arranged direction is 0.3 micrometer, the depth of the portion of the trench T filled with thethird semiconductor region 13 is 1 micrometer, and the length from the upper end of thethird semiconductor region 13 to the upper end of thesecond semiconductor region 7 is 1.2 micrometers. A withstand voltage of 36 V was achieved for this semiconductor device. However, the withstand voltage was only 7 V in the configuration where the insulating film is formed also at the bottom of the trench T and there is no junction between thesemiconductor layer 4 and thethird semiconductor region 13. - In the present embodiment, as shown in
FIG. 2 andFIG. 4 that shows the A2-A2 cross section inFIG. 2 , an N+-type backgate region 65 is provided so as to divide thesource region 7. Theback gate region 65 is connected to thesource electrode 21. This can facilitate releasing carriers through theback gate region 65 to thesource electrode 21 and prevent device destruction. - Note that the configuration of the
back gate region 65 is not limited to dividing thesource region 7. It is sufficient if a carrier releasing path from thebase region 6 to thesource electrode 21 can be established. Thus theback gate region 65 can be provided in any way if thebase region 6 is electrically connected to thesource electrode 21 through theback gate region 65. - Next, an example method for manufacturing a
semiconductor device 1 is described. - FIGS. 5 to 12 are process cross-sectional views illustrating the main part of a process of manufacturing a
semiconductor device 1. - As shown in
FIG. 5 , on a P++-type silicon substrate 2 having a high dopant concentration, asemiconductor layer 4 of P-type silicon and afirst semiconductor region 6 of N−-type silicon are successively formed. - Next, as shown in
FIG. 6 , anoxide film 141 selectively formed on the surface of thefirst semiconductor region 6 is used as a mask to form trenches T extending through thefirst semiconductor region 6 to thesemiconductor layer 4 by anisotropic etching such as RIE (Reactive Ion Etching). The bottom of the trench T does not reach thesubstrate 2. - Next, as shown in
FIG. 7 , an insulatingfilm 8 is formed on the inner wall (sidewall and bottom face) of the trench T. The insulatingfilm 8 is a silicon oxide film formed by thermal oxidation, for example. - Next, as shown in
FIG. 8 , the insulatingfilm 8 exclusively at the bottom 11 of the trench T is removed by anisotropic etching such as RIE. Thus thesemiconductor layer 4 is exposed inside the trench T through the bottom 11 of the trench T where the insulatingfilm 8 is removed. - At this time, the bottom 11 of the trench T can be etched to have a planar configuration. Then the p-n junction to be formed between a
third semiconductor region 13 filling the bottom side of the trench T and thesemiconductor layer 4 has a planar interface, which facilitates complete depletion. - Next, the trench T is completely buried with N-type polysilicon by CVD (Chemical Vapor Deposition) using a silicon source gas and an N-type dopant source gas, for example. Then the polysilicon is etched back to a position below the interface between the
semiconductor layer 4 and thefirst semiconductor region 6. - Thus, as shown in
FIG. 9 , athird semiconductor region 13 of N-type polysilicon filling the trench T is formed below the interface between thesemiconductor layer 4 and thefirst semiconductor region 6. - Note that the
third semiconductor region 13 may be formed by another method. Specifically, after the trench T is buried with polysilicon, N-type dopant is implanted into the polysilicon. Then the implanted N-type dopant is diffused by heat treatment to form N-type polysilicon, which is etched back to a position below the interface between thesemiconductor layer 4 and thefirst semiconductor region 6, thereby completing thethird semiconductor region 13. Even for a fine trench T (i.e., with a large aspect ratio), the trench T can be easily buried with polysilicon. - When the
third semiconductor region 13 is formed, dopant diffusion between thethird semiconductor region 13 and thesemiconductor layer 4 is prevented because the insulatingfilm 8 has already been provided between the side face of thethird semiconductor region 13 and thesemiconductor layer 4. Thus it is possible to prevent the variation of dopant concentration in the current path and the resulting increase of ON resistance. Furthermore, it is easy to desirably control the dopant concentration in thethird semiconductor region 13 even if the trenches T have a fine pitch. - Next, as shown in
FIG. 10 , etching is used to remove the insulatingfilm 8 formed on the sidewall of the portion of the trench T above thethird semiconductor region 13, that is, the portion that is not filled with thethird semiconductor region 13. - Next, as shown in
FIG. 11 , an insulatingfilm 15 is formed on thethird semiconductor region 13, and an insulatingfilm 16 is formed on the sidewall of the trench T above thethird semiconductor region 13. The insulatingfilms - Next, after the trench T above the insulating
film 15 is buried with polysilicon, P-type dopant is implanted into the polysilicon. Then the implanted P-type dopant is diffused by heat treatment to form P+-type polysilicon, which is etched back to a position below the opening at the upper end of the trench T. - Thus, as shown in
FIG. 12 , agate electrode 18 of P+-type polysilicon is formed, which faces thefirst semiconductor region 6 across the insulatingfilm 16. Note that thegate electrode 18 may be of N-type, or semiconductor other than silicon. Furthermore, thegate electrode 18 is not limited to semiconductor, but may be made of metal. - Next, an
interlayer insulating film 25 is formed. Theinterlayer insulating film 25 fills the trench T above thegate electrode 18 as shown inFIG. 1 and overlies theextraction portion 18 b of thegate electrode 18 as shown inFIG. 3 . Theinterlayer insulating film 25 is a silicon oxide film, for example. - Next, the surface of the
first semiconductor region 6 around the trench T is subjected to ion implantation and thermal diffusion of P-type dopant. Thus asecond semiconductor region 7 of P+-type silicon is formed in the surface portion of thefirst semiconductor region 6 around the trench T. - Next, a first
main electrode 21 of aluminum is formed on thesecond semiconductor region 7 and theinterlayer insulating film 25 by sputtering, for example. Thus the firstmain electrode 21 is electrically connected to thesecond semiconductor region 7. Furthermore, as shown inFIG. 3 , the firstmain electrode 21 is electrically connected to thethird semiconductor region 13 through a connection hole formed in theinterlayer insulating film 25. - The
gate electrode 18 is electrically connected to thegate extraction interconnect 27 through a connection hole formed in theinterlayer insulating film 25 as shown inFIG. 3 . A secondmain electrode 22 is formed on the backside of thesubstrate 2. Thus asemiconductor device 1 shown in FIGS. 1 to 4 is obtained. - In the following, other embodiments of the invention are described. Elements similar to those described earlier are marked with the same reference numerals and not described in detail.
- The second embodiment is different from the first embodiment in the method of forming the
third semiconductor region 13. - In this embodiment again, like the first embodiment, no insulating film is formed at the bottom of the trench T. The
semiconductor layer 4 exposed inside the trench T through the bottom of the trench T is used as a base crystal to epitaxially grow N-type silicon. The growth is terminated before reaching the interface between thesemiconductor layer 4 and thefirst semiconductor region 6. Thus athird semiconductor region 13 is formed, which fills the trench T below the interface between thesemiconductor layer 4 and thefirst semiconductor region 6 and forms a junction with thesemiconductor layer 4 at the bottom of the trench T. - The epitaxial growth of the
third semiconductor region 13 is selective epitaxial growth exclusively onto thesemiconductor layer 4 exposed through the bottom of the trench T. Therefore the crystal face (crystal orientation) is aligned, the crystallinity of thethird semiconductor region 13 can be improved, and leak current can be reduced. In particular, this embodiment is effective in obtaining thethird semiconductor region 13 as a large crystal. -
FIG. 13 is a schematic view illustrating the cross-sectional structure of the main part of asemiconductor device 31 according to a third embodiment of the invention. - In this embodiment, the conductivity type of each element is reversed with respect to the first embodiment. More specifically, assuming the first conductivity type as N-type and the second conductivity type as P-type, the device comprises a
substrate 102 of N++-type silicon, a semiconductor layer (drift layer) 104 of N-type silicon, a first semiconductor region (base region) 106 of P−-type silicon, a second semiconductor region (source region) 107 of N+-type silicon, athird semiconductor region 113 of P-type silicon or polysilicon, and a gate electrode 118 of N+-type silicon. - In this embodiment again, depletion of the
semiconductor layer 104 and thethird semiconductor region 113 can be facilitated through the bottom of the trench T serving as a p-n junction. Therefore, even when the dopant concentration in thesemiconductor layer 104 is increased for reducing ON resistance, thesemiconductor layer 104 and thethird semiconductor region 113 can be completely depleted, and the decrease of withstand voltage during application of drain-source voltage can be prevented. -
FIG. 14 is a schematic view illustrating the cross-sectional structure of the main part of asemiconductor device 41 according to a fourth embodiment of the invention. - In this embodiment again, like the first embodiment, the trench T below the interface between the
semiconductor layer 4 and thefirst semiconductor region 6 is filled with athird semiconductor region 13 of N-type silicon or N-type polysilicon. A portion of the insulating film in contact with thesemiconductor layer 4 is opened, and thesemiconductor layer 4 is in contact with thethird semiconductor region 13 through the opened portion. - In this embodiment, the insulating film on the side face of the trench T has an opening, and the N-type
third semiconductor region 13 forms a p-n junction with the P-type semiconductor layer 4 at the side face of the trench T. From the viewpoint of preventing dopant diffusion between thethird semiconductor region 13 and thesemiconductor layer 4, the area of the p-n junction therebetween is preferably smaller than the area of the portion of thethird semiconductor region 13 covered with insulatingfilms - In this embodiment again, depletion of the
semiconductor layer 4 and thethird semiconductor region 13 can be facilitated through the p-n junction at the side face of the trench T. Therefore, even when the dopant concentration in thesemiconductor layer 4 is increased for reducing ON resistance, thesemiconductor layer 4 and thethird semiconductor region 13 can be completely depleted, and the decrease of withstand voltage during application of drain-source voltage can be prevented. - Next, an example method for manufacturing a
semiconductor device 41 is described. - FIGS. 15 to 18 are process cross-sectional views illustrating the main part of a process of manufacturing a
semiconductor device 41. - A trench T is formed to extend through the
first semiconductor region 6 to thesemiconductor layer 4, and an insulatingfilm 8 a is formed on the inner wall (sidewall and bottom face) of the trench T. These steps are conducted similarly to the first embodiment. - Then, as shown in
FIG. 15 , the insulatingfilm 8 a is etched so as to leave only the bottom and a portion slightly above the bottom of the trench T. - Next, N-type silicon is laterally grown from the side face of the trench T that is not covered with the insulating
film 8 a. Thus, as shown inFIG. 16 , athird semiconductor region 13 is formed, which fills the bottom side of the trench T so as to completely cover the insulatingfilm 8 a. - Next, as shown in
FIG. 17 , an insulating film 5 is formed on thethird semiconductor region 13, and an insulatingfilm 8 b is formed on the sidewall of the trench T above thethird semiconductor region 13. - Next, as shown in
FIG. 18 , the insulating film 5 on thethird semiconductor region 13 is removed by anisotropy etching. Then thethird semiconductor region 13 is epitaxially grown to a position slightly below the interface between thesemiconductor layer 4 and thefirst semiconductor region 6 as shown inFIG. 14 . Subsequently, like the first embodiment, the steps described above are continued fromFIG. 11 . -
FIG. 19 is a schematic view illustrating the cross-sectional structure of the main part of asemiconductor device 51 according to a fifth embodiment of the invention. - In this embodiment, a
second semiconductor region 57 is selectively provided around the periphery of the trench T in the surface of thefirst semiconductor region 6. Between the trenches T in the surface of thefirst semiconductor region 6, thesecond semiconductor regions 57 are not linked laterally with each other. -
FIG. 20 is a schematic view illustrating the planar pattern of the main configuration in a semiconductor device according to a sixth embodiment of the invention. -
FIG. 21 is a cross-sectional view taken along line D-D inFIG. 20 . -
FIG. 22 is a cross-sectional view taken along line E-E inFIG. 20 . -
FIG. 23 is a cross-sectional view taken along line F-F inFIG. 20 . - The cross section taken along line C-C in
FIG. 20 has the same cross-sectional structure as that shown inFIG. 1 described above. - In this embodiment, a contact portion for connecting the
third semiconductor region 13 to the source electrode (first main electrode) 21 is provided halfway along the extending direction (X direction inFIGS. 20 and 22 ) of the trench T. For example, after the step ofFIG. 8 described above, the trench T is buried with polysilicon, and the polysilicon is etched back to a position below the interface between thedrift layer 4 and thebase region 6. At this time, a portion of the polysilicon is not etched back to the position below the interface between thedrift layer 4 and thebase region 6, but is left behind in the trench T. - More specifically, a portion of the
third semiconductor region 13 fills the trench T from the bottom of the trench T up to thesource region 7. Thesurface portion 13 a of thethird semiconductor region 13 filling the trench T has a higher dopant concentration (N+-type) than the other portion of thethird semiconductor region 13, and is in contact with thesource electrode 21 provided on thesource region 7. Thethird semiconductor region 13 is connected to thesource electrode 21 through thesurface portion 13 a having a high dopant concentration (N+-type). Thus the contact resistance between thethird semiconductor region 13 and thesource electrode 21 can be reduced. - The
third semiconductor region 13 is connected to thesource electrode 21. Furthermore, an N+-type backgate region 66 is provided in a portion neighboring thesurface portion 13 a of thethird semiconductor region 13 via theoxide film 8 so as to divide thesource region 7. Theback gate region 66 is also connected to thesource electrode 21. This can facilitate releasing carriers to thesource electrode 21 upon avalanche breakdown and prevent device destruction. - Note that the configuration of the
back gate region 66 is not limited to dividing thesource region 7. It is sufficient if a carrier releasing path from thebase region 6 to thesource electrode 21 can be established. Thus theback gate region 66 can be provided in any way if thebase region 6 is electrically connected to thesource electrode 21 through theback gate region 66. - In this embodiment, the
third semiconductor region 13 is in contact with thesource electrode 21 directly above the trench T in the device section where a main current path is formed. This configuration can shorten the carrier ejection path as compared with the configuration where thethird semiconductor region 13 is extracted outside the device section and connected to thesource electrode 21 as shown inFIG. 3 described above. Accordingly, upon avalanche breakdown, the carrier ejection efficiency can be enhanced, which is effective for preventing device destruction. - Because the portion of the
third semiconductor region 13 filling the trench from the bottom to the top is provided halfway along the extending direction (X direction) of the trench T, thegate electrode 18 is divided in the X direction as shown inFIGS. 20 and 22 . Thus, in this embodiment, gate interconnects 30 a, 30 b are provided for each group ofgate electrodes 18 divided by thethird semiconductor region 13. Eachgate electrode 18 is divided by thethird semiconductor region 13 into two portions, one of which is in cross contact with and connected to thegate interconnect 30 a. The other portion is in cross contact with and connected to thegate interconnect 30 b. Thegate interconnect 30 a and thegate interconnect 30 b are connected to a gate pad (not shown), and thereby thegate electrodes 18 are electrically connected to each other. - Note that the portion of the
third semiconductor region 13 filling the trench T from the bottom to the top and connected to thesource electrode 21 may be repeated at a plurality of locations. In this case again, gate interconnects can be provided for each group of gate electrodes divided by thethird semiconductor region 13. -
FIG. 24 is a schematic view illustrating the planar pattern of the main configuration in a semiconductor device according to a seventh embodiment of the invention. -
FIG. 25 is a cross-sectional view taken along line G-G inFIG. 24 . - In the semiconductor device according to this embodiment, the configuration of the device section (cell) including the
gate electrode 18, thebase region 6, thesource region 7, and thethird semiconductor region 13 is the same as that in the embodiments described above. According to this configuration of the device section, as described above, a p-n junction between thedrift layer 4 and thethird semiconductor region 13 is formed at the bottom of the trench T. Depletion can be facilitated through this p-n junction. Therefore, even when the dopant concentration in thedrift layer 4 is increased (to a dopant concentration of about 1017/cm3, for example) for reducing ON resistance, a desired withstand voltage can be ensured. However, it is more difficult to maintain withstand voltage in the terminal section than in the device section. Therefore, when there is such a highly-doped layer in the terminal section, it is difficult to maintain withstand voltage in the terminal section. - Thus, in this embodiment, a plurality of (e.g., two in this embodiment) terminal trenches T1, T2 are formed in the
drift layer 4 in the terminal section outside the device section. The terminal trenches T1, T2 are filled with semiconductor having a conductivity type opposite to that of thedrift layer 4 to formterminal semiconductor regions interlayer insulating film 40 buried on the major surface side of thedrift layer 4 is provided adjacent to theoutermost semiconductor region 13 c of theterminal semiconductor regions - The terminal trenches T1, T2 and the insulating
film 8 formed on the inner surface of the sidewall thereof are formed in the same process and at the same time as the trench T and the insulatingfilm 8 in the device section, and results in the state shown inFIG. 8 . Then the trenches T, T1, T2 are buried with N-type polysilicon, for example. In the trench T of the device section, the buried polysilicon is etched back to a position below the interface between thedrift layer 4 and thebase region 6. However, the polysilicon in the terminal trenches T1, T2 is not etched back to the position below the interface between thedrift layer 4 and thebase region 6, but is left behind in the trenches T1, T2. - The
surface portion 13 a of theterminal semiconductor region terminal semiconductor region source region 7. The surface portion of thedrift layer 4 interposed between the terminal trenches T1 and T2 is also provided with acontact region 35 having a high dopant concentration (N+-type), which is also in contact with the source electrode. - Like the device section, no insulating film is formed at the bottom of the terminal trench T1, T2. The
drift layer 4 forms a p-n junction with theterminal semiconductor region terminal semiconductor regions base region 6 is formed, but adrift layer 4 is interposed. That is, the N-typeterminal semiconductor regions type drift layer 4 are alternately juxtaposed via insulatingfilms 8. Therefore, when a voltage is applied between the drain and the source, a depletion layer can be extended in the juxtaposed portion of theterminal semiconductor regions drift layer 4. Thus a sufficient withstand voltage can be ensured in the terminal. -
FIG. 26 is a schematic view illustrating a method for forming aninterlayer insulating film 40 buried on the major surface side of thedrift layer 4 and adjacent to theoutermost semiconductor region 13 c. - After the terminal trenches T1, T2 and the
terminal semiconductor regions etching mask 80 is formed on the terminal trenches T1, T2 (terminal semiconductor regions etching mask 80 is used as a mask to etch thedrift layer 4 outside theoutermost semiconductor region 13 c by CDE (Chemical Dry Etching). As a result of this etching, a trench t is formed on the frontside of thedrift layer 4 as shown inFIG. 26B . Then the trench t is buried with an interlayer insulating film (e.g., silicon oxide film) 40. The distance between the drain potential portion and the source potential portion can be increased by the amount corresponding to the depth of theinterlayer insulating film 40. Thus the electric field concentration on the terminal surface portion is alleviated, and the withstand voltage is enhanced. - In this embodiment, the trench t to be buried with the
interlayer insulating film 40 is formed by CDE. Therefore thedrift layer 4 can be etched isotropically. Thus, even if the edge of theetching mask 80 is not accurately aligned with the boundary between thedrift layer 4 and the insulatingfilm 8 provided on the side face on the terminal side of theoutermost semiconductor region 13 c, thedrift layer 4 outside the insulatingfilm 8 can be completely removed. - The number of terminal trenches T1, T2 and
terminal semiconductor regions -
FIG. 27 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to an eighth embodiment of the invention. - In this embodiment, a trench t and an
interlayer insulating film 40 buried therein are formed in advance beside the outermost terminal trench T2. Then the terminal trenches T1, T2 are buried with N-type polysilicon, for example, to form N-typeterminal semiconductor regions type drift layer 4 being interposed therebetween. The polysilicon in the terminal trenches T1, T2 is extracted above the surface of the terminal section and connected to a source electrode (not shown). - In this embodiment again, when a voltage is applied between the drain and the source, a depletion layer can be extended in the juxtaposed portion of the
terminal semiconductor regions drift layer 4. Furthermore, the distance between the drain potential portion and the source potential portion can be increased by the amount corresponding to the depth of theinterlayer insulating film 40. Thus the electric field concentration on the terminal surface portion is alleviated, and the withstand voltage is enhanced. -
FIG. 28 is a schematic view illustrating the planar pattern of the main configuration in a semiconductor device according to a ninth embodiment of the invention. - In the seventh and eighth embodiment described above, the inventors found that the electric field tends to concentrate on the terminal section, particularly in the vicinity of the
outermost semiconductor region 13 c. From the viewpoint of alleviating the electric field concentration in the vicinity of theoutermost semiconductor region 13 c, the dopant concentration in theterminal semiconductor region 13 b on the device section side is preferably made higher than the dopant concentration in theoutermost semiconductor region 13 c. When the dopant concentration in theterminal semiconductor region 13 b on the device section side is made higher than the dopant concentration in theoutermost semiconductor region 13 c, the electric field concentration point can be shifted from theoutermost semiconductor region 13 c to theterminal semiconductor region 13 b on the device section side. Thus the electric field concentration in the vicinity of theoutermost semiconductor region 13 c can be alleviated. - However, the amount of dopant in the
semiconductor regions FIG. 28 , the pattern width is made larger in theterminal semiconductor region 13 b on the device section side than in theoutermost semiconductor region 13 c. Thus the dopant concentration in theterminal semiconductor region 13 b on the device section side is made higher than the dopant concentration in theoutermost semiconductor region 13 c. -
FIG. 29 is a schematic view illustrating the cross-sectional structure of the main part of a semiconductor device according to a tenth embodiment of the invention. - Comparing with the seventh to ninth embodiment described above, this embodiment is the same in the configuration of the terminal section, but different in the configuration of the device section. More specifically, the trench T in the device section is formed shallower than the terminal trenches T1, T2, and the
third semiconductor region 13 forming a p-n junction with thedrift layer 4 is not provided below thegate electrode 18. - In this embodiment again, when a voltage is applied between the drain and the source, a depletion layer can be extended in the juxtaposed portion of the
terminal semiconductor regions drift layer 4. Furthermore, the distance between the drain potential portion and the source potential portion can be increased by the amount corresponding to the depth of theinterlayer insulating film 40. Thus the electric field concentration on the terminal surface portion is alleviated, and the withstand voltage is enhanced. - In
FIG.29 , the semiconductor device having a structure of trench-gate type is exemplarily shown, however, the invention is not limited to this specific structure but includes semiconductor devices having a structure of planar-gate type. Further, the MOS gate transistor structure can be replaced to p-n diode structure or Schottky diode structure. That is, the MOS gate structure of this embodiment may be replaced to various kinds of device structures, and these variants are also included in the invention. - Embodiments of the invention have been described with reference to the examples. However, the invention is not limited thereto, but various modifications can be made within the spirit of the invention.
- The semiconductor region may be formed in a floating structure, instead of being connected to the first main electrode (source electrode). However, complete depletion of the semiconductor region and the semiconductor layer (drift layer) is facilitated more effectively when the semiconductor region is connected to the first main electrode.
- The semiconductor region and the gate electrode are not limited to being extracted in the same direction as shown in
FIG. 3 , but may be extracted in opposite directions. - Besides silicon oxide film, the insulating film and the interlayer insulating film may be made of silicon nitride film or the like. Each semiconductor element may be made of semiconductors other than silicon (e.g., Ge, SiGe, SiC, GaAs, GaN, etc.).
Claims (20)
1. A semiconductor device comprising:
a semiconductor layer of a first conductivity type;
a first semiconductor region of a second conductivity type provided on a major surface of the semiconductor layer;
a second semiconductor region of the first conductivity type provided in a surface portion of the first semiconductor region;
a trench extending through the second semiconductor region and the first semiconductor region to the semiconductor layer;
a first insulating film provided on an inner wall of the trench;
a third semiconductor region of the second conductivity type filling the trench below an interface between the semiconductor layer and the first semiconductor region;
a second insulating film provided on the third semiconductor region;
a gate electrode filling the trench above the second insulating film;
a first main electrode connected to the second semiconductor region; and
a second main electrode provided on a side opposite to the major surface of the semiconductor layer,
wherein a portion of the first insulating film in contact with the semiconductor layer is opened, and the semiconductor layer is in contact with the third semiconductor region through the opened portion.
2. The semiconductor device according to claim 1 , wherein the third semiconductor region is connected to the first main electrode.
3. The semiconductor device according to claim 2 , wherein a portion of the third semiconductor region fills the trench from the bottom of the trench up to the second semiconductor region, and the third semiconductor region has a surface portion in contact with the first main electrode.
4. The semiconductor device according to claim 3 , wherein the surface portion of the third semiconductor region has a higher dopant concentration than the other portion of the third semiconductor region.
5. The semiconductor device according to claim 1 , further comprising a back gate region connected to the first main electrode is selectively provided on the first semiconductor region, the back gate region having a higher dopant concentration than the first semiconductor region.
6. The semiconductor device according to claim 1 , wherein the opening of the first insulating film is provided at the bottom of the trench.
7. A semiconductor device comprising:
a semiconductor layer of a first conductivity type;
a first semiconductor region of a second conductivity type provided on a major surface of the semiconductor layer;
a second semiconductor region of the first conductivity type provided in a surface portion of the first semiconductor region;
a trench extending through the second semiconductor region and the first semiconductor region to the semiconductor layer;
a first insulating film provided on an inner wall of the trench, a portion of the first insulating film in contact with the semiconductor layer having an opening;
a third semiconductor region of the second conductivity type filling the trench below an interface between the semiconductor layer and the first semiconductor region and being in contact with the semiconductor layer through the opening formed in the portion of the first insulating film;
a second insulating film provided on the third semiconductor region;
a gate electrode filling the trench above the second insulating film;
a first main electrode connected to the second semiconductor region;
a second main electrode provided on a side opposite to the major surface of the semiconductor layer;
a plurality of terminal semiconductor regions of the second conductivity type filling terminal trenches and juxtaposed with the semiconductor layer being interposed therebetween, the terminal trenches being formed in the semiconductor layer in a terminal section outside a device section in which the gate electrode, the first semiconductor region, and the second semiconductor region are formed; and
an interlayer insulating film provided adjacent to an outermost semiconductor region of the plurality of terminal semiconductor regions and buried on the major surface side of the semiconductor layer.
8. The semiconductor device according to claim 7 , wherein the terminal semiconductor region forms a junction with the semiconductor layer at the bottom of the trench.
9. The semiconductor device according to claim 7 , wherein the terminal semiconductor region is connected to the first main electrode.
10. The semiconductor device according to claim 7 , wherein the surface portion of the terminal semiconductor region is in contact with the first main electrode.
11. The semiconductor device according to claim 10 , wherein the surface portion of the terminal semiconductor region has a higher dopant concentration than the other portion of the terminal semiconductor region.
12. The semiconductor device according to claim 7 , further comprising a contact region connected to the first main electrode is provided on the semiconductor layer interposed between the terminal trenches.
13. The semiconductor device according to claim 7 , wherein the dopant concentration in the outermost semiconductor region is made lower than the dopant concentration in the terminal semiconductor region on the device section side.
14. A semiconductor device comprising:
a semiconductor layer of a first conductivity type;
a first semiconductor region of a second conductivity type provided on a major surface of the semiconductor layer;
a second semiconductor region of the first conductivity type provided in a surface portion of the first semiconductor region;
a trench extending through the second semiconductor region and the first semiconductor region to the semiconductor layer;
a gate insulating film provided on an inner wall of the trench;
a gate electrode filling the trench via the gate insulating film;
a first main electrode connected to the second semiconductor region;
a second main electrode provided on a side opposite to the major surface of the semiconductor layer;
a plurality of terminal semiconductor regions of the second conductivity type filling terminal trenches and juxtaposed with the semiconductor layer being interposed therebetween, the terminal trenches being formed in the semiconductor layer in a terminal section outside a device section in which the gate electrode, the first semiconductor region, and the second semiconductor region are formed; and
an interlayer insulating film provided adjacent to an outermost semiconductor region of the plurality of terminal semiconductor regions and buried on the major surface side of the semiconductor layer.
15. The semiconductor device according to claim 14 , wherein the terminal semiconductor region forms a junction with the semiconductor layer at the bottom of the trench.
16. The semiconductor device according to claim 14 , wherein the terminal semiconductor region is connected to the first main electrode.
17. The semiconductor device according to claim 14 , wherein the surface portion of the terminal semiconductor region is in contact with the first main electrode.
18. The semiconductor device according to claim 17 , wherein the surface portion of the terminal semiconductor region has a higher dopant concentration than the other portion of the terminal semiconductor region.
19. The semiconductor device according to claim 14 , further comprising a contact region connected to the first main electrode is provided on the semiconductor layer interposed between the terminal trenches.
20. The semiconductor device according to claim 14 , wherein the dopant concentration in the outermost semiconductor region is made lower than the dopant concentration in the terminal semiconductor region on the device section side.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/258,135 US7714383B2 (en) | 2005-12-15 | 2008-10-24 | Semiconductor device |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2005361962 | 2005-12-15 | ||
JP2005-361962 | 2005-12-15 | ||
JP2006281316A JP2007189192A (en) | 2005-12-15 | 2006-10-16 | Semiconductor device |
JP2006-281316 | 2006-10-16 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/258,135 Division US7714383B2 (en) | 2005-12-15 | 2008-10-24 | Semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20070138546A1 true US20070138546A1 (en) | 2007-06-21 |
Family
ID=38172464
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/608,003 Abandoned US20070138546A1 (en) | 2005-12-15 | 2006-12-07 | Semiconductor device |
US12/258,135 Expired - Fee Related US7714383B2 (en) | 2005-12-15 | 2008-10-24 | Semiconductor device |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/258,135 Expired - Fee Related US7714383B2 (en) | 2005-12-15 | 2008-10-24 | Semiconductor device |
Country Status (2)
Country | Link |
---|---|
US (2) | US20070138546A1 (en) |
JP (1) | JP2007189192A (en) |
Cited By (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090166672A1 (en) * | 2007-12-31 | 2009-07-02 | Alpha & Omega Semiconductor, Ltd. | Sawtooth electric field drift region structure for power semiconductor devices |
US20100127330A1 (en) * | 2008-11-27 | 2010-05-27 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US20100193837A1 (en) * | 2007-06-18 | 2010-08-05 | Rohm Co., Ltd. | Semiconductor Device |
US7772668B2 (en) * | 2007-12-26 | 2010-08-10 | Fairchild Semiconductor Corporation | Shielded gate trench FET with multiple channels |
US20110053326A1 (en) * | 2009-08-27 | 2011-03-03 | Vishay-Siliconix | Super junction trench power mosfet device fabrication |
US20110049614A1 (en) * | 2009-08-27 | 2011-03-03 | Vishay-Siliconix | Super junction trench power mosfet devices |
US20110241106A1 (en) * | 2010-03-31 | 2011-10-06 | Seung-Ryong Lee | Semiconductor device with buried gates and method for fabricating the same |
US20120068248A1 (en) * | 2010-09-17 | 2012-03-22 | Kabushiki Kaisha Toshiba | Power semiconductor device |
US20120276701A1 (en) * | 2011-04-27 | 2012-11-01 | Yedinak Joseph A | Superjunction Structures for Power Devices and Methods of Manufacture |
US20140042523A1 (en) * | 2011-04-19 | 2014-02-13 | Nissan Motor Co., Ltd. | Semiconductor device and manufacturing method of the same |
US20140070233A1 (en) * | 2012-09-12 | 2014-03-13 | Sumitomo Electric Industries, Ltd. | Silicon carbide semiconductor device |
US8772868B2 (en) | 2011-04-27 | 2014-07-08 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US8786010B2 (en) | 2011-04-27 | 2014-07-22 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US8836028B2 (en) | 2011-04-27 | 2014-09-16 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US8928077B2 (en) | 2007-09-21 | 2015-01-06 | Fairchild Semiconductor Corporation | Superjunction structures for power devices |
US9087693B2 (en) | 2012-09-12 | 2015-07-21 | Sumitomo Electric Industries, Ltd. | Method for manufacturing silicon carbide semiconductor device |
CN105826360A (en) * | 2015-01-07 | 2016-08-03 | 北大方正集团有限公司 | Trench-type semi super junction power device and manufacturing method thereof |
US9431481B2 (en) | 2008-09-19 | 2016-08-30 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US9437729B2 (en) | 2007-01-08 | 2016-09-06 | Vishay-Siliconix | High-density power MOSFET with planarized metalization |
CN106158652A (en) * | 2015-04-17 | 2016-11-23 | 北大方正集团有限公司 | The manufacture method of MOSFET element |
US9761696B2 (en) | 2007-04-03 | 2017-09-12 | Vishay-Siliconix | Self-aligned trench MOSFET and method of manufacture |
US9882044B2 (en) | 2014-08-19 | 2018-01-30 | Vishay-Siliconix | Edge termination for super-junction MOSFETs |
US9887259B2 (en) | 2014-06-23 | 2018-02-06 | Vishay-Siliconix | Modulated super junction power MOSFET devices |
US10084037B2 (en) | 2007-10-05 | 2018-09-25 | Vishay-Siliconix | MOSFET active area and edge termination area charge balance |
US10229988B2 (en) | 2012-05-30 | 2019-03-12 | Vishay-Siliconix | Adaptive charge balanced edge termination |
US10234486B2 (en) | 2014-08-19 | 2019-03-19 | Vishay/Siliconix | Vertical sense devices in vertical trench MOSFET |
US11380765B2 (en) * | 2018-03-02 | 2022-07-05 | Sciocs Company Limited | Structure and intermediate structure |
US20220310829A1 (en) * | 2021-03-26 | 2022-09-29 | Mitsubishi Electric Corporation | Semiconductor device and method of manufacturing semiconductor device |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101076885B1 (en) | 2009-05-26 | 2011-10-25 | 주식회사 하이닉스반도체 | Method for fabricating floating body cell device and device thereby |
US8084811B2 (en) * | 2009-10-08 | 2011-12-27 | Monolithic Power Systems, Inc. | Power devices with super junctions and associated methods manufacturing |
JP2012059931A (en) * | 2010-09-09 | 2012-03-22 | Toshiba Corp | Semiconductor device |
JP6078390B2 (en) * | 2013-03-25 | 2017-02-08 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
TWI570917B (en) | 2014-12-31 | 2017-02-11 | 帥群微電子股份有限公司 | Trench type power MOS half field effect transistor and manufacturing method thereof |
JP7374795B2 (en) * | 2020-02-05 | 2023-11-07 | 株式会社東芝 | semiconductor equipment |
WO2024053022A1 (en) * | 2022-09-07 | 2024-03-14 | 三菱電機株式会社 | Semiconductor device and method for manufacturing same |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050167744A1 (en) * | 2004-02-02 | 2005-08-04 | Hamza Yilmaz | Semiconductor device containing dielectrically isolated PN junction for enhanced breakdown characteristics |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4528460B2 (en) | 2000-06-30 | 2010-08-18 | 株式会社東芝 | Semiconductor element |
JP4011848B2 (en) * | 2000-12-12 | 2007-11-21 | 関西電力株式会社 | High voltage semiconductor device |
JP3551251B2 (en) * | 2000-12-22 | 2004-08-04 | サンケン電気株式会社 | Insulated gate field effect transistor and method of manufacturing the same |
US7132712B2 (en) * | 2002-11-05 | 2006-11-07 | Fairchild Semiconductor Corporation | Trench structure having one or more diodes embedded therein adjacent a PN junction |
JP4865166B2 (en) | 2001-08-30 | 2012-02-01 | 新電元工業株式会社 | Transistor manufacturing method, diode manufacturing method |
JP2004319974A (en) * | 2003-04-02 | 2004-11-11 | Yokogawa Electric Corp | Semiconductor device and method of manufacturing semiconductor device |
JP4631268B2 (en) * | 2003-10-29 | 2011-02-16 | 富士電機システムズ株式会社 | Semiconductor device |
JP4940535B2 (en) * | 2004-01-08 | 2012-05-30 | 株式会社豊田中央研究所 | Semiconductor device |
-
2006
- 2006-10-16 JP JP2006281316A patent/JP2007189192A/en active Pending
- 2006-12-07 US US11/608,003 patent/US20070138546A1/en not_active Abandoned
-
2008
- 2008-10-24 US US12/258,135 patent/US7714383B2/en not_active Expired - Fee Related
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050167744A1 (en) * | 2004-02-02 | 2005-08-04 | Hamza Yilmaz | Semiconductor device containing dielectrically isolated PN junction for enhanced breakdown characteristics |
Cited By (52)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9437729B2 (en) | 2007-01-08 | 2016-09-06 | Vishay-Siliconix | High-density power MOSFET with planarized metalization |
US9947770B2 (en) | 2007-04-03 | 2018-04-17 | Vishay-Siliconix | Self-aligned trench MOSFET and method of manufacture |
US9761696B2 (en) | 2007-04-03 | 2017-09-12 | Vishay-Siliconix | Self-aligned trench MOSFET and method of manufacture |
US8766317B2 (en) * | 2007-06-18 | 2014-07-01 | Rohm Co., Ltd. | Semiconductor device |
US20100193837A1 (en) * | 2007-06-18 | 2010-08-05 | Rohm Co., Ltd. | Semiconductor Device |
US9595596B2 (en) | 2007-09-21 | 2017-03-14 | Fairchild Semiconductor Corporation | Superjunction structures for power devices |
US8928077B2 (en) | 2007-09-21 | 2015-01-06 | Fairchild Semiconductor Corporation | Superjunction structures for power devices |
US10084037B2 (en) | 2007-10-05 | 2018-09-25 | Vishay-Siliconix | MOSFET active area and edge termination area charge balance |
US9224853B2 (en) | 2007-12-26 | 2015-12-29 | Fairchild Semiconductor Corporation | Shielded gate trench FET with multiple channels |
US7772668B2 (en) * | 2007-12-26 | 2010-08-10 | Fairchild Semiconductor Corporation | Shielded gate trench FET with multiple channels |
US8558275B2 (en) * | 2007-12-31 | 2013-10-15 | Alpha And Omega Semiconductor Ltd | Sawtooth electric field drift region structure for power semiconductor devices |
US20090166672A1 (en) * | 2007-12-31 | 2009-07-02 | Alpha & Omega Semiconductor, Ltd. | Sawtooth electric field drift region structure for power semiconductor devices |
US9431481B2 (en) | 2008-09-19 | 2016-08-30 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US8183606B2 (en) * | 2008-11-27 | 2012-05-22 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US20100127330A1 (en) * | 2008-11-27 | 2010-05-27 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
EP2471102A2 (en) * | 2009-08-27 | 2012-07-04 | Vishay-Siliconix | Super junction trench power mosfet device fabrication |
EP2471101A4 (en) * | 2009-08-27 | 2014-03-05 | Vishay Siliconix | SUPER JUNCTION TRENCH POWER MOSFET DEVICES |
EP2471102A4 (en) * | 2009-08-27 | 2014-03-05 | Vishay Siliconix | MANUFACTURING SUPERJUNCTION TRENCH POWER MOSFET DEVICE |
US9443974B2 (en) | 2009-08-27 | 2016-09-13 | Vishay-Siliconix | Super junction trench power MOSFET device fabrication |
US20110053326A1 (en) * | 2009-08-27 | 2011-03-03 | Vishay-Siliconix | Super junction trench power mosfet device fabrication |
CN103098219A (en) * | 2009-08-27 | 2013-05-08 | 威世硅尼克斯 | Super junction trench power MOSEFT device fabrication |
US9425306B2 (en) | 2009-08-27 | 2016-08-23 | Vishay-Siliconix | Super junction trench power MOSFET devices |
US20110049614A1 (en) * | 2009-08-27 | 2011-03-03 | Vishay-Siliconix | Super junction trench power mosfet devices |
EP2471101A2 (en) * | 2009-08-27 | 2012-07-04 | Vishay-Siliconix | Super junction trench power mosfet devices |
US9048218B2 (en) * | 2010-03-31 | 2015-06-02 | Hynix Semiconductor Inc. | Semiconductor device with buried gates and method for fabricating the same |
US20110241106A1 (en) * | 2010-03-31 | 2011-10-06 | Seung-Ryong Lee | Semiconductor device with buried gates and method for fabricating the same |
US8395204B2 (en) * | 2010-09-17 | 2013-03-12 | Kabushiki Kaisha Toshiba | Power semiconductor device |
US20120068248A1 (en) * | 2010-09-17 | 2012-03-22 | Kabushiki Kaisha Toshiba | Power semiconductor device |
USRE46311E1 (en) * | 2010-09-17 | 2017-02-14 | Kabushiki Kaisha Toshiba | Power semiconductor device |
US9252261B2 (en) * | 2011-04-19 | 2016-02-02 | Nissan Motor Co., Ltd. | Semiconductor device and manufacturing method of the same |
US20140042523A1 (en) * | 2011-04-19 | 2014-02-13 | Nissan Motor Co., Ltd. | Semiconductor device and manufacturing method of the same |
US8836028B2 (en) | 2011-04-27 | 2014-09-16 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US20120276701A1 (en) * | 2011-04-27 | 2012-11-01 | Yedinak Joseph A | Superjunction Structures for Power Devices and Methods of Manufacture |
US8772868B2 (en) | 2011-04-27 | 2014-07-08 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US8673700B2 (en) * | 2011-04-27 | 2014-03-18 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US8786010B2 (en) | 2011-04-27 | 2014-07-22 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US10229988B2 (en) | 2012-05-30 | 2019-03-12 | Vishay-Siliconix | Adaptive charge balanced edge termination |
US9543412B2 (en) | 2012-09-12 | 2017-01-10 | Sumitomo Electric Industries, Ltd. | Method for manufacturing silicon carbide semiconductor device |
US9087693B2 (en) | 2012-09-12 | 2015-07-21 | Sumitomo Electric Industries, Ltd. | Method for manufacturing silicon carbide semiconductor device |
US9679986B2 (en) | 2012-09-12 | 2017-06-13 | Sumitomo Electric Industries, Ltd. | Silicon carbide semiconductor device |
US20140070233A1 (en) * | 2012-09-12 | 2014-03-13 | Sumitomo Electric Industries, Ltd. | Silicon carbide semiconductor device |
US10283587B2 (en) | 2014-06-23 | 2019-05-07 | Vishay-Siliconix | Modulated super junction power MOSFET devices |
US9887259B2 (en) | 2014-06-23 | 2018-02-06 | Vishay-Siliconix | Modulated super junction power MOSFET devices |
US10444262B2 (en) | 2014-08-19 | 2019-10-15 | Vishay-Siliconix | Vertical sense devices in vertical trench MOSFET |
US9882044B2 (en) | 2014-08-19 | 2018-01-30 | Vishay-Siliconix | Edge termination for super-junction MOSFETs |
US10234486B2 (en) | 2014-08-19 | 2019-03-19 | Vishay/Siliconix | Vertical sense devices in vertical trench MOSFET |
US10340377B2 (en) | 2014-08-19 | 2019-07-02 | Vishay-Siliconix | Edge termination for super-junction MOSFETs |
US10527654B2 (en) | 2014-08-19 | 2020-01-07 | Vishay SIliconix, LLC | Vertical sense devices in vertical trench MOSFET |
CN105826360A (en) * | 2015-01-07 | 2016-08-03 | 北大方正集团有限公司 | Trench-type semi super junction power device and manufacturing method thereof |
CN106158652A (en) * | 2015-04-17 | 2016-11-23 | 北大方正集团有限公司 | The manufacture method of MOSFET element |
US11380765B2 (en) * | 2018-03-02 | 2022-07-05 | Sciocs Company Limited | Structure and intermediate structure |
US20220310829A1 (en) * | 2021-03-26 | 2022-09-29 | Mitsubishi Electric Corporation | Semiconductor device and method of manufacturing semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
US7714383B2 (en) | 2010-05-11 |
JP2007189192A (en) | 2007-07-26 |
US20090121285A1 (en) | 2009-05-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7714383B2 (en) | Semiconductor device | |
US9865678B2 (en) | High voltage field balance metal oxide field effect transistor (FBM) | |
US7723783B2 (en) | Semiconductor device | |
US7642597B2 (en) | Power semiconductor device | |
TWI417965B (en) | Transverse power device with self-biased electrode | |
US9443972B2 (en) | Semiconductor device with field electrode | |
US7855413B2 (en) | Diode with low resistance and high breakdown voltage | |
US7489011B2 (en) | Semiconductor device containing dielectrically isolated PN junction for enhanced breakdown characteristics | |
US7649223B2 (en) | Semiconductor device having superjunction structure and method for manufacturing the same | |
US20020055232A1 (en) | Method of operation of punch-through field effect transistor | |
US20080017897A1 (en) | Semiconductor device and method of manufacturing same | |
JP2004511910A (en) | Trench double diffused metal oxide semiconductor transistor incorporating trench Schottky rectifier | |
US6787872B2 (en) | Lateral conduction superjunction semiconductor device | |
JP2005501408A (en) | Trench double-diffused metal oxide semiconductor transistor incorporating a trench Schottky rectifier | |
JP2011124464A (en) | Semiconductor device and method for manufacturing the same | |
US9276075B2 (en) | Semiconductor device having vertical MOSFET structure that utilizes a trench-type gate electrode and method of producing the same | |
KR100883795B1 (en) | Symmetrical trench MOSF device and method of manufacturing the same | |
US6534830B2 (en) | Low impedance VDMOS semiconductor component | |
CN111952352B (en) | Superjunction semiconductor device and method for manufacturing superjunction semiconductor device | |
JP3998454B2 (en) | Power semiconductor device | |
US11705506B2 (en) | Lateral trench transistor device | |
JP2008306022A (en) | Semiconductor device | |
CN101471381B (en) | Trench gate mosfet and method for fabricating the same | |
US9780086B2 (en) | Field-effect transistor with integrated Schottky contact | |
WO2022118976A1 (en) | Superjunction semiconductor apparatus |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KAWAMURA, KEIKO;MAEYAMA, KENJI;REEL/FRAME:018925/0537 Effective date: 20061214 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |