US20070134841A1 - Electrical and thermal contact for use in semiconductor devices and corresponding methods - Google Patents
Electrical and thermal contact for use in semiconductor devices and corresponding methods Download PDFInfo
- Publication number
- US20070134841A1 US20070134841A1 US11/702,356 US70235607A US2007134841A1 US 20070134841 A1 US20070134841 A1 US 20070134841A1 US 70235607 A US70235607 A US 70235607A US 2007134841 A1 US2007134841 A1 US 2007134841A1
- Authority
- US
- United States
- Prior art keywords
- contact
- forming
- thermal insulator
- component
- phase change
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 44
- 238000000034 method Methods 0.000 title claims abstract description 36
- 239000012212 insulator Substances 0.000 claims abstract description 52
- 230000008859 change Effects 0.000 claims abstract description 48
- 239000000463 material Substances 0.000 claims description 27
- 230000008569 process Effects 0.000 claims description 23
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 10
- 238000004891 communication Methods 0.000 claims description 8
- 239000012782 phase change material Substances 0.000 claims description 6
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 4
- 229920001169 thermoplastic Polymers 0.000 claims description 4
- 230000008018 melting Effects 0.000 claims description 3
- 238000002844 melting Methods 0.000 claims description 3
- 239000000377 silicon dioxide Substances 0.000 claims description 3
- 239000004634 thermosetting polymer Substances 0.000 claims description 3
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 2
- 230000017525 heat dissipation Effects 0.000 claims 3
- 235000012239 silicon dioxide Nutrition 0.000 claims 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims 1
- 229910052710 silicon Inorganic materials 0.000 claims 1
- 239000010703 silicon Substances 0.000 claims 1
- 229920001187 thermosetting polymer Polymers 0.000 claims 1
- 229910052751 metal Inorganic materials 0.000 description 18
- 239000002184 metal Substances 0.000 description 18
- 150000004770 chalcogenides Chemical class 0.000 description 7
- 238000005229 chemical vapour deposition Methods 0.000 description 7
- 239000004020 conductor Substances 0.000 description 7
- 238000000151 deposition Methods 0.000 description 6
- 238000000059 patterning Methods 0.000 description 6
- 230000015572 biosynthetic process Effects 0.000 description 4
- 239000003870 refractory metal Substances 0.000 description 4
- 230000037361 pathway Effects 0.000 description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 2
- 230000003213 activating effect Effects 0.000 description 2
- 239000005380 borophosphosilicate glass Substances 0.000 description 2
- 239000005388 borosilicate glass Substances 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 230000000873 masking effect Effects 0.000 description 2
- 229910001092 metal group alloy Inorganic materials 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 230000002093 peripheral effect Effects 0.000 description 2
- 239000005360 phosphosilicate glass Substances 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 239000000758 substrate Substances 0.000 description 2
- 238000007736 thin film deposition technique Methods 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- BUGBHKTXTAQXES-UHFFFAOYSA-N Selenium Chemical compound [Se] BUGBHKTXTAQXES-UHFFFAOYSA-N 0.000 description 1
- -1 SiO2) Chemical compound 0.000 description 1
- 238000007792 addition Methods 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 229910052787 antimony Inorganic materials 0.000 description 1
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 1
- 238000001505 atmospheric-pressure chemical vapour deposition Methods 0.000 description 1
- 238000007664 blowing Methods 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- 238000012217 deletion Methods 0.000 description 1
- 230000037430 deletion Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 238000001802 infusion Methods 0.000 description 1
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000005240 physical vapour deposition Methods 0.000 description 1
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910052711 selenium Inorganic materials 0.000 description 1
- 239000011669 selenium Substances 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 229910052714 tellurium Inorganic materials 0.000 description 1
- PORWMNRCUJJQNO-UHFFFAOYSA-N tellurium atom Chemical compound [Te] PORWMNRCUJJQNO-UHFFFAOYSA-N 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/231—Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/861—Thermal details
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/525—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
- H01L23/5252—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections comprising anti-fuses, i.e. connections having their state changed from non-conductive to conductive
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/90—Bulk effect device making
Definitions
- the present invention relates to an electrical and thermal contact for use in semiconductor devices.
- the present invention relates to an electrical and thermal contact which reduces the amount of energy input that is required in order to switch a semiconductor device structure that is contacted thereto between two or more states.
- the electrical and thermal contact of the present invention includes thin conductive layers which envelop an insulator component. The electrical and thermal contact is particularly useful for switching contacted structures that include a phase change component between two or more states of electrical conductivity.
- Electrically erasable programmable memory devices typically include several memory elements that may be switched between a first logic state and a second logic state.
- a first logic state may be an inactive state, or an “off” state, wherein electrical impulses do not travel across the memory element.
- Memory elements may be said to be in a second logic state, such as an “activated” state or an “on” state, when low voltage electrical impulses (i.e., of the operational voltage of the EEPROM) will readily travel thereacross.
- Memory elements may comprise fuse elements or antifuse elements.
- Fuse elements are programmed by “blowing” (i.e., breaking the electrical connection across) the fuse thereof, which switches the fuse elements from an active state to an inactive state.
- antifuse elements are programmed by forming a low resistance electrical path across (i.e., activating) the antifuses thereof.
- the programming of both fuse and antifuse elements requires the application of a sufficient current and voltage to such memory elements. Nevertheless, the application of too great a current to memory elements, such as fuse and antifuse elements, increases the potential that various other components of the EEPROM of which they are a part, including without limitation the gate oxide layer, transistors, and other structures on the surface thereof, may be damaged.
- FIG. 1 is a schematic representation of an exemplary conventional antifuse element 1 , which includes a metal contact 2 , first and second electrodes 4 and 8 , respectively, and a dielectric layer 6 , which electrically insulates the first electrode 4 from the second electrode 8 .
- Metal contact 2 is typically a large element relative to the remainder of antifuse element 1 .
- the resistance that is generated thereby and by at least one of the electrodes 4 , 8 that are in contact therewith locally heats dielectric layer 6 , destroying at least a portion of the same and facilitating the formation of an electrically conductive pathway between first electrode 4 and second electrode 8 .
- an electrical contact is established between first and second electrodes 4 and 8 , respectively, thereby activating antifuse element 1 .
- programming pulses which comprise high electrical voltages may damage various components of an EEPROM, including, without limitation, the gate oxide layer, transistors and other structures on the surface of the EEPROM. Consequently, in order to reduce the potential for damaging EEPROMs during the programming thereof, the programming pulses for EEPROMs are ever-decreasing, as are the normal operating voltages thereof. State of the art EEPROMs typically operate at either 5V or 3.3V.
- U.S. Pat. No. 5,486,707 issued to Kevin T. Look et al. on Jan. 23, 1996, discloses an exemplary programmable memory that includes antifuse elements that may be switched to an “on” state by a programming voltage of about 7.5V to about 10V.
- the electrical resistance of a typical EEPROM antifuse element is on the order of about 1 gigaohm or greater.
- the former has a low electrical resistance, on the order of tens of ohms or less.
- EEPROMs typically have lower programming voltage requirements than their predecessors, due to the structure of the memory elements of the former and the materials that are utilized in the memory elements. While the programming voltage requirements of such EEPROMs are ever-decreasing, due to the widespread use of conventional, low thermal impedance metal contacts in connection with the antifuse elements thereof, an extremely high current is typically required in order to generate a sufficient temperature to activate such antifuse elements. Further, due to the high rate at which many conventional metal contacts dissipate heat, such contacts may necessitate the input of even greater amounts of current in order to adequately heat and activate an antifuse element.
- phase change component such as a chalcogenide material layer, such as the EEPROM devices disclosed in U.S. Pat. No. 5,789,758 (hereinafter “the '758 Patent”), which issued to Alan R. Reinberg on Aug. 4, 1998.
- chalcogenide materials and some other phase change materials exhibit different electrical characteristics, depending upon their state. For example, chalcogenide materials have a lower electrical conductivity in their amorphous state, or phase, than in their crystalline state. Chalcogenide materials may be changed from an amorphous state to a crystalline state by increasing their temperature. The electrical conductivity of the material may vary incrementally between the amorphous state and the crystalline state.
- Some EEPROMs include metal contacts that are offset from the active device regions of the former. Such offset contacts are said to reduce the dissipation of thermal energy from the active device regions. Although the direct dissipation of heat from the active device regions of such EEPROM structures may be reduced, thermal energy is conducted to the offset metal contacts, which dissipate heat at approximately the same rate as conventionally positioned metal contacts.
- an electrical and thermal contact is needed which facilitates the input of reduced current and voltage into a structure that is electrically contacted thereto (i.e., conserves energy) and which has a low rate of thermal dissipation relative to conventional metal contacts.
- a more compact electrical and/or thermal contact structure is also needed.
- the electrical and thermal contact of the present invention addresses each of the foregoing needs.
- the electrical and thermal contact of the present invention contacts a structure of a semiconductor device, such as a phase change component of an active device region thereof, as disclosed in the '758 Patent and in U.S. Pat. No. 5,789,277 (“the '277 Patent”), which issued to Zahorik et al. on Aug. 4, 1998, the disclosures of both of which are hereby incorporated by reference in their entirety.
- the electrical and thermal contact of the present invention includes an intermediate conductive layer adjacent the contacted structure, a thermal insulator component, which is also referred to as an insulator component, that is adjacent the intermediate conductive layer, and a contact layer that is adjacent the thermal insulator component and which partially contacts the intermediate conductive layer.
- the contact layer and intermediate conductive layer are in electrical and thermal communication with the contacted structure.
- the thermal insulator component is preferably sandwiched between the intermediate conductive layer and the contact layer, such that the thermal insulator component is substantially enveloped by the intermediate conductive and contact layers.
- An exemplary active device region to which the electrical and thermal contact of the present invention may be contacted is a memory cell, or element, of an EEPROM device.
- Fabricating the electrical and thermal contact includes forming a dielectric layer around the lateral peripheral portions of a semiconductor device structure to be contacted, patterning the dielectric layer to expose at least a portion of the semiconductor device structure to be contacted, such as an active device region thereof, depositing a first thin conductive layer, depositing another dielectric layer adjacent the first thin conductive layer, patterning the dielectric layer to define a thermal insulator component, depositing a second thin conductive layer adjacent the thermal insulator component and in electrical communication with the first thin conductive layer, and patterning the first and second thin conductive layers to define the intermediate conductive layer and the contact layer, respectively.
- the dielectric layer is fabricated from an electrically and thermally conductive material.
- the first thin conductive layer is utilized as an etch stop.
- FIG. 1 is a schematic representation of an exemplary conventional antifuse element
- FIG. 2 is a cross-section of a contact according to the present invention, depicting the association of the contact with a contacted structure on the surface of a semiconductor device;
- FIG. 3 is a cross-section of a variation of the semiconductor device of FIG. 2 , the contacted structure of which includes a phase change component;
- FIG. 4 is a cross-section of a semiconductor device, depicting the formation of a first thin layer of electrically conductive material over the phase change component of FIG. 3 ;
- FIG. 5 is a cross-section of a semiconductor device, depicting the formation of a dielectric layer over the first thin layer of FIG. 4 ;
- FIG. 6 is a cross-section of a semiconductor device, depicting the patterning of the dielectric layer of FIG. 5 ;
- FIG. 7 is a cross-section of a semiconductor device, depicting the formation of a second thin layer of electrically conductive material over the patterned dielectric layer and first thin layer of FIG. 6 ;
- FIG. 8 is a cross-section of a semiconductor device, depicting the patterning of the first and second layers of FIG. 7 ;
- FIG. 9 is a schematic cross-sectional representation of a semiconductor device including a contact according to the present invention which is in contact with a memory element;
- FIGS. 10 and 11 are schematic cross-sectional representations of alternative embodiments of the electrical and thermal contact of the present invention.
- the present invention comprises an electrical and thermal contact for a contacted structure of a semiconductor device.
- the electrical and thermal contact 10 is disposed on a surface 15 of a semiconductor device 14 .
- Electrical and thermal contact 10 may be positioned adjacent a contacted structure 12 , such as an antifuse or other memory element, that is exposed through oxide layer 11 , such that it electrically and thermally contacts the contacted structure 12 .
- electrical and thermal contact 10 contacts an electrically conductive phase change component 13 of contacted structure 12 ( FIG. 3 ), such as the memory element disclosed in the '758 Patent.
- contacted structure 12 includes a dielectric element 19 surrounding the lateral peripheral portions of phase change component 13 to thermally and electrically insulate the latter.
- Electrical and thermal contact 10 includes a thin, intermediate conductive layer 16 , disposed adjacent contacted structure 12 , a thermal insulator component 20 positioned adjacent intermediate conductive layer 16 , and a thin, electrically conductive contact layer 22 disposed adjacent thermal insulator component 20 .
- thermal insulator component 20 is sandwiched between intermediate conductive layer 16 and contact layer 22 , such that thermal insulator component 20 is substantially enveloped by the intermediate and contact layers.
- Phase change component 13 is preferably fabricated from an electrically conductive phase change material, such as amorphous silicon or a so-called “chalcogenide” alloy, which typically includes at least one of germanium, antimony, selenium, and tellurium. Such materials exhibit different electrical characteristics, depending upon their state. For example, phase change materials such as chalcogenides exhibit greater electrical conductivity when in a crystalline phase than in an amorphous phase.
- Intermediate conductive layer 16 is positioned such that it electrically contacts phase change component 13 and establishes electrical communication between contact layer 22 and contacted structure 12 .
- Intermediate conductive layer 16 is fabricated from an electrically conductive material and preferably has a thickness of about 200 ⁇ or less.
- the material from which intermediate conductive layer 16 is fabricated has a melting point that is higher than both the ambient temperature at which semiconductor device 14 operates and the phase change temperature of phase change component 13 .
- intermediate conductive layer 16 An exemplary material that may be used to fabricate intermediate conductive layer 16 is titanium nitride (TiN), which may be deposited in highly conformal layers of about 200 ⁇ or less by techniques that are known in the art, such as chemical vapor deposition processes.
- TiN titanium nitride
- Other materials that may be used to define intermediate conductive layer 16 include, without limitation, tungsten, titanium, other refractory metals, other refractory metal nitrides, metal alloys and other materials which are useful as electrically conductive traces on semiconductor devices.
- Thermal insulator component 20 is disposed upon intermediate conductive layer 16 and is preferably positioned over contacted structure 12 .
- Thermal insulator component 20 may be fabricated from a thermally insulative material, such as a silicon oxide (e.g., SiO 2 ), a doped silicon oxide (e.g., borophosphosilicate glass (BPSG), phosphosilicate glass (PSG), borosilicate glass (BSG)), silicon nitride, thermoset resins, thermoplastic polymers, and other dielectric materials which exhibit good thermal insulative properties.
- a silicon oxide e.g., SiO 2
- BPSG borophosphosilicate glass
- PSG phosphosilicate glass
- BSG borosilicate glass
- silicon nitride silicon nitride
- thermoset resins thermoplastic polymers, and other dielectric materials which exhibit good thermal insulative properties.
- Contact layer 22 is preferably disposed over the entire surface of thermal insulator component 20 and over the exposed portions of intermediate conductive layer 16 that are adjacent to thermal insulator component 20 .
- Contact layer 22 is fabricated from an electrically conductive material that preferably has a thickness of about 200 ⁇ or less.
- the material from which the contact layer 22 is fabricated has a melting point that is higher than both the ambient temperature at which semiconductor device 14 operates and the phase change temperature of phase change component 13 .
- contact layer 22 An exemplary material from which contact layer 22 may be fabricated is titanium nitride (TiN), which may be deposited in highly conformal layers of about 200 ⁇ or less by techniques that are known in the art, such as chemical vapor deposition processes.
- contact layer 22 may be manufactured from materials including, without limitation, aluminum, tungsten, titanium, other refractory metals, other refractory metal nitrides, metal alloys and other materials that are useful as electrically conductive traces in semiconductor device applications.
- FIGS. 4 through 8 a process for fabricating electrical and thermal contact 10 is described and illustrated.
- first thin layer 24 of thermally and electrically conductive material is deposited on surface 15 of semiconductor device 14 , such that it contacts portions of phase change component 13 that are exposed.
- First thin layer 24 may be formed by techniques that are known in the art which are capable of depositing an electrically conductive layer formed of a desired material and having a desirable thickness and conformity.
- Thin-film deposition techniques that are useful for forming first thin layer 24 include, without limitation, chemical vapor deposition (CVD) processes (e.g., atmospheric pressure CVD, low pressure CVD, plasma-enhanced CVD) and sputtering, or physical vapor deposition, processes.
- CVD chemical vapor deposition
- Such techniques typically blanket-deposit a layer of the desired material over the entire surface of a semiconductor device or larger substrate including a multitude of such devices, including any exposed contacted structures thereof.
- FIG. 5 illustrates the deposition of a dielectric layer 26 adjacent first thin layer 24 .
- dielectric layer 26 is deposited upon first thin layer 24 .
- thermal insulator component 20 (see FIGS. 2 and 3 ) will be defined from dielectric layer 26 .
- Dielectric layer 26 which comprises a thermally insulative material, such as those disclosed previously in reference to FIGS. 2 and 3 , may be deposited adjacent first thin layer 24 across the contact by techniques that are known to those in the art, such as chemical vapor deposition processes.
- Dielectric layer 26 has a thickness that will provide the desired amount of heat retention proximate phase change component 13 at a desirable temperature to effect the desired phase change and consequent change in the electrical conductivity of phase change component 13 .
- dielectric layer 26 which is depicted by broken lines, is patterned to define one or more distinct thermal insulator components 20 of desired dimensions which are positioned in desired locations upon semiconductor device 14 .
- first thin layer 24 is utilized as an etch stop while defining one or more thermal insulator components 20 from dielectric layer 26 .
- Second thin layer 28 is then deposited adjacent thermal insulator component 20 .
- Second thin layer 28 is preferably deposited conformally and in substantially uniform thickness over surface 15 of semiconductor device 14 (or larger substrate as noted above), including substantially over the exposed areas of the thermal insulator component 20 and upon the exposed portions of first thin layer 24 .
- Second thin layer 28 may be formed by techniques that are known in the art which are capable of depositing an electrically conductive layer formed of a desired material and having a desirable thickness and conformity.
- Thin-film deposition techniques that are useful for forming second thin layer 28 include, without limitation, chemical vapor deposition (CVD) processes and sputtering processes. Such techniques typically blanket-deposit a layer of the desired material over the entire surface 15 of semiconductor device 14 .
- first and second thin layers 24 and 28 are patterned to define intermediate conductive layer 16 and contact layer 22 of each distinct electrical and thermal contact 10 on surface 15 , as well as any electrical traces (not shown) that are in electrical contact with the electrical and thermal contacts.
- First and second thin layers 24 and 28 may be patterned by techniques that are known in the art, such as masking and etching.
- electrical and thermal contact 10 facilitate the fabrication of a structure that is relatively small when compared to the size of conventional metal contacts.
- electrical and thermal contact 10 may be fabricated by processes that form and define structures of various dimensions.
- the thermal and electrical conductivity of electrical and thermal contact 10 is dependent upon several factors, including, without limitation, the thickness of first and second thin layers 24 and 28 , the height and mass of the thermal insulator component 20 , and various characteristics of the materials from which intermediate conductive layer 16 , contact layer 22 and thermal insulator component 20 are fabricated.
- phase change component 13 of contacted structure 12 facilitates a reduction in the overall amounts of current and heat that are required to operate or activate contacted structure 12 relative to the respective amount of current that is typically required by many semiconductor devices which include conventional heavy electrical contacts over contacted chalcogenide memory elements. Many conventional electrical contacts dissipate substantial amounts of thermal energy into the surrounding environment and, thus, away from the structures in contact therewith.
- the thin electrically conductive layers i.e., intermediate conductive layer 16 and contact layer 22
- the thermal insulator component 20 of electrical and thermal contact 10 effectively retain thermal energy in contacted structure 12 .
- the thin intermediate conductive layer 16 and contact layer 22 each exhibit high impedances relative to conventional metal contacts.
- phase change component 13 heats to a desirable temperature (e.g., a temperature that will switch phase change component 13 from a first conductivity state to a second conductivity state) with a low voltage input relative to that required by conventional metal contacts.
- a desirable temperature e.g., a temperature that will switch phase change component 13 from a first conductivity state to a second conductivity state
- thermal insulator component 20 which is proximate to phase change component 13 , opposite intermediate conductive layer 16 , prevents heat from escaping into the environment surrounding electrical and thermal contact 10 and, therefore, prevents heat from escaping phase change component 13 .
- electrical and thermal contact 10 effectively contains thermal energy within phase change component 13 of contacted structure 12 . Moreover, due to its small surface area relative to that of conventional metal contacts, electrical and thermal contact 10 does not dissipate heat as quickly as conventional metal contacts. Thus, the amount of voltage that is required to effect a thermally induced switching of contacted structure 12 from a first state to a second state is also reduced.
- FIG. 9 illustrates an exemplary use of electrical and thermal contact 10 in an electrically erasable programmable memory semiconductor device 30 , which is also referred to as a semiconductor device for simplicity, that includes a plurality of memory elements 32 (although only a single memory element 32 is illustrated in FIG. 9 ).
- Exemplary memory elements 32 with which the electrical and thermal contact 10 of the present invention are particularly useful include those disclosed in the '758 Patent.
- Memory element 32 includes an upper contact electrode 36 and a lower contact electrode 38 , both of which may comprise a phase change material. As illustrated, memory element 32 also includes diffusion regions of p-doped isolation channels 39 adjacent lower contact electrode 38 and an n-epitaxial structure 40 adjacent the p-doped isolation channel 39 .
- n+channel 41 which addresses the individual memory elements 32 , is adjacent and in electrical communication with n-epitaxial structure 40 .
- Electrical and thermal contact 10 preferably contacts upper contact electrode 36 , which may comprise phase change component 13 .
- FIG. 9 illustrates a vertically contacted memory element 32
- the electrical and thermal contact 10 of the present invention may also be employed in association with other memory element designs or configurations, as are known to those of skill in the art, as well as with other types of memory devices and other structures that may be fabricated on semiconductor devices and for which an infusion of thermal energy with a reduced, or lower, level of current input may be desired.
- a programming impulse source 42 is placed into electrical contact with contact layer 22 .
- An electrical current generated by programming impulse source 42 is then conducted through contact layer 22 and intermediate conductive layer 16 , and through the phase change component 13 thereof, and causes phase change component 13 to change phase, thereby altering the electrical conductivity characteristics of phase change component 13 .
- Thermal insulator component 20 and low thermal conduction of upper contact electrode 36 prevent the escape of heat from memory element 32 .
- phase change material of phase change component 13 heats memory element 32 to a temperature that is sufficient to activate memory element 32 and create a low resistance electrical pathway through memory element 32 , thereby switching memory element 32 from an “off” state to an “on” state.
- FIGS. 10 and 11 illustrate alternative embodiments of an electrical and thermal contact 110 , 110 ′, respectively, which is disposed on a surface 115 , 115 ′ of a semiconductor device 114 , 114 ′ in electrical contact with a contacted structure, such as a memory element 112 , 112 ′ of a type known in the art.
- Electrical and thermal contact 110 , 110 ′ includes a thin, electrically conductive base layer 116 , 116 ′ disposed on surface 115 , 115 ′ of semiconductor device 114 , 114 ′ and in electrical contact with a first conductive element 130 , 130 ′ of memory element 112 , 112 ′.
- a thermal insulator component 120 , 120 ′ of electrical and thermal contact 110 , 110 ′ is disposed on base layer 116 , 116 ′.
- An electrically conductive contact layer 122 , 122 ′ is disposed adjacent thermal insulator component 120 , 120 ′, and in electrical contact with base layer 116 , 116 ′.
- Each of the elements of electrical and thermal contact 110 , 110 ′ may be fabricated from the materials and by the processes that were discussed above.
- Memory element 112 , 112 ′ includes a memory cell 132 , 132 ′ in electrical contact with first conductive element 130 , 130 ′.
- Memory cell 132 , 132 ′ is fabricated as known in the art from materials such as polysilicon that will undergo a phase change, “rupture,” or “fuse” to create a higher or lower electrical resistance pathway upon the application of a minimum predetermined current thereto.
- Memory element 112 ′ may also include a second electrically conductive element 134 ′ that electrically contacts memory cell 132 ′ (see FIG. 11 ).
- a programming impulse source 142 , 142 ′ is placed into contact with contact layer 122 , 122 ′.
- An electrical current that is generated by programming impulse source 142 , 142 ′ is then conducted through contact layer 122 , 122 ′ to memory element 112 , 112 ′.
- Heat generated in memory element 112 , 112 ′ causes it to switch states. The heat is prevented from leaving the memory element 112 , 112 ′ by the low thermal conductivity of electrical and thermal contact 110 , 110 ′.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
Abstract
A contact for use with a memory element of a semiconductor device structure includes a conductive element and a thermal insulator component. The conductive element establishes an electrical path to the memory element, while the thermal insulator component thermally insulates the memory element. The thermal insulator component may reduce an amount of current required to change a conductivity state of the memory element, particularly when the memory element includes a so-called “phase change” element. Methods for fabricating such contacts are also disclosed.
Description
- This application is a continuation of application Ser. No. 09/189,098, filed Nov. 9, 1998, pending. The disclosure of the previously referenced U.S. patent application referenced is hereby incorporated by reference in its entirety.
- 1. Field of the Invention
- The present invention relates to an electrical and thermal contact for use in semiconductor devices. Particularly, the present invention relates to an electrical and thermal contact which reduces the amount of energy input that is required in order to switch a semiconductor device structure that is contacted thereto between two or more states. More specifically, the electrical and thermal contact of the present invention includes thin conductive layers which envelop an insulator component. The electrical and thermal contact is particularly useful for switching contacted structures that include a phase change component between two or more states of electrical conductivity.
- 2. Background of Related Art
- Electrically erasable programmable memory devices (EEPROMS) typically include several memory elements that may be switched between a first logic state and a second logic state. A first logic state may be an inactive state, or an “off” state, wherein electrical impulses do not travel across the memory element. Memory elements may be said to be in a second logic state, such as an “activated” state or an “on” state, when low voltage electrical impulses (i.e., of the operational voltage of the EEPROM) will readily travel thereacross.
- Memory elements may comprise fuse elements or antifuse elements. Fuse elements are programmed by “blowing” (i.e., breaking the electrical connection across) the fuse thereof, which switches the fuse elements from an active state to an inactive state. Conversely, antifuse elements are programmed by forming a low resistance electrical path across (i.e., activating) the antifuses thereof. The programming of both fuse and antifuse elements requires the application of a sufficient current and voltage to such memory elements. Nevertheless, the application of too great a current to memory elements, such as fuse and antifuse elements, increases the potential that various other components of the EEPROM of which they are a part, including without limitation the gate oxide layer, transistors, and other structures on the surface thereof, may be damaged.
-
FIG. 1 is a schematic representation of an exemplaryconventional antifuse element 1, which includes ametal contact 2, first andsecond electrodes 4 and 8, respectively, and adielectric layer 6, which electrically insulates the first electrode 4 from thesecond electrode 8.Metal contact 2 is typically a large element relative to the remainder ofantifuse element 1. As a current is applied tometal contact 2, the resistance that is generated thereby and by at least one of theelectrodes 4, 8 that are in contact therewith locally heatsdielectric layer 6, destroying at least a portion of the same and facilitating the formation of an electrically conductive pathway between first electrode 4 andsecond electrode 8. Thus, an electrical contact is established between first andsecond electrodes 4 and 8, respectively, thereby activatingantifuse element 1. - As noted previously, programming pulses which comprise high electrical voltages may damage various components of an EEPROM, including, without limitation, the gate oxide layer, transistors and other structures on the surface of the EEPROM. Consequently, in order to reduce the potential for damaging EEPROMs during the programming thereof, the programming pulses for EEPROMs are ever-decreasing, as are the normal operating voltages thereof. State of the art EEPROMs typically operate at either 5V or 3.3V. U.S. Pat. No. 5,486,707, issued to Kevin T. Look et al. on Jan. 23, 1996, discloses an exemplary programmable memory that includes antifuse elements that may be switched to an “on” state by a programming voltage of about 7.5V to about 10V. While in the “off” state, the electrical resistance of a typical EEPROM antifuse element is on the order of about 1 gigaohm or greater. After an antifuse of a typical state of the art EEPROM has been switched to the “on” state by a programming pulse, the former has a low electrical resistance, on the order of tens of ohms or less.
- The memory elements of such state of the art EEPROMs typically have lower programming voltage requirements than their predecessors, due to the structure of the memory elements of the former and the materials that are utilized in the memory elements. While the programming voltage requirements of such EEPROMs are ever-decreasing, due to the widespread use of conventional, low thermal impedance metal contacts in connection with the antifuse elements thereof, an extremely high current is typically required in order to generate a sufficient temperature to activate such antifuse elements. Further, due to the high rate at which many conventional metal contacts dissipate heat, such contacts may necessitate the input of even greater amounts of current in order to adequately heat and activate an antifuse element. Moreover, the typical use of conventional, relatively large metal contacts on such EEPROMs is somewhat undesirable from the standpoint that such contacts consume a great deal of surface area or “real estate” on the surface of the semiconductor device. Thus, conventional metal contacts limit the density of active device regions on the semiconductor device.
- The dissipation of heat away from the memory cell through the metal contact is especially undesirable when the memory cell includes a phase change component, such as a chalcogenide material layer, such as the EEPROM devices disclosed in U.S. Pat. No. 5,789,758 (hereinafter “the '758 Patent”), which issued to Alan R. Reinberg on Aug. 4, 1998. As is known in the art, chalcogenide materials and some other phase change materials exhibit different electrical characteristics, depending upon their state. For example, chalcogenide materials have a lower electrical conductivity in their amorphous state, or phase, than in their crystalline state. Chalcogenide materials may be changed from an amorphous state to a crystalline state by increasing their temperature. The electrical conductivity of the material may vary incrementally between the amorphous state and the crystalline state.
- Some EEPROMs include metal contacts that are offset from the active device regions of the former. Such offset contacts are said to reduce the dissipation of thermal energy from the active device regions. Although the direct dissipation of heat from the active device regions of such EEPROM structures may be reduced, thermal energy is conducted to the offset metal contacts, which dissipate heat at approximately the same rate as conventionally positioned metal contacts.
- Thus, an electrical and thermal contact is needed which facilitates the input of reduced current and voltage into a structure that is electrically contacted thereto (i.e., conserves energy) and which has a low rate of thermal dissipation relative to conventional metal contacts. A more compact electrical and/or thermal contact structure is also needed.
- The electrical and thermal contact of the present invention addresses each of the foregoing needs. The electrical and thermal contact of the present invention contacts a structure of a semiconductor device, such as a phase change component of an active device region thereof, as disclosed in the '758 Patent and in U.S. Pat. No. 5,789,277 (“the '277 Patent”), which issued to Zahorik et al. on Aug. 4, 1998, the disclosures of both of which are hereby incorporated by reference in their entirety. The electrical and thermal contact of the present invention includes an intermediate conductive layer adjacent the contacted structure, a thermal insulator component, which is also referred to as an insulator component, that is adjacent the intermediate conductive layer, and a contact layer that is adjacent the thermal insulator component and which partially contacts the intermediate conductive layer. Preferably, the contact layer and intermediate conductive layer are in electrical and thermal communication with the contacted structure. The thermal insulator component is preferably sandwiched between the intermediate conductive layer and the contact layer, such that the thermal insulator component is substantially enveloped by the intermediate conductive and contact layers. An exemplary active device region to which the electrical and thermal contact of the present invention may be contacted is a memory cell, or element, of an EEPROM device.
- Fabricating the electrical and thermal contact includes forming a dielectric layer around the lateral peripheral portions of a semiconductor device structure to be contacted, patterning the dielectric layer to expose at least a portion of the semiconductor device structure to be contacted, such as an active device region thereof, depositing a first thin conductive layer, depositing another dielectric layer adjacent the first thin conductive layer, patterning the dielectric layer to define a thermal insulator component, depositing a second thin conductive layer adjacent the thermal insulator component and in electrical communication with the first thin conductive layer, and patterning the first and second thin conductive layers to define the intermediate conductive layer and the contact layer, respectively. The dielectric layer is fabricated from an electrically and thermally conductive material. Preferably, during patterning of the dielectric layer, the first thin conductive layer is utilized as an etch stop. The processes that may be employed to fabricate the electrical and thermal contact facilitate the fabrication of a relatively small electrical and thermal contact when compared with conventional metal contacts.
- Other advantages of the present invention will become apparent to those of ordinary skill in the relevant art through a consideration of the ensuing description, the accompanying drawings, and the appended claims.
-
FIG. 1 is a schematic representation of an exemplary conventional antifuse element; -
FIG. 2 is a cross-section of a contact according to the present invention, depicting the association of the contact with a contacted structure on the surface of a semiconductor device; -
FIG. 3 is a cross-section of a variation of the semiconductor device ofFIG. 2 , the contacted structure of which includes a phase change component; -
FIG. 4 is a cross-section of a semiconductor device, depicting the formation of a first thin layer of electrically conductive material over the phase change component ofFIG. 3 ; -
FIG. 5 is a cross-section of a semiconductor device, depicting the formation of a dielectric layer over the first thin layer ofFIG. 4 ; -
FIG. 6 is a cross-section of a semiconductor device, depicting the patterning of the dielectric layer ofFIG. 5 ; -
FIG. 7 is a cross-section of a semiconductor device, depicting the formation of a second thin layer of electrically conductive material over the patterned dielectric layer and first thin layer ofFIG. 6 ; -
FIG. 8 is a cross-section of a semiconductor device, depicting the patterning of the first and second layers ofFIG. 7 ; -
FIG. 9 is a schematic cross-sectional representation of a semiconductor device including a contact according to the present invention which is in contact with a memory element; and -
FIGS. 10 and 11 are schematic cross-sectional representations of alternative embodiments of the electrical and thermal contact of the present invention. - The present invention comprises an electrical and thermal contact for a contacted structure of a semiconductor device. With reference to
FIGS. 2 and 3 , in a preferred embodiment, the electrical andthermal contact 10 is disposed on asurface 15 of asemiconductor device 14. Electrical andthermal contact 10 may be positioned adjacent a contactedstructure 12, such as an antifuse or other memory element, that is exposed throughoxide layer 11, such that it electrically and thermally contacts the contactedstructure 12. Preferably, electrical andthermal contact 10 contacts an electrically conductivephase change component 13 of contacted structure 12 (FIG. 3 ), such as the memory element disclosed in the '758 Patent. Preferably, contactedstructure 12 includes adielectric element 19 surrounding the lateral peripheral portions ofphase change component 13 to thermally and electrically insulate the latter. - Electrical and
thermal contact 10 includes a thin, intermediateconductive layer 16, disposed adjacent contactedstructure 12, athermal insulator component 20 positioned adjacent intermediateconductive layer 16, and a thin, electricallyconductive contact layer 22 disposed adjacentthermal insulator component 20. Preferably,thermal insulator component 20 is sandwiched between intermediateconductive layer 16 andcontact layer 22, such thatthermal insulator component 20 is substantially enveloped by the intermediate and contact layers. -
Phase change component 13 is preferably fabricated from an electrically conductive phase change material, such as amorphous silicon or a so-called “chalcogenide” alloy, which typically includes at least one of germanium, antimony, selenium, and tellurium. Such materials exhibit different electrical characteristics, depending upon their state. For example, phase change materials such as chalcogenides exhibit greater electrical conductivity when in a crystalline phase than in an amorphous phase. - Intermediate
conductive layer 16 is positioned such that it electrically contactsphase change component 13 and establishes electrical communication betweencontact layer 22 and contactedstructure 12. Intermediateconductive layer 16 is fabricated from an electrically conductive material and preferably has a thickness of about 200 Å or less. Preferably, in order to maintain the structural integrity of intermediateconductive layer 16 during the operation ofsemiconductor device 14, the material from which intermediateconductive layer 16 is fabricated has a melting point that is higher than both the ambient temperature at whichsemiconductor device 14 operates and the phase change temperature ofphase change component 13. An exemplary material that may be used to fabricate intermediateconductive layer 16 is titanium nitride (TiN), which may be deposited in highly conformal layers of about 200 Å or less by techniques that are known in the art, such as chemical vapor deposition processes. Other materials that may be used to define intermediateconductive layer 16 include, without limitation, tungsten, titanium, other refractory metals, other refractory metal nitrides, metal alloys and other materials which are useful as electrically conductive traces on semiconductor devices. -
Thermal insulator component 20 is disposed upon intermediateconductive layer 16 and is preferably positioned over contactedstructure 12.Thermal insulator component 20 may be fabricated from a thermally insulative material, such as a silicon oxide (e.g., SiO2), a doped silicon oxide (e.g., borophosphosilicate glass (BPSG), phosphosilicate glass (PSG), borosilicate glass (BSG)), silicon nitride, thermoset resins, thermoplastic polymers, and other dielectric materials which exhibit good thermal insulative properties. -
Contact layer 22 is preferably disposed over the entire surface ofthermal insulator component 20 and over the exposed portions of intermediateconductive layer 16 that are adjacent tothermal insulator component 20.Contact layer 22 is fabricated from an electrically conductive material that preferably has a thickness of about 200 Å or less. Preferably, in order to maintain the structural integrity ofcontact layer 22 during the operation ofsemiconductor device 14, the material from which thecontact layer 22 is fabricated has a melting point that is higher than both the ambient temperature at whichsemiconductor device 14 operates and the phase change temperature ofphase change component 13. An exemplary material from whichcontact layer 22 may be fabricated is titanium nitride (TiN), which may be deposited in highly conformal layers of about 200 Å or less by techniques that are known in the art, such as chemical vapor deposition processes. Alternatively,contact layer 22 may be manufactured from materials including, without limitation, aluminum, tungsten, titanium, other refractory metals, other refractory metal nitrides, metal alloys and other materials that are useful as electrically conductive traces in semiconductor device applications. - Turning now to
FIGS. 4 through 8 , a process for fabricating electrical andthermal contact 10 is described and illustrated. - Referring now to
FIG. 4 , in order to form intermediate conductive layer 16 (seeFIGS. 2 and 3 ), a firstthin layer 24 of thermally and electrically conductive material is deposited onsurface 15 ofsemiconductor device 14, such that it contacts portions ofphase change component 13 that are exposed. Firstthin layer 24 may be formed by techniques that are known in the art which are capable of depositing an electrically conductive layer formed of a desired material and having a desirable thickness and conformity. Thin-film deposition techniques that are useful for forming firstthin layer 24 include, without limitation, chemical vapor deposition (CVD) processes (e.g., atmospheric pressure CVD, low pressure CVD, plasma-enhanced CVD) and sputtering, or physical vapor deposition, processes. Such techniques typically blanket-deposit a layer of the desired material over the entire surface of a semiconductor device or larger substrate including a multitude of such devices, including any exposed contacted structures thereof. -
FIG. 5 illustrates the deposition of adielectric layer 26 adjacent firstthin layer 24. Preferably,dielectric layer 26 is deposited upon firstthin layer 24. As described in greater detail below, thermal insulator component 20 (seeFIGS. 2 and 3 ) will be defined fromdielectric layer 26.Dielectric layer 26, which comprises a thermally insulative material, such as those disclosed previously in reference toFIGS. 2 and 3 , may be deposited adjacent firstthin layer 24 across the contact by techniques that are known to those in the art, such as chemical vapor deposition processes.Dielectric layer 26 has a thickness that will provide the desired amount of heat retention proximatephase change component 13 at a desirable temperature to effect the desired phase change and consequent change in the electrical conductivity ofphase change component 13. - With reference to
FIG. 6 ,dielectric layer 26, which is depicted by broken lines, is patterned to define one or more distinctthermal insulator components 20 of desired dimensions which are positioned in desired locations uponsemiconductor device 14. Processes that are known in the art, such as masking and etching, are employed to patterndielectric layer 26 and define one or morethermal insulator components 20 therefrom. Preferably, firstthin layer 24 is utilized as an etch stop while defining one or morethermal insulator components 20 fromdielectric layer 26. - Turning to
FIG. 7 , a secondthin layer 28 of thermally and electrically conductive material is then deposited adjacentthermal insulator component 20. Secondthin layer 28 is preferably deposited conformally and in substantially uniform thickness oversurface 15 of semiconductor device 14 (or larger substrate as noted above), including substantially over the exposed areas of thethermal insulator component 20 and upon the exposed portions of firstthin layer 24. Secondthin layer 28 may be formed by techniques that are known in the art which are capable of depositing an electrically conductive layer formed of a desired material and having a desirable thickness and conformity. Thin-film deposition techniques that are useful for forming secondthin layer 28 include, without limitation, chemical vapor deposition (CVD) processes and sputtering processes. Such techniques typically blanket-deposit a layer of the desired material over theentire surface 15 ofsemiconductor device 14. - Referring now to
FIG. 8 , first and secondthin layers conductive layer 16 andcontact layer 22 of each distinct electrical andthermal contact 10 onsurface 15, as well as any electrical traces (not shown) that are in electrical contact with the electrical and thermal contacts. First and secondthin layers - The processes that may be employed to fabricate electrical and
thermal contact 10 facilitate the fabrication of a structure that is relatively small when compared to the size of conventional metal contacts. Similarly, electrical andthermal contact 10 may be fabricated by processes that form and define structures of various dimensions. The thermal and electrical conductivity of electrical andthermal contact 10 is dependent upon several factors, including, without limitation, the thickness of first and secondthin layers thermal insulator component 20, and various characteristics of the materials from which intermediateconductive layer 16,contact layer 22 andthermal insulator component 20 are fabricated. - Referring again to
FIG. 3 , as noted previously, the disposition of electrical andthermal contact 10 adjacent and in direct contact withphase change component 13 of contactedstructure 12 facilitates a reduction in the overall amounts of current and heat that are required to operate or activate contactedstructure 12 relative to the respective amount of current that is typically required by many semiconductor devices which include conventional heavy electrical contacts over contacted chalcogenide memory elements. Many conventional electrical contacts dissipate substantial amounts of thermal energy into the surrounding environment and, thus, away from the structures in contact therewith. - In contrast, the thin electrically conductive layers (i.e., intermediate
conductive layer 16 and contact layer 22) and thethermal insulator component 20 of electrical andthermal contact 10 effectively retain thermal energy in contactedstructure 12. The thin intermediateconductive layer 16 andcontact layer 22 each exhibit high impedances relative to conventional metal contacts. - As current is conveyed through
contact layer 22 and intermediateconductive layer 16, thermal energy is created and absorbed byphase change component 13. The long path lengths oflayers phase change component 13 from being conducted away fromphase change component 13. Thus,phase change component 13 heats to a desirable temperature (e.g., a temperature that will switchphase change component 13 from a first conductivity state to a second conductivity state) with a low voltage input relative to that required by conventional metal contacts. - When
phase change component 13 is heated to a sufficient temperature,thermal insulator component 20, which is proximate to phasechange component 13, opposite intermediateconductive layer 16, prevents heat from escaping into the environment surrounding electrical andthermal contact 10 and, therefore, prevents heat from escapingphase change component 13. - Thus, electrical and
thermal contact 10 effectively contains thermal energy withinphase change component 13 of contactedstructure 12. Moreover, due to its small surface area relative to that of conventional metal contacts, electrical andthermal contact 10 does not dissipate heat as quickly as conventional metal contacts. Thus, the amount of voltage that is required to effect a thermally induced switching of contactedstructure 12 from a first state to a second state is also reduced. -
FIG. 9 illustrates an exemplary use of electrical andthermal contact 10 in an electrically erasable programmablememory semiconductor device 30, which is also referred to as a semiconductor device for simplicity, that includes a plurality of memory elements 32 (although only a single memory element 32 is illustrated inFIG. 9 ). Exemplary memory elements 32 with which the electrical andthermal contact 10 of the present invention are particularly useful include those disclosed in the '758 Patent. Memory element 32 includes anupper contact electrode 36 and alower contact electrode 38, both of which may comprise a phase change material. As illustrated, memory element 32 also includes diffusion regions of p-dopedisolation channels 39 adjacentlower contact electrode 38 and an n-epitaxial structure 40 adjacent the p-dopedisolation channel 39. An n+channel 41, which addresses the individual memory elements 32, is adjacent and in electrical communication with n-epitaxial structure 40. Electrical andthermal contact 10 preferably contactsupper contact electrode 36, which may comprisephase change component 13. AlthoughFIG. 9 illustrates a vertically contacted memory element 32, the electrical andthermal contact 10 of the present invention may also be employed in association with other memory element designs or configurations, as are known to those of skill in the art, as well as with other types of memory devices and other structures that may be fabricated on semiconductor devices and for which an infusion of thermal energy with a reduced, or lower, level of current input may be desired. - With continued reference to
FIG. 9 , as an example of the use of electrical andthermal contact 10 in programming memory element 32, aprogramming impulse source 42 is placed into electrical contact withcontact layer 22. An electrical current generated byprogramming impulse source 42 is then conducted throughcontact layer 22 and intermediateconductive layer 16, and through thephase change component 13 thereof, and causesphase change component 13 to change phase, thereby altering the electrical conductivity characteristics ofphase change component 13.Thermal insulator component 20 and low thermal conduction ofupper contact electrode 36 prevent the escape of heat from memory element 32. Thus, self-heating of the phase change material ofphase change component 13, due in part to the resistivity thereof, heats memory element 32 to a temperature that is sufficient to activate memory element 32 and create a low resistance electrical pathway through memory element 32, thereby switching memory element 32 from an “off” state to an “on” state. -
FIGS. 10 and 11 illustrate alternative embodiments of an electrical andthermal contact surface semiconductor device memory element - Electrical and
thermal contact conductive base layer surface semiconductor device conductive element memory element thermal insulator component thermal contact base layer conductive contact layer thermal insulator component base layer thermal contact -
Memory element memory cell conductive element Memory cell Memory element 112′ may also include a second electricallyconductive element 134′ that electricallycontacts memory cell 132′ (seeFIG. 11 ). - As an example of the use of electrical and
thermal contact memory element programming impulse source contact layer programming impulse source contact layer memory element memory element memory element thermal contact - Although the foregoing description contains many specifics, these should not be construed as limiting the scope of the present invention, but merely as providing illustrations of some of the presently preferred embodiments. Similarly, other embodiments of the invention may be devised which do not depart from the spirit or scope of the present invention. The scope of this invention is, therefore, indicated and limited only by the appended claims and their legal equivalents, rather than by the foregoing description. All additions, deletions and modifications to the invention as disclosed herein which fall within the meaning and scope of the claims are to be embraced thereby.
Claims (19)
1. A process for fabricating a contact on a semiconductor device, comprising:
forming a conductive portion of a contact in communication with at least a portion of a memory element of the semiconductor device; and
forming a thermal insulator component of the contact adjacent to the conductive portion at a location that will at least partially thermally insulate at least the portion of the memory element.
2. The process of claim 1 , wherein forming the conductive portion of the contact comprises configuration the conductive portion to minimize heat dissipation from at least the portion of the memory element of the semiconductor device.
3. The process of claim 1 , wherein forming the conductive portion comprises forming the conductive portion to include an exposed region on the thermal insulator component.
4. The process of claim 3 , wherein forming the conductive portion comprises at least partially forming a contact region of the conductive portion before at least partially forming the thermal insulator component and at least partially forming the exposed region after at least partially forming the thermal insulator component.
5. The process of claim 1 , wherein forming the thermal insulator component comprises forming the thermal insulator component from a material comprising at least one of a silicon oxide, a thermoset resin, and a thermoplastic polymer.
6. The process of claim 1 , wherein forming the conductive portion comprises forming the conductive portion in communication with a phase change element of the memory element.
7. The process of claim 6 , wherein forming the thermal insulator component comprises forming the thermal insulator component so as to at least partially thermally insulate the phase change element.
8. A method for thermally insulating a phase change component of a semiconductor device structure, comprising:
forming a conductive portion of a contact in communication with the phase change component;
forming a thermal insulator component of the contact adjacent to the conductive portion at a location that will at least partially thermally insulate the phase change component.
9. The method of claim 8 , wherein forming the conductive portion of the contact comprises configuring the conductive portion to minimize heat dissipation from the phase change component.
10. The process of claim 8 , wherein forming the conductive portion comprises forming the conductive portion to include an exposed region on the thermal insulator component.
11. The process of claim 10 , wherein forming the conductive portion comprises at least partially forming a contact region of the conductive portion before at least partially forming the thermal insulator component and at least partially forming the exposed region after at least partially forming the thermal insulator component.
12. The process of claim 8 , wherein forming the thermal insulator component comprises forming the thermal insulator component from a material comprising at least one of a silicon oxide, a thermoset resin, and a thermoplastic polymer.
13. A contact of a semiconductor device, comprising:
at least one conductive element in communication with at least a portion of a memory element of the semiconductor device, the at least one conductive element being configured to minimize heat dissipation from at least the portion of the memory element; and
a thermal insulator component positioned adjacent to the at least one conductive element at a location that will at least partially thermally insulate at least the portion of the memory element.
14. The contact of claim 13 , wherein the thermal insulator component is located between a contact portion of the at least one conductive element and an exposed portion of the at least one conductive element.
15. The contact of claim 14 , wherein the contact portion and the exposed portion substantially envelop the thermal insulator component.
16. The contact of claim 14 , wherein at least one of the said contact portion and the exposed portion abuts a major surface of a silicon-containing dielectric layer.
17. The contact of claim 13 , wherein the thermal insulator component comprises an insulator material including at least one of undoped silicon dioxide, doped silicon dioxide, silicon nitride, a thermoset polymer, and a thermoplastic polymer.
18. The contact of claim 13 , configured for use with a memory element comprising a phase change component, wherein a melting temperature of the thermal insulator component is greater than a temperature required to switch the phase change component between a plurality of states.
19. A method for reducing the amount of current required to generate a change in a conductivity state of a phase change material of a phase change component of a memory element of a semiconductor device, comprising providing a conductive contact including a thermally insulative component at a location of the semiconductor device that will at least partially thermally insulate the phase change component.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/702,356 US20070134841A1 (en) | 1998-11-09 | 2007-02-05 | Electrical and thermal contact for use in semiconductor devices and corresponding methods |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/189,098 US7173317B1 (en) | 1998-11-09 | 1998-11-09 | Electrical and thermal contact for use in semiconductor devices |
US11/702,356 US20070134841A1 (en) | 1998-11-09 | 2007-02-05 | Electrical and thermal contact for use in semiconductor devices and corresponding methods |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/189,098 Continuation US7173317B1 (en) | 1998-11-09 | 1998-11-09 | Electrical and thermal contact for use in semiconductor devices |
Publications (1)
Publication Number | Publication Date |
---|---|
US20070134841A1 true US20070134841A1 (en) | 2007-06-14 |
Family
ID=22695922
Family Applications (6)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/189,098 Expired - Fee Related US7173317B1 (en) | 1998-11-09 | 1998-11-09 | Electrical and thermal contact for use in semiconductor devices |
US09/568,901 Expired - Lifetime US6284643B1 (en) | 1998-11-09 | 2000-05-11 | Electrical and thermal contact for use in semiconductor devices |
US09/864,697 Expired - Lifetime US6495395B2 (en) | 1998-11-09 | 2001-05-23 | Electrical and thermal contact for use in semiconductor devices |
US09/939,919 Expired - Lifetime US6548397B2 (en) | 1998-11-09 | 2001-08-27 | Electrical and thermal contact for use in semiconductor devices |
US10/317,420 Expired - Fee Related US6787390B2 (en) | 1998-11-09 | 2002-12-11 | Electrical and thermal contact for use in semiconductor devices |
US11/702,356 Abandoned US20070134841A1 (en) | 1998-11-09 | 2007-02-05 | Electrical and thermal contact for use in semiconductor devices and corresponding methods |
Family Applications Before (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/189,098 Expired - Fee Related US7173317B1 (en) | 1998-11-09 | 1998-11-09 | Electrical and thermal contact for use in semiconductor devices |
US09/568,901 Expired - Lifetime US6284643B1 (en) | 1998-11-09 | 2000-05-11 | Electrical and thermal contact for use in semiconductor devices |
US09/864,697 Expired - Lifetime US6495395B2 (en) | 1998-11-09 | 2001-05-23 | Electrical and thermal contact for use in semiconductor devices |
US09/939,919 Expired - Lifetime US6548397B2 (en) | 1998-11-09 | 2001-08-27 | Electrical and thermal contact for use in semiconductor devices |
US10/317,420 Expired - Fee Related US6787390B2 (en) | 1998-11-09 | 2002-12-11 | Electrical and thermal contact for use in semiconductor devices |
Country Status (1)
Country | Link |
---|---|
US (6) | US7173317B1 (en) |
Families Citing this family (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7173317B1 (en) * | 1998-11-09 | 2007-02-06 | Micron Technology, Inc. | Electrical and thermal contact for use in semiconductor devices |
US6501111B1 (en) * | 2000-06-30 | 2002-12-31 | Intel Corporation | Three-dimensional (3D) programmable device |
US7247876B2 (en) | 2000-06-30 | 2007-07-24 | Intel Corporation | Three dimensional programmable device and method for fabricating the same |
US6339544B1 (en) * | 2000-09-29 | 2002-01-15 | Intel Corporation | Method to enhance performance of thermal resistor device |
US6383924B1 (en) | 2000-12-13 | 2002-05-07 | Micron Technology, Inc. | Method of forming buried conductor patterns by surface transformation of empty spaces in solid state materials |
US6569705B2 (en) * | 2000-12-21 | 2003-05-27 | Intel Corporation | Metal structure for a phase-change memory device |
US7142577B2 (en) | 2001-05-16 | 2006-11-28 | Micron Technology, Inc. | Method of forming mirrors by surface transformation of empty spaces in solid state materials and structures thereon |
US6448576B1 (en) * | 2001-08-30 | 2002-09-10 | Bae Systems Information And Electronic Systems Integration, Inc. | Programmable chalcogenide fuse within a semiconductor device |
US6969869B2 (en) * | 2001-08-30 | 2005-11-29 | Ovonyx, Inc. | Programmable resistance memory element with indirect heating |
US6507061B1 (en) * | 2001-08-31 | 2003-01-14 | Intel Corporation | Multiple layer phase-change memory |
US6586761B2 (en) * | 2001-09-07 | 2003-07-01 | Intel Corporation | Phase change material memory device |
US20040176483A1 (en) | 2003-03-05 | 2004-09-09 | Micron Technology, Inc. | Cellular materials formed using surface transformation |
US6838691B2 (en) * | 2002-03-04 | 2005-01-04 | Macronix International, Co., Ltd. | Chalcogenide memory and method of manufacturing the same |
US7132348B2 (en) * | 2002-03-25 | 2006-11-07 | Micron Technology, Inc. | Low k interconnect dielectric using surface transformation |
US6943065B2 (en) * | 2002-03-25 | 2005-09-13 | Micron Technology Inc. | Scalable high performance antifuse structure and process |
KR100437458B1 (en) * | 2002-05-07 | 2004-06-23 | 삼성전자주식회사 | Phase change memory cells and methods of fabricating the same |
US6707087B2 (en) | 2002-06-21 | 2004-03-16 | Hewlett-Packard Development Company, L.P. | Structure of chalcogenide memory element |
TWI233204B (en) * | 2002-07-26 | 2005-05-21 | Infineon Technologies Ag | Nonvolatile memory element and associated production methods and memory element arrangements |
US6884144B2 (en) * | 2002-08-16 | 2005-04-26 | Micron Technology, Inc. | Methods and systems for planarizing microelectronic devices with Ge-Se-Ag layers |
US20040051162A1 (en) * | 2002-09-13 | 2004-03-18 | International Business Machines Corporation | Structure and method of providing reduced programming voltage antifuse |
US7049623B2 (en) * | 2002-12-13 | 2006-05-23 | Ovonyx, Inc. | Vertical elevated pore phase change memory |
DE10310573A1 (en) * | 2003-03-11 | 2004-09-30 | Infineon Technologies Ag | Non-volatile, integrated memory cell and method for writing or reading information into / from the memory cell |
US6845493B2 (en) * | 2003-04-15 | 2005-01-18 | Infineon Technologies Ag | Electrical line end shortening quantification |
KR100564608B1 (en) * | 2004-01-29 | 2006-03-28 | 삼성전자주식회사 | Phase change memory device |
EP1748488B1 (en) * | 2004-05-14 | 2012-08-29 | Renesas Electronics Corporation | Semiconductor memory |
DE102004035830A1 (en) * | 2004-07-23 | 2006-02-16 | Infineon Technologies Ag | Memory device with thermal insulation layers |
JP2008522400A (en) * | 2004-11-30 | 2008-06-26 | エヌエックスピー ビー ヴィ | Antifuse for thermoelectric programmable device |
US7829876B2 (en) * | 2005-11-21 | 2010-11-09 | Macronix International Co., Ltd. | Vacuum cell thermal isolation for a phase change memory device |
US7671353B2 (en) * | 2007-06-04 | 2010-03-02 | Qimonda North America Corp. | Integrated circuit having contact including material between sidewalls |
US8049299B2 (en) * | 2009-02-25 | 2011-11-01 | Freescale Semiconductor, Inc. | Antifuses with curved breakdown regions |
US8729522B2 (en) * | 2012-10-23 | 2014-05-20 | Micron Technology, Inc. | Memory constructions comprising thin films of phase change material |
US10003022B2 (en) | 2014-03-04 | 2018-06-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | RRAM cell structure with conductive etch-stop layer |
US11038101B2 (en) * | 2017-11-21 | 2021-06-15 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure having a phase change memory device |
CN111750564A (en) * | 2020-06-18 | 2020-10-09 | 电子科技大学 | An electric-heat-gas integrated energy system for protective clothing microenvironment |
Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4590589A (en) * | 1982-12-21 | 1986-05-20 | Zoran Corporation | Electrically programmable read only memory |
US4770977A (en) * | 1984-09-21 | 1988-09-13 | Commissariat A L'energie Atomique | Silicon-containing polymer and its use as a masking resin in a lithography process |
US5208177A (en) * | 1992-02-07 | 1993-05-04 | Micron Technology, Inc. | Local field enhancement for better programmability of antifuse PROM |
US5250459A (en) * | 1992-04-14 | 1993-10-05 | Micron Technology, Inc. | Electrically programmable low resistive antifuse element |
US5264725A (en) * | 1992-12-07 | 1993-11-23 | Micron Semiconductor, Inc. | Low-current polysilicon fuse |
US5296716A (en) * | 1991-01-18 | 1994-03-22 | Energy Conversion Devices, Inc. | Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom |
US5451811A (en) * | 1991-10-08 | 1995-09-19 | Aptix Corporation | Electrically programmable interconnect element for integrated circuits |
US5485031A (en) * | 1993-11-22 | 1996-01-16 | Actel Corporation | Antifuse structure suitable for VLSI application |
US5486707A (en) * | 1992-08-21 | 1996-01-23 | Xilinx, Inc. | Antifuse structure with double oxide layers |
US5521423A (en) * | 1993-04-19 | 1996-05-28 | Kawasaki Steel Corporation | Dielectric structure for anti-fuse programming element |
US5631862A (en) * | 1996-03-05 | 1997-05-20 | Micron Technology, Inc. | Self current limiting antifuse circuit |
US5760462A (en) * | 1995-01-06 | 1998-06-02 | President And Fellows Of Harvard College | Metal, passivating layer, semiconductor, field-effect transistor |
US5761115A (en) * | 1996-05-30 | 1998-06-02 | Axon Technologies Corporation | Programmable metallization cell structure and method of making same |
US5789758A (en) * | 1995-06-07 | 1998-08-04 | Micron Technology, Inc. | Chalcogenide memory cell with a plurality of chalcogenide electrodes |
US5789277A (en) * | 1996-07-22 | 1998-08-04 | Micron Technology, Inc. | Method of making chalogenide memory device |
US5792594A (en) * | 1996-04-01 | 1998-08-11 | Motorola, Inc. | Metallization and termination process for an integrated circuit chip |
US5956609A (en) * | 1997-08-11 | 1999-09-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for reducing stress and improving step-coverage of tungsten interconnects and plugs |
US6025220A (en) * | 1996-06-18 | 2000-02-15 | Micron Technology, Inc. | Method of forming a polysilicon diode and devices incorporating such diode |
US6077729A (en) * | 1995-06-07 | 2000-06-20 | Micron Technology, Inc. | Memory array having a multi-state element and method for forming such array or cellis thereof |
US6284643B1 (en) * | 1998-11-09 | 2001-09-04 | Micron Technology, Inc. | Electrical and thermal contact for use in semiconductor devices |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2879749B2 (en) * | 1990-06-13 | 1999-04-05 | カシオ計算機株式会社 | Phase change memory device and method of manufacturing the same |
-
1998
- 1998-11-09 US US09/189,098 patent/US7173317B1/en not_active Expired - Fee Related
-
2000
- 2000-05-11 US US09/568,901 patent/US6284643B1/en not_active Expired - Lifetime
-
2001
- 2001-05-23 US US09/864,697 patent/US6495395B2/en not_active Expired - Lifetime
- 2001-08-27 US US09/939,919 patent/US6548397B2/en not_active Expired - Lifetime
-
2002
- 2002-12-11 US US10/317,420 patent/US6787390B2/en not_active Expired - Fee Related
-
2007
- 2007-02-05 US US11/702,356 patent/US20070134841A1/en not_active Abandoned
Patent Citations (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4590589A (en) * | 1982-12-21 | 1986-05-20 | Zoran Corporation | Electrically programmable read only memory |
US4770977A (en) * | 1984-09-21 | 1988-09-13 | Commissariat A L'energie Atomique | Silicon-containing polymer and its use as a masking resin in a lithography process |
US5296716A (en) * | 1991-01-18 | 1994-03-22 | Energy Conversion Devices, Inc. | Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom |
US5451811A (en) * | 1991-10-08 | 1995-09-19 | Aptix Corporation | Electrically programmable interconnect element for integrated circuits |
US5208177A (en) * | 1992-02-07 | 1993-05-04 | Micron Technology, Inc. | Local field enhancement for better programmability of antifuse PROM |
US5250459A (en) * | 1992-04-14 | 1993-10-05 | Micron Technology, Inc. | Electrically programmable low resistive antifuse element |
US5486707A (en) * | 1992-08-21 | 1996-01-23 | Xilinx, Inc. | Antifuse structure with double oxide layers |
US5264725A (en) * | 1992-12-07 | 1993-11-23 | Micron Semiconductor, Inc. | Low-current polysilicon fuse |
US5521423A (en) * | 1993-04-19 | 1996-05-28 | Kawasaki Steel Corporation | Dielectric structure for anti-fuse programming element |
US5485031A (en) * | 1993-11-22 | 1996-01-16 | Actel Corporation | Antifuse structure suitable for VLSI application |
US5760462A (en) * | 1995-01-06 | 1998-06-02 | President And Fellows Of Harvard College | Metal, passivating layer, semiconductor, field-effect transistor |
US5920788A (en) * | 1995-06-07 | 1999-07-06 | Micron Technology, Inc. | Chalcogenide memory cell with a plurality of chalcogenide electrodes |
US5789758A (en) * | 1995-06-07 | 1998-08-04 | Micron Technology, Inc. | Chalcogenide memory cell with a plurality of chalcogenide electrodes |
US6077729A (en) * | 1995-06-07 | 2000-06-20 | Micron Technology, Inc. | Memory array having a multi-state element and method for forming such array or cellis thereof |
US5631862A (en) * | 1996-03-05 | 1997-05-20 | Micron Technology, Inc. | Self current limiting antifuse circuit |
US5792594A (en) * | 1996-04-01 | 1998-08-11 | Motorola, Inc. | Metallization and termination process for an integrated circuit chip |
US5761115A (en) * | 1996-05-30 | 1998-06-02 | Axon Technologies Corporation | Programmable metallization cell structure and method of making same |
US6025220A (en) * | 1996-06-18 | 2000-02-15 | Micron Technology, Inc. | Method of forming a polysilicon diode and devices incorporating such diode |
US5789277A (en) * | 1996-07-22 | 1998-08-04 | Micron Technology, Inc. | Method of making chalogenide memory device |
US5956609A (en) * | 1997-08-11 | 1999-09-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for reducing stress and improving step-coverage of tungsten interconnects and plugs |
US6284643B1 (en) * | 1998-11-09 | 2001-09-04 | Micron Technology, Inc. | Electrical and thermal contact for use in semiconductor devices |
US6495395B2 (en) * | 1998-11-09 | 2002-12-17 | Micron Technology, Inc. | Electrical and thermal contact for use in semiconductor devices |
US6548397B2 (en) * | 1998-11-09 | 2003-04-15 | Micron Technology, Inc. | Electrical and thermal contact for use in semiconductor devices |
US6787390B2 (en) * | 1998-11-09 | 2004-09-07 | Micron Technology, Inc. | Electrical and thermal contact for use in semiconductor devices |
Also Published As
Publication number | Publication date |
---|---|
US6495395B2 (en) | 2002-12-17 |
US20010023119A1 (en) | 2001-09-20 |
US6284643B1 (en) | 2001-09-04 |
US7173317B1 (en) | 2007-02-06 |
US6787390B2 (en) | 2004-09-07 |
US20030104685A1 (en) | 2003-06-05 |
US20020004296A1 (en) | 2002-01-10 |
US6548397B2 (en) | 2003-04-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7173317B1 (en) | Electrical and thermal contact for use in semiconductor devices | |
KR0162073B1 (en) | Programmable Low Impedance Interconnect Circuitry | |
US8440535B2 (en) | Forming a phase change memory with an ovonic threshold switch | |
JP3256603B2 (en) | Semiconductor device and manufacturing method thereof | |
US6507061B1 (en) | Multiple layer phase-change memory | |
US5485031A (en) | Antifuse structure suitable for VLSI application | |
JP3095811B2 (en) | Electrically programmable non-fusible element, semiconductor device including the element, and method of forming the element | |
US9159915B2 (en) | Phase change memory with threshold switch select device | |
US8030636B2 (en) | Enhanced memory density resistance variable memory cells, arrays, devices and systems including the same, and methods of fabrication | |
US5258643A (en) | Electrically programmable link structures and methods of making same | |
US7161167B2 (en) | Lateral phase change memory | |
US5210598A (en) | Semiconductor element having a resistance state transition region of two-layer structure | |
SE451514B (en) | PROGRAMMABLE CELL CONSISTING OF AN AMORPH CELL BODY, AND NETWORK OF SUCH CELLS | |
JPH04282864A (en) | Electrically programable anti-fuse element and formation of said element as well as semiconductor device | |
JP2003197867A (en) | Continuous antifuse material in memory structures | |
US20090184308A1 (en) | Forming an Intermediate Electrode Between an Ovonic Threshold Switch and a Chalcogenide Memory Element | |
US5627400A (en) | Semiconductor memory device | |
US9343676B2 (en) | Heating phase change material | |
US7390726B1 (en) | Switching ratio and on-state resistance of an antifuse programmed below 5 mA and having a Ta or TaN barrier metal layer | |
US20090045386A1 (en) | Phase-change memory element | |
KR0159450B1 (en) | An anti-fuse element | |
US7105408B2 (en) | Phase change memory with a select device having a breakdown layer | |
US7759669B2 (en) | Phase change memory element with phase-change electrodes | |
US20090101880A1 (en) | Phase change memory devices and methods for fabricating the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: EXPRESSLY ABANDONED -- DURING EXAMINATION |