US20070074895A1 - Printed circuit board and manufacturing method thereof - Google Patents
Printed circuit board and manufacturing method thereof Download PDFInfo
- Publication number
- US20070074895A1 US20070074895A1 US11/606,682 US60668206A US2007074895A1 US 20070074895 A1 US20070074895 A1 US 20070074895A1 US 60668206 A US60668206 A US 60668206A US 2007074895 A1 US2007074895 A1 US 2007074895A1
- Authority
- US
- United States
- Prior art keywords
- layer
- circuit board
- printed circuit
- forming
- capacitor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/182—Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
- H05K1/183—Components mounted in and supported by recessed areas of the printed circuit board
-
- E—FIXED CONSTRUCTIONS
- E02—HYDRAULIC ENGINEERING; FOUNDATIONS; SOIL SHIFTING
- E02B—HYDRAULIC ENGINEERING
- E02B3/00—Engineering works in connection with control or use of streams, rivers, coasts, or other marine sites; Sealings or joints for engineering works in general
- E02B3/04—Structures or apparatus for, or methods of, protecting banks, coasts, or harbours
- E02B3/12—Revetment of banks, dams, watercourses, or the like, e.g. the sea-floor
- E02B3/14—Preformed blocks or slabs for forming essentially continuous surfaces; Arrangements thereof
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/16—Printed circuits incorporating printed electric components, e.g. printed resistor, capacitor, inductor
- H05K1/162—Printed circuits incorporating printed electric components, e.g. printed resistor, capacitor, inductor incorporating printed capacitors
-
- A—HUMAN NECESSITIES
- A01—AGRICULTURE; FORESTRY; ANIMAL HUSBANDRY; HUNTING; TRAPPING; FISHING
- A01G—HORTICULTURE; CULTIVATION OF VEGETABLES, FLOWERS, RICE, FRUIT, VINES, HOPS OR SEAWEED; FORESTRY; WATERING
- A01G9/00—Cultivation in receptacles, forcing-frames or greenhouses; Edging for beds, lawn or the like
- A01G9/02—Receptacles, e.g. flower-pots or boxes; Glasses for cultivating flowers
-
- E—FIXED CONSTRUCTIONS
- E02—HYDRAULIC ENGINEERING; FOUNDATIONS; SOIL SHIFTING
- E02D—FOUNDATIONS; EXCAVATIONS; EMBANKMENTS; UNDERGROUND OR UNDERWATER STRUCTURES
- E02D17/00—Excavations; Bordering of excavations; Making embankments
- E02D17/20—Securing of slopes or inclines
- E02D17/205—Securing of slopes or inclines with modular blocks, e.g. pre-fabricated
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/182—Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
- H05K1/185—Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0216—Reduction of cross-talk, noise or electromagnetic interference
- H05K1/023—Reduction of cross-talk, noise or electromagnetic interference using auxiliary mounted passive components or auxiliary substances
- H05K1/0231—Capacitors or dielectric substances
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/032—Materials
- H05K2201/0329—Intrinsically conductive polymer [ICP]; Semiconductive polymer
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/03—Metal processing
- H05K2203/0315—Oxidising metal
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
- Y10T29/49165—Manufacturing circuit on or in base by forming conductive walled aperture in base
Definitions
- the present invention relates to a printed circuit board and a manufacturing method thereof. More specifically, the present invention relates to a multi-layer printed circuit board incorporating a capacitor function and a manufacturing method thereof.
- the wiring length of parts need to be reduced.
- a method of burying the parts into a printed circuit board as well as of mounting the parts on the surface of the printed circuit board and a method of incorporating a function equal to that of the parts into a printed circuit board using a high dielectric sheet material having a high dielectric constant and a paste material.
- Such techniques disclosed in Japanese Published Unexamined Patent Application Nos. 2002-100875 and Hei 6(1994)-69663 are known.
- the formation of a recess part on the printed circuit board to incorporate a smaller chip part thereinto is proposed.
- the printed circuit board is required to be thinner.
- the chip part is being made smaller, its thickness cannot be sufficiently small, obstructing making the printed circuit board thinner.
- the smaller chip reduces the capacitance of a capacitor. It is difficult to respond to a request to make the capacitance larger.
- the present invention solves the foregoing problems and provides a printed circuit board which is thin and incorporates a large-capacitance capacitor function and a manufacturing method thereof.
- a capacitor not resin molded is buried into a recess part formed on a core substrate.
- a large-capacitance capacitor can be incorporated into a thin printed circuit board.
- a printed circuit board manufacturing method includes the steps of: forming inner layer conductor circuits on a core substrate; forming a recess part on the core substrate; housing, in the recess part, a capacitor device not resin molded; forming insulator layers and conductor layers on the core substrate housing the capacitor device to form a multi-layer plate; forming via holes for electrically connecting an outer conductor layer and electrodes of the capacitor device to form a conductor layer thereon; and forming the outer layer conductor circuits on the surfaces of the multi-layer plate.
- the capacitor device has a planar shape, and anode and cathode electrodes are formed on the surfaces on the shared side.
- the size of the recess part is adjusted to be slightly larger than that of the capacitor not resin molded to obtain high part positioning accuracy.
- the resin for fixing parts do not need to be filled in the recess part, thereby reducing the number of processes.
- an unmolded and unpackaged capacitor device having a thickness of 300 ⁇ m or less is used as a capacitor part to be buried.
- the unpackaged capacitor device is thinner than the molded chip part.
- the printed circuit board can be thinner.
- the printed circuit board having the same thickness can incorporate a large-capacitance capacitor.
- the capacitor device to be buried in which the electrode portions are subject to copper plating or fixed copper foil having a thickness of 10 to 30 ⁇ m and surface roughness is optimized for bonding to the resin is used.
- the thickness of the electrode portions is 10 to 30 ⁇ m.
- the via holes can be formed without damaging the electrodes.
- the surface roughness of the electrodes is optimized for bonding to the resin. No processes for increasing the bonding to the resin are necessary.
- the general printed circuit board manufacturing process can be performed from laser beam machining to plating.
- the electrodes of the buried capacitor device are connected to the conductor pattern of the upper layer by the via holes.
- the conductor pattern of the upper layer is an outer layer of the printed circuit board
- the surfaces of the via holes filled by electrolytic copper plating or conductive paste are flat. Since their surfaces are flat, no voids are caused in solder used for connection to the parts mounted on the surface of the printed circuit board, enabling high-reliability connection.
- a capacitor device has a dielectric layer formed on at least one side of a planar metal substrate, an anode electrode formed on the dielectric layer, and a cathode electrode formed via a conductive film on the dielectric layer, wherein the anode electrode and the cathode electrode have a planar structure facing toward the shared side, and resin molding is not given.
- the capacitor device which is relatively simple in structure and which is preferable for thinning can be easily housed in the recess part of the core substrate to achieve thinning of the multi-layer plate.
- FIG. 1 is a cross-sectional view showing the structure of a printed circuit board according to an embodiment of the present invention
- FIG. 2 is a cross-sectional view showing the structure of a capacitor device according to an embodiment
- FIG. 3 is a diagram showing a printed circuit board manufacturing process according to an embodiment
- FIG. 4 is a diagram showing a printed circuit board manufacturing process according to an embodiment
- FIG. 5 is a diagram showing a printed circuit board manufacturing process according to an embodiment
- FIG. 6 is a diagram showing a printed circuit board manufacturing process according to an embodiment
- FIG. 7 is a diagram showing a printed circuit board manufacturing process according to an embodiment
- FIG. 8 is a diagram showing a printed circuit board manufacturing process according to an embodiment
- FIG. 9 is a diagram showing a printed circuit board manufacturing process according to an embodiment.
- FIG. 10 is a cross-sectional view showing the structure of a capacitor device according to another embodiment.
- FIG. 1 shows the cross section of a printed circuit board.
- a printed circuit board has an unpackaged capacitor device 20 , a core substrate 30 housing the capacitor device, and buildup layers 40 A and 40 B.
- the core substrate 30 has a recess part 31 housing the unpackaged capacitor device 20 and plural conductor layers 32 A, 32 B, 32 C, and 32 D on the surfaces and inside thereof.
- the buildup layer 40 A is formed with via holes 41 A and a conductor circuit 42 .
- the conductor circuit 32 A on the surface of the core layer, the unpackaged capacitor device 20 , and a conductor circuit 42 A of the buildup layer are connected by via holes 41 A.
- the buildup layer 40 B is formed with via holes 41 B and a conductor circuit 42 B.
- the conductor circuit 32 D on the surface of the core layer is connected to the conductor circuit 42 B of the buildup layer.
- the buildup layers 40 A and 40 B are each formed of one layer. They can also be formed of plural buildup layers.
- the capacitor device 20 is a planar capacitor not resin molded and has anode electrodes (first electrodes) 21 L and 21 R formed over a metal substrate 23 via a dielectric layer 24 and a cathode electrode (a second electrode) 22 formed over the dielectric layer 24 via a conductive polymer film 25 .
- the metal substrate 23 is a metal substrate of aluminum, tantalum, and niobium.
- the dielectric oxide film layer 24 of valve action metal is formed on the surface of the substrate 23 .
- the anode electrodes 21 L and 21 R, the conductive polymer film 25 , and the cathode electrode 22 are formed successively on the oxide film layer 24 .
- the cathode electrode 22 is formed of a graphite layer, a silver paste layer, and a copper metal plate, or of two layers of a graphite layer and a metal plating layer. Alternatively, it may be formed of a metal plating layer without a graphite layer.
- the first electrodes 21 and the second electrode 22 are each formed of a copper metal having a thickness of 10 to 30 ⁇ m in which surface roughness is optimized for bonding to the resin.
- Laser beam machining for forming the via holes 41 A on the first electrodes 21 and the second electrode 22 , as shown in FIG. 1 is easy. Its connect ability is higher. The bonding properties to the buildup layer 40 A are increased.
- the first electrodes 21 and the second electrode 22 are electrodes having a planar structure. As shown in FIG. 1 , the via holes 41 A can be easily formed to the electrodes 21 and 22 .
- the first electrodes 21 and the second electrodes 22 are formed on both sides (upper and lower surfaces) of the planar base metal 23 . Only the upper side is connected to the via holes 41 A. As shown in FIG. 10 , the electrodes 21 and 22 may be formed on one side of the capacitor device.
- the via holes are connected to the first electrodes 21 L and 21 R.
- the via corresponding to the thickness and size of the unpackaged capacitor device.
- the recess part 31 housing the capacitor device having a outer dimension of the capacitor device of +200 ⁇ m or less and a depth of +50 ⁇ m or less is formed on the core layer 30 .
- a CO2 laser is used to hole the via holes 41 A having a diameter of 0.08 to 0.15 mm reaching the first electrodes 21 L and 21 R and the second electrode 22 of the capacitor device 20 and the conductor circuits 32 A and 32 D of the surfaces of the core layer in the buildup layers 40 A and 40 B.
- a drill is used to hole a through hole 45 having a diameter of 0.15 to 1.0 for the through hole in the core substrate 30 and the buildup layers 40 A and 40 B.
- desmearing is performed to remove any laser beam machined residue on the first electrodes 21 L and 21 R and the second electrode 22 of the capacitor device 20 and the conductor circuits 32 A and 32 D on the surfaces of the core layer exposed by the CO2 laser beam machining.
- Electroless copper plating and electric copper plating are performed to form a copper film 50 having a thickness of 20 to 30 ⁇ m.
- a plating solution for via filling is used for electric copper plating to flatten the surfaces of the via holes by electric copper plating. Resin filling is performed after the electric plating to flatten the surfaces of the via holes. In this case, the filled resin is exposed on the via holes. When performing soldered connection, the electric copper plating needs to be performed again after the resin filling.
- a photosensitive dry film resist is laminated on the surface of the multi-layer plate to place a photo mask for exposure. Then development and etching are performed to form the outer layer conductor circuits 42 A and 42 B for removing any conductor such as copper foil of the unnecessary portion.
- a printed circuit board incorporating a capacitor function can be fabricated. It is possible to prevent the increased number of leads of mounted parts, an IC with a small pitch, fine patterning due to a growing number of parts, increased wiring resistance with a higher multi-layer printed circuit board, and signal delay due to cross talk noise, heat generation, malfunction, and lack in the surface-mounted area.
- the surfaces of the via holes connected to the surface of the printed circuit board are flat. Therefore high-reliability connection to the surface-mounted parts is enabled.
- the unmolded and unpackaged capacitor device having a thickness of 300 ⁇ m or less is used as the capacitor part to be buried, so the printed circuit board can be thinner.
- the large-capacitance capacitor can be incorporated, allowing the number of parts to be reduced.
- the electrode portions of the unpackaged capacitor device to be buried are subject to copper plating having a thickness of 10 to 30 ⁇ m in which surface roughness is optimized for bonding to the resin.
- the difference in thickness between the anode portion and the cathode portion is 50 ⁇ m or less.
- the via hole formation is easy and stable. Accordingly high-reliability connection is enabled, and the contact of the unpackaged capacitor device to be buried to the insulator resin is high.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Engineering & Computer Science (AREA)
- Structural Engineering (AREA)
- Mining & Mineral Resources (AREA)
- Life Sciences & Earth Sciences (AREA)
- Civil Engineering (AREA)
- Paleontology (AREA)
- General Life Sciences & Earth Sciences (AREA)
- Environmental & Geological Engineering (AREA)
- Ocean & Marine Engineering (AREA)
- Mechanical Engineering (AREA)
- Environmental Sciences (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Parts Printed On Printed Circuit Boards (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
Abstract
A printed circuit board which is thin and incorporates a large-capacitance capacitor function and a manufacturing method thereof is disclosed. The printed circuit board manufacturing method includes the steps of: forming inner layer conductor circuits 32A on a core substrate 30; forming a recess part 31 on the core substrate 30; housing, in a recess part 31, a planar capacitor device 20 that is not resin molded and has electrodes on the surfaces on a shared side; interposing the same between insulator resin 43 and conductor metal foil 44 to heat pressurize the same for forming a multi-layer plate; forming via holes 41A for electrically connecting an outer layer conductor circuit 42A to the electrodes 21,22 of the capacitor device 20; forming a conductor layer on them; and forming the outer layer conductor circuits 42A on the surfaces of the multi-layer plate.
Description
- 1. Field of the Invention
- The present invention relates to a printed circuit board and a manufacturing method thereof. More specifically, the present invention relates to a multi-layer printed circuit board incorporating a capacitor function and a manufacturing method thereof.
- 2. Description of Related Art
- With the higher performance of electronic equipment, the number of parts mounted on a printed circuit board is being increased. Due to the miniaturization of electronic equipment, the size of the printed circuit board is required to be further reduced. The area on which the parts can be mounted is being made smaller.
- With reduction of the parts in size, the density of surface mounting is becoming higher due to microfabrication of the conductor pattern of the printed circuit board.
- The increased number of leads of mounted parts, smaller pitch, increased wiring resistance with a higher multi-layer printed circuit board due to a growing number of mounted parts and finer lines, signal delay due to cross talk noise, heat generation, and malfunction of the equipment with these become problems.
- To solve these problems, the wiring length of parts need to be reduced. Specifically, there are proposed a method of burying the parts into a printed circuit board as well as of mounting the parts on the surface of the printed circuit board, and a method of incorporating a function equal to that of the parts into a printed circuit board using a high dielectric sheet material having a high dielectric constant and a paste material. Such techniques disclosed in Japanese Published Unexamined Patent Application Nos. 2002-100875 and Hei 6(1994)-69663 are known.
- According to the above related art, the formation of a recess part on the printed circuit board to incorporate a smaller chip part thereinto is proposed. At present, the printed circuit board is required to be thinner. Although the chip part is being made smaller, its thickness cannot be sufficiently small, obstructing making the printed circuit board thinner.
- The smaller chip reduces the capacitance of a capacitor. It is difficult to respond to a request to make the capacitance larger.
- The present invention solves the foregoing problems and provides a printed circuit board which is thin and incorporates a large-capacitance capacitor function and a manufacturing method thereof.
- According to the present invention, a capacitor not resin molded is buried into a recess part formed on a core substrate. A large-capacitance capacitor can be incorporated into a thin printed circuit board.
- According to the present invention, a printed circuit board manufacturing method includes the steps of: forming inner layer conductor circuits on a core substrate; forming a recess part on the core substrate; housing, in the recess part, a capacitor device not resin molded; forming insulator layers and conductor layers on the core substrate housing the capacitor device to form a multi-layer plate; forming via holes for electrically connecting an outer conductor layer and electrodes of the capacitor device to form a conductor layer thereon; and forming the outer layer conductor circuits on the surfaces of the multi-layer plate.
- According to a preferred embodiment, the capacitor device has a planar shape, and anode and cathode electrodes are formed on the surfaces on the shared side.
- The size of the recess part is adjusted to be slightly larger than that of the capacitor not resin molded to obtain high part positioning accuracy. The resin for fixing parts do not need to be filled in the recess part, thereby reducing the number of processes.
- Preferably, in the printed circuit board, an unmolded and unpackaged capacitor device having a thickness of 300 μm or less is used as a capacitor part to be buried. The unpackaged capacitor device is thinner than the molded chip part. In the case of burying a chip part having the same capacitance, the printed circuit board can be thinner. The printed circuit board having the same thickness can incorporate a large-capacitance capacitor.
- Preferably, in the printed circuit board, the capacitor device to be buried in which the electrode portions are subject to copper plating or fixed copper foil having a thickness of 10 to 30 μm and surface roughness is optimized for bonding to the resin is used. The thickness of the electrode portions is 10 to 30 μm. When using a laser for forming via holes for connecting the electrodes to the conductor pattern of an upper layer, the via holes can be formed without damaging the electrodes. The surface roughness of the electrodes is optimized for bonding to the resin. No processes for increasing the bonding to the resin are necessary. The general printed circuit board manufacturing process can be performed from laser beam machining to plating.
- Preferably, the electrodes of the buried capacitor device are connected to the conductor pattern of the upper layer by the via holes. When the conductor pattern of the upper layer is an outer layer of the printed circuit board, the surfaces of the via holes filled by electrolytic copper plating or conductive paste are flat. Since their surfaces are flat, no voids are caused in solder used for connection to the parts mounted on the surface of the printed circuit board, enabling high-reliability connection.
- According to of the present invention, a capacitor device has a dielectric layer formed on at least one side of a planar metal substrate, an anode electrode formed on the dielectric layer, and a cathode electrode formed via a conductive film on the dielectric layer, wherein the anode electrode and the cathode electrode have a planar structure facing toward the shared side, and resin molding is not given. The capacitor device which is relatively simple in structure and which is preferable for thinning can be easily housed in the recess part of the core substrate to achieve thinning of the multi-layer plate.
- According to the present invention, it is possible to obtain a thinner printed circuit board by burying a planar capacitor device not resin molded into a recess part formed on a core substrate.
-
FIG. 1 is a cross-sectional view showing the structure of a printed circuit board according to an embodiment of the present invention; -
FIG. 2 is a cross-sectional view showing the structure of a capacitor device according to an embodiment; -
FIG. 3 is a diagram showing a printed circuit board manufacturing process according to an embodiment; -
FIG. 4 is a diagram showing a printed circuit board manufacturing process according to an embodiment; -
FIG. 5 is a diagram showing a printed circuit board manufacturing process according to an embodiment; -
FIG. 6 is a diagram showing a printed circuit board manufacturing process according to an embodiment; -
FIG. 7 is a diagram showing a printed circuit board manufacturing process according to an embodiment; -
FIG. 8 is a diagram showing a printed circuit board manufacturing process according to an embodiment; -
FIG. 9 is a diagram showing a printed circuit board manufacturing process according to an embodiment; and -
FIG. 10 is a cross-sectional view showing the structure of a capacitor device according to another embodiment. - The structure of a printed circuit board according to an embodiment of the present invention will be described below with reference to the drawings.
FIG. 1 shows the cross section of a printed circuit board. - A printed circuit board has an
unpackaged capacitor device 20, acore substrate 30 housing the capacitor device, andbuildup layers core substrate 30 has arecess part 31 housing theunpackaged capacitor device 20 andplural conductor layers buildup layer 40A is formed with viaholes 41A and a conductor circuit 42. Theconductor circuit 32A on the surface of the core layer, theunpackaged capacitor device 20, and aconductor circuit 42A of the buildup layer are connected byvia holes 41A. Thebuildup layer 40B is formed with viaholes 41B and aconductor circuit 42B. Theconductor circuit 32D on the surface of the core layer is connected to theconductor circuit 42B of the buildup layer. - According to this embodiment, the
buildup layers - As shown in
FIG. 2 , thecapacitor device 20 is a planar capacitor not resin molded and has anode electrodes (first electrodes) 21L and 21R formed over ametal substrate 23 via adielectric layer 24 and a cathode electrode (a second electrode) 22 formed over thedielectric layer 24 via aconductive polymer film 25. - The
metal substrate 23 is a metal substrate of aluminum, tantalum, and niobium. The dielectricoxide film layer 24 of valve action metal is formed on the surface of thesubstrate 23. Theanode electrodes conductive polymer film 25, and thecathode electrode 22 are formed successively on theoxide film layer 24. Thecathode electrode 22 is formed of a graphite layer, a silver paste layer, and a copper metal plate, or of two layers of a graphite layer and a metal plating layer. Alternatively, it may be formed of a metal plating layer without a graphite layer. - The first electrodes 21 and the
second electrode 22 are each formed of a copper metal having a thickness of 10 to 30 μm in which surface roughness is optimized for bonding to the resin. Laser beam machining for forming the viaholes 41A on the first electrodes 21 and thesecond electrode 22, as shown inFIG. 1 , is easy. Its connect ability is higher. The bonding properties to thebuildup layer 40A are increased. - The first electrodes 21 and the
second electrode 22 are electrodes having a planar structure. As shown inFIG. 1 , the viaholes 41A can be easily formed to theelectrodes 21 and 22. - In the
capacitor device 20 shown inFIG. 2 , the first electrodes 21 and thesecond electrodes 22 are formed on both sides (upper and lower surfaces) of theplanar base metal 23. Only the upper side is connected to the viaholes 41A. As shown inFIG. 10 , theelectrodes 21 and 22 may be formed on one side of the capacitor device. - According to the embodiment shown in
FIG. 1 , the via holes are connected to thefirst electrodes FIG. 5 , therecess part 31 housing the capacitor device having a outer dimension of the capacitor device of +200 μm or less and a depth of +50 μm or less is formed on thecore layer 30. - In
FIG. 6 , after arranging thecapacitor device 20 in therecess part 31, sheet-likeinterlayer insulator resin 43 andcopper foil 44 are stacked on both sides of the core layer. Theinterlayer insulator resin 43 softened by press heating is filled in therecess part 31 by vacuum pressurization. The surface of the stacked printed circuit board is flattened. According to this embodiment, although theinterlayer insulator resin 43 without any metal layers is stacked, resin copper foil can be also used. - In
FIG. 7 , a CO2 laser is used to hole the viaholes 41A having a diameter of 0.08 to 0.15 mm reaching thefirst electrodes second electrode 22 of thecapacitor device 20 and theconductor circuits hole 45 having a diameter of 0.15 to 1.0 for the through hole in thecore substrate 30 and the buildup layers 40A and 40B. - In
FIG. 8 , desmearing is performed to remove any laser beam machined residue on thefirst electrodes second electrode 22 of thecapacitor device 20 and theconductor circuits copper film 50 having a thickness of 20 to 30 μm. - According to this embodiment, a plating solution for via filling is used for electric copper plating to flatten the surfaces of the via holes by electric copper plating. Resin filling is performed after the electric plating to flatten the surfaces of the via holes. In this case, the filled resin is exposed on the via holes. When performing soldered connection, the electric copper plating needs to be performed again after the resin filling.
- In
FIG. 9 , a photosensitive dry film resist is laminated on the surface of the multi-layer plate to place a photo mask for exposure. Then development and etching are performed to form the outerlayer conductor circuits - As described above, a printed circuit board incorporating a capacitor function can be fabricated. It is possible to prevent the increased number of leads of mounted parts, an IC with a small pitch, fine patterning due to a growing number of parts, increased wiring resistance with a higher multi-layer printed circuit board, and signal delay due to cross talk noise, heat generation, malfunction, and lack in the surface-mounted area. The surfaces of the via holes connected to the surface of the printed circuit board are flat. Therefore high-reliability connection to the surface-mounted parts is enabled.
- The unmolded and unpackaged capacitor device having a thickness of 300 μm or less is used as the capacitor part to be buried, so the printed circuit board can be thinner. The large-capacitance capacitor can be incorporated, allowing the number of parts to be reduced.
- The electrode portions of the unpackaged capacitor device to be buried are subject to copper plating having a thickness of 10 to 30 μm in which surface roughness is optimized for bonding to the resin. The difference in thickness between the anode portion and the cathode portion is 50 μm or less. The via hole formation is easy and stable. Accordingly high-reliability connection is enabled, and the contact of the unpackaged capacitor device to be buried to the insulator resin is high.
Claims (10)
1-6. (canceled)
7. A multi-layer printed circuit board manufacturing method, comprising the steps of:
forming circuit patterns on conductors of a core substrate having conductor layers;
forming a recess part on the core substrate;
housing, in the recess part, a capacitor device not resin molded;
forming insulator layers and conductor layers on the core substrate housing the capacitor device to form a multi-layer plate;
forming via holes for electrically connecting an outer conductor layer of the multi-layer plate to electrodes of the capacitor device to form a conductor layer on the via holes; and
forming conductor circuit patterns on the surfaces of the multi-layer plate.
8. The multi-layer printed circuit board manufacturing method according to claim 7 , wherein the capacitor device that has a planar shape and is formed with anode and cathode electrodes on the surfaces on a shared side is buried into the recess part.
9. The multi-layer printed circuit board manufacturing method according to claim 7 , wherein an unpackaged capacitor device that has a thickness of 300 μm or less is buried into the recess part.
10. The multi-layer printed circuit board manufacturing method according to claim 8 , wherein a capacitor device in which the surfaces of the anode and the cathode are subject to copper plating having a thickness of 10 to 30 μm and the difference in thickness between the anode and the cathode is 50 μm or less is buried into the recess part.
11. The multi-layer printed circuit board manufacturing method according to claim 8 , wherein via holes connecting an outer layer circuit pattern to electrodes of a buried capacitor are filled with copper plating or copper plating and conductive paste so that the surfaces thereof are flat.
12. A multi-layer printed circuit board fabricating method comprising the steps of:
forming a recess part on a core substrate having conductor layers;
housing, in the recess part, a planar capacitor device that is not resin molded and is formed with anode and cathode electrodes on the surfaces on a shared side;
forming insulator layers on the core substrate housing the capacitor device;
forming a surface conductor layer on the insulator layer;
forming via holes for electrically connecting the surface conductor layer to the electrodes of the capacitor device; and
forming a conductor layer on the via holes to be conducted to the surface conductor layer.
13. The multi-layer printed circuit board fabricating method according to claim 12 , wherein
a sheet member having interlayer insulator resin and a metal film is stacked on the core substrate housing the capacitor device, and
the interlayer insulator resin is softened by heating to fill the insulator resin softened by vacuum pressurization in the recess part, and the surface of the stacked printed circuit board is formed to be flattened.
14. A multi-layer printed circuit board manufactured by the method according to claim 12 .
15-20. (canceled)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/606,682 US20070074895A1 (en) | 2004-03-30 | 2006-11-29 | Printed circuit board and manufacturing method thereof |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004098063A JP2005286112A (en) | 2004-03-30 | 2004-03-30 | Printed circuit board and its manufacturing method |
JP2004-098063 | 2004-03-30 | ||
US11/086,596 US7230818B2 (en) | 2004-03-30 | 2005-03-22 | Printed circuit board and manufacturing method thereof |
US11/606,682 US20070074895A1 (en) | 2004-03-30 | 2006-11-29 | Printed circuit board and manufacturing method thereof |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/086,596 Division US7230818B2 (en) | 2004-03-30 | 2005-03-22 | Printed circuit board and manufacturing method thereof |
Publications (1)
Publication Number | Publication Date |
---|---|
US20070074895A1 true US20070074895A1 (en) | 2007-04-05 |
Family
ID=34510728
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/086,596 Expired - Fee Related US7230818B2 (en) | 2004-03-30 | 2005-03-22 | Printed circuit board and manufacturing method thereof |
US11/606,682 Abandoned US20070074895A1 (en) | 2004-03-30 | 2006-11-29 | Printed circuit board and manufacturing method thereof |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/086,596 Expired - Fee Related US7230818B2 (en) | 2004-03-30 | 2005-03-22 | Printed circuit board and manufacturing method thereof |
Country Status (6)
Country | Link |
---|---|
US (2) | US7230818B2 (en) |
JP (1) | JP2005286112A (en) |
KR (1) | KR100798989B1 (en) |
CN (1) | CN100359996C (en) |
GB (2) | GB2429847B (en) |
TW (1) | TWI288592B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090002958A1 (en) * | 2007-06-28 | 2009-01-01 | Yonggang Li | Method of Forming a Substrate Core Structure Using Microvia Laser Drilling and Conductive Layer Pre-Patterning And Substrate Core Structure Formed According to the Method |
US20110058340A1 (en) * | 2007-06-28 | 2011-03-10 | Yonggang Li | Method of forming a multilayer substrate core structure using sequential microvia laser drilling and substrate core structure formed according to the method |
Families Citing this family (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2005286112A (en) | 2004-03-30 | 2005-10-13 | Airex Inc | Printed circuit board and its manufacturing method |
US7361568B2 (en) * | 2005-12-21 | 2008-04-22 | Motorola, Inc. | Embedded capacitors and methods for their fabrication and connection |
KR100763345B1 (en) | 2006-08-30 | 2007-10-04 | 삼성전기주식회사 | Manufacturing Method of Electronic Circuit Board |
TWI340445B (en) * | 2007-01-10 | 2011-04-11 | Advanced Semiconductor Eng | Manufacturing method for integrating passive component within substrate |
KR100861618B1 (en) * | 2007-03-02 | 2008-10-07 | 삼성전기주식회사 | Printed Circuit Board and Manufacturing Method for Improving Tolerance of Embedded Capacitor |
US7605048B2 (en) * | 2007-04-06 | 2009-10-20 | Kemet Electronics Corporation | Method for forming a capacitor having a copper electrode and a high surface area aluminum inner layer |
TWI345797B (en) * | 2007-12-21 | 2011-07-21 | Ind Tech Res Inst | Hybrid capacitor |
US8698278B2 (en) * | 2008-03-24 | 2014-04-15 | Ngk Spark Plug Co., Ltd. | Component-incorporating wiring board |
KR100966638B1 (en) * | 2008-03-25 | 2010-06-29 | 삼성전기주식회사 | Capacitor embedded printed circuit board and its manufacturing method |
US9147812B2 (en) * | 2008-06-24 | 2015-09-29 | Cree, Inc. | Methods of assembly for a semiconductor light emitting device package |
US8525041B2 (en) * | 2009-02-20 | 2013-09-03 | Ibiden Co., Ltd. | Multilayer wiring board and method for manufacturing the same |
US20100224397A1 (en) * | 2009-03-06 | 2010-09-09 | Ibiden Co., Ltd. | Wiring board and method for manufacturing the same |
US8829355B2 (en) * | 2009-03-27 | 2014-09-09 | Ibiden Co., Ltd. | Multilayer printed wiring board |
US9059187B2 (en) * | 2010-09-30 | 2015-06-16 | Ibiden Co., Ltd. | Electronic component having encapsulated wiring board and method for manufacturing the same |
CN102497749A (en) * | 2011-12-16 | 2012-06-13 | 东莞生益电子有限公司 | The method of embedding capacitors in PCB multilayer board |
TWI505757B (en) * | 2012-07-19 | 2015-10-21 | A circuit board with embedded components | |
CN103633782B (en) * | 2012-08-20 | 2017-09-01 | 德昌电机(深圳)有限公司 | Motor and its end-cap assembly |
US9257310B2 (en) * | 2012-10-19 | 2016-02-09 | Haesung Ds Co., Ltd. | Method of manufacturing circuit board and chip package and circuit board manufactured by using the method |
KR101420526B1 (en) * | 2012-11-29 | 2014-07-17 | 삼성전기주식회사 | Substrate embedding electronic component and manufacturing mehtod thereof |
JP5716972B2 (en) * | 2013-02-05 | 2015-05-13 | 株式会社デンソー | Electronic component heat dissipation structure and method of manufacturing the same |
JP6088893B2 (en) * | 2013-04-09 | 2017-03-01 | ルネサスエレクトロニクス株式会社 | Semiconductor device and wiring board |
US9161452B2 (en) * | 2013-06-17 | 2015-10-13 | Microcosm Technology Co., Ltd. | Component-embedded printed circuit board and method of forming the same |
CN103458615A (en) * | 2013-06-25 | 2013-12-18 | 江苏大学 | PCB for novel integrated manufacturing of electronic component structure |
CN104427747B (en) * | 2013-08-30 | 2017-10-10 | 深南电路有限公司 | A kind of internal layer buries the circuit board and its processing method of copper |
DE102016213699A1 (en) * | 2016-07-26 | 2018-02-01 | Zf Friedrichshafen Ag | Electronic component |
CN114585157A (en) * | 2020-12-01 | 2022-06-03 | 深南电路股份有限公司 | Manufacturing method of buried capacitance circuit board and buried capacitance circuit board |
TWI798901B (en) * | 2021-10-29 | 2023-04-11 | 財團法人工業技術研究院 | Circuit apparatus, manufacturing method thereof, and circuit system |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3895272A (en) * | 1972-12-20 | 1975-07-15 | Gennady Grigorievich Smolko | Thin-film microcircuit |
US6346743B1 (en) * | 2000-06-30 | 2002-02-12 | Intel Corp. | Embedded capacitor assembly in a package |
US20020175402A1 (en) * | 2001-05-23 | 2002-11-28 | Mccormack Mark Thomas | Structure and method of embedding components in multi-layer substrates |
US6611419B1 (en) * | 2000-07-31 | 2003-08-26 | Intel Corporation | Electronic assembly comprising substrate with embedded capacitors |
US6707662B2 (en) * | 2001-11-10 | 2004-03-16 | Koninklijke Philips Electronics N.V. | Planar polymer capacitor |
US6818469B2 (en) * | 2002-05-27 | 2004-11-16 | Nec Corporation | Thin film capacitor, method for manufacturing the same and printed circuit board incorporating the same |
US6910266B2 (en) * | 2002-12-24 | 2005-06-28 | Samsung Electro-Mechanics Co., Ltd. | Printed circuit board with embedded capacitors therein, and process for manufacturing the same |
US6967138B2 (en) * | 2003-06-19 | 2005-11-22 | Advanced Semiconductor Engineering, Inc. | Process for manufacturing a substrate with embedded capacitor |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2950587B2 (en) * | 1990-06-13 | 1999-09-20 | 日本ケミコン株式会社 | Solid electrolytic capacitor and method of manufacturing the same |
JPH05343855A (en) * | 1992-06-08 | 1993-12-24 | Cmk Corp | Multilayer printed wiring board and manufacture thereof |
JPH0669663A (en) | 1992-08-18 | 1994-03-11 | Sony Corp | Multilayered substrate incorporating capacitor |
US6005197A (en) * | 1997-08-25 | 1999-12-21 | Lucent Technologies Inc. | Embedded thin film passive components |
JP3640560B2 (en) * | 1999-02-22 | 2005-04-20 | 日本特殊陶業株式会社 | Wiring board, core board with built-in capacitor, and manufacturing method thereof |
EP1771050B1 (en) * | 1999-09-02 | 2011-06-15 | Ibiden Co., Ltd. | Printed circuit board and method of manufacturing printed circuit board |
JP4953499B2 (en) * | 1999-09-02 | 2012-06-13 | イビデン株式会社 | Printed wiring board |
JP3596374B2 (en) * | 1999-09-24 | 2004-12-02 | 株式会社トッパンNecサーキットソリューションズ | Manufacturing method of multilayer printed wiring board |
JP3578026B2 (en) * | 1999-12-13 | 2004-10-20 | 日本電気株式会社 | Substrate with built-in passive element and method of manufacturing the same |
JP3809053B2 (en) * | 2000-01-20 | 2006-08-16 | 新光電気工業株式会社 | Electronic component package |
JP2001230552A (en) | 2000-02-15 | 2001-08-24 | Denso Corp | Circuit board and its manufacturing method |
JP4521927B2 (en) * | 2000-04-04 | 2010-08-11 | イビデン株式会社 | Method for manufacturing printed wiring board |
JP3856671B2 (en) * | 2000-08-30 | 2006-12-13 | Necトーキン株式会社 | Distributed noise filter |
JP2002252297A (en) | 2001-02-23 | 2002-09-06 | Hitachi Ltd | Electronic circuit device using multilayer circuit board |
JP2002344146A (en) * | 2001-05-15 | 2002-11-29 | Tdk Corp | High frequency module and its manufacturing method |
JP2002353638A (en) * | 2001-05-25 | 2002-12-06 | Mitsubishi Gas Chem Co Inc | Multi-layer copper-clad board suitable for mass productive carbon dioxide laser boring process |
JP2003324263A (en) * | 2002-04-30 | 2003-11-14 | Ngk Spark Plug Co Ltd | Manufacturing method for printed wiring board |
JP2005286112A (en) | 2004-03-30 | 2005-10-13 | Airex Inc | Printed circuit board and its manufacturing method |
-
2004
- 2004-03-30 JP JP2004098063A patent/JP2005286112A/en active Pending
-
2005
- 2005-03-02 TW TW094106309A patent/TWI288592B/en not_active IP Right Cessation
- 2005-03-16 GB GB0620605A patent/GB2429847B/en not_active Expired - Fee Related
- 2005-03-16 GB GB0505436A patent/GB2412791B/en not_active Expired - Fee Related
- 2005-03-22 US US11/086,596 patent/US7230818B2/en not_active Expired - Fee Related
- 2005-03-29 KR KR1020050025903A patent/KR100798989B1/en not_active Expired - Fee Related
- 2005-03-29 CN CNB2005100624985A patent/CN100359996C/en not_active Expired - Fee Related
-
2006
- 2006-11-29 US US11/606,682 patent/US20070074895A1/en not_active Abandoned
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3895272A (en) * | 1972-12-20 | 1975-07-15 | Gennady Grigorievich Smolko | Thin-film microcircuit |
US6346743B1 (en) * | 2000-06-30 | 2002-02-12 | Intel Corp. | Embedded capacitor assembly in a package |
US6611419B1 (en) * | 2000-07-31 | 2003-08-26 | Intel Corporation | Electronic assembly comprising substrate with embedded capacitors |
US20020175402A1 (en) * | 2001-05-23 | 2002-11-28 | Mccormack Mark Thomas | Structure and method of embedding components in multi-layer substrates |
US6707662B2 (en) * | 2001-11-10 | 2004-03-16 | Koninklijke Philips Electronics N.V. | Planar polymer capacitor |
US6818469B2 (en) * | 2002-05-27 | 2004-11-16 | Nec Corporation | Thin film capacitor, method for manufacturing the same and printed circuit board incorporating the same |
US6910266B2 (en) * | 2002-12-24 | 2005-06-28 | Samsung Electro-Mechanics Co., Ltd. | Printed circuit board with embedded capacitors therein, and process for manufacturing the same |
US6967138B2 (en) * | 2003-06-19 | 2005-11-22 | Advanced Semiconductor Engineering, Inc. | Process for manufacturing a substrate with embedded capacitor |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090002958A1 (en) * | 2007-06-28 | 2009-01-01 | Yonggang Li | Method of Forming a Substrate Core Structure Using Microvia Laser Drilling and Conductive Layer Pre-Patterning And Substrate Core Structure Formed According to the Method |
US20110058340A1 (en) * | 2007-06-28 | 2011-03-10 | Yonggang Li | Method of forming a multilayer substrate core structure using sequential microvia laser drilling and substrate core structure formed according to the method |
US8440916B2 (en) * | 2007-06-28 | 2013-05-14 | Intel Corporation | Method of forming a substrate core structure using microvia laser drilling and conductive layer pre-patterning and substrate core structure formed according to the method |
US9648733B2 (en) | 2007-06-28 | 2017-05-09 | Intel Corporation | Method of forming a substrate core structure using microvia laser drilling and conductive layer pre-patterning and substrate core structure formed according to the method |
Also Published As
Publication number | Publication date |
---|---|
GB2429847A (en) | 2007-03-07 |
GB2429847B (en) | 2007-06-27 |
KR100798989B1 (en) | 2008-01-28 |
TW200601926A (en) | 2006-01-01 |
GB0505436D0 (en) | 2005-04-20 |
GB2412791B (en) | 2007-01-17 |
CN1678169A (en) | 2005-10-05 |
CN100359996C (en) | 2008-01-02 |
GB0620605D0 (en) | 2006-11-29 |
GB2412791A (en) | 2005-10-05 |
US7230818B2 (en) | 2007-06-12 |
JP2005286112A (en) | 2005-10-13 |
KR20060044913A (en) | 2006-05-16 |
US20050217893A1 (en) | 2005-10-06 |
TWI288592B (en) | 2007-10-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20070074895A1 (en) | Printed circuit board and manufacturing method thereof | |
US8546700B2 (en) | Capacitor for incorporation in wiring board, wiring board, method of manufacturing wiring board, and ceramic chip for embedment | |
KR100534966B1 (en) | Print wiring substrate and manufacturing method thereof and semiconductor device | |
US7317610B2 (en) | Sheet-shaped capacitor and method for manufacture thereof | |
US7676921B2 (en) | Method of manufacturing printed circuit board including embedded capacitors | |
US7570491B2 (en) | Printed circuit board with embedded capacitors therein, and process for manufacturing the same | |
US7253023B2 (en) | Multilayer wiring circuit board | |
KR100747022B1 (en) | Embedded printed circuit board and its manufacturing method | |
JP4841806B2 (en) | Capacitor device, semiconductor device including the same, and method of manufacturing capacitor device | |
CN101534610A (en) | Embedded capacitor element circuit board and manufacturing method thereof | |
KR100752017B1 (en) | Manufacturing method of printed circuit board | |
US20080308309A1 (en) | Structure of packaging substrate having capacitor embedded therein and method for fabricating the same | |
KR100582145B1 (en) | Manufacturing method of semiconductor device | |
CN106341945A (en) | Flexible circuit board and manufacturing method thereof | |
JP4657870B2 (en) | Component built-in wiring board, method of manufacturing component built-in wiring board | |
JP2007305825A (en) | Method for manufacturing circuit board | |
JP3582645B2 (en) | Manufacturing method of three-dimensional wiring board | |
US20030063443A1 (en) | Printed circuit board and manufacturing method thereof | |
JP4207654B2 (en) | Printed wiring board with built-in capacitor | |
JPH01183196A (en) | Manufacture of multilayer printed wiring board device | |
KR100468195B1 (en) | A manufacturing process of multi-layer printed circuit board | |
KR100653247B1 (en) | Printed circuit board with built-in electric element and manufacturing method thereof | |
TWI293236B (en) | Method for manufacturing a substrate embedded with an electronic component and device from the same | |
WO2024143454A1 (en) | Thin film capacitor, method for producing same, and electronic circuit board provided with thin film capacitor | |
CN112312650A (en) | Fine interlayer circuit structure and its manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: AIREX INC., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NOGUCHI, SETSUO;TAKAHASHI, KOHTAROH;MATSUNAGA, EIJI;AND OTHERS;REEL/FRAME:018663/0346;SIGNING DATES FROM 20050303 TO 20050316 Owner name: NEC TOKIN CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NOGUCHI, SETSUO;TAKAHASHI, KOHTAROH;MATSUNAGA, EIJI;AND OTHERS;REEL/FRAME:018663/0346;SIGNING DATES FROM 20050303 TO 20050316 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |