US20060289946A1 - Method and apparatus for maintaining topographical uniformity of a semiconductor memory array - Google Patents
Method and apparatus for maintaining topographical uniformity of a semiconductor memory array Download PDFInfo
- Publication number
- US20060289946A1 US20060289946A1 US11/165,736 US16573605A US2006289946A1 US 20060289946 A1 US20060289946 A1 US 20060289946A1 US 16573605 A US16573605 A US 16573605A US 2006289946 A1 US2006289946 A1 US 2006289946A1
- Authority
- US
- United States
- Prior art keywords
- semiconductor device
- ring
- gate
- memory cells
- stack
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 46
- 238000000034 method Methods 0.000 title claims description 18
- 239000000203 mixture Substances 0.000 claims abstract description 13
- 239000000758 substrate Substances 0.000 claims description 8
- 239000000126 substance Substances 0.000 claims description 4
- 238000007517 polishing process Methods 0.000 claims description 3
- 238000000151 deposition Methods 0.000 claims description 2
- 239000003989 dielectric material Substances 0.000 description 9
- 230000008901 benefit Effects 0.000 description 6
- 230000008569 process Effects 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 5
- 239000002184 metal Substances 0.000 description 5
- 125000006850 spacer group Chemical group 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 4
- 150000004767 nitrides Chemical class 0.000 description 4
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 4
- 229920005591 polysilicon Polymers 0.000 description 4
- 238000003491 array Methods 0.000 description 3
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 239000002159 nanocrystal Substances 0.000 description 2
- 230000002093 peripheral effect Effects 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 238000012876 topography Methods 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000003780 insertion Methods 0.000 description 1
- 230000037431 insertion Effects 0.000 description 1
- 230000003993 interaction Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 239000005368 silicate glass Substances 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 239000002002 slurry Substances 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/31051—Planarisation of the insulating layers
- H01L21/31053—Planarisation of the insulating layers involving a dielectric removal step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76819—Smoothing of the dielectric
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
- H10B41/42—Simultaneous manufacture of periphery and memory cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
Definitions
- This invention relates in general to semiconductor devices, and more particularly, to a semiconductor device and a process for maintaining topographical uniformity of a memory array during chemical mechanical polishing.
- CMP Chemical Mechanical Polishing
- a memory array is typically one of the more dense areas of an integrated circuit layout.
- an interlevel dielectric ILD
- ILD interlevel dielectric
- Deposition of the dielectric material typically results in an uneven surface.
- the uneven surface is typically planarized using a CMP process before the metal layer is formed.
- the array layout is typically denser and may be higher than the adjacent peripheral circuit layout, more dielectric material may be removed from the edges of the array than from the center of the array as the CMP transitions to the lower peripheral circuit layout, resulting in less dielectric material over the edge or the array than the center of the array.
- the non-uniformity in thickness caused by interactions between the memory array layout and the polishing process, can result in reliability issues such as electrical opens, high resistance contacts, electrical shorts, or other leakage paths in the array.
- Tiles are printed dummy features used to fill in the low areas or less dense areas of the layout to insure a uniform surface during CMP.
- tiles because of the greater layout density of the memory array, tiles generally cannot be used within the memory array.
- FIG. 1 illustrates a top view of a portion of a semiconductor device in accordance with one embodiment of the present invention
- FIG. 2 illustrates a cross-sectional view of the semiconductor device of FIG. 1 along the line 2 - 2 ;
- FIG. 3 illustrates a cross-sectional view of the semiconductor device of FIG. 1 along the line 3 - 3 .
- the present invention provides a semiconductor device and method for insuring more uniform planarization of an ILD over a semiconductor substrate having an active area with relatively densely spaced non-volatile memory cells.
- the non-volatile memory cells are surrounded by a dummy ring.
- the dummy ring insures that there is uniform planarization of the ILD during CMP so that the thickness of the ILD at an edge of the array is the same as the thickness at a central portion of the array.
- the dummy ring has a height and composition that matches the height and composition of the gate stack.
- the gate stack includes a floating gate.
- the gate stack may include another type of discrete charge storage layer such as a layer comprising nanocrystals or a nitride.
- the dummy ring may be discontinuous and still provide topographical uniformity between the edge and center portions of the plurality of memory cells.
- FIG. 1 illustrates a top view of a portion of a semiconductor device 10 in accordance with one embodiment of the present invention.
- the semiconductor device 10 includes a memory array 12 as an example of dense active features.
- dense active features means an active feature layout that is too dense to allow the use of tiling or the insertion of dummy features.
- active features are features that correspond to the designed circuitry for a semiconductor device.
- the active features include portions of transistors, capacitors, resistors, or the like.
- Active features include power supply features, which are designed to operate at a substantially constant potential, and signal features, which are designed to operate at one potential under one set of electronic conditions and a different potential at another set of electronic conditions.
- the semiconductor device 10 may include other circuits not illustrated in FIG. 1 such as digital or analog circuits having a lower feature density that allows the use of tiles or dummy features.
- Memory array 12 includes a plurality of parallel longitudinal active areas 16 formed in a semiconductor substrate, and a plurality of word lines 18 formed perpendicular to the active areas 16 .
- memory array 12 includes a plurality of conventional floating gate non-volatile memory cells.
- a memory cell is formed at the intersection of each word line 18 and active area 16 .
- Contacts such as contacts 25 , 26 , and 27 , are formed to couple the current electrodes of the memory cells to bit lines implemented in a metal layer above the memory array 12 (not shown). In FIG. 1 , only three contacts 25 , 26 , and 27 are illustrated for the purposes of simplicity and clarity; however, each of the memory cells in FIG. 1 include contacts.
- memory array 12 different types may be used for memory array 12 including for example, static random access memory (SRAM), dynamic random access memory (DRAM), magneto random access memory (MRAM) arrays, ferroelectric random access memory (FERAM) arrays, and the like.
- SRAM static random access memory
- DRAM dynamic random access memory
- MRAM magneto random access memory
- FERAM ferroelectric random access memory
- Each of the plurality of longitudinal active areas 16 is surrounded and isolated from each other by trenches 19 .
- the trenches 19 may be formed by any of several known techniques. For example, in one technique, a resist layer mask is deposited followed by an etch step. The depth of the trenches can vary and are filled with a dielectric material.
- An active boundary 14 surrounds the memory array 12 .
- the active boundary 14 is formed by etching a trench around the array 12 resulting in a structure similar to active areas 16 .
- the active boundary 14 may be approximately 2 microns wide and has the same height as the active areas in the array 12 .
- the active boundary 14 width may be different in other embodiments.
- the active boundary 14 provides support for the edge of the array during a CMP of the dielectric material filling the trenches to insure a uniform topography of the dielectric material.
- a dummy stack ring 20 is formed on active boundary 14 .
- the dummy stack ring 20 has a width smaller than the width of the active boundary 14 , and may be between about 0.5 and 2 microns wide.
- the dummy stack ring 20 has the same composition and height as a gate stack of the memory array 12 . However, the dummy stack ring 20 will not have etched shapes like the gate stacks of the memory array 12 and will be self-aligned. Also, the dummy stack ring 20 is electrically isolated from the active areas 16 ; however, in other embodiments, the dummy stack ring 20 may be coupled to a power supply voltage terminal such as ground.
- a relatively thick ILD layer see FIG.
- the dummy stack ring 20 provides support for the edge of the array 12 during a CMP of the ILD layer to insure a uniform topography of the ILD layer across the array 12 . Insuring a uniform CMP across the array 12 reduces reliability issues such as electrical opens, high resistance contacts, electrical shorts, or other leakage paths in the array 12 .
- FIG. 2 illustrates a cross-sectional view of the semiconductor device 10 of FIG. 1 along the line 2 - 2 .
- the trenches 19 are etched into a semiconductor substrate 11 to form the active areas 16 and the active boundary 14 .
- the semiconductor substrate 11 may be silicon or another semiconductor material such as gallium arsenide may be used.
- the trenches 19 are filled with a dielectric material and then polished flush with the tops of the active boundary 14 and active areas 16 .
- the dielectric material is illustrated in FIG. 2 with cross-hatching in the trenches 19 .
- the gate stacks, such as gate stacks 15 and 17 are formed on the active areas 16 for the memory array 12 .
- Source and drain regions will also be diffused into active areas 16 on either side of each of the gate stacks (not shown).
- tunnel oxide layers 32 and 33 are formed over the respective active areas 16 .
- Floating gate 22 is formed on tunnel oxide layer 32 and floating gate 23 is formed on tunnel oxide 33 .
- the illustrated embodiment uses floating gates as charge storage layers. Other embodiments may use another form of discrete charge storage layer, such as for example, a nitride layer or a layer having nanocrystals.
- An oxide-nitride-oxide (ONO) layer 28 is formed over the floating gates 22 and 23 .
- a polysilicon word line 18 is formed over the gate stacks 15 and 17 . A portion of the word line 18 directly over the floating gates 22 and 23 functions as control gates for the memory cells.
- the dummy stack ring 20 has the same composition as gate stacks 15 and 17 and is formed at the same time that gate stacks 15 and 17 are formed using the same process steps.
- Dummy stack ring 20 includes a tunnel oxide 34 , a floating gate 26 , an ONO layer 30 , and a polysilicon layer 21 .
- Providing a dummy stack ring with the same composition as the gate stacks 15 and 17 insures that the dummy stack ring will have the same height as the gate stacks, labeled “H” in FIG. 2 .
- Nitride sidewall spacers such as sidewall spacers 36 are formed on the sides of the gate stacks and the active boundary 20 .
- the nitride sidewall spacers are illustrated on the sides of gate stacks in FIG. 3 .
- ILD layer 24 is deposited over the semiconductor device 10 .
- ILD layer 24 is high density plasma (HDP) undoped silicate glass (USG).
- the ILD layer 24 may be another conventional deposited oxide such as TEOS.
- the ILD layer 24 is planarized using a conventional CMP process and conventional CMP slurry. After being planarized the ILD 24 slopes down on the side of active boundary 20 opposite the array 12 because the double-polysilicon gate stacks of array 12 are higher than the single-polysilicon circuitry on semiconductor device 10 . As can be seen in FIG. 2 , the active boundary 20 insures that the CMP of ILD 24 is uniform over the entire memory array 12 .
- FIG. 3 illustrates a cross-sectional view of the semiconductor device 10 of FIG. 1 along the line 3 - 3 .
- sidewall spacers 37 can be seen on the sides of gate stack 15 and side wall spacers 38 can be seen on the sides of gate stack 17 .
- Source and drain regions (not shown) are diffused into the active areas 16 are both sides of the gate stacks.
- Contacts 25 , 26 , and 27 are formed in vias through ILD 24 to connect to one or more metal layers (not shown) formed above ILD 24 .
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- This invention relates in general to semiconductor devices, and more particularly, to a semiconductor device and a process for maintaining topographical uniformity of a memory array during chemical mechanical polishing.
- During the manufacture of a semiconductor device, it may be necessary to planarize the surface of the semiconductor device as one or more of the manufacturing steps. Chemical Mechanical Polishing (CMP) is one such process used to planarize surfaces of semiconductor devices. However, it is difficult to guarantee uniformity of the planarization because of varying layouts on the semiconductor device.
- A memory array is typically one of the more dense areas of an integrated circuit layout. As part of a manufacturing process of the memory array, an interlevel dielectric (ILD) is deposited over the memory cells to insulate the memory cells from the first metal layer. Deposition of the dielectric material typically results in an uneven surface. The uneven surface is typically planarized using a CMP process before the metal layer is formed. Because the array layout is typically denser and may be higher than the adjacent peripheral circuit layout, more dielectric material may be removed from the edges of the array than from the center of the array as the CMP transitions to the lower peripheral circuit layout, resulting in less dielectric material over the edge or the array than the center of the array. The non-uniformity in thickness, caused by interactions between the memory array layout and the polishing process, can result in reliability issues such as electrical opens, high resistance contacts, electrical shorts, or other leakage paths in the array.
- Traditionally, tiling has been used in the manufacture of semiconductor devices to help solve the varying height problem of the dielectric material. Tiles are printed dummy features used to fill in the low areas or less dense areas of the layout to insure a uniform surface during CMP. However, because of the greater layout density of the memory array, tiles generally cannot be used within the memory array.
- Therefore, a need exists for a way to provide for better topographical uniformity of the ILD over a semiconductor memory array.
- The present invention is illustrated by way of example and not limited in the accompanying figures, in which like references indicate similar elements, and in which:
-
FIG. 1 illustrates a top view of a portion of a semiconductor device in accordance with one embodiment of the present invention; -
FIG. 2 illustrates a cross-sectional view of the semiconductor device ofFIG. 1 along the line 2-2; and -
FIG. 3 illustrates a cross-sectional view of the semiconductor device ofFIG. 1 along the line 3-3. - Skilled artisans appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help to improve understanding of embodiments of the present invention.
- Generally, the present invention provides a semiconductor device and method for insuring more uniform planarization of an ILD over a semiconductor substrate having an active area with relatively densely spaced non-volatile memory cells. The non-volatile memory cells are surrounded by a dummy ring. The dummy ring insures that there is uniform planarization of the ILD during CMP so that the thickness of the ILD at an edge of the array is the same as the thickness at a central portion of the array. In the illustrated embodiment, the dummy ring has a height and composition that matches the height and composition of the gate stack. In one embodiment, the gate stack includes a floating gate. In other embodiments, the gate stack may include another type of discrete charge storage layer such as a layer comprising nanocrystals or a nitride. Also, in another embodiment, the dummy ring may be discontinuous and still provide topographical uniformity between the edge and center portions of the plurality of memory cells. The present invention is defined by the claims and is better understood after reading the rest of the detailed description.
-
FIG. 1 illustrates a top view of a portion of asemiconductor device 10 in accordance with one embodiment of the present invention. Thesemiconductor device 10 includes amemory array 12 as an example of dense active features. For purposes of the discussing the illustrated embodiment, “dense active features” means an active feature layout that is too dense to allow the use of tiling or the insertion of dummy features. Note that active features are features that correspond to the designed circuitry for a semiconductor device. The active features include portions of transistors, capacitors, resistors, or the like. Active features include power supply features, which are designed to operate at a substantially constant potential, and signal features, which are designed to operate at one potential under one set of electronic conditions and a different potential at another set of electronic conditions. In addition tomemory array 12, thesemiconductor device 10 may include other circuits not illustrated inFIG. 1 such as digital or analog circuits having a lower feature density that allows the use of tiles or dummy features. -
Memory array 12 includes a plurality of parallel longitudinalactive areas 16 formed in a semiconductor substrate, and a plurality ofword lines 18 formed perpendicular to theactive areas 16. In the illustrated embodiment,memory array 12 includes a plurality of conventional floating gate non-volatile memory cells. A memory cell is formed at the intersection of eachword line 18 andactive area 16. Contacts, such ascontacts FIG. 1 , only threecontacts FIG. 1 include contacts. In other embodiments, different types of memory arrays may be used formemory array 12 including for example, static random access memory (SRAM), dynamic random access memory (DRAM), magneto random access memory (MRAM) arrays, ferroelectric random access memory (FERAM) arrays, and the like. - Each of the plurality of longitudinal
active areas 16 is surrounded and isolated from each other bytrenches 19. Thetrenches 19 may be formed by any of several known techniques. For example, in one technique, a resist layer mask is deposited followed by an etch step. The depth of the trenches can vary and are filled with a dielectric material. - An
active boundary 14 surrounds thememory array 12. Theactive boundary 14 is formed by etching a trench around thearray 12 resulting in a structure similar toactive areas 16. In one embodiment, theactive boundary 14 may be approximately 2 microns wide and has the same height as the active areas in thearray 12. Theactive boundary 14 width may be different in other embodiments. Theactive boundary 14 provides support for the edge of the array during a CMP of the dielectric material filling the trenches to insure a uniform topography of the dielectric material. - A
dummy stack ring 20 is formed onactive boundary 14. Thedummy stack ring 20 has a width smaller than the width of theactive boundary 14, and may be between about 0.5 and 2 microns wide. Thedummy stack ring 20 has the same composition and height as a gate stack of thememory array 12. However, thedummy stack ring 20 will not have etched shapes like the gate stacks of thememory array 12 and will be self-aligned. Also, thedummy stack ring 20 is electrically isolated from theactive areas 16; however, in other embodiments, thedummy stack ring 20 may be coupled to a power supply voltage terminal such as ground. After the gate stacks and thedummy stack ring 20 are formed, a relatively thick ILD layer (seeFIG. 2 andFIG. 3 ) is deposited to support and isolate a first metal layer. Thedummy stack ring 20 provides support for the edge of thearray 12 during a CMP of the ILD layer to insure a uniform topography of the ILD layer across thearray 12. Insuring a uniform CMP across thearray 12 reduces reliability issues such as electrical opens, high resistance contacts, electrical shorts, or other leakage paths in thearray 12. -
FIG. 2 illustrates a cross-sectional view of thesemiconductor device 10 ofFIG. 1 along the line 2-2. As can be seen inFIG. 2 , thetrenches 19 are etched into asemiconductor substrate 11 to form theactive areas 16 and theactive boundary 14. Thesemiconductor substrate 11 may be silicon or another semiconductor material such as gallium arsenide may be used. Thetrenches 19 are filled with a dielectric material and then polished flush with the tops of theactive boundary 14 andactive areas 16. The dielectric material is illustrated inFIG. 2 with cross-hatching in thetrenches 19. The gate stacks, such as gate stacks 15 and 17 are formed on theactive areas 16 for thememory array 12. Source and drain regions will also be diffused intoactive areas 16 on either side of each of the gate stacks (not shown). To form the gate stacks, tunnel oxide layers 32 and 33 are formed over the respectiveactive areas 16. Floatinggate 22 is formed ontunnel oxide layer 32 and floatinggate 23 is formed ontunnel oxide 33. The illustrated embodiment uses floating gates as charge storage layers. Other embodiments may use another form of discrete charge storage layer, such as for example, a nitride layer or a layer having nanocrystals. An oxide-nitride-oxide (ONO)layer 28 is formed over the floatinggates polysilicon word line 18 is formed over the gate stacks 15 and 17. A portion of theword line 18 directly over the floatinggates - The
dummy stack ring 20 has the same composition as gate stacks 15 and 17 and is formed at the same time that gate stacks 15 and 17 are formed using the same process steps.Dummy stack ring 20 includes atunnel oxide 34, a floatinggate 26, anONO layer 30, and apolysilicon layer 21. Providing a dummy stack ring with the same composition as the gate stacks 15 and 17 insures that the dummy stack ring will have the same height as the gate stacks, labeled “H” inFIG. 2 . - Nitride sidewall spacers, such as
sidewall spacers 36 are formed on the sides of the gate stacks and theactive boundary 20. The nitride sidewall spacers are illustrated on the sides of gate stacks inFIG. 3 . - An
ILD layer 24 is deposited over thesemiconductor device 10. In the illustrated embodiment,ILD layer 24 is high density plasma (HDP) undoped silicate glass (USG). In other embodiments theILD layer 24 may be another conventional deposited oxide such as TEOS. TheILD layer 24 is planarized using a conventional CMP process and conventional CMP slurry. After being planarized theILD 24 slopes down on the side ofactive boundary 20 opposite thearray 12 because the double-polysilicon gate stacks ofarray 12 are higher than the single-polysilicon circuitry onsemiconductor device 10. As can be seen inFIG. 2 , theactive boundary 20 insures that the CMP ofILD 24 is uniform over theentire memory array 12. -
FIG. 3 illustrates a cross-sectional view of thesemiconductor device 10 ofFIG. 1 along the line 3-3. InFIG. 3 ,sidewall spacers 37 can be seen on the sides ofgate stack 15 andside wall spacers 38 can be seen on the sides ofgate stack 17. Source and drain regions (not shown) are diffused into theactive areas 16 are both sides of the gate stacks.Contacts ILD 24 to connect to one or more metal layers (not shown) formed aboveILD 24. - In the foregoing specification, the invention has been described with reference to specific embodiments. However, one of ordinary skill in the art appreciates that various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of present invention.
- Benefits, other advantages, and solutions to problems have been described above with regard to specific embodiments. However, the benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced are not to be construed as a critical, required, or essential feature or element of any or all the claims. As used herein, the terms “comprises,” “comprising,” or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus.
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/165,736 US7151302B1 (en) | 2005-06-24 | 2005-06-24 | Method and apparatus for maintaining topographical uniformity of a semiconductor memory array |
US11/556,368 US7371626B2 (en) | 2005-06-24 | 2006-11-03 | Method for maintaining topographical uniformity of a semiconductor memory array |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/165,736 US7151302B1 (en) | 2005-06-24 | 2005-06-24 | Method and apparatus for maintaining topographical uniformity of a semiconductor memory array |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/556,368 Division US7371626B2 (en) | 2005-06-24 | 2006-11-03 | Method for maintaining topographical uniformity of a semiconductor memory array |
Publications (2)
Publication Number | Publication Date |
---|---|
US7151302B1 US7151302B1 (en) | 2006-12-19 |
US20060289946A1 true US20060289946A1 (en) | 2006-12-28 |
Family
ID=37526575
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/165,736 Active US7151302B1 (en) | 2005-06-24 | 2005-06-24 | Method and apparatus for maintaining topographical uniformity of a semiconductor memory array |
US11/556,368 Active US7371626B2 (en) | 2005-06-24 | 2006-11-03 | Method for maintaining topographical uniformity of a semiconductor memory array |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/556,368 Active US7371626B2 (en) | 2005-06-24 | 2006-11-03 | Method for maintaining topographical uniformity of a semiconductor memory array |
Country Status (1)
Country | Link |
---|---|
US (2) | US7151302B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN105845685A (en) * | 2015-01-30 | 2016-08-10 | 台湾积体电路制造股份有限公司 | Method to improve floating gate uniformity for non-volatile memory devices |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7443020B2 (en) * | 2005-02-28 | 2008-10-28 | Texas Instruments Incorporated | Minimizing number of masks to be changed when changing existing connectivity in an integrated circuit |
JP5087897B2 (en) * | 2006-09-29 | 2012-12-05 | 富士通セミコンダクター株式会社 | Semiconductor device |
US7745344B2 (en) * | 2007-10-29 | 2010-06-29 | Freescale Semiconductor, Inc. | Method for integrating NVM circuitry with logic circuitry |
US20100038752A1 (en) * | 2008-08-15 | 2010-02-18 | Chartered Semiconductor Manufacturing, Ltd. | Modular & scalable intra-metal capacitors |
US8431471B2 (en) | 2010-11-22 | 2013-04-30 | Freescale Semiconductor, Inc. | Method for integrating a non-volatile memory (NVM) |
US8951892B2 (en) | 2012-06-29 | 2015-02-10 | Freescale Semiconductor, Inc. | Applications for nanopillar structures |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6358816B1 (en) * | 2000-09-05 | 2002-03-19 | Motorola, Inc. | Method for uniform polish in microelectronic device |
US6406976B1 (en) * | 2000-09-18 | 2002-06-18 | Motorola, Inc. | Semiconductor device and process for forming the same |
US6483749B1 (en) * | 1999-08-30 | 2002-11-19 | Samsung Electronics Co., Ltd. | Nonvolatile memory device having bulk bias contact structure in cell array region |
US6690067B2 (en) * | 2002-04-22 | 2004-02-10 | Industrial Technology Research Institute | ESD protection circuit sustaining high ESD stress |
US20040171243A1 (en) * | 2003-02-27 | 2004-09-02 | Don-Woo Lee | Method of forming a conductive pattern of a semiconductor device and method of manufacturing a non-volatile semiconductor memory device using the same |
US20050023617A1 (en) * | 2003-07-30 | 2005-02-03 | Jean-Pierre Schoellkopf | Conductive lines buried in insulating areas |
US20050035416A1 (en) * | 2003-03-11 | 2005-02-17 | Toshikazu Kuroda | Semiconductor device with improved protection from electrostatic discharge |
US6879045B2 (en) * | 2002-08-29 | 2005-04-12 | Micron Technology, Inc. | Integrated circuit with modified metal features and method of fabrication therefor |
US20060011964A1 (en) * | 2004-07-14 | 2006-01-19 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR0125113B1 (en) * | 1993-02-02 | 1997-12-11 | 모리시타 요이찌 | Nonvolatile semiconductor memory integrated device and manufacturing method thereof |
JP3944013B2 (en) * | 2002-07-09 | 2007-07-11 | 株式会社東芝 | Nonvolatile semiconductor memory device and manufacturing method thereof |
-
2005
- 2005-06-24 US US11/165,736 patent/US7151302B1/en active Active
-
2006
- 2006-11-03 US US11/556,368 patent/US7371626B2/en active Active
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6483749B1 (en) * | 1999-08-30 | 2002-11-19 | Samsung Electronics Co., Ltd. | Nonvolatile memory device having bulk bias contact structure in cell array region |
US6358816B1 (en) * | 2000-09-05 | 2002-03-19 | Motorola, Inc. | Method for uniform polish in microelectronic device |
US6406976B1 (en) * | 2000-09-18 | 2002-06-18 | Motorola, Inc. | Semiconductor device and process for forming the same |
US6690067B2 (en) * | 2002-04-22 | 2004-02-10 | Industrial Technology Research Institute | ESD protection circuit sustaining high ESD stress |
US6879045B2 (en) * | 2002-08-29 | 2005-04-12 | Micron Technology, Inc. | Integrated circuit with modified metal features and method of fabrication therefor |
US20040171243A1 (en) * | 2003-02-27 | 2004-09-02 | Don-Woo Lee | Method of forming a conductive pattern of a semiconductor device and method of manufacturing a non-volatile semiconductor memory device using the same |
US20050035416A1 (en) * | 2003-03-11 | 2005-02-17 | Toshikazu Kuroda | Semiconductor device with improved protection from electrostatic discharge |
US20050023617A1 (en) * | 2003-07-30 | 2005-02-03 | Jean-Pierre Schoellkopf | Conductive lines buried in insulating areas |
US20060011964A1 (en) * | 2004-07-14 | 2006-01-19 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN105845685A (en) * | 2015-01-30 | 2016-08-10 | 台湾积体电路制造股份有限公司 | Method to improve floating gate uniformity for non-volatile memory devices |
US10050047B2 (en) | 2015-01-30 | 2018-08-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method to improve floating gate uniformity for non-volatile memory device |
Also Published As
Publication number | Publication date |
---|---|
US7151302B1 (en) | 2006-12-19 |
US7371626B2 (en) | 2008-05-13 |
US20070082449A1 (en) | 2007-04-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9960181B1 (en) | Three-dimensional memory device having contact via structures in overlapped terrace region and method of making thereof | |
US10763264B2 (en) | Method for forming dynamic random access memory structure | |
US7906397B2 (en) | Methods of fabricating nonvolatile semiconductor memory devices including a plurality of stripes having impurity layers therein | |
JP4074451B2 (en) | Manufacturing method of semiconductor device | |
US8822287B2 (en) | Methods of manufacturing semiconductor devices | |
US7795659B2 (en) | DRAM device and method of manufacturing the same | |
US7601588B2 (en) | Method of forming a trench isolation layer and method of manufacturing a non-volatile memory device using the same | |
US7371626B2 (en) | Method for maintaining topographical uniformity of a semiconductor memory array | |
US20070212874A1 (en) | Method for filling shallow isolation trenches and other recesses during the formation of a semiconductor device and electronic systems including the semiconductor device | |
US20020022314A1 (en) | Dummy structures that protect circuit elements during polishing | |
TW201513186A (en) | Semiconductor device and method of forming same | |
US7615448B2 (en) | Method of forming low resistance void-free contacts | |
US8575676B2 (en) | Semiconductor storage device and method for manufacturing the same | |
US20100001328A1 (en) | Semiconductor device having an anti-pad peeling-off structure | |
JP2004014970A (en) | Semiconductor device | |
US6544843B2 (en) | Process for manufacturing semiconductor device | |
US20070126028A1 (en) | Low resistance void-free contacts | |
US20050287742A1 (en) | Method of manufacturing a nonvolatile semiconductor memory device | |
US7525148B2 (en) | Nonvolatile memory device | |
WO2014093654A2 (en) | Process charging protection for split gate charge trapping flash | |
US6716715B2 (en) | Dram bit lines | |
US7820504B2 (en) | Method for manufacturing differential isolation structures in a semiconductor electronic device and corresponding structure | |
KR100620442B1 (en) | Manufacturing Method of Semiconductor Device | |
US7709318B2 (en) | Method for fabricating a semiconductor device | |
JP2010040754A (en) | Semiconductor device and method of manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHINDALORE, GOWRISHANKAR L.;REEL/FRAME:016732/0643 Effective date: 20050621 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 Owner name: CITIBANK, N.A. AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424 Effective date: 20130521 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266 Effective date: 20131101 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0225 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037486/0517 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: SUPPLEMENT TO THE SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:039138/0001 Effective date: 20160525 |
|
AS | Assignment |
Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP USA, INC., TEXAS Free format text: CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:040652/0180 Effective date: 20161107 |
|
AS | Assignment |
Owner name: NXP USA, INC., TEXAS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE LISTED CHANGE OF NAME SHOULD BE MERGER AND CHANGE PREVIOUSLY RECORDED AT REEL: 040652 FRAME: 0180. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:041354/0148 Effective date: 20161107 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536 Effective date: 20151207 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |
|
AS | Assignment |
Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001 Effective date: 20190217 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050744/0097 Effective date: 20190903 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421 Effective date: 20151207 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001 Effective date: 20160912 |