US20060281308A1 - Integration flow to prevent delamination from copper - Google Patents
Integration flow to prevent delamination from copper Download PDFInfo
- Publication number
- US20060281308A1 US20060281308A1 US11/151,154 US15115405A US2006281308A1 US 20060281308 A1 US20060281308 A1 US 20060281308A1 US 15115405 A US15115405 A US 15115405A US 2006281308 A1 US2006281308 A1 US 2006281308A1
- Authority
- US
- United States
- Prior art keywords
- layer
- copper
- recited
- plasma
- reducing atmosphere
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02041—Cleaning
- H01L21/02057—Cleaning during device manufacture
- H01L21/0206—Cleaning during device manufacture during, before or after processing of insulating layers
- H01L21/02063—Cleaning during device manufacture during, before or after processing of insulating layers the processing being the formation of vias or contact holes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76814—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics post-treatment or after-treatment, e.g. cleaning or removal of oxides on underlying conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76822—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc.
- H01L21/76826—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc. by contacting the layer with gases, liquids or plasmas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76822—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc.
- H01L21/76828—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc. thermal treatment
Definitions
- the present invention is directed, in general, to manufacture of semiconductor devices and more specifically to a method for forming a copper interconnect structure.
- the push to sub-0.18 micron multilevel metallized interconnections, such as lines, via, and trenches, and the desire to produce faster semiconductor devices, has resulted in a shift toward the use of copper for making electrical interconnections in ultra-large scale integration circuits.
- the deposition of copper interconnects are not without difficulties, however. For example, when copper is etched, it tends to be redeposited elsewhere on the semiconductor device, or on the processing chamber. Copper atoms also readily diffuse into silicon-containing dielectric layers. The contamination by copper in unwanted locations can degrade or destroy the performance of active devices in integrated circuits.
- One approach to reducing the problems with copper etching and diffusion to deposit an underlying barrier layer to block the migration of copper atoms into other components of the semiconductor.
- a seed layer of copper is deposited over the diffusion barrier, followed by the deposition of a second thicker copper-conducting layer over the copper seed layer.
- an interlayer or intra-metal insulating layer is deposited on a semiconductor wafer and patterned to form lines, via, and trenches openings.
- the wafer is then transferred to one or more photoresist cleaning tools and then transferred to a tool for barrier and seed layer deposition.
- the diffusion barrier and copper seed layer are deposited on the wafer by a vacuum process, such as physical vapor deposition (PVD).
- PVD physical vapor deposition
- the thick copper-conducting layer is deposited by a wet process, such as electrochemical deposition (ECD).
- the wafer is exposed to the atmosphere for a period before being transferred to the deposition tool.
- Backlogs and mismatches in the machine times for wafer cleaning and seed layer deposition, or deposition tool break-down, can extend this period to several hours or even days.
- barrier layer deposition is associated with delamination of the insulating layer or barrier layer from the wafer.
- the present invention provides a method of forming a barrier layer over a semiconductor substrate.
- the method comprises forming an opening in an insulating layer located over a substrate thereby uncovering an underlying copper layer.
- the opening and underlying copper layer are exposed to a plasma-free reducing atmosphere in the presence of a thermal anneal.
- a barrier layer is deposited in the exposed opening and on the exposed underlying copper layer.
- the present invention provides a method of manufacturing an integrated circuit.
- the method comprises forming an active device over a semiconductor wafer and forming a copper interconnect in an insulating layer located over the active device.
- Forming the copper interconnect comprises forming an opening to uncover an underlying copper layer, exposing the opening and underlying copper layer as described above and depositing a barrier layer in the exposed opening and on the exposed underlying copper layer.
- Forming the copper interconnect also comprises forming a copper seed layer on the barrier layer and electrochemically depositing a second copper layer on the copper seed layer.
- the copper interconnect is connected to the active device to form an operative integrated circuit.
- FIGS. 1 to 3 illustrate cross-sectional views of selected steps in a method of forming an exemplary barrier layer over a semiconductor substrate according to the principles of the present invention
- FIGS. 4 to 6 illustrate sectional views of selected steps in a method of manufacturing an exemplary integrated circuit according to the principles of the present invention.
- molecular contaminants from the atmosphere, or residual water or hydrocarbons from wafer cleaning can interact with the insulating layer and with an underlying copper layer uncovered by forming openings in the insulating layer. These molecular contaminants can absorb into the insulating layer during extended delay periods between wafer cleaning and barrier deposition. Molecular contaminants can also interact with the underlying copper layer during extended delays causing oxidation and hydroxylation of the copper. This interaction was determined to be especially strong in non-active areas of the wafer, that is, areas where there are no active devices such as scribe regions. It was further discovered that such interactions in the scribe region often are the root cause of delamination.
- the volume expansion associated with the formation of copper oxides or hydroxides on the underlying copper layer weaken the internal adhesion of multi-layered insulating layers. For instance adhesion can be weakened between a hardmask layer comprising a silicon nitride layer and and organo-silicate glass layer. It is also believed that the rapid heating of the substrate during a degas step barrier layer deposition causes molecular contaminants absorbed in the insulating layer, such as between the silicon nitride layer and organo-silicate glass layer, to release and evaporate. The vaporization of the molecular contaminants during their rapid heating weakens the internal adhesion of multi-layered insulating layers and adhesion of the insulating layer with the underlying copper layer.
- the present invention recognizes, for the first time, the advantages of exposing the opening and underlying copper layer of a semiconductor substrate to a plasma-free reducing atmosphere and thermal anneal. Although discussed in the context of forming a barrier layer in copper interconnects, the present invention can be applied to any situation where it is desirable to protect against the delamination of insulating and barrier layers from a copper surface.
- One embodiment of the present invention is a method of forming a barrier layer. Illustrated in FIGS. 1 to 3 , are cross-sectional views of selected steps in the method to form a barrier layer over a semiconductor substrate according to the principles of the present invention.
- FIG. 1 illustrated is a partially completed copper interconnect 100 located over a semiconductor substrate 110 after forming an opening 120 in an insulating layer 130 located over the substrate 110 .
- the substrate 110 can comprise any material used in the manufacture of integrated circuits, such as a silicon wafer.
- the insulating layer 130 comprises an interlayer or intra-metal dielectric material.
- the opening 120 can comprise any conventional interconnect 100 including lines, vias or trenches.
- conventional lithographic and dry plasma etching procedures can be used to define and form the opening 120 in the insulating layer 130 .
- the opening 120 uncovers an underlying copper layer 140 located in an underlying insulating layer 145 .
- the underlying copper layer 140 comprises any of the above-mentioned types of conventional types of interconnects.
- Molecular contaminants 150 like oxygen and water that are present in the atmosphere above the substrate 110 can react with the underlying copper layer 140 to form copper oxide or copper hydroxide deposits 155 .
- the formation of copper oxide and hydroxide deposits 155 is exacerbated by high humidity environments (e.g., about 60 percent humidity) favored in certain barrier layer fabrication processes.
- molecular contaminants 150 can absorb into the insulating layer 130 .
- the insulating layer 130 comprises a porous low-k dielectric material the absorption of molecular contaminants 150 can be substantial.
- the insulating layer 130 comprises one or more of an organo-silicate glass (OSG) layer 160 , a silicon nitride layer 165 , and a tetraethyl orthosilicate-deposited silicon oxide layer 170 .
- OSG organo-silicate glass
- the molecular contaminants 150 can come from the atmosphere above the substrate 110 .
- the molecular contaminants 150 can come from cleaning residue.
- photoresist is removed from the substrate 110 by one or both of a plasma ash and wet cleaning.
- plasma ashing comprises exposing the substrate 110 to a plasma in the presence of oxygen and carbon tetrafluoride at 200° C., to convert the photoresist into volatile carbon oxides and water vapor.
- the molecular contaminants 150 can comprise residual volatile carbon oxides and water vapor that are not removed by a vacuum system of a plasma ashing tool.
- wet cleaning comprises washing the substrate 110 with an aqueous or organic solvent, and more preferably a fluoride-containing solvent, and more preferably, a pH buffered fluoride-stripper such as ACT® NE-14 (Ashland Specialty Chemical Company, Dublin, Ohio).
- the molecular contaminants 150 can comprise residual solvent remaining on the substrate 110 after washing with the solvent.
- FIG. 2 shows the partially constructed copper interconnect 100 while exposing the opening 120 and the underlying copper layer 140 to a plasma-free reducing atmosphere 200 in the presence of a thermal anneal.
- reducing atmosphere refers to a gas or combination of gases capable of reducing copper oxide to copper metal. While not limiting the scope of the invention by theory, it is believed that the reducing atmosphere 200 and thermal anneal cooperate to reduce the incidence of delamination during barrier layer 110 deposition.
- the reducing atmosphere 200 converts oxidized and hydroxylated copper deposits 155 ( FIG. 1 ) back into elemental copper thereby improving adhesion between the underlying copper layer 140 and the insulating layer 130 .
- Concurrent thermal annealing accelerates the rate of reducing copper oxide and copper hydroxide deposits 155 back to copper metal.
- thermal annealing in the presence of a flow of the reducing atmosphere 200 facilitates desorption and removal of molecular contaminants 150 ( FIG. 1 ) from the insulating layer. For instance, the rate of removal of molecular contaminants 150 in the presence of a flow of the reducing atmosphere 200 is faster than in the presence of a vacuum.
- Removing molecular contaminants 150 from the insulating layer 130 in turn improves adhesion between multiple layers 160 , 165 , 170 in the insulating layer 130 and between the underlying copper layer 140 and the insulating layer 130 .
- Removing molecular contaminants 150 such as water from the insulating layer 130 also beneficially eliminates molecular contaminants 150 that promote the formation of copper oxide or hydroxide deposits 155 on the underlying copper layer 140 .
- a plasma densifies the insulating layer 130 thereby undesirably increasing the insulating layer's 130 dielectric constant.
- An increase in the dielectric constant of the insulating layer 130 is undesirable because this increases the RC delay, the signal propagation time between active devices.
- Some embodiments of the plasma-free reducing atmosphere 200 comprise a reducing gas comprising hydrogen (H 2 ), carbon monoxide or combinations thereof. It is desirable to keep the hydrogen gas content of the plasma-free reducing atmosphere 200 below about 5 percent by volume to avoid explosion hazards.
- Certain preferred embodiments of the plasma-free reducing atmosphere 200 comprise hydrogen and balance an inert gas.
- the inert gas can comprise noble gases, nitrogen or other non-reactive, non-flammable gases well known to those skilled in the art.
- Some preferred plasma-free reducing atmospheres 200 comprise from 1 to 5 percent hydrogen gas and balance a noble gas.
- Other preferred plasma-free reducing atmospheres 200 comprise about 4 percent hydrogen gas and balance argon.
- the thermal anneal comprises holding a temperature of the substrate 110 in a temperature range of about 150° C. to about 300° C. for about 3 to about 6 minutes. More preferably the substrate 110 is held in a temperature range from about 150° C. to about 200° C. In other preferred embodiments the thermal anneal comprises increasing a temperature of the substrate 110 at a rate of less than about 5° C. per second. A slow rate of temperature increase is advantageous because this facilitates the removal of the molecular contaminants 150 from the insulating layer 130 without damaging the insulating layer. As noted above as part of the present invention it was discovered that rapid heating (e.g., heating at a rate of greater than about 8° C. per second) to remove molecular contaminants 150 weakens the internal adhesion of multi-layered insulating layers 160 , 165 , 170 and further weakens adhesion of the insulating layer 130 with the underlying copper layer 170 .
- rapid heating e.g., heating at a rate of greater than about 8° C. per second
- exposure to the reducing atmosphere 200 and thermal anneal is performed in a chamber comprising the reducing atmosphere at a pressure of about 2 Torr.
- the exposure to the reducing atmosphere 200 and thermal anneal can be accomplished in a separate chamber or in one of the same chambers already used in a barrier layer process flow. These instruments are omitted from FIG. 2 for clarity.
- exposure to the reducing atmosphere 200 and thermal anneal are performed in the same chamber as used for plasma ashing.
- exposure is performed in the same physical vapor deposition cluster tool as used for barrier layer deposition. Exposure in the physical vapor deposition cluster tool is preferred in some cases because this minimizes the delay time between exposure to the reducing atmosphere 200 and thermal anneal and barrier layer deposition.
- FIG. 3 illustrates the copper interconnect 100 after depositing a barrier layer 300 in the opening 120 and on the underlying copper layer 140 .
- the barrier layer 300 is deposited after exposure to the plasma-free reducing atmosphere 200 and thermal anneal. It is preferable to deposit the barrier layer within a predefined period after exposure that is 72 hours or less, and more preferably 36 hours or less. If a delay period between exposure and the barrier layer deposition is greater than about 36 to about 72 hours then there is a risk of corroding underlying copper layer 140 or of moisture absorbing into the insulating layer 130 , such as between the organo-silicate glass (OSG) layer 160 and a silicon nitride layer 165 .
- OSG organo-silicate glass
- the opening 120 can be exposed to the plasma-free reducing atmosphere 200 and thermal anneal several times, but more preferably less than four times.
- the barrier layer 300 comprises tantalum, tantalum nitride or combinations thereof.
- the barrier layer 300 deposition is carried out in a conventional copper seed layer deposition tool such as a chemical vapor deposition (CVD), atomic layer deposition (ALD), or more preferably, physical vapor deposition (PVD) tool. These instruments are omitted from FIG. 3 for clarity.
- physical vapor deposition of the barrier layer 300 comprises striking a tantalum target with positively charged argon ions in the presence of nitrogen gas.
- FIG. 3 also depicts the copper interconnect 100 after forming a copper seed layer 310 on the barrier layer 300 and electrochemically depositing a second copper layer 320 on the copper seed layer 310 .
- the copper interconnect 100 is shown after planarizing the substrate 110 to remove portions of the barrier layer 300 , copper seed layer 310 and second copper layer 320 lying outside the opening 120 . Planarizing can be achieved by any conventional process such as chemical mechanical polishing.
- Copper seed layer 310 deposition is preferably carried out in the same PVD tool as used for barrier layer 300 deposition.
- electrochemical deposition is carried out in a tool comprising a bath for electrochemically depositing copper.
- Conventional materials can be used in the electrochemical deposition bath, such as sulphuric acid and copper sulfate in water.
- FIG. 4-6 illustrate an exemplary method of manufacturing an integrated circuit 400 at selected stages of fabrication. Any of the above-described embodiments may be applied to the method of manufacturing the integrated circuit 400 .
- FIG. 4 illustrated the partially completed integrated circuit 400 after forming an active device 405 over a semiconductor substrate 410 .
- active devices comprising conventional transistors, such as a metal-oxide-silicon (MOS) transistor, can be formed over or in the semiconductor substrate 410 .
- MOS metal-oxide-silicon
- the active device 405 can include conventional integrated circuit components, such as MOS components like a doped region 415 , source/drain regions, 420 , 422 and gate structure 425 .
- FIG. 4 also depicts the integrated circuit 400 after forming one or more insulating layers 430 , 432 , 434 over the active device 405 .
- the insulating layers 430 , 432 , 434 comprise any conventional materials including OSG, silicon nitride, silicon oxide or multilayered combinations thereof.
- One skilled in the art would be familiar with conventional methods for forming the insulating layers 430 , 432 , 434 such as CVD or spin-on methodologies.
- FIG. 4 further depicts the integrated circuit 400 after forming one or more via 440 through an insulation layer 430 and contacting the active device 405 .
- Some preferred embodiments of the via 440 comprise tungsten, titanium or combinations thereof.
- the via 440 can be formed using convention techniques such and CVD or PVD. Other materials and methods of forming the via 440 would be readily apparent to one skilled in the art.
- the copper layer 450 is also shown in FIG. 4 .
- the copper layer 450 comprises any conventional interconnecting structure such as a line, via, or trench.
- the copper layer 450 can be formed by any of the above-described copper deposition processes including PVD and ECD or other conventional process.
- FIG. 5 while maintaining reference to FIG. 4 , shown is the integrated circuit 400 after forming an opening 500 in one of the insulating layers 434 .
- forming the opening 500 uncovers the underlying copper layer 450 .
- the opening 500 can be formed as part of a single damascene or dual damascene process using conventional lithographic and etching techniques.
- the opening 500 is formed as part of forming a copper interconnect 510 in one or more insulating layer 434 .
- the copper interconnect 510 comprises any conventional interconnect structure including lines, vias and trenches.
- FIG. 6 illustrates the integrated circuit 400 after exposing the opening 500 and the underlying copper layer 450 to a plasma-free reducing atmosphere in the presence of a thermal anneal. Any of the above-described reducing atmospheres and thermal anneals can be applied.
- FIG. 6 also depicts the integrated circuit 400 after depositing a barrier layer 600 in the exposed opening 500 and on the exposed underlying copper layer 450 .
- FIG. 6 additionally depicts forming a copper seed layer 610 on the barrier layer 600 and electrochemically depositing a second copper layer 620 on the copper seed layer 610 .
- the copper interconnect 510 is thereby connected with the active device 405 .
- One of ordinary skill would understand that the method may further be extended to form any number of additional interconnects located over the copper interconnect 510 240 , and would understand how to connect those interconnects with the active device 405 or other active devices to form an operative integrated circuit 400 .
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Plasma & Fusion (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
The present invention provides, in one embodiment, method of forming a barrier layer 300 over a semiconductor substrate 110. The method comprises forming an opening 120 in an insulating layer 130 located over a substrate thereby uncovering an underlying copper layer 140. The method further comprises exposing the opening and the underlying copper layer to a plasma-free reducing atmosphere 200 in the presence of a thermal anneal. The also comprises depositing a barrier layer in the exposed opening and on the exposed underlying copper layer. Such methods and resulting conductive structures thereof may be advantageously used in methods to manufacture integrated circuits comprising copper interconnects.
Description
- The present invention is directed, in general, to manufacture of semiconductor devices and more specifically to a method for forming a copper interconnect structure.
- The push to sub-0.18 micron multilevel metallized interconnections, such as lines, via, and trenches, and the desire to produce faster semiconductor devices, has resulted in a shift toward the use of copper for making electrical interconnections in ultra-large scale integration circuits. The deposition of copper interconnects are not without difficulties, however. For example, when copper is etched, it tends to be redeposited elsewhere on the semiconductor device, or on the processing chamber. Copper atoms also readily diffuse into silicon-containing dielectric layers. The contamination by copper in unwanted locations can degrade or destroy the performance of active devices in integrated circuits.
- One approach to reducing the problems with copper etching and diffusion to deposit an underlying barrier layer to block the migration of copper atoms into other components of the semiconductor. To facilitate the adhesion of copper to the diffusion barrier, a seed layer of copper is deposited over the diffusion barrier, followed by the deposition of a second thicker copper-conducting layer over the copper seed layer.
- In a typical back-end-of-line integration flow an interlayer or intra-metal insulating layer is deposited on a semiconductor wafer and patterned to form lines, via, and trenches openings. The wafer is then transferred to one or more photoresist cleaning tools and then transferred to a tool for barrier and seed layer deposition. Typically, the diffusion barrier and copper seed layer are deposited on the wafer by a vacuum process, such as physical vapor deposition (PVD). The thick copper-conducting layer is deposited by a wet process, such as electrochemical deposition (ECD).
- Because the wafer cleaning and barrier layer deposition are done on different tools, the wafer is exposed to the atmosphere for a period before being transferred to the deposition tool. Backlogs and mismatches in the machine times for wafer cleaning and seed layer deposition, or deposition tool break-down, can extend this period to several hours or even days. When processing of the wafer is resumed after extended periods barrier layer deposition is associated with delamination of the insulating layer or barrier layer from the wafer.
- Accordingly, what is needed in the art is a method of forming a barrier layer that minimizes delamination and can accommodate a delay between post-patterning wafer cleaning and barrier layer deposition.
- To address the above-discussed deficiencies of the prior art, the present invention provides a method of forming a barrier layer over a semiconductor substrate. The method comprises forming an opening in an insulating layer located over a substrate thereby uncovering an underlying copper layer. The opening and underlying copper layer are exposed to a plasma-free reducing atmosphere in the presence of a thermal anneal. A barrier layer is deposited in the exposed opening and on the exposed underlying copper layer.
- In another embodiment, the present invention provides a method of manufacturing an integrated circuit. The method comprises forming an active device over a semiconductor wafer and forming a copper interconnect in an insulating layer located over the active device. Forming the copper interconnect comprises forming an opening to uncover an underlying copper layer, exposing the opening and underlying copper layer as described above and depositing a barrier layer in the exposed opening and on the exposed underlying copper layer. Forming the copper interconnect also comprises forming a copper seed layer on the barrier layer and electrochemically depositing a second copper layer on the copper seed layer. The copper interconnect is connected to the active device to form an operative integrated circuit.
- The foregoing has outlined preferred and alternative features of the present invention so that those skilled in the art may better understand the detailed description of the invention that follows. Additional features of the invention will be described hereinafter that form the subject of the claims of the invention. Those skilled in the art should appreciate that they can readily use the disclosed conception and specific embodiment as a basis for designing or modifying other structures for carrying out the same purposes of the present invention. Those skilled in the art should also realize that such equivalent constructions do not depart from the scope of the invention.
- For a more complete understanding of the present invention, reference is now made to the following detailed description taken in conjunction with the accompanying figures. It is emphasized that various features may not be drawn to scale. In fact, the dimensions of various features may be arbitrarily increased or reduced for clarity of discussion. In addition, it is emphasized that some circuit components may not be illustrated for clarity of discussion. Reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
- FIGS. 1 to 3 illustrate cross-sectional views of selected steps in a method of forming an exemplary barrier layer over a semiconductor substrate according to the principles of the present invention; and
- FIGS. 4 to 6 illustrate sectional views of selected steps in a method of manufacturing an exemplary integrated circuit according to the principles of the present invention.
- As part of the present invention, it was discovered that molecular contaminants from the atmosphere, or residual water or hydrocarbons from wafer cleaning, can interact with the insulating layer and with an underlying copper layer uncovered by forming openings in the insulating layer. These molecular contaminants can absorb into the insulating layer during extended delay periods between wafer cleaning and barrier deposition. Molecular contaminants can also interact with the underlying copper layer during extended delays causing oxidation and hydroxylation of the copper. This interaction was determined to be especially strong in non-active areas of the wafer, that is, areas where there are no active devices such as scribe regions. It was further discovered that such interactions in the scribe region often are the root cause of delamination.
- It is believed that the volume expansion associated with the formation of copper oxides or hydroxides on the underlying copper layer weaken the internal adhesion of multi-layered insulating layers. For instance adhesion can be weakened between a hardmask layer comprising a silicon nitride layer and and organo-silicate glass layer. It is also believed that the rapid heating of the substrate during a degas step barrier layer deposition causes molecular contaminants absorbed in the insulating layer, such as between the silicon nitride layer and organo-silicate glass layer, to release and evaporate. The vaporization of the molecular contaminants during their rapid heating weakens the internal adhesion of multi-layered insulating layers and adhesion of the insulating layer with the underlying copper layer.
- The present invention recognizes, for the first time, the advantages of exposing the opening and underlying copper layer of a semiconductor substrate to a plasma-free reducing atmosphere and thermal anneal. Although discussed in the context of forming a barrier layer in copper interconnects, the present invention can be applied to any situation where it is desirable to protect against the delamination of insulating and barrier layers from a copper surface.
- One embodiment of the present invention is a method of forming a barrier layer. Illustrated in FIGS. 1 to 3, are cross-sectional views of selected steps in the method to form a barrier layer over a semiconductor substrate according to the principles of the present invention.
- Turning first to
FIG. 1 , illustrated is a partially completedcopper interconnect 100 located over asemiconductor substrate 110 after forming anopening 120 in aninsulating layer 130 located over thesubstrate 110. Thesubstrate 110 can comprise any material used in the manufacture of integrated circuits, such as a silicon wafer. In some preferred embodiments, theinsulating layer 130 comprises an interlayer or intra-metal dielectric material. The opening 120 can comprise anyconventional interconnect 100 including lines, vias or trenches. One of ordinary skill in the art would be familiar with the techniques for forming theopening 120. For example, conventional lithographic and dry plasma etching procedures can be used to define and form theopening 120 in theinsulating layer 130. - As further illustrated in
FIG. 1 forming theopening 120 uncovers anunderlying copper layer 140 located in an underlyinginsulating layer 145. Theunderlying copper layer 140 comprises any of the above-mentioned types of conventional types of interconnects.Molecular contaminants 150 like oxygen and water that are present in the atmosphere above thesubstrate 110 can react with theunderlying copper layer 140 to form copper oxide orcopper hydroxide deposits 155. The formation of copper oxide andhydroxide deposits 155 is exacerbated by high humidity environments (e.g., about 60 percent humidity) favored in certain barrier layer fabrication processes. - As also illustrated in
FIG. 1 ,molecular contaminants 150, such as water or hydrocarbons, can absorb into theinsulating layer 130. In some embodiments such as when the insulatinglayer 130 comprises a porous low-k dielectric material the absorption ofmolecular contaminants 150 can be substantial. This is the case when the insulatinglayer 130 comprises one or more of an organo-silicate glass (OSG)layer 160, asilicon nitride layer 165, and a tetraethyl orthosilicate-depositedsilicon oxide layer 170. - As noted above the
molecular contaminants 150 can come from the atmosphere above thesubstrate 110. Alternatively, themolecular contaminants 150 can come from cleaning residue. In some preferred embodiments, after forming theopening 120, but before depositing the barrier layer, photoresist is removed from thesubstrate 110 by one or both of a plasma ash and wet cleaning. In some preferred embodiments plasma ashing comprises exposing thesubstrate 110 to a plasma in the presence of oxygen and carbon tetrafluoride at 200° C., to convert the photoresist into volatile carbon oxides and water vapor. Themolecular contaminants 150 can comprise residual volatile carbon oxides and water vapor that are not removed by a vacuum system of a plasma ashing tool. - In other preferred embodiments, wet cleaning comprises washing the
substrate 110 with an aqueous or organic solvent, and more preferably a fluoride-containing solvent, and more preferably, a pH buffered fluoride-stripper such as ACT® NE-14 (Ashland Specialty Chemical Company, Dublin, Ohio). Themolecular contaminants 150 can comprise residual solvent remaining on thesubstrate 110 after washing with the solvent. - With continued reference to
FIG. 1 ,FIG. 2 shows the partially constructedcopper interconnect 100 while exposing theopening 120 and theunderlying copper layer 140 to a plasma-free reducingatmosphere 200 in the presence of a thermal anneal. The term reducing atmosphere as used herein refers to a gas or combination of gases capable of reducing copper oxide to copper metal. While not limiting the scope of the invention by theory, it is believed that the reducingatmosphere 200 and thermal anneal cooperate to reduce the incidence of delamination duringbarrier layer 110 deposition. - The reducing
atmosphere 200 converts oxidized and hydroxylated copper deposits 155 (FIG. 1 ) back into elemental copper thereby improving adhesion between theunderlying copper layer 140 and the insulatinglayer 130. Concurrent thermal annealing accelerates the rate of reducing copper oxide andcopper hydroxide deposits 155 back to copper metal. Additionally, thermal annealing in the presence of a flow of the reducingatmosphere 200 facilitates desorption and removal of molecular contaminants 150 (FIG. 1 ) from the insulating layer. For instance, the rate of removal ofmolecular contaminants 150 in the presence of a flow of the reducingatmosphere 200 is faster than in the presence of a vacuum. Removingmolecular contaminants 150 from the insulatinglayer 130 in turn improves adhesion betweenmultiple layers layer 130 and between theunderlying copper layer 140 and the insulatinglayer 130. Removingmolecular contaminants 150 such as water from the insulatinglayer 130 also beneficially eliminatesmolecular contaminants 150 that promote the formation of copper oxide orhydroxide deposits 155 on theunderlying copper layer 140. - It is important that the reducing
atmosphere 200 and thermal anneal be done in a plasma-free environment. A plasma densifies the insulatinglayer 130 thereby undesirably increasing the insulating layer's 130 dielectric constant. An increase in the dielectric constant of the insulatinglayer 130 is undesirable because this increases the RC delay, the signal propagation time between active devices. - Some embodiments of the plasma-free reducing
atmosphere 200 comprise a reducing gas comprising hydrogen (H2), carbon monoxide or combinations thereof. It is desirable to keep the hydrogen gas content of the plasma-free reducingatmosphere 200 below about 5 percent by volume to avoid explosion hazards. Certain preferred embodiments of the plasma-free reducingatmosphere 200 comprise hydrogen and balance an inert gas. The inert gas can comprise noble gases, nitrogen or other non-reactive, non-flammable gases well known to those skilled in the art. Some preferred plasma-free reducingatmospheres 200 comprise from 1 to 5 percent hydrogen gas and balance a noble gas. Other preferred plasma-free reducingatmospheres 200 comprise about 4 percent hydrogen gas and balance argon. - In certain advantageous embodiments the thermal anneal comprises holding a temperature of the
substrate 110 in a temperature range of about 150° C. to about 300° C. for about 3 to about 6 minutes. More preferably thesubstrate 110 is held in a temperature range from about 150° C. to about 200° C. In other preferred embodiments the thermal anneal comprises increasing a temperature of thesubstrate 110 at a rate of less than about 5° C. per second. A slow rate of temperature increase is advantageous because this facilitates the removal of themolecular contaminants 150 from the insulatinglayer 130 without damaging the insulating layer. As noted above as part of the present invention it was discovered that rapid heating (e.g., heating at a rate of greater than about 8° C. per second) to removemolecular contaminants 150 weakens the internal adhesion of multi-layered insulatinglayers layer 130 with theunderlying copper layer 170. - In some preferred embodiments exposure to the reducing
atmosphere 200 and thermal anneal is performed in a chamber comprising the reducing atmosphere at a pressure of about 2 Torr. The exposure to the reducingatmosphere 200 and thermal anneal can be accomplished in a separate chamber or in one of the same chambers already used in a barrier layer process flow. These instruments are omitted fromFIG. 2 for clarity. In some cases, for instance, exposure to the reducingatmosphere 200 and thermal anneal are performed in the same chamber as used for plasma ashing. In other cases exposure is performed in the same physical vapor deposition cluster tool as used for barrier layer deposition. Exposure in the physical vapor deposition cluster tool is preferred in some cases because this minimizes the delay time between exposure to the reducingatmosphere 200 and thermal anneal and barrier layer deposition. - Referring now to
FIG. 3 , while maintaining reference toFIGS. 1-2 ,FIG. 3 illustrates thecopper interconnect 100 after depositing abarrier layer 300 in theopening 120 and on theunderlying copper layer 140. Thebarrier layer 300 is deposited after exposure to the plasma-free reducingatmosphere 200 and thermal anneal. It is preferable to deposit the barrier layer within a predefined period after exposure that is 72 hours or less, and more preferably 36 hours or less. If a delay period between exposure and the barrier layer deposition is greater than about 36 to about 72 hours then there is a risk of corrodingunderlying copper layer 140 or of moisture absorbing into the insulatinglayer 130, such as between the organo-silicate glass (OSG)layer 160 and asilicon nitride layer 165. In such cases it is desirable to repeat the exposure to the plasma-free reducingatmosphere 200 and thermal anneal before depositing thebarrier layer 300. In some cases for example exposure to the plasma-free reducingatmosphere 200 is repeated if a delay period between the exposing and depositing thebarrier layer 300 is greater than about 36 hours. Theopening 120 can be exposed to the plasma-free reducingatmosphere 200 and thermal anneal several times, but more preferably less than four times. - In certain preferred embodiments the
barrier layer 300 comprises tantalum, tantalum nitride or combinations thereof. Preferably, thebarrier layer 300 deposition is carried out in a conventional copper seed layer deposition tool such as a chemical vapor deposition (CVD), atomic layer deposition (ALD), or more preferably, physical vapor deposition (PVD) tool. These instruments are omitted fromFIG. 3 for clarity. In some preferred embodiments physical vapor deposition of thebarrier layer 300 comprises striking a tantalum target with positively charged argon ions in the presence of nitrogen gas. -
FIG. 3 also depicts thecopper interconnect 100 after forming acopper seed layer 310 on thebarrier layer 300 and electrochemically depositing asecond copper layer 320 on thecopper seed layer 310. Thecopper interconnect 100 is shown after planarizing thesubstrate 110 to remove portions of thebarrier layer 300,copper seed layer 310 andsecond copper layer 320 lying outside theopening 120. Planarizing can be achieved by any conventional process such as chemical mechanical polishing. - Any conventional procedures can be used for depositing the
copper seed layer 310 and thesecond copper layer 320.Copper seed layer 310 deposition is preferably carried out in the same PVD tool as used forbarrier layer 300 deposition. Preferably electrochemical deposition is carried out in a tool comprising a bath for electrochemically depositing copper. Conventional materials can be used in the electrochemical deposition bath, such as sulphuric acid and copper sulfate in water. - Another aspect of the present invention is a method of manufacturing an integrated circuit.
FIG. 4-6 illustrate an exemplary method of manufacturing anintegrated circuit 400 at selected stages of fabrication. Any of the above-described embodiments may be applied to the method of manufacturing theintegrated circuit 400. - Turning to
FIG. 4 , illustrated the partially completedintegrated circuit 400 after forming anactive device 405 over asemiconductor substrate 410. Of course, any number of active devices comprising conventional transistors, such as a metal-oxide-silicon (MOS) transistor, can be formed over or in thesemiconductor substrate 410. Theactive device 405 can include conventional integrated circuit components, such as MOS components like a dopedregion 415, source/drain regions, 420, 422 andgate structure 425. -
FIG. 4 also depicts theintegrated circuit 400 after forming one or moreinsulating layers active device 405. The insulatinglayers layers -
FIG. 4 further depicts theintegrated circuit 400 after forming one or more via 440 through aninsulation layer 430 and contacting theactive device 405. Some preferred embodiments of the via 440 comprise tungsten, titanium or combinations thereof. The via 440 can be formed using convention techniques such and CVD or PVD. Other materials and methods of forming the via 440 would be readily apparent to one skilled in the art. - Also shown in
FIG. 4 is acopper layer 450 formed in one of the insulatinglayers 432 and in contact with the via 440. Thecopper layer 450 comprises any conventional interconnecting structure such as a line, via, or trench. Thecopper layer 450 can be formed by any of the above-described copper deposition processes including PVD and ECD or other conventional process. - Turning now to
FIG. 5 , while maintaining reference toFIG. 4 , shown is theintegrated circuit 400 after forming anopening 500 in one of the insulating layers 434. As illustrated inFIG. 5 , forming theopening 500 uncovers theunderlying copper layer 450. Theopening 500 can be formed as part of a single damascene or dual damascene process using conventional lithographic and etching techniques. Theopening 500 is formed as part of forming acopper interconnect 510 in one or moreinsulating layer 434. Like thecopper layer 450, thecopper interconnect 510 comprises any conventional interconnect structure including lines, vias and trenches. - With continuing reference to
FIGS. 4-5 ,FIG. 6 illustrates theintegrated circuit 400 after exposing theopening 500 and theunderlying copper layer 450 to a plasma-free reducing atmosphere in the presence of a thermal anneal. Any of the above-described reducing atmospheres and thermal anneals can be applied.FIG. 6 also depicts theintegrated circuit 400 after depositing abarrier layer 600 in the exposedopening 500 and on the exposedunderlying copper layer 450. -
FIG. 6 additionally depicts forming acopper seed layer 610 on thebarrier layer 600 and electrochemically depositing asecond copper layer 620 on thecopper seed layer 610. Thecopper interconnect 510 is thereby connected with theactive device 405. One of ordinary skill would understand that the method may further be extended to form any number of additional interconnects located over thecopper interconnect 510 240, and would understand how to connect those interconnects with theactive device 405 or other active devices to form an operativeintegrated circuit 400. - Although the present invention has been described in detail, those skilled in the art should understand that they can make various changes, substitutions and alterations herein without departing from the scope of the invention in its broadest form.
Claims (17)
1. A method of forming a barrier layer over a semiconductor substrate, comprising:
forming an opening in an insulating layer located over a substrate thereby uncovering an underlying copper layer;
exposing said opening and said underlying copper layer to a plasma-free reducing atmosphere comprising hydrogen and balance an inert gas in the presence of a thermal anneal wherein said thermal anneal comprises holding a temperature of said substrate in a temperature range of about 150° C. to about 300° C. for about 3 to about 6 minutes; and
depositing a barrier layer in said exposed opening and on said exposed underlying copper layer.
2. The method as recited in claim 1 , wherein said plasma-free reducing atmosphere comprises a reducing gas comprising hydrogen, carbon monoxide or combinations thereof.
3. The method as recited in claim 1 , said plasma-free reducing atmosphere comprises hydrogen and balance an inert gas.
4. The method as recited in claim 1 , wherein said plasma-free reducing atmosphere comprises from about 1 to about 5 percent hydrogen gas and balance a noble gas.
5. The method as recited in claim 1 , wherein said plasma-free reducing atmosphere comprises about 4 percent hydrogen gas and said inert gas comprises argon.
7. The method as recited in claim 1 , wherein said thermal anneal comprises increasing a temperature of said substrate at a rate of less than about 5° C. per second.
8. The method as recited in claim 1 , wherein said exposing is performed in a chamber comprising said reducing atmosphere at a pressure of about 2 Torr.
9. The method as recited in claim 1 , wherein said exposing is repeated if a delay period between said exposing and said depositing is greater than about 36 hours.
10. The method as recited in claim 1 , wherein said insulating layer comprises one or more layers of organo-silicate glass (OSG), silicon nitride, tetraethyl orthosilicate (TEOS) or combinations thereof.
11. The method as recited in claim 1 , wherein said barrier layer comprises tantalum, tantalum nitride or combinations thereof.
12. The method as recited in claim 1 , further comprising wet cleaning said opening before said exposing.
13. The method as recited in claim 1 , further comprising forming a copper seed layer on said barrier layer and electrochemically depositing a second copper layer on said copper seed layer.
14. A method of manufacturing an integrated circuit comprising:
forming an active device over a semiconductor wafer;
forming a copper interconnect in an insulating layer located over said active device comprising:
forming an opening in said insulating layer thereby uncovering an underlying copper layer;
exposing said opening and said underlying copper layer to a plasma-free reducing atmosphere comprising hydrogen and balance an inert gas in the presence of a thermal anneal wherein said thermal anneal comprises holding a temperature of said substrate in a range of about 150° C. to about 300° C. for about 3 to about 6 minutes;
depositing a barrier layer in said exposed opening and on said exposed underlying copper layer;
forming a copper seed layer on said barrier layer; and
electrochemically depositing a second copper layer on said copper seed layer; and
connecting said copper interconnect with said active device to form an operative integrated circuit.
15. The method as recited in claim 14 , wherein said plasma-free reducing atmosphere comprises a reducing gas comprising hydrogen, carbon monoxide or combinations thereof
17. The method as recited in claim 14 , wherein said plasma-free reducing atmosphere comprises from 1 to 5 percent hydrogen gas and balance a noble gas.
19. The method as recited in claim 14 , wherein said thermal anneal comprises increasing a temperature of said substrate at a rate of less than about 5° C. per second.
20. The method as recited in claim 14 , further comprising wet cleaning said opening before said exposing.
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/151,154 US7144808B1 (en) | 2005-06-13 | 2005-06-13 | Integration flow to prevent delamination from copper |
CNA2006800209881A CN101199046A (en) | 2005-06-13 | 2006-06-13 | Integration flow to prevent delamination from copper |
KR1020087000746A KR20080015931A (en) | 2005-06-13 | 2006-06-13 | Copper Peel-proof Semiconductor Device and Manufacturing Method Thereof |
PCT/US2006/022868 WO2006138240A1 (en) | 2005-06-13 | 2006-06-13 | Prevention of copper delamination in semiconductor device |
JP2008516990A JP2008544524A (en) | 2005-06-13 | 2006-06-13 | Avoiding copper delamination in semiconductor devices |
EP06772959.0A EP1894233B1 (en) | 2005-06-13 | 2006-06-13 | Prevention of copper delamination in semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/151,154 US7144808B1 (en) | 2005-06-13 | 2005-06-13 | Integration flow to prevent delamination from copper |
Publications (2)
Publication Number | Publication Date |
---|---|
US7144808B1 US7144808B1 (en) | 2006-12-05 |
US20060281308A1 true US20060281308A1 (en) | 2006-12-14 |
Family
ID=37480598
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/151,154 Active 2025-07-23 US7144808B1 (en) | 2005-06-13 | 2005-06-13 | Integration flow to prevent delamination from copper |
Country Status (6)
Country | Link |
---|---|
US (1) | US7144808B1 (en) |
EP (1) | EP1894233B1 (en) |
JP (1) | JP2008544524A (en) |
KR (1) | KR20080015931A (en) |
CN (1) | CN101199046A (en) |
WO (1) | WO2006138240A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070134899A1 (en) * | 2005-12-12 | 2007-06-14 | Fujitsu Limited | Manufacture method for semiconductor device using damascene method |
US20070161131A1 (en) * | 2005-12-28 | 2007-07-12 | Dongbu Electronics Co., Ltd. | Measurement method for low-k material |
US8962469B2 (en) | 2012-02-16 | 2015-02-24 | Infineon Technologies Ag | Methods of stripping resist after metal deposition |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100708529B1 (en) * | 2005-12-14 | 2007-04-16 | 동부일렉트로닉스 주식회사 | Copper wiring deposition method and apparatus |
CN103426751B (en) * | 2012-05-14 | 2018-09-07 | 中芯国际集成电路制造(上海)有限公司 | The forming method of semiconductor structure |
US20140024213A1 (en) * | 2012-07-18 | 2014-01-23 | Globalfoundries Inc. | Processes for forming integrated circuits with post-patterning treament |
CN103700699A (en) * | 2013-12-19 | 2014-04-02 | 深圳市华星光电技术有限公司 | Gate metal structure and manufacturing method thereof |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6130156A (en) * | 1998-04-01 | 2000-10-10 | Texas Instruments Incorporated | Variable doping of metal plugs for enhanced reliability |
US6998343B1 (en) * | 2003-11-24 | 2006-02-14 | Lsi Logic Corporation | Method for creating barrier layers for copper diffusion |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6218303B1 (en) * | 1998-12-11 | 2001-04-17 | Vlsi Technology, Inc. | Via formation using oxide reduction of underlying copper |
KR100446316B1 (en) * | 2002-03-30 | 2004-09-01 | 주식회사 하이닉스반도체 | Method for forming a contact plug in semiconductor device |
KR100482180B1 (en) * | 2002-12-16 | 2005-04-14 | 동부아남반도체 주식회사 | Fabricating method of semiconductor device |
CN101457338B (en) | 2003-02-14 | 2011-04-27 | 应用材料股份有限公司 | Cleaning of native oxide with hydrogen-containing radicals |
JP3998609B2 (en) * | 2003-07-28 | 2007-10-31 | 株式会社東芝 | Insulating structure, semiconductor device, and method of manufacturing semiconductor device |
US20050059233A1 (en) * | 2003-09-12 | 2005-03-17 | Ming-Tsong Wang | Process for forming metal damascene structure to prevent dielectric layer peeling |
-
2005
- 2005-06-13 US US11/151,154 patent/US7144808B1/en active Active
-
2006
- 2006-06-13 JP JP2008516990A patent/JP2008544524A/en not_active Abandoned
- 2006-06-13 WO PCT/US2006/022868 patent/WO2006138240A1/en active Application Filing
- 2006-06-13 EP EP06772959.0A patent/EP1894233B1/en not_active Ceased
- 2006-06-13 KR KR1020087000746A patent/KR20080015931A/en not_active Ceased
- 2006-06-13 CN CNA2006800209881A patent/CN101199046A/en active Pending
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6130156A (en) * | 1998-04-01 | 2000-10-10 | Texas Instruments Incorporated | Variable doping of metal plugs for enhanced reliability |
US6998343B1 (en) * | 2003-11-24 | 2006-02-14 | Lsi Logic Corporation | Method for creating barrier layers for copper diffusion |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070134899A1 (en) * | 2005-12-12 | 2007-06-14 | Fujitsu Limited | Manufacture method for semiconductor device using damascene method |
US8101513B2 (en) * | 2005-12-12 | 2012-01-24 | Fujitsu Limited | Manufacture method for semiconductor device using damascene method |
US20070161131A1 (en) * | 2005-12-28 | 2007-07-12 | Dongbu Electronics Co., Ltd. | Measurement method for low-k material |
US8962469B2 (en) | 2012-02-16 | 2015-02-24 | Infineon Technologies Ag | Methods of stripping resist after metal deposition |
Also Published As
Publication number | Publication date |
---|---|
WO2006138240A1 (en) | 2006-12-28 |
EP1894233A4 (en) | 2010-12-22 |
EP1894233B1 (en) | 2013-04-10 |
CN101199046A (en) | 2008-06-11 |
KR20080015931A (en) | 2008-02-20 |
US7144808B1 (en) | 2006-12-05 |
EP1894233A1 (en) | 2008-03-05 |
JP2008544524A (en) | 2008-12-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7700479B2 (en) | Cleaning processes in the formation of integrated circuit interconnect structures | |
KR100516337B1 (en) | Semiconductor device and manufacturing method thereof | |
US6797633B2 (en) | In-situ plasma ash/treatment after via etch of low-k films for poison-free dual damascene trench patterning | |
TWI234846B (en) | Method of forming multi layer conductive line in semiconductor device | |
US7655556B2 (en) | Interconnect structures for semiconductor devices | |
US7480990B2 (en) | Method of making conductor contacts having enhanced reliability | |
KR100887225B1 (en) | Semiconductor device manufacturing method | |
US7378350B2 (en) | Formation of low resistance via contacts in interconnect structures | |
JP7343619B2 (en) | Process integrated approach for selective metals by filling | |
EP1894233B1 (en) | Prevention of copper delamination in semiconductor device | |
US20160172231A1 (en) | Method for residue-free block pattern transfer onto metal interconnects for air gap formation | |
US7067441B2 (en) | Damage-free resist removal process for ultra-low-k processing | |
US6881661B2 (en) | Manufacturing method of semiconductor device | |
US6812113B1 (en) | Process for achieving intermetallic and/or intrametallic air isolation in an integrated circuit, and integrated circuit obtained | |
US6620560B2 (en) | Plasma treatment of low-k dielectric films to improve patterning | |
TWI235455B (en) | Method for manufacturing semiconductor device | |
CN113314454B (en) | Interconnect structure and method of forming the same | |
KR100603703B1 (en) | Photoresist removal method and metal wiring formation method of semiconductor device using same | |
US10867843B2 (en) | Method and system for fabrication semiconductor device | |
US20070155186A1 (en) | OPTIMIZED SiCN CAPPING LAYER | |
KR100414229B1 (en) | Method of simultaneously forming a diffusion barrier and a ohmic contact using titanium nitride | |
KR100698742B1 (en) | Semiconductor device manufacturing method | |
TW202348825A (en) | Selective inhibition for selective metal deposition | |
JP2004140263A (en) | Substrate processing method and wiring structure forming method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AGGARWAL, SANJEEV;TAYLOR, KELLY J.;REEL/FRAME:016694/0700 Effective date: 20050608 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |