US20060125502A1 - System for testing and burning in of integrated circuits - Google Patents
System for testing and burning in of integrated circuits Download PDFInfo
- Publication number
- US20060125502A1 US20060125502A1 US11/013,855 US1385504A US2006125502A1 US 20060125502 A1 US20060125502 A1 US 20060125502A1 US 1385504 A US1385504 A US 1385504A US 2006125502 A1 US2006125502 A1 US 2006125502A1
- Authority
- US
- United States
- Prior art keywords
- substrate
- distribution board
- contactor
- terminals
- distribution
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000012360 testing method Methods 0.000 title claims abstract description 23
- 239000000758 substrate Substances 0.000 claims abstract description 109
- 239000003990 capacitor Substances 0.000 claims abstract description 98
- 239000004020 conductor Substances 0.000 claims abstract description 72
- 239000002861 polymer material Substances 0.000 claims abstract description 6
- 230000009466 transformation Effects 0.000 claims description 4
- 230000007423 decrease Effects 0.000 abstract description 2
- 239000000463 material Substances 0.000 description 6
- 239000002184 metal Substances 0.000 description 5
- 239000000523 sample Substances 0.000 description 3
- 239000002390 adhesive tape Substances 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 239000003989 dielectric material Substances 0.000 description 2
- 229920000642 polymer Polymers 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 229910010293 ceramic material Inorganic materials 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 230000002950 deficient Effects 0.000 description 1
- 238000011143 downstream manufacturing Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000010408 film Substances 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000012811 non-conductive material Substances 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 239000004033 plastic Substances 0.000 description 1
- 229920003023 plastic Polymers 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2855—Environmental, reliability or burn-in testing
- G01R31/286—External aspects, e.g. related to chambers, contacting devices or handlers
- G01R31/2863—Contacting devices, e.g. sockets, burn-in boards or mounting fixtures
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R1/00—Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
- G01R1/02—General constructional details
- G01R1/04—Housings; Supporting members; Arrangements of terminals
- G01R1/0408—Test fixtures or contact fields; Connectors or connecting adaptors; Test clips; Test sockets
- G01R1/0491—Test fixtures or contact fields; Connectors or connecting adaptors; Test clips; Test sockets for testing integrated circuits on wafers, e.g. wafer-level test cartridge
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2855—Environmental, reliability or burn-in testing
- G01R31/2872—Environmental, reliability or burn-in testing related to electrical or environmental aspects, e.g. temperature, humidity, vibration, nuclear radiation
- G01R31/2879—Environmental, reliability or burn-in testing related to electrical or environmental aspects, e.g. temperature, humidity, vibration, nuclear radiation related to electrical aspects, e.g. to voltage or current supply or stimuli or to electrical loads
Definitions
- This invention relates to a system for testing and burning in of integrated circuits of an unsingulated wafer.
- Integrated circuits such as circuits with metal-oxide-semiconductor (MOS) transistors or laser diodes, are usually manufactured in and on wafer substrates. Such a wafer substrate is then “diced” or “singulated” into individual dies, each die having a respective integrated circuit. The die can then be mounted to a supporting substrate for purposes of providing rigidity to the die and for providing power, a ground reference voltage and signals to or from the integrated circuit in the die.
- MOS metal-oxide-semiconductor
- Integrated circuits are usually tested and burned in before being shipped to a customer. It is desirable to identify defective integrated circuits at an early stage for purposes of determining where defects typically occur and for reducing downstream manufacturing and packaging costs. Ideally, some testing is carried out before a wafer is singulated. Burn-in may be performed to induce devices with latent defects to fail, which otherwise would not occur until the integrated circuit had been in use for some time.
- Relatively complex prober-based systems have traditionally been used for burn-in testing of integrated circuits at wafer level.
- Such a system typically has probe contacts and a relatively complex mechanism that can move a wafer in x-, y- and z directions so that die contacts on successive integrated circuits are brought into contact with the probe contacts.
- a test sequence is provided through the probe contacts to each integrated circuit while being exposed to a predetermined temperature profile.
- a system that is used for burn-in or testing integrated circuits of an array of dies of an unsingulated wafer usually has a distribution board for distributing power, a ground reference voltage, and signals in x- and y-directions to distribution board contacts that mirror the die contacts over an x-y area on the wafer substrate.
- a contactor board is located between the distribution board and the wafer, the contactor board having contactor pins that interconnect the distribution board contact terminals in a z-direction with the die contacts.
- such a system together with the unsingulated wafer can then be inserted into a thermal management system such as an oven.
- An interface on the distribution board connects to a connector in the oven so that power, a ground reference voltage and signals can be provided through the connector, the distribution board and the contactor board to or from the integrated circuits.
- the integrated circuits undergo burn-in testing while the temperature of the wafer is controlled.
- the invention generally relates to a system for testing integrated circuits of a plurality of dies of an unsingulated wafer, which generally includes a distribution board which includes a distribution substrate having a plurality of regions to mirror the dies of the unsingulated wafer, a plurality of distribution board terminals at each region, the distribution board terminals at each region including at least one signal, power and reference voltage distribution board terminal, a plurality of distribution board conductors carried by the distribution substrate, including signal, power and reference voltage distribution board conductors connected to the signal, power and reference voltage distribution board terminals, respectively, and at least one distribution board interface, on the distribution substrate, to which the distribution conductors are connected.
- the system includes at least one capacitor, which includes a spaced power and reference voltage capacitor and conductors that are electrically connected to the power and reference voltage distribution board terminals, respectively, of at least one of the regions.
- the capacitor may be carried by the distribution board.
- the power and reference voltage capacitor conductors may be substantially flat planar conductors.
- Each substantially flat planar conductor may have an area comprising a majority of an area of a respective region.
- the distribution board terminals may be contacts, in which case each substantially flat planar capacitor conductor may have a portion formed on a respective contact, the capacitor further including a dielectric layer between the substantially flat planar capacitor conductors.
- Each substantially flat planar conductor may be formed over at least some of the distribution board conductors.
- the system may include a plurality of capacitors, each including spaced power and reference voltage capacitor conductors electrically connected to respective power and reference voltage distribution board terminals of a plurality of the respective regions.
- the system may further include a contactor board, which may include a contactor substrate having a first side facing the distribution substrate and a second opposing side, a first plurality of contactor board terminals on the first side of the distribution board, each contacting a respective one of the distribution board terminals, and a plurality of contactor board terminals on the second side of the contactor substrate, each connected to a respective one of the first plurality of contactor board terminals and each for contacting a respective die contact of a respective one of the dies.
- a contactor board which may include a contactor substrate having a first side facing the distribution substrate and a second opposing side, a first plurality of contactor board terminals on the first side of the distribution board, each contacting a respective one of the distribution board terminals, and a plurality of contactor board terminals on the second side of the contactor substrate, each connected to a respective one of the first plurality of contactor board terminals and each for contacting a respective die contact of a respective one of the dies.
- One of the distribution substrate and the contactor substrate may be a first substrate and the other one of the distribution substrate and the contactor substrate may be a second substrate, the capacitor being mounted to the first substrate, at least one capacitor opening being formed in the second substrate and the capacitor being inserted into the capacitor opening.
- the distribution substrate is the first substrate.
- the system may include a plurality of capacitors, each capacitor being mounted to the first substrate, and a plurality of capacitor openings may be formed in the second substrate, each capacitor being inserted in a respective one of the capacitor openings.
- the contactor board may further include a plurality of pins held by the contactor substrate, each pin having opposing ends that form the respective first and second contactor board terminals.
- the system may include at least one fuse that automatically limits current flowing to at least one of the dies.
- the fuse may be made of a polymer material that limits current flowing therethrough when a temperature thereof increases.
- fuse as used herein should be broadly interpreted and encompass components that are not referred to in the art as “fuses,” i.e., electric disconnects such as sensor-based switches, etc.
- the system may include a discrete electric component mounted to and standing above the distribution substrate, in which case an opening may be formed in a first side of the contactor substrate, the discrete electric component being inserted in the opening.
- a method for testing integrated circuits of a plurality of dies of an unsingulated wafer which includes contacting a plurality of die contacts of the dies of the unsingulated wafer with a plurality of contactor terminals, providing current through a subset of the contactor terminals to the dies, current to each one of the dies flowing through a respective fuse, which limits the current therethrough when a temperature of the fuse increases and at least partially restores current therethrough when the temperature of the fuse decreases.
- FIG. 1 is a cross-sectional side view of a portion of system, according to an embodiment of the invention, that is used for testing integrated circuits of a plurality of dies of an unsingulated wafer;
- FIG. 2 is a top plan view of a power, ground reference voltage, and signal distribution board and capacitors forming part of the system, wherein some of the capacitors are shown at different stages of the manufacture of all the capacitors simultaneously;
- FIG. 3 is a cross-sectional side view illustrating more components of the system
- FIG. 4 is a top plan view representing a portion of a circuit that is formed in the distribution board and specifically showing fuses that are used to limit current to the respective integrated circuits;
- FIG. 5 is a graph illustrating the resistance of one of the fuses on a logarithmic scale against temperature
- FIG. 6 is a perspective view of components of a system, according to another embodiment of the invention, wherein discrete capacitors, e.g., wound capacitors, are mounted to a distribution board; and
- FIG. 7 is a cross-sectional side view of the system of FIG. 6 , specifically showing capacitor openings that are formed in a contactor substrate to accommodate the discrete capacitors standing above the distribution board.
- FIG. 1 of the accompanying drawings illustrates components of a contactor system 10 , according to an embodiment of the invention, that is used for burn-in testing of integrated circuits 12 of an unsingulated wafer 14 .
- the system 10 includes a power, ground reference voltage, and signal distribution board 16 , a plurality of capacitors 18 , and a contactor board 20 .
- Other components such as embedded resistors, etc., that are beyond the scope of the invention are not illustrated or described herein.
- the distribution board 16 includes a distribution substrate 22 , a plurality of distribution board contact terminals 24 , a plurality of distribution board conductors 26 , and a distribution board interface 28 .
- the distribution substrate 22 has a plurality of regions 30 .
- the regions 30 are in rows extending in an x-direction and columns extending in a y-direction to form an x-y array, each region 30 mirroring a respective one of the integrated circuits 12 ( FIG. 1 ).
- More than one capacitor may alternatively be associated with one integrated circuit, or one capacitor may be associated with more than one integrated circuit.
- the distribution substrate 22 includes multiple layers of low k-value (typically three to four) dielectric material, alternated by conductive metal layers.
- the distribution board contact terminals 24 are formed out of an upper one of the conductive metal layers in the distribution substrate 22 .
- Each region 30 has at least one power distribution board contact terminal 24 P, at least one ground reference voltage distribution board contact terminal 24 G, and a number of signal distribution board contact terminals 24 S.
- the location of the power distribution board contact terminal 24 P is identical from one of the regions 30 to the next, as are the locations of the ground reference voltage distribution board contact terminals 24 G and the signal distribution board contact terminals 24 S.
- the distribution board conductors 26 are made out of metal lines that are defined in the conductive metal layers in the distribution substrate 22 and out of vias and plugs that interconnect the metal lines. Each one of the distribution board contact terminals 24 is connected to a respective one of the distribution board conductors 26 .
- the distribution board conductors 26 thus include power, ground reference voltage, and signal distribution board conductors that are connected to the power, ground reference voltage, and signal distribution board contact terminals 24 P, 24 G, and 24 S, respectively.
- the distribution board interface 28 is a connector that is mounted to an edge of the distribution substrate 22 .
- the distribution board conductors 26 are connected to the distribution board interface 28 .
- power, a ground reference voltage, and signals can be provided through the distribution board interface 28 and the distribution board conductors 26 to the distribution board contact terminals 24 .
- the distribution board conductors 26 extend below a surface of the distribution substrate 22 across all of the regions 30 .
- Each capacitor 18 includes a ground reference voltage capacitor conductor 32 , a dielectric layer 34 , and a power capacitor conductor 36 .
- a respective one of the ground reference voltage capacitor conductors 32 is first formed on each of the regions 30 .
- Each respective ground reference voltage capacitor conductor 32 has an area that covers a majority of an area of the respective region 30 . A smaller area may be covered by a respective capacitor conductor if space is limited by other components such as pins, or if more than one capacitor is required for each integrated circuit.
- the ground reference voltage capacitor conductor 32 is formed over some of the distribution board conductors 26 .
- a portion 38 of the ground reference voltage capacitor conductor 32 is formed on a portion only of the ground reference voltage distribution board contact terminal 24 G of the respective region 30 .
- a ground reference voltage can thus be provided through the ground reference voltage distribution board contact terminal 24 G to the ground reference voltage capacitor conductor 32 .
- the ground reference voltage capacitor conductor 32 is not in contact with the power distribution board contact terminal 24 P or any of the signal distribution board contact termninals 24 S.
- a respective dielectric layer 34 is subsequently formed on each one ground reference voltage capacitor conductor 32 .
- Thin film technologies are used to form the dielectric layers 34 .
- the dielectric layers are made of a high k-value (typically at least 300 ) dielectric material.
- Each dielectric layer 34 covers substantially all of the respective ground reference voltage capacitor conductor 32 but is not formed on any of the distribution board contact terminals 24 .
- the power capacitor conductors 36 are then formed on all the dielectric layers 34 .
- Each power capacitor conductor 36 has an area that is approximately the same as the area of the respective ground reference voltage conductor 32 .
- a portion 40 of the power capacitor conductor 36 is located off the respective dielectric layer 34 and is in contact with the respective power distribution board contact terminal 24 P of the respective region 30 . All other edges of the power capacitor conductor 36 are within a periphery of the dielectric layer 34 so that the power capacitor conductor 36 is not in contact with the ground reference voltage capacitor conductor 32 or any of the distribution board contact terminals 24 G and 24 S.
- more than one capacitor may be formed at each one of the regions 30 , either adjacent to one another in an x-y plane or one above the other in a z-direction.
- Each capacitor 18 has substantially flat capacitor conductors 32 and 36 in x-y planes that take up a small amount of space in a z-direction. Notwithstanding the fact that substantially flat capacitor conductors 32 and 36 (as opposed to wound conductors) are formed, the capacitor conductors 32 and 36 form parallel plates over a relatively large area because they can be formed over a majority of an area of each region 30 .
- the contactor board 20 includes a contactor substrate 42 and a plurality of contactor pins 44 .
- the contactor substrate 42 is made out of a non-conductive ceramic material. Other non-conductive materials such as plastics materials may alternatively be used for the contactor substrate 42 .
- the contactor pins 44 are held by the contactor substrate 42 , and each contactor pin 44 has first and second opposing ends 46 and 48 extending from the opposing sides of the contactor substrate 42 .
- Each contactor pin 44 has a respective spring (not shown), and the ends 46 and 48 can be moved toward one another against a spring force of the spring.
- springs may be used instead of springable pins, such as pressured conductive rubber (PCR), three-part system (TPS), or bendable springs. Openings are formed in the contactor substrate 42 in which the contactor pins 44 are located so that the pins extend in a z-direction and their layout matches a layout of the distribution board contactor terminals 24 .
- An alignment mechanism is used to align the contactor board 20 with the distribution board 16 so that the second end 48 of each contactor pin 44 is above a respective one of the distribution board contact terminals 24 .
- the second ends 48 are then brought into contact with the distribution board contact terminals 24 .
- Further movement of the contactor substrate 42 toward the distribution board 16 causes depression of the second ends 48 by the distribution board contact terminals 24 relatively toward the contactor substrate 42 .
- the spring forces of the springs create forces between the second ends 48 and the distribution board contact terminals 24 , and thus ensure proper contact.
- the contactor substrate 42 is then mounted to the distribution substrate 22 .
- the assembled system 10 can then be used to test the integrated circuits 12 of the unsingulated wafer 14 .
- the unsingulated wafer 14 includes a semiconductor wafer substrate 50 with the integrated circuits 12 formed thereon.
- a plurality of die contacts 52 are formed on the integrated circuits 12 , to which power, a ground reference voltage and signals can be provided to or from the integrated circuits 12 .
- the wafer substrate 50 will be singulated along scribe streets 54 into individual dies.
- the unsingulated wafer 14 is placed face-down on the first ends 46 of the contactor pins 44 .
- a layout of the die contacts 52 is a mirror image of the layout of the distribution board contact terminals 24 , i.e., there is no x-y transformation from the distribution board contact terminals 24 to the die contacts 52 , although an x-y transformation may be possible in a different embodiment.
- Each one of the die contacts 52 is in contact with a respective first end 46 of a respective contact pin 44 .
- a vacuum is then created in a space between the contactor substrate 42 and the unsingulated wafer 14 .
- a reduced pressure due to the vacuum creates forces that maintain the die contacts 52 in proper contact with the first ends 46 of the contactor pins 44 .
- the pressure may be increased on the outside utilizing auxiliary apparatus, thereby also creating a pressure differential between the outside and the inside.
- Power, a ground reference voltage, and signals can then be provided through the distribution board conductors 26 , the distribution board contact terminals 24 , the contactor pins 44 , and the die contacts 52 to or from the integrated circuits 12 .
- the capacitors 18 store charge close to the integrated circuits 12 to avoid power spikes and provide a circuit that reduces perturbations in the voltage difference between power and ground pins when the integrated circuits 12 are tested.
- the pressure differential due to the vacuum is released and the unsingulated wafer 14 is removed from the system 10 . Another unsingulated wafer may then be tested in a similar manner.
- FIG. 3 illustrates further components of the system 10 , including a wafer carrier cover 56 , a resilient o-ring seal 58 , and a valve 60 .
- the contactor substrate 42 is mounted to the distribution substrate 22 by fastener screws 61 , or may be bonded in another embodiment.
- the seal 58 is positioned on the distribution board 16 around the contactor board 20 .
- the wafer 14 is held by the wafer carrier cover 56 .
- the wafer carrier cover 56 is then located on the seal 58 .
- a suction passage 62 is formed through the wafer carrier cover 56 . Except for the suction passage 62 , an enclosed volume is defined within the seal 58 , the distribution board 16 and below the wafer carrier cover 56 .
- the suction passage 62 is connected inline through the valve 60 and a releasable connector 64 to a pump 66 or pressure reservoir.
- the pump 66 is operated when the connector 64 is connected and the valve 60 is open so that the pump 66 creates a vacuum below the wafer carrier cover 56 . With the vacuum created, the valve 60 is closed, and the connector 64 is released with the vacuum being maintained with the valve 60 .
- the system 10 including the valve 60 is then placed in a thermal management system such as an oven, and the distribution board interface 28 is connected to a connector in the thermal management system.
- the thermal management system may also have the capability to dynamically maintain the vacuum.
- the thermal management system controls the temperature of the wafer 14 while power, a ground reference voltage and signals are provided through the connector to the distribution board interface 28 .
- the system 10 further includes a plurality of fuses 70 .
- Each fuse 70 is located in a respective one of the distribution board conductors 26 providing power to a respective one of the power distribution board contact terminals 24 P. More than one power distribution board contact terminal may be associated with a respective fuse if space is limited.
- the fuses 70 are located in parallel to one another, so that when one of the fuses 70 reduces current to a respective power distribution board contact terminal 24 P to which it is directly connected, current can still flow to all the other power distribution board contact terminals 24 P.
- Each fuse 70 is made of a polymer with a small resistance at a low temperature so that current can flow therethrough, but with a large resistance when the temperature thereof increases.
- Other non-polymer resettable fuses may alternatively be used, e.g., bimetallic switches or transistor-based switches.
- FIG. 5 illustrates, on the logarithmic scale, that the resistance of the material increases almost linearly from Point 1 to Point 2 , but then increases exponentially from Point 2 past Point 3 to Point 4 with an increase in temperature. If one of the integrated circuits 12 creates a short during testing, the resulting increased current will cause the temperature of the fuse 70 to increase. The increased temperature increases the resistance of the fuse 70 so that the fuse 70 substantially eliminates dangerous or excessive current to the shorted integrated circuit 12 .
- the temperature of the fuse 70 reduces again when testing is terminated and the wafer is removed, and there is then a corresponding reduction in resistance of the fuse 70 so that a “normal” amount of current can again flow through the fuse 70 .
- a die in the same location on a subsequent wafer can then receive power current through the fuse 70 .
- FIGS. 1 and 2 for capacitors 18 could be slightly modified for the fuses 70 .
- the resettable fuses 70 work by providing a conductive matrix between two electrodes.
- an insulating material 34 is provided with a high dielectric constant and high resistance.
- two electrodes with a low resistance material are provided. This material has some resistance so that when current runs therethrough, it acts like any good resistor and heats up. If the current is enough to heat the material up high enough, the material becomes more insulating and eventually (and ideally, abruptly) opens up. As long as a voltage is applied, enough current flows to keep the temperature high enough to be open. When the voltage is turned off, current stops flowing and the fuse 70 resets.
- the fuses 70 allow the contactor system 10 to be inserted and used in a standard burn-in system 80 , i.e., without the need to provide separate power shut-off devices.
- the burn-in system 80 may have an oven wall and the distribution board conductors 26 may be located on a feedthrough board in the oven wall 82 .
- a power source 84 is located on one side of the oven wall 82 and the contactor system 10 is located on an opposing side of the oven wall 82 .
- the burn-in system 80 further includes a user interface 86 , a system controller 88 , a pattern generator 90 , and a signal source 92 , connected to one another in series.
- An operator can use the user interface 86 to load a desired pattern.
- the system controller 88 then controls the pattern generator 90 so that the pattern generator 90 provides the desired pattern to the signal source 92 .
- the signal source 92 then provides signals to the integrated circuits 12 corresponding to the pattern provided by the pattern generator 90 .
- the pattern generator 90 also controls the power source 92 .
- the power source 92 can be controlled by the system controller 88 .
- FIG. 6 illustrates components of a system 110 according to another embodiment of the invention.
- the system 110 includes a distribution board 16 which is the same as the distribution board 16 in FIG. 2 .
- An array of discrete wound capacitors 118 are mounted to the distribution boards 16 instead of the planar capacitors 18 of FIG. 2 .
- a discrete wound capacitor is an off-the-shelf component that can simply be mounted to the distribution board 16 .
- FIG. 7 illustrates an alternative contactor substrate 142 having an array of capacitor openings 144 into a lower portion thereof.
- the openings 144 may alternatively extend all the way through the contactor substrate 142 , depending on how much space should be provided for capacitors.
- Each one of the capacitor openings 144 registers with a respective one of the discrete wound capacitors 118 A so that each capacitor 118 A is inserted into a respective one of the capacitor openings 144 when the contactor substrate 142 and the distribution board 16 are brought together.
- the capacitor openings 144 thus accommodate the discrete wound capacitors 118 A standing above an upper surface of the distribution board 16 .
- Further capacitors 118 B are located outside an area of the contactor substrate 142 and extend past a plane of a lower surface thereof.
- a backing substrate 148 is provided, to which the distribution board 16 is mounted.
- the backing substrate 148 has a plurality of capacitor openings 150 into an upper portion thereof.
- Discrete wound capacitors 118 C are mounted to a lower surface of the distribution board 16 and are accommodated in a respective one of the capacitor openings 150 .
- the fuses 70 are typically discrete components that have to be mounted outside an area of the contactor substrate (reference numeral 42 in FIG. 1 or reference numeral 142 in FIG. 7 ) as with the discrete wound capacitors 118 in FIG. 6 .
- Discrete electric components such as the fuses 70 in FIG. 4 may alternatively be mounted within an area of a contactor substrate and openings may be defined in the contactor substrate to accommodate the fuses.
- fuse as used herein should be broadly interpreted and encompass components that are not referred to in the art as “fuses,” i.e., electric disconnects such as sensor-based switches, etc. It should also be understood that “integrated circuit” includes a circuit that is not necessarily a circuit with MOS transistors, such as a circuit with laser diodes.
- One such device may, for example, be a strip including a substrate with a plurality of dies mounted thereto.
- Another device may be a film frame including an adhesive tape and a plurality of dies held on the adhesive tape.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Engineering & Computer Science (AREA)
- Environmental & Geological Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Power Engineering (AREA)
- Testing Of Individual Semiconductor Devices (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Measuring Leads Or Probes (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
- 1). Field of the Invention
- This invention relates to a system for testing and burning in of integrated circuits of an unsingulated wafer.
- 2). Discussion of Related Art
- Integrated circuits, such as circuits with metal-oxide-semiconductor (MOS) transistors or laser diodes, are usually manufactured in and on wafer substrates. Such a wafer substrate is then “diced” or “singulated” into individual dies, each die having a respective integrated circuit. The die can then be mounted to a supporting substrate for purposes of providing rigidity to the die and for providing power, a ground reference voltage and signals to or from the integrated circuit in the die.
- Integrated circuits are usually tested and burned in before being shipped to a customer. It is desirable to identify defective integrated circuits at an early stage for purposes of determining where defects typically occur and for reducing downstream manufacturing and packaging costs. Ideally, some testing is carried out before a wafer is singulated. Burn-in may be performed to induce devices with latent defects to fail, which otherwise would not occur until the integrated circuit had been in use for some time.
- Relatively complex prober-based systems have traditionally been used for burn-in testing of integrated circuits at wafer level. Such a system typically has probe contacts and a relatively complex mechanism that can move a wafer in x-, y- and z directions so that die contacts on successive integrated circuits are brought into contact with the probe contacts. A test sequence is provided through the probe contacts to each integrated circuit while being exposed to a predetermined temperature profile.
- Certain advances have been made in recent years to simultaneously contact die contacts of integrated circuits of an entire unsingulated wafer, often referred to as “full wafer probing,” and then test the integrated circuits of the entire wafer. A system that is used for burn-in or testing integrated circuits of an array of dies of an unsingulated wafer usually has a distribution board for distributing power, a ground reference voltage, and signals in x- and y-directions to distribution board contacts that mirror the die contacts over an x-y area on the wafer substrate. A contactor board is located between the distribution board and the wafer, the contactor board having contactor pins that interconnect the distribution board contact terminals in a z-direction with the die contacts.
- For performing burn-in, such a system together with the unsingulated wafer can then be inserted into a thermal management system such as an oven. An interface on the distribution board connects to a connector in the oven so that power, a ground reference voltage and signals can be provided through the connector, the distribution board and the contactor board to or from the integrated circuits. The integrated circuits undergo burn-in testing while the temperature of the wafer is controlled.
- The invention generally relates to a system for testing integrated circuits of a plurality of dies of an unsingulated wafer, which generally includes a distribution board which includes a distribution substrate having a plurality of regions to mirror the dies of the unsingulated wafer, a plurality of distribution board terminals at each region, the distribution board terminals at each region including at least one signal, power and reference voltage distribution board terminal, a plurality of distribution board conductors carried by the distribution substrate, including signal, power and reference voltage distribution board conductors connected to the signal, power and reference voltage distribution board terminals, respectively, and at least one distribution board interface, on the distribution substrate, to which the distribution conductors are connected.
- According to one aspect of the invention, the system includes at least one capacitor, which includes a spaced power and reference voltage capacitor and conductors that are electrically connected to the power and reference voltage distribution board terminals, respectively, of at least one of the regions.
- The capacitor may be carried by the distribution board.
- The power and reference voltage capacitor conductors may be substantially flat planar conductors.
- Each substantially flat planar conductor may have an area comprising a majority of an area of a respective region.
- The distribution board terminals may be contacts, in which case each substantially flat planar capacitor conductor may have a portion formed on a respective contact, the capacitor further including a dielectric layer between the substantially flat planar capacitor conductors.
- Each substantially flat planar conductor may be formed over at least some of the distribution board conductors.
- The system may include a plurality of capacitors, each including spaced power and reference voltage capacitor conductors electrically connected to respective power and reference voltage distribution board terminals of a plurality of the respective regions.
- The system may further include a contactor board, which may include a contactor substrate having a first side facing the distribution substrate and a second opposing side, a first plurality of contactor board terminals on the first side of the distribution board, each contacting a respective one of the distribution board terminals, and a plurality of contactor board terminals on the second side of the contactor substrate, each connected to a respective one of the first plurality of contactor board terminals and each for contacting a respective die contact of a respective one of the dies.
- One of the distribution substrate and the contactor substrate may be a first substrate and the other one of the distribution substrate and the contactor substrate may be a second substrate, the capacitor being mounted to the first substrate, at least one capacitor opening being formed in the second substrate and the capacitor being inserted into the capacitor opening.
- Preferably, the distribution substrate is the first substrate.
- The system may include a plurality of capacitors, each capacitor being mounted to the first substrate, and a plurality of capacitor openings may be formed in the second substrate, each capacitor being inserted in a respective one of the capacitor openings.
- There may be no x-y transformation from the first plurality of contactor board terminals to the second plurality of contactor board terminals.
- The contactor board may further include a plurality of pins held by the contactor substrate, each pin having opposing ends that form the respective first and second contactor board terminals.
- The system may include at least one fuse that automatically limits current flowing to at least one of the dies. The fuse may be made of a polymer material that limits current flowing therethrough when a temperature thereof increases.
- It is within the scope of this invention that the term “fuse” as used herein should be broadly interpreted and encompass components that are not referred to in the art as “fuses,” i.e., electric disconnects such as sensor-based switches, etc.
- The system may include a discrete electric component mounted to and standing above the distribution substrate, in which case an opening may be formed in a first side of the contactor substrate, the discrete electric component being inserted in the opening.
- According to another aspect of the invention, a method is provided for testing integrated circuits of a plurality of dies of an unsingulated wafer, which includes contacting a plurality of die contacts of the dies of the unsingulated wafer with a plurality of contactor terminals, providing current through a subset of the contactor terminals to the dies, current to each one of the dies flowing through a respective fuse, which limits the current therethrough when a temperature of the fuse increases and at least partially restores current therethrough when the temperature of the fuse decreases.
- The invention is further described by way of examples with reference to the accompanying drawings wherein:
-
FIG. 1 is a cross-sectional side view of a portion of system, according to an embodiment of the invention, that is used for testing integrated circuits of a plurality of dies of an unsingulated wafer; -
FIG. 2 is a top plan view of a power, ground reference voltage, and signal distribution board and capacitors forming part of the system, wherein some of the capacitors are shown at different stages of the manufacture of all the capacitors simultaneously; -
FIG. 3 is a cross-sectional side view illustrating more components of the system; -
FIG. 4 is a top plan view representing a portion of a circuit that is formed in the distribution board and specifically showing fuses that are used to limit current to the respective integrated circuits; -
FIG. 5 is a graph illustrating the resistance of one of the fuses on a logarithmic scale against temperature; -
FIG. 6 is a perspective view of components of a system, according to another embodiment of the invention, wherein discrete capacitors, e.g., wound capacitors, are mounted to a distribution board; and -
FIG. 7 is a cross-sectional side view of the system ofFIG. 6 , specifically showing capacitor openings that are formed in a contactor substrate to accommodate the discrete capacitors standing above the distribution board. -
FIG. 1 of the accompanying drawings illustrates components of acontactor system 10, according to an embodiment of the invention, that is used for burn-in testing of integratedcircuits 12 of anunsingulated wafer 14. Thesystem 10 includes a power, ground reference voltage, andsignal distribution board 16, a plurality ofcapacitors 18, and acontactor board 20. Other components such as embedded resistors, etc., that are beyond the scope of the invention are not illustrated or described herein. - Referring to
FIG. 2 , thedistribution board 16 includes adistribution substrate 22, a plurality of distribution board contact terminals 24, a plurality ofdistribution board conductors 26, and adistribution board interface 28. - The
distribution substrate 22 has a plurality ofregions 30. Theregions 30 are in rows extending in an x-direction and columns extending in a y-direction to form an x-y array, eachregion 30 mirroring a respective one of the integrated circuits 12 (FIG. 1 ). More than one capacitor may alternatively be associated with one integrated circuit, or one capacitor may be associated with more than one integrated circuit. Thedistribution substrate 22 includes multiple layers of low k-value (typically three to four) dielectric material, alternated by conductive metal layers. - The distribution board contact terminals 24 are formed out of an upper one of the conductive metal layers in the
distribution substrate 22. Eachregion 30 has at least one power distributionboard contact terminal 24P, at least one ground reference voltage distributionboard contact terminal 24G, and a number of signal distributionboard contact terminals 24S. The location of the power distributionboard contact terminal 24P is identical from one of theregions 30 to the next, as are the locations of the ground reference voltage distributionboard contact terminals 24G and the signal distributionboard contact terminals 24S. - The
distribution board conductors 26 are made out of metal lines that are defined in the conductive metal layers in thedistribution substrate 22 and out of vias and plugs that interconnect the metal lines. Each one of the distribution board contact terminals 24 is connected to a respective one of thedistribution board conductors 26. Thedistribution board conductors 26 thus include power, ground reference voltage, and signal distribution board conductors that are connected to the power, ground reference voltage, and signal distributionboard contact terminals - The
distribution board interface 28 is a connector that is mounted to an edge of thedistribution substrate 22. Thedistribution board conductors 26 are connected to thedistribution board interface 28. As such, power, a ground reference voltage, and signals can be provided through thedistribution board interface 28 and thedistribution board conductors 26 to the distribution board contact terminals 24. Although only illustrated in two of theregions 30, it should be understood that thedistribution board conductors 26 extend below a surface of thedistribution substrate 22 across all of theregions 30. - Each
capacitor 18 includes a ground referencevoltage capacitor conductor 32, adielectric layer 34, and apower capacitor conductor 36. - A respective one of the ground reference
voltage capacitor conductors 32 is first formed on each of theregions 30. Each respective ground referencevoltage capacitor conductor 32 has an area that covers a majority of an area of therespective region 30. A smaller area may be covered by a respective capacitor conductor if space is limited by other components such as pins, or if more than one capacitor is required for each integrated circuit. The ground referencevoltage capacitor conductor 32 is formed over some of thedistribution board conductors 26. Aportion 38 of the ground referencevoltage capacitor conductor 32 is formed on a portion only of the ground reference voltage distributionboard contact terminal 24G of therespective region 30. A ground reference voltage can thus be provided through the ground reference voltage distributionboard contact terminal 24G to the ground referencevoltage capacitor conductor 32. The ground referencevoltage capacitor conductor 32 is not in contact with the power distributionboard contact terminal 24P or any of the signal distributionboard contact termninals 24S. - A
respective dielectric layer 34 is subsequently formed on each one ground referencevoltage capacitor conductor 32. Thin film technologies are used to form the dielectric layers 34. The dielectric layers are made of a high k-value (typically at least 300) dielectric material. Eachdielectric layer 34 covers substantially all of the respective ground referencevoltage capacitor conductor 32 but is not formed on any of the distribution board contact terminals 24. - The
power capacitor conductors 36 are then formed on all the dielectric layers 34. Eachpower capacitor conductor 36 has an area that is approximately the same as the area of the respective groundreference voltage conductor 32. Aportion 40 of thepower capacitor conductor 36 is located off therespective dielectric layer 34 and is in contact with the respective power distributionboard contact terminal 24P of therespective region 30. All other edges of thepower capacitor conductor 36 are within a periphery of thedielectric layer 34 so that thepower capacitor conductor 36 is not in contact with the ground referencevoltage capacitor conductor 32 or any of the distributionboard contact terminals regions 30, either adjacent to one another in an x-y plane or one above the other in a z-direction. - One
respective capacitor 18 is thus formed at each one of theregions 30. Eachcapacitor 18 has substantiallyflat capacitor conductors flat capacitor conductors 32 and 36 (as opposed to wound conductors) are formed, thecapacitor conductors region 30. - Referring again to
FIG. 1 , thecontactor board 20 includes acontactor substrate 42 and a plurality of contactor pins 44. Thecontactor substrate 42 is made out of a non-conductive ceramic material. Other non-conductive materials such as plastics materials may alternatively be used for thecontactor substrate 42. The contactor pins 44 are held by thecontactor substrate 42, and eachcontactor pin 44 has first and second opposing ends 46 and 48 extending from the opposing sides of thecontactor substrate 42. Eachcontactor pin 44 has a respective spring (not shown), and theends contactor substrate 42 in which the contactor pins 44 are located so that the pins extend in a z-direction and their layout matches a layout of the distribution board contactor terminals 24. - An alignment mechanism is used to align the
contactor board 20 with thedistribution board 16 so that thesecond end 48 of eachcontactor pin 44 is above a respective one of the distribution board contact terminals 24. The second ends 48 are then brought into contact with the distribution board contact terminals 24. Further movement of thecontactor substrate 42 toward thedistribution board 16 causes depression of the second ends 48 by the distribution board contact terminals 24 relatively toward thecontactor substrate 42. The spring forces of the springs create forces between the second ends 48 and the distribution board contact terminals 24, and thus ensure proper contact. Thecontactor substrate 42 is then mounted to thedistribution substrate 22. - The assembled
system 10 can then be used to test theintegrated circuits 12 of theunsingulated wafer 14. Theunsingulated wafer 14 includes asemiconductor wafer substrate 50 with theintegrated circuits 12 formed thereon. A plurality ofdie contacts 52 are formed on theintegrated circuits 12, to which power, a ground reference voltage and signals can be provided to or from theintegrated circuits 12. After testing, thewafer substrate 50 will be singulated alongscribe streets 54 into individual dies. Theunsingulated wafer 14 is placed face-down on the first ends 46 of the contactor pins 44. A layout of thedie contacts 52 is a mirror image of the layout of the distribution board contact terminals 24, i.e., there is no x-y transformation from the distribution board contact terminals 24 to the diecontacts 52, although an x-y transformation may be possible in a different embodiment. Each one of thedie contacts 52 is in contact with a respectivefirst end 46 of arespective contact pin 44. A vacuum is then created in a space between thecontactor substrate 42 and theunsingulated wafer 14. A reduced pressure due to the vacuum creates forces that maintain thedie contacts 52 in proper contact with the first ends 46 of the contactor pins 44. In another embodiment, the pressure may be increased on the outside utilizing auxiliary apparatus, thereby also creating a pressure differential between the outside and the inside. - Power, a ground reference voltage, and signals can then be provided through the
distribution board conductors 26, the distribution board contact terminals 24, the contactor pins 44, and thedie contacts 52 to or from theintegrated circuits 12. Thecapacitors 18 store charge close to theintegrated circuits 12 to avoid power spikes and provide a circuit that reduces perturbations in the voltage difference between power and ground pins when theintegrated circuits 12 are tested. When testing of theintegrated circuits 12 is completed, the pressure differential due to the vacuum is released and theunsingulated wafer 14 is removed from thesystem 10. Another unsingulated wafer may then be tested in a similar manner. -
FIG. 3 illustrates further components of thesystem 10, including awafer carrier cover 56, a resilient o-ring seal 58, and avalve 60. Thecontactor substrate 42 is mounted to thedistribution substrate 22 byfastener screws 61, or may be bonded in another embodiment. Theseal 58 is positioned on thedistribution board 16 around thecontactor board 20. Thewafer 14 is held by thewafer carrier cover 56. Thewafer carrier cover 56 is then located on theseal 58. Asuction passage 62 is formed through thewafer carrier cover 56. Except for thesuction passage 62, an enclosed volume is defined within theseal 58, thedistribution board 16 and below thewafer carrier cover 56. Thesuction passage 62 is connected inline through thevalve 60 and areleasable connector 64 to apump 66 or pressure reservoir. In use, thepump 66 is operated when theconnector 64 is connected and thevalve 60 is open so that thepump 66 creates a vacuum below thewafer carrier cover 56. With the vacuum created, thevalve 60 is closed, and theconnector 64 is released with the vacuum being maintained with thevalve 60. - The
system 10 including thevalve 60 is then placed in a thermal management system such as an oven, and thedistribution board interface 28 is connected to a connector in the thermal management system. The thermal management system may also have the capability to dynamically maintain the vacuum. The thermal management system controls the temperature of thewafer 14 while power, a ground reference voltage and signals are provided through the connector to thedistribution board interface 28. - As illustrated in
FIG. 4 , thesystem 10 further includes a plurality offuses 70. Eachfuse 70 is located in a respective one of thedistribution board conductors 26 providing power to a respective one of the power distributionboard contact terminals 24P. More than one power distribution board contact terminal may be associated with a respective fuse if space is limited. Thefuses 70 are located in parallel to one another, so that when one of thefuses 70 reduces current to a respective power distributionboard contact terminal 24P to which it is directly connected, current can still flow to all the other power distributionboard contact terminals 24P. - Each
fuse 70 is made of a polymer with a small resistance at a low temperature so that current can flow therethrough, but with a large resistance when the temperature thereof increases. Other non-polymer resettable fuses may alternatively be used, e.g., bimetallic switches or transistor-based switches.FIG. 5 illustrates, on the logarithmic scale, that the resistance of the material increases almost linearly fromPoint 1 toPoint 2, but then increases exponentially fromPoint 2 past Point 3 to Point 4 with an increase in temperature. If one of theintegrated circuits 12 creates a short during testing, the resulting increased current will cause the temperature of thefuse 70 to increase. The increased temperature increases the resistance of thefuse 70 so that thefuse 70 substantially eliminates dangerous or excessive current to the shortedintegrated circuit 12. The temperature of thefuse 70 reduces again when testing is terminated and the wafer is removed, and there is then a corresponding reduction in resistance of thefuse 70 so that a “normal” amount of current can again flow through thefuse 70. A die in the same location on a subsequent wafer can then receive power current through thefuse 70. -
FIGS. 1 and 2 forcapacitors 18 could be slightly modified for thefuses 70. The resettable fuses 70 work by providing a conductive matrix between two electrodes. In the case of acapacitor 18, an insulatingmaterial 34 is provided with a high dielectric constant and high resistance. In the case of thefuse 70, two electrodes with a low resistance material (typically filled polymer material) are provided. This material has some resistance so that when current runs therethrough, it acts like any good resistor and heats up. If the current is enough to heat the material up high enough, the material becomes more insulating and eventually (and ideally, abruptly) opens up. As long as a voltage is applied, enough current flows to keep the temperature high enough to be open. When the voltage is turned off, current stops flowing and thefuse 70 resets. - The
fuses 70 allow thecontactor system 10 to be inserted and used in a standard burn-insystem 80, i.e., without the need to provide separate power shut-off devices. The burn-insystem 80 may have an oven wall and thedistribution board conductors 26 may be located on a feedthrough board in theoven wall 82. Apower source 84 is located on one side of theoven wall 82 and thecontactor system 10 is located on an opposing side of theoven wall 82. - As further illustrated in
FIG. 4 , the burn-insystem 80 further includes auser interface 86, asystem controller 88, apattern generator 90, and asignal source 92, connected to one another in series. An operator can use theuser interface 86 to load a desired pattern. Thesystem controller 88 then controls thepattern generator 90 so that thepattern generator 90 provides the desired pattern to thesignal source 92. Thesignal source 92 then provides signals to theintegrated circuits 12 corresponding to the pattern provided by thepattern generator 90. Thepattern generator 90 also controls thepower source 92. Alternatively, thepower source 92 can be controlled by thesystem controller 88. -
FIG. 6 illustrates components of asystem 110 according to another embodiment of the invention. Thesystem 110 includes adistribution board 16 which is the same as thedistribution board 16 inFIG. 2 . An array ofdiscrete wound capacitors 118 are mounted to thedistribution boards 16 instead of theplanar capacitors 18 ofFIG. 2 . A discrete wound capacitor is an off-the-shelf component that can simply be mounted to thedistribution board 16. -
FIG. 7 illustrates analternative contactor substrate 142 having an array ofcapacitor openings 144 into a lower portion thereof. Theopenings 144 may alternatively extend all the way through thecontactor substrate 142, depending on how much space should be provided for capacitors. Each one of thecapacitor openings 144 registers with a respective one of thediscrete wound capacitors 118A so that eachcapacitor 118A is inserted into a respective one of thecapacitor openings 144 when thecontactor substrate 142 and thedistribution board 16 are brought together. Thecapacitor openings 144 thus accommodate thediscrete wound capacitors 118A standing above an upper surface of thedistribution board 16.Further capacitors 118B are located outside an area of thecontactor substrate 142 and extend past a plane of a lower surface thereof. - As further illustrated in
FIG. 7 , abacking substrate 148 is provided, to which thedistribution board 16 is mounted. Thebacking substrate 148 has a plurality ofcapacitor openings 150 into an upper portion thereof.Discrete wound capacitors 118C are mounted to a lower surface of thedistribution board 16 and are accommodated in a respective one of thecapacitor openings 150. - Referring again to
FIG. 4 , thefuses 70 are typically discrete components that have to be mounted outside an area of the contactor substrate (reference numeral 42 inFIG. 1 orreference numeral 142 inFIG. 7 ) as with thediscrete wound capacitors 118 inFIG. 6 . Discrete electric components such as thefuses 70 inFIG. 4 may alternatively be mounted within an area of a contactor substrate and openings may be defined in the contactor substrate to accommodate the fuses. - It is within the scope of this invention that the term “fuse” as used herein should be broadly interpreted and encompass components that are not referred to in the art as “fuses,” i.e., electric disconnects such as sensor-based switches, etc. It should also be understood that “integrated circuit” includes a circuit that is not necessarily a circuit with MOS transistors, such as a circuit with laser diodes.
- Furthermore, although the testing of an unsingulated wafer is described, it should be understood that other devices may be tested. One such device may, for example, be a strip including a substrate with a plurality of dies mounted thereto. Another device may be a film frame including an adhesive tape and a plurality of dies held on the adhesive tape.
- While certain exemplary embodiments have been described and shown in the accompanying drawings, it is to be understood that such embodiments are merely illustrative and not restrictive of the current invention, and that this invention is not restricted to the specific constructions and arrangements shown and described since modifications may occur to those ordinarily skilled in the art.
Claims (27)
Priority Applications (9)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/013,855 US7053644B1 (en) | 2004-12-15 | 2004-12-15 | System for testing and burning in of integrated circuits |
CN2005800432042A CN101084447B (en) | 2004-12-15 | 2005-12-07 | System for testing and burning in of integrated circuits |
AT05853389T ATE440290T1 (en) | 2004-12-15 | 2005-12-07 | SYSTEM FOR TESTING AND BURNING INTEGRATED CIRCUITS |
PCT/US2005/044459 WO2006065621A1 (en) | 2004-12-15 | 2005-12-07 | A system for testing and burning in of integrated circuits |
KR1020077016269A KR101177596B1 (en) | 2004-12-15 | 2005-12-07 | A system for testing and burning in of integrated circuits |
JP2007546763A JP4997117B2 (en) | 2004-12-15 | 2005-12-07 | System for integrated circuit inspection and burn-in |
DE602005016146T DE602005016146D1 (en) | 2004-12-15 | 2005-12-07 | SYSTEM FOR TESTING AND BURNING INTEGRATED CIRCUITS |
EP05853389A EP1825281B1 (en) | 2004-12-15 | 2005-12-07 | A system for testing and burning in of integrated circuits |
TW094144462A TWI290748B (en) | 2004-12-15 | 2005-12-15 | A system for testing and burning in of integrated circuits |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/013,855 US7053644B1 (en) | 2004-12-15 | 2004-12-15 | System for testing and burning in of integrated circuits |
Publications (2)
Publication Number | Publication Date |
---|---|
US7053644B1 US7053644B1 (en) | 2006-05-30 |
US20060125502A1 true US20060125502A1 (en) | 2006-06-15 |
Family
ID=36036675
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/013,855 Expired - Lifetime US7053644B1 (en) | 2004-12-15 | 2004-12-15 | System for testing and burning in of integrated circuits |
Country Status (9)
Country | Link |
---|---|
US (1) | US7053644B1 (en) |
EP (1) | EP1825281B1 (en) |
JP (1) | JP4997117B2 (en) |
KR (1) | KR101177596B1 (en) |
CN (1) | CN101084447B (en) |
AT (1) | ATE440290T1 (en) |
DE (1) | DE602005016146D1 (en) |
TW (1) | TWI290748B (en) |
WO (1) | WO2006065621A1 (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100120301A1 (en) | 2008-11-12 | 2010-05-13 | Interconnect Devices, Inc. | Environmentally sealed contact |
US8506307B2 (en) | 2010-12-02 | 2013-08-13 | Interconnect Devices, Inc. | Electrical connector with embedded shell layer |
JP2017041640A (en) * | 2007-04-05 | 2017-02-23 | エイアー テスト システムズ | Electronics tester with valve integrally formed in component of portable pack |
US11448695B2 (en) | 2007-12-19 | 2022-09-20 | Aehr Test Systems | System for testing an integrated circuit of a device and its method of use |
US11592465B2 (en) | 2009-03-25 | 2023-02-28 | Aehr Test Systems | Pressure relief valve |
US11635459B2 (en) | 2017-03-03 | 2023-04-25 | Aehr Test Systems | Electronics tester |
US11835575B2 (en) | 2020-10-07 | 2023-12-05 | Aehr Test Systems | Electronics tester |
US11860221B2 (en) | 2005-04-27 | 2024-01-02 | Aehr Test Systems | Apparatus for testing electronic devices |
US12007451B2 (en) | 2016-01-08 | 2024-06-11 | Aehr Test Systems | Method and system for thermal control of devices in an electronics tester |
Families Citing this family (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN100460870C (en) * | 2005-11-02 | 2009-02-11 | 中芯国际集成电路制造(上海)有限公司 | Method and device for testing oxide of grid electrode by using fuse wire |
US8717777B2 (en) | 2005-11-17 | 2014-05-06 | Avx Corporation | Electrolytic capacitor with a thin film fuse |
US7532457B2 (en) * | 2007-01-15 | 2009-05-12 | Avx Corporation | Fused electrolytic capacitor assembly |
US9704809B2 (en) * | 2013-03-05 | 2017-07-11 | Maxim Integrated Products, Inc. | Fan-out and heterogeneous packaging of electronic components |
CN103723673B (en) * | 2013-12-30 | 2015-12-16 | 杭州士兰微电子股份有限公司 | MEMS and testing circuit |
KR101467383B1 (en) * | 2014-02-07 | 2014-12-02 | 윌테크놀러지(주) | Device For Testing Semiconductor Connecting Capacitor |
KR102085731B1 (en) | 2014-03-31 | 2020-03-09 | 엘에스산전 주식회사 | Interconnection Evaluation System for Switchboard |
CN206038837U (en) * | 2015-10-02 | 2017-03-22 | 魏晓敏 | LED chip aging testing device |
CN111051902B (en) * | 2017-07-25 | 2022-05-27 | 皇虎科技(加拿大)有限公司 | System and method for automatic burn-in testing on integrated circuit devices |
US10261123B2 (en) * | 2017-08-24 | 2019-04-16 | Micron Technology, Inc. | Semiconductor device structures for burn-in testing and methods thereof |
JP7110817B2 (en) * | 2018-08-09 | 2022-08-02 | オムロン株式会社 | Inspection tools, inspection units and inspection equipment |
TWI808164B (en) * | 2019-04-26 | 2023-07-11 | 致茂電子股份有限公司 | A fixture assembly for testing surface emitting laser diodes and testing apparatus having the same |
TWI808165B (en) * | 2019-04-26 | 2023-07-11 | 致茂電子股份有限公司 | A fixture assembly for testing edge-emitting laser diodes and a testing apparatus having the same |
TWI812203B (en) * | 2022-05-05 | 2023-08-11 | 創意電子股份有限公司 | Probe card device and circuit protection assembly thereof |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5491426A (en) * | 1994-06-30 | 1996-02-13 | Vlsi Technology, Inc. | Adaptable wafer probe assembly for testing ICs with different power/ground bond pad configurations |
US6087845A (en) * | 1990-08-29 | 2000-07-11 | Micron Technology, Inc. | Universal wafer carrier for wafer level die burn-in |
US6131255A (en) * | 1993-08-16 | 2000-10-17 | Micron Technology, Inc. | Repairable wafer scale integration system |
US6288561B1 (en) * | 1988-05-16 | 2001-09-11 | Elm Technology Corporation | Method and apparatus for probing, testing, burn-in, repairing and programming of integrated circuits in a closed environment using a single apparatus |
US20020003432A1 (en) * | 1995-08-09 | 2002-01-10 | James Marc Leas | Semiconductor wafer test and burn-in |
US6819132B2 (en) * | 2001-06-25 | 2004-11-16 | Micron Technology, Inc. | Method to prevent damage to probe card |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6677776B2 (en) | 1998-05-11 | 2004-01-13 | Micron Technology, Inc. | Method and system having switching network for testing semiconductor components on a substrate |
JPH11344509A (en) * | 1998-05-29 | 1999-12-14 | Hiroshi Katagawa | Probe card and probe pin |
US6705876B2 (en) * | 1998-07-13 | 2004-03-16 | Formfactor, Inc. | Electrical interconnect assemblies and methods |
JP3624193B2 (en) * | 2002-03-29 | 2005-03-02 | 株式会社東芝 | Semiconductor test equipment |
SG107610A1 (en) | 2002-08-16 | 2004-12-29 | Micron Technology Inc | Methods and apparatus for testing and burn-in of semiconductor devices |
JP2004144742A (en) * | 2002-10-02 | 2004-05-20 | Renesas Technology Corp | Probe sheet, probe card, semiconductor inspection apparatus, and method for manufacturing semiconductor device |
-
2004
- 2004-12-15 US US11/013,855 patent/US7053644B1/en not_active Expired - Lifetime
-
2005
- 2005-12-07 EP EP05853389A patent/EP1825281B1/en active Active
- 2005-12-07 WO PCT/US2005/044459 patent/WO2006065621A1/en active Search and Examination
- 2005-12-07 AT AT05853389T patent/ATE440290T1/en not_active IP Right Cessation
- 2005-12-07 JP JP2007546763A patent/JP4997117B2/en active Active
- 2005-12-07 KR KR1020077016269A patent/KR101177596B1/en active Active
- 2005-12-07 DE DE602005016146T patent/DE602005016146D1/en active Active
- 2005-12-07 CN CN2005800432042A patent/CN101084447B/en active Active
- 2005-12-15 TW TW094144462A patent/TWI290748B/en active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6288561B1 (en) * | 1988-05-16 | 2001-09-11 | Elm Technology Corporation | Method and apparatus for probing, testing, burn-in, repairing and programming of integrated circuits in a closed environment using a single apparatus |
US6087845A (en) * | 1990-08-29 | 2000-07-11 | Micron Technology, Inc. | Universal wafer carrier for wafer level die burn-in |
US6131255A (en) * | 1993-08-16 | 2000-10-17 | Micron Technology, Inc. | Repairable wafer scale integration system |
US5491426A (en) * | 1994-06-30 | 1996-02-13 | Vlsi Technology, Inc. | Adaptable wafer probe assembly for testing ICs with different power/ground bond pad configurations |
US20020003432A1 (en) * | 1995-08-09 | 2002-01-10 | James Marc Leas | Semiconductor wafer test and burn-in |
US6819132B2 (en) * | 2001-06-25 | 2004-11-16 | Micron Technology, Inc. | Method to prevent damage to probe card |
Cited By (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11860221B2 (en) | 2005-04-27 | 2024-01-02 | Aehr Test Systems | Apparatus for testing electronic devices |
US12163999B2 (en) | 2005-04-27 | 2024-12-10 | Aehr Test Systems | Apparatus for testing electronic devices |
US10151793B2 (en) | 2007-04-05 | 2018-12-11 | Aehr Test Systems | Electronics tester with double-spiral thermal control passage in a thermal chuck |
US9857418B2 (en) | 2007-04-05 | 2018-01-02 | Aehr Test Systems | Electronics tester with group and individual current configurations |
JP2017041640A (en) * | 2007-04-05 | 2017-02-23 | エイアー テスト システムズ | Electronics tester with valve integrally formed in component of portable pack |
US10718808B2 (en) | 2007-04-05 | 2020-07-21 | Aehr Test Systems | Electronics tester with current amplification |
US10976362B2 (en) | 2007-04-05 | 2021-04-13 | Aehr Test Systems | Electronics tester with power saving state |
US11448695B2 (en) | 2007-12-19 | 2022-09-20 | Aehr Test Systems | System for testing an integrated circuit of a device and its method of use |
US7798867B2 (en) | 2008-11-12 | 2010-09-21 | Interconnect Devices, Inc. | Environmentally sealed contact |
US20100120301A1 (en) | 2008-11-12 | 2010-05-13 | Interconnect Devices, Inc. | Environmentally sealed contact |
US11592465B2 (en) | 2009-03-25 | 2023-02-28 | Aehr Test Systems | Pressure relief valve |
US8506307B2 (en) | 2010-12-02 | 2013-08-13 | Interconnect Devices, Inc. | Electrical connector with embedded shell layer |
US12007451B2 (en) | 2016-01-08 | 2024-06-11 | Aehr Test Systems | Method and system for thermal control of devices in an electronics tester |
US12265136B2 (en) | 2016-01-08 | 2025-04-01 | Aehr Test Systems | Method and system for thermal control of devices in electronics tester |
US11635459B2 (en) | 2017-03-03 | 2023-04-25 | Aehr Test Systems | Electronics tester |
US11821940B2 (en) | 2017-03-03 | 2023-11-21 | Aehr Test Systems | Electronics tester |
US12169217B2 (en) | 2017-03-03 | 2024-12-17 | Aehr Test Systems | Electronics tester |
US11835575B2 (en) | 2020-10-07 | 2023-12-05 | Aehr Test Systems | Electronics tester |
US12228609B2 (en) | 2020-10-07 | 2025-02-18 | Aehr Test Systems | Electronics tester |
US12253560B2 (en) | 2020-10-07 | 2025-03-18 | Aehr Test Systems | Electronics tester |
Also Published As
Publication number | Publication date |
---|---|
JP4997117B2 (en) | 2012-08-08 |
DE602005016146D1 (en) | 2009-10-01 |
ATE440290T1 (en) | 2009-09-15 |
KR20070100741A (en) | 2007-10-11 |
KR101177596B1 (en) | 2012-08-27 |
TWI290748B (en) | 2007-12-01 |
EP1825281A1 (en) | 2007-08-29 |
JP2008524850A (en) | 2008-07-10 |
WO2006065621A1 (en) | 2006-06-22 |
TW200627573A (en) | 2006-08-01 |
CN101084447B (en) | 2010-09-29 |
EP1825281B1 (en) | 2009-08-19 |
CN101084447A (en) | 2007-12-05 |
US7053644B1 (en) | 2006-05-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7053644B1 (en) | System for testing and burning in of integrated circuits | |
US6640415B2 (en) | Segmented contactor | |
US7250780B2 (en) | Probe card for semiconductor wafers having mounting plate and socket | |
US8513969B2 (en) | Apparatus and method of testing singulated dies | |
US5654588A (en) | Apparatus for performing wafer-level testing of integrated circuits where the wafer uses a segmented conductive top-layer bus structure | |
CA2455818C (en) | Testing vias and contacts in integrated circuit fabrication | |
JP2003506686A (en) | Structure and manufacturing method of integrated circuit wafer probe card assembly | |
US6297653B1 (en) | Interconnect and carrier with resistivity measuring contacts for testing semiconductor components | |
US5781021A (en) | Universal fixtureless test equipment | |
US5391502A (en) | Per-wafer method for globally stressing gate oxide during device fabrication | |
US20130193997A1 (en) | System and method for test structure on a wafer | |
KR20020036835A (en) | Wafer level burn-in and electrical test system and method | |
KR102653116B1 (en) | Socket apparatus for circuit testing of electronic devices | |
US6362639B2 (en) | Compliant contactor for testing semiconductors | |
CN113454467A (en) | Probe structure for micro device inspection | |
US6894513B2 (en) | Multipoint plane measurement probe and methods of characterization and manufacturing using same | |
Hess et al. | Drop in process control checkerboard test structure for efficient online process characterization and defect problem debugging | |
JP2926759B2 (en) | Semiconductor integrated circuit measurement jig | |
CN119846278A (en) | Barrier wall for a probe head of a circuit testing system | |
JP2002202335A (en) | Circuit board inspecting device | |
JPH0714901A (en) | Semiconductor device for evaluation |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: AEHR TEST SYSTEMS, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LINDSEY, SCOTT E.;BUCK, CARL N.;POSEDEL, RHEA J.;REEL/FRAME:016106/0138 Effective date: 20041210 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: SILICON VALLEY BANK, CALIFORNIA Free format text: SECURITY AGREEMENT;ASSIGNOR:AEHR TEST SYSTEMS;REEL/FRAME:031171/0001 Effective date: 20130821 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: AEHR TEST SYSTEMS, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:SILICON VALLEY BANK;REEL/FRAME:035420/0390 Effective date: 20150410 |
|
AS | Assignment |
Owner name: QVT FUND LP, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:AEHR TEST SYSTEMS;REEL/FRAME:035424/0783 Effective date: 20150410 Owner name: QUINTESSENCE FUND L.P., NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:AEHR TEST SYSTEMS;REEL/FRAME:035424/0783 Effective date: 20150410 |
|
FEPP | Fee payment procedure |
Free format text: 11.5 YR SURCHARGE- LATE PMT W/IN 6 MO, SMALL ENTITY (ORIGINAL EVENT CODE: M2556) |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2553) Year of fee payment: 12 |
|
AS | Assignment |
Owner name: AEHR TEST SYSTEMS, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNORS:QVT FUND LP;QUINTESSENCE FUND L.P.;REEL/FRAME:050928/0695 Effective date: 20191031 |