US20060103023A1 - Methods for incorporating high k dielectric materials for enhanced SRAM operation and structures produced thereby - Google Patents
Methods for incorporating high k dielectric materials for enhanced SRAM operation and structures produced thereby Download PDFInfo
- Publication number
- US20060103023A1 US20060103023A1 US10/988,484 US98848404A US2006103023A1 US 20060103023 A1 US20060103023 A1 US 20060103023A1 US 98848404 A US98848404 A US 98848404A US 2006103023 A1 US2006103023 A1 US 2006103023A1
- Authority
- US
- United States
- Prior art keywords
- dielectric
- interconnect
- group
- sram
- chip
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims abstract description 59
- 239000003989 dielectric material Substances 0.000 title claims description 20
- 238000004377 microelectronic Methods 0.000 claims abstract description 12
- 230000003068 static effect Effects 0.000 claims abstract description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 23
- 239000000463 material Substances 0.000 claims description 16
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 11
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 claims description 10
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 claims description 10
- 229920002120 photoresistant polymer Polymers 0.000 claims description 10
- 230000008569 process Effects 0.000 claims description 9
- 239000004642 Polyimide Substances 0.000 claims description 8
- 150000002170 ethers Chemical class 0.000 claims description 8
- 229920000412 polyarylene Polymers 0.000 claims description 8
- 229920001721 polyimide Polymers 0.000 claims description 8
- 239000000377 silicon dioxide Substances 0.000 claims description 8
- LIVNPJMFVYWSIS-UHFFFAOYSA-N silicon monoxide Chemical class [Si-]#[O+] LIVNPJMFVYWSIS-UHFFFAOYSA-N 0.000 claims description 7
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 7
- 230000008878 coupling Effects 0.000 claims description 6
- 238000010168 coupling process Methods 0.000 claims description 6
- 238000005859 coupling reaction Methods 0.000 claims description 6
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 claims description 5
- 241000588731 Hafnia Species 0.000 claims description 5
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 claims description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 5
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims description 5
- 229910052454 barium strontium titanate Inorganic materials 0.000 claims description 5
- YIMPFANPVKETMG-UHFFFAOYSA-N barium zirconium Chemical compound [Zr].[Ba] YIMPFANPVKETMG-UHFFFAOYSA-N 0.000 claims description 5
- 229910052799 carbon Inorganic materials 0.000 claims description 5
- 238000005530 etching Methods 0.000 claims description 5
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(IV) oxide Inorganic materials O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 claims description 5
- 229910052739 hydrogen Inorganic materials 0.000 claims description 5
- 239000001257 hydrogen Substances 0.000 claims description 5
- 229910052760 oxygen Inorganic materials 0.000 claims description 5
- 239000001301 oxygen Substances 0.000 claims description 5
- 150000004760 silicates Chemical class 0.000 claims description 5
- 229910052710 silicon Inorganic materials 0.000 claims description 5
- 239000010703 silicon Substances 0.000 claims description 5
- 238000004519 manufacturing process Methods 0.000 claims description 4
- 230000004048 modification Effects 0.000 claims description 4
- 238000012986 modification Methods 0.000 claims description 4
- 239000000126 substance Substances 0.000 claims description 4
- 239000012530 fluid Substances 0.000 claims description 3
- 238000001764 infiltration Methods 0.000 claims description 3
- 230000008595 infiltration Effects 0.000 claims description 3
- 239000007788 liquid Substances 0.000 claims description 3
- 238000003980 solgel method Methods 0.000 claims description 3
- 238000000137 annealing Methods 0.000 claims description 2
- 239000000758 substrate Substances 0.000 claims 9
- 230000004888 barrier function Effects 0.000 claims 7
- 239000004020 conductor Substances 0.000 claims 7
- 229910052715 tantalum Inorganic materials 0.000 claims 6
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 claims 6
- 239000010936 titanium Substances 0.000 claims 6
- 229910052719 titanium Inorganic materials 0.000 claims 6
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims 3
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 claims 3
- 229910052782 aluminium Inorganic materials 0.000 claims 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims 3
- 229910052802 copper Inorganic materials 0.000 claims 3
- 239000010949 copper Substances 0.000 claims 3
- 238000000151 deposition Methods 0.000 claims 3
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims 3
- 229910052737 gold Inorganic materials 0.000 claims 3
- 239000010931 gold Substances 0.000 claims 3
- 150000004767 nitrides Chemical class 0.000 claims 3
- 238000000059 patterning Methods 0.000 claims 3
- 238000001020 plasma etching Methods 0.000 claims 3
- 229910052709 silver Inorganic materials 0.000 claims 3
- 239000004332 silver Substances 0.000 claims 3
- 150000002500 ions Chemical class 0.000 claims 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 claims 2
- 238000004528 spin coating Methods 0.000 claims 2
- 238000000231 atomic layer deposition Methods 0.000 claims 1
- 238000005229 chemical vapour deposition Methods 0.000 claims 1
- 238000001723 curing Methods 0.000 claims 1
- 239000000945 filler Substances 0.000 claims 1
- 238000010329 laser etching Methods 0.000 claims 1
- 238000005240 physical vapour deposition Methods 0.000 claims 1
- 238000005498 polishing Methods 0.000 claims 1
- 238000000992 sputter etching Methods 0.000 claims 1
- 238000001039 wet etching Methods 0.000 claims 1
- 238000001459 lithography Methods 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 5
- 239000002184 metal Substances 0.000 description 5
- 230000009977 dual effect Effects 0.000 description 3
- 150000004703 alkoxides Chemical class 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 230000001105 regulatory effect Effects 0.000 description 2
- 238000004088 simulation Methods 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 238000013500 data storage Methods 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 230000001627 detrimental effect Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 230000003116 impacting effect Effects 0.000 description 1
- 238000010348 incorporation Methods 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 239000000523 sample Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/412—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using field-effect transistors only
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
- H10B10/12—Static random access memory [SRAM] devices comprising a MOSFET load element
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
- H01L23/53295—Stacked insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- This invention pertains to the formation of back end of the line (BEOL) interconnect structures for advanced microelectronic chips of the type used in microprocessors, microcontrollers, communications, graphics and the like.
- BEOL back end of the line
- CMOS SRAM cell device threshold voltages have scaled less aggressively than logic requiring a separate, higher supply voltage (VDD-CELL) to enable higher static noise margin (SNM) and read current (IREAD), and lower read current variability, in the presence of increasingly severe, random VT fluctuations in small geometry SRAM cell transistors.
- VDD-CELL separate, higher supply voltage
- IREAD read current
- a second array of power supply translates into more input output (I/O) requirements and fewer metal wiring tracks for other chip functions such as power, global signal and clock distribution—all of which directly impact cost.
- FIGS. 1 a , 1 b and 2 The schematic circuit implementations are shown in FIGS. 1 a , 1 b and 2 .
- FIG. 3 shows the physical implementation of the SRAM cell interconnects schematically where the array of word lines (WL) and the associated power lines (PL) are shown.
- Bootstrapping the cell row power supply and regulating the cell Subarray virtual ground voltage enables the above ‘Transregional’ SRAM operation resulting in near-subthreshold data storage and superthreshold access, lowering total leakage by over 10 ⁇ and improving IREAD and SNM by 7% and 18% respectively with a total area overhead of less than 13%.
- IMD inter-metal dielectrics
- FIG. 1 Schematic circuit diagram of a Transregional SRAM implementation showing PL bootstrapped to be above VDD and with VGND regulated with a PFET diode stack.
- FIG. 2 Bootstrap approach shown schematically in circuit implementation form on PL. (Prior art patent application YOR9200300292US1 by some of the present inventors).
- FIG. 3 Physical implementation of a bootstrap on to a pair of PL lines.
- FIG. 4 Circuit simulations demonstrating Transregional SRAM operation with the bootstrap using the same insulating material between WL & PL as anywhere else. (Prior art patent application YOR9200300292US1 by some of the present inventors).
- FIG. 5 Proposed enhanced physical implementation of the bootstrap approach according to the present invention using higher k dielectric between WL and PL tracks and low k dielectric elsewhere in the chip area (not shown).
- FIG. 6 Schematic description of the etch back and gap fill integration scheme (U.S. patent application 200040087135A1 by some of the preset authors).
- FIG. 7 Schematic description of the first inventive method to fabricate the hybrid SRAM interconnect structure using EBGF and a block out lithography step.
- FIG. 8 Schematic description of the second inventive process described below.
- FIG. 9 Schematic description of the third inventive process described below.
- the interconnect wires 500 are first fabricated in a dense dielectric medium 600 (typically a material of higher k such as oxide, SiCOH, dense spin on glasses and the like), FIG. 6 a .
- the dense dielectric is then etched from between the inter-line gaps using the lines themselves as an etch mask to produce the structure shown in FIG. 6 b .
- a lower k dielectric typically a low k or very low k dielectric material 550 often porous so as to have k values as low as 1.6
- FIG. 6 c the lower k dielectric
- the structure is then planarized by a chem-mech polish (CMP) process and capped with a passivation dielectric 650 resulting in an EBGF structure shown in FIG. 6 d .
- CMP chem-mech polish
- the dense dielectric 600 is considered a support dielectric and is used to provide mechanical robustness as the low k IMD 550 is usually mechanically fragile.
- FIG. 7 shows the top down view of the structure after the standard build in a dense and robust BEOL dielectric 600 . Interconnect lines are not shown for the sake of simplicity.
- FIG. 7 . 2 the SRAM cell regions are protected by photoresist 100 using an exposure with a blockout mask. Following this, as shown in FIG. 7 .
- the robust BEOL dielectric is etched back in the regions not protected by the blockout mask and followed by a resist strip. Finally, the etched back regions are gap filled and planarized with a dielectric 550 with a lower k than the robust BEOL dielectric 600 as shown in FIG. 7 . 4 .
- the mechanically robust BEOL dielectric 600 can be selected from the group comprising silicon oxide, fluorinated silicon oxide, organosilicate dielectrics comprising silicon, carbon, oxygen and hydrogen.
- the gap fill dielectric 550 can be porous or dense versions of organosilicates and organic dielectrics such as polyimides and polyarylene ethers and porous silica with k ⁇ 2.5 and preferably even lower than 2.
- regions such as the chip kerf sites, bond or probe pads and the dicing channels can also be protected by the block out lithography to preserve the support dielectric to prevent dicing and bonding induced cracks.
- the block out mask and the associated lithography can be of fairly relaxed in ground rules compared to the minimum ground rule of the technology used to fabricate the cells and thus will not be significant cost adder. In this manner, it is possible to make mechanically robust hybrid structures wherein the k of the IMD in the WL/PL gaps is as high as 4 and the k of the IMD in the remaining interconnect regions is as low as 1.6. This enables an increased bootstrapping voltage in the SRAM cells enabled by the higher Cc values from the high k material while maintaining the high speed (low capacitance) for the interconnect wiring elsewhere on the chip.
- the interconnect structures with a low k dielectric 700 such as porous and dense versions of organosilicates and organic dielectrics such as polyimides and polyarylene ethers and porous silica
- a low k dielectric 700 such as porous and dense versions of organosilicates and organic dielectrics such as polyimides and polyarylene ethers and porous silica
- This process flow is shown schematically in FIG. 8 (again omitting the interconnect lines for simplicity).
- k materials such as titania, zirconia, hafnia and their silicates, barium strontium titanate, barium zirconium titanate and the like which can be deposited by sol gel processing using metal alkoxide solutions, for example.
- k values as high as 20-40 are possible in these films significantly increasing the capacitance attainable between WL and PL.
- the overall interconnect capacitance and mechanical robustness will be determined by the low k dielectric used to fabricate the original structure before EBGF.
- the interconnects are fabricated using a robust support dielectric 600 with a moderate k, typically in the 2.5 to 4.0 range, FIG. 9 . 1 (note: interconnect lines are omitted for simplicity of illustration).
- This robust support dielectric 600 can be selected from the group comprising silicon oxide, fluorinated silicon oxide, organosilicate dielectrics comprising silicon, carbon, oxygen and hydrogen.
- the first block out lithography only the WL and PL regions of the SRAM areas are exposed while the remaining area is blocked out with a photoresist pattern 100 as shown in FIG. 9 . 2 .
- a first etch back of the robust support dielectric 600 FIG. 9 .
- Dielectric 750 can thus be selected from the group comprising very high k materials such as titania, zirconia, hafnia and their silicates, barium strontium titanate, barium zirconium titanate and the like which can be deposited by sol gel processing using metal alkoxide solutions, for example.
- a second block out photoresist pattern 110 is formed that protects all the SRAM WL/PL regions and the dicing channels and bond pads, FIG. 9 . 5 .
- Dielectric 550 can be selected from the group comprising porous or dense versions of organosilicates and organic dielectrics such as polyimides and polyarylene ethers and porous silica with k ⁇ 2 . 5 and preferably even lower than 2. The net structure of FIG. 9 .
- the low k or ultra low k IMD regions in the SRAM cell area alone are modified using a suitable exposure method selected from ion implantation, photon irradiation, chemical infiltration from liquid, vapor or supercritical fluid based delivery media followed by an optional thermal annealing.
- the base interconnect structure itself can be fabricated by the standard dual damascene technique or the EBGF technique as described earlier.
- a block out lithography is performed to protect all the areas other than the SRAM cell area with a photoresist.
- the modification process is carried out that enables the conversion of the IMD to a higher k material.
- the block out resist is stripped and the process of additional layer build is continued with the dielectric modification step for the SRAM area included in additional interconnect levels as needed.
- the structures resulting from the above described inventive methods have the higher interconnect capacitance in the cell areas of the SRAM desirable for the low voltage operation and the low to ultra low interconnect capacitance in the other areas desirable for high speed signal propagation and low interconnect power dissipation. Further, they incorporate a mechanically robust IMD in the dicing channels, bond pads and under all the interconnect lines thereby providing superior chip robustness.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- This invention pertains to the formation of back end of the line (BEOL) interconnect structures for advanced microelectronic chips of the type used in microprocessors, microcontrollers, communications, graphics and the like. In particular, methods pertinent to improving the performance of SRAM cells in such chips by enabling a higher capacitance interconnect environment selectively in the SRAM regions of such chips are described.
- Limited by array leakage and read stability, CMOS SRAM cell device threshold voltages (VT) have scaled less aggressively than logic requiring a separate, higher supply voltage (VDD-CELL) to enable higher static noise margin (SNM) and read current (IREAD), and lower read current variability, in the presence of increasingly severe, random VT fluctuations in small geometry SRAM cell transistors. However, a second array of power supply translates into more input output (I/O) requirements and fewer metal wiring tracks for other chip functions such as power, global signal and clock distribution—all of which directly impact cost. Secondly, higher/dual cell power supplies result in (i) more leakage due to all components from unaccessed Subarrays of large L2 caches during active mode and (ii) more switching power, adversely impacting battery lifetime for portable applications as well as the cost of packaging for high performance desktop and server products.
- New circuit techniques were reported in a co-pending application YOR9200300292US1 by some of the present authors that enable a single VDD SRAM to operate at logic compatible voltages with a cell read current and cell static noise margin typically seen with higher/dual VDD SRAMs. The schematic circuit implementations are shown in
FIGS. 1 a, 1 b and 2.FIG. 3 shows the physical implementation of the SRAM cell interconnects schematically where the array of word lines (WL) and the associated power lines (PL) are shown. Implemented in a 65 nm CMOS SOI process with no alterations to the CMOS processes and materials or to a conventional, single VT SRAM cell, the voltage across power rails of the selected SRAM cells self-biases to permit a higher-than-VDD voltage during word line (WL) active periods and a lower than 2VT voltage at all other times. Based on circuit simulations data,FIG. 4 , this “bootstrapping” has been shown to increase the supply voltage by about 17% under this circuit implementation. Bootstrapping the cell row power supply and regulating the cell Subarray virtual ground voltage enables the above ‘Transregional’ SRAM operation resulting in near-subthreshold data storage and superthreshold access, lowering total leakage by over 10× and improving IREAD and SNM by 7% and 18% respectively with a total area overhead of less than 13%. - It is therefore clear that ‘Transregional’ SRAM operation enables logic VDD compatibility, lower leakage, and higher cell read stability without degradation of performance. The benefits of this bootstrapping effect can be significantly enhanced over those shown in prior art by enabling a stronger capacitive coupling between the WL that selects a row of SRAM cells and the power line(PL) pair that supply power to that row. Incorporation of a higher k dielectric material between the WL and PL lines in an SRAM subarray, to enable a stronger capacitive coupling between WL and PL is a way to achieve this end. However, using a higher k dielectric at other the regions of the chip (areas of logic and interconnects) is detrimental to chip performance as increased capacitance in these regions translates to increased RC delay and hence slower interconnect speeds. In this invention, we teach a structure that enables higher capacitive coupling in the SRAM cell areas and lower capacitance elsewhere so as to overcome this problem. Several methods to fabricate such a structure are also taught.
- It is therefore an object of this invention to describe a chip interconnect structure that will enable a hybrid system of inter-metal dielectrics (IMD): a high k or ultra-high k dielectric in the inter-metal gaps between the WL and PL features,
FIG. 5 , while providing low k or ultra low k dielectric separating the interconnect lines elsewhere. For the purpose of convenience in the descriptions below we arbitrarily define high k as 7<k<4 and ultra high k as k>7 and low k as 4<k<2.0 and ultra low k as k<2. It is further the object of this invention to achieve the optimum benefits in the SRAM performance metrics as outlined above while maintaining the mechanical robustness of the chip and the low effective interconnect capacitance to minimize interconnect delay elsewhere on the chip. It is further an object of this invention to describe methods to fabricate the above described hybrid interconnect structure. - These and other aspects of our invention are described below in detail along with the following set of illustrative figures.
-
FIG. 1 . Schematic circuit diagram of a Transregional SRAM implementation showing PL bootstrapped to be above VDD and with VGND regulated with a PFET diode stack. (Prior art patent application YOR9200300292US1 by some of the present inventors). -
FIG. 2 . Bootstrap approach shown schematically in circuit implementation form on PL. (Prior art patent application YOR9200300292US1 by some of the present inventors). -
FIG. 3 . Physical implementation of a bootstrap on to a pair of PL lines. (Prior art patent application YOR9200300292US1 by some of the present inventors). -
FIG. 4 . Circuit simulations demonstrating Transregional SRAM operation with the bootstrap using the same insulating material between WL & PL as anywhere else. (Prior art patent application YOR9200300292US1 by some of the present inventors). -
FIG. 5 . Proposed enhanced physical implementation of the bootstrap approach according to the present invention using higher k dielectric between WL and PL tracks and low k dielectric elsewhere in the chip area (not shown). -
FIG. 6 . Schematic description of the etch back and gap fill integration scheme (U.S. patent application 200040087135A1 by some of the preset authors). -
FIG. 7 . Schematic description of the first inventive method to fabricate the hybrid SRAM interconnect structure using EBGF and a block out lithography step. -
FIG. 8 . Schematic description of the second inventive process described below. -
FIG. 9 . Schematic description of the third inventive process described below. - We teach the fabrication of the hybrid structure described above using an etch back and gap fill (EBGF) integration scheme (U.S. patent application 200040087135A1 by some of the preset authors) or variants thereof.
- In the EBGF scheme, schematically shown in
FIG. 6 , theinterconnect wires 500 are first fabricated in a dense dielectric medium 600 (typically a material of higher k such as oxide, SiCOH, dense spin on glasses and the like),FIG. 6 a. The dense dielectric is then etched from between the inter-line gaps using the lines themselves as an etch mask to produce the structure shown inFIG. 6 b. Then a lower k dielectric (typically a low k or very low kdielectric material 550 often porous so as to have k values as low as 1.6) is deposited so as to overfill the etched recesses as shown inFIG. 6 c. The structure is then planarized by a chem-mech polish (CMP) process and capped with a passivation dielectric 650 resulting in an EBGF structure shown inFIG. 6 d. The dense dielectric 600 is considered a support dielectric and is used to provide mechanical robustness as the low k IMD 550 is usually mechanically fragile. - In the first inventive method, depicted schematically in
FIG. 7 , the EBGF method is used in conjunction with a simple block out lithography step that protects the SRAM cell regions where WL and PL lines are located with a photoresist mask so that the dense dielectric is left in tact between these lines.FIG. 7 .1 shows the top down view of the structure after the standard build in a dense and robust BEOL dielectric 600. Interconnect lines are not shown for the sake of simplicity. Following this, as shown inFIG. 7 .2, the SRAM cell regions are protected byphotoresist 100 using an exposure with a blockout mask. Following this, as shown inFIG. 7 .3, the robust BEOL dielectric is etched back in the regions not protected by the blockout mask and followed by a resist strip. Finally, the etched back regions are gap filled and planarized with a dielectric 550 with a lower k than the robust BEOL dielectric 600 as shown inFIG. 7 .4. For example, the mechanically robust BEOL dielectric 600 can be selected from the group comprising silicon oxide, fluorinated silicon oxide, organosilicate dielectrics comprising silicon, carbon, oxygen and hydrogen. The gap fill dielectric 550 can be porous or dense versions of organosilicates and organic dielectrics such as polyimides and polyarylene ethers and porous silica with k<2.5 and preferably even lower than 2. Additionally, regions such as the chip kerf sites, bond or probe pads and the dicing channels can also be protected by the block out lithography to preserve the support dielectric to prevent dicing and bonding induced cracks. The block out mask and the associated lithography can be of fairly relaxed in ground rules compared to the minimum ground rule of the technology used to fabricate the cells and thus will not be significant cost adder. In this manner, it is possible to make mechanically robust hybrid structures wherein the k of the IMD in the WL/PL gaps is as high as 4 and the k of the IMD in the remaining interconnect regions is as low as 1.6. This enables an increased bootstrapping voltage in the SRAM cells enabled by the higher Cc values from the high k material while maintaining the high speed (low capacitance) for the interconnect wiring elsewhere on the chip. - In the second inventive method, we propose the fabrication of the interconnect structures with a low k dielectric 700 (such as porous and dense versions of organosilicates and organic dielectrics such as polyimides and polyarylene ethers and porous silica), protecting all the regions EXCEPT the WL/PL gap areas with a block out resist
mask 100, etching the low k dielectric from between the WL/PL lines and gap filling and planarizing with ahigh k dielectric 750. This process flow is shown schematically inFIG. 8 (again omitting the interconnect lines for simplicity). In this case it is possible to gap fill with very high k materials such as titania, zirconia, hafnia and their silicates, barium strontium titanate, barium zirconium titanate and the like which can be deposited by sol gel processing using metal alkoxide solutions, for example. k values as high as 20-40 are possible in these films significantly increasing the capacitance attainable between WL and PL. The overall interconnect capacitance and mechanical robustness will be determined by the low k dielectric used to fabricate the original structure before EBGF. - In the third inventive method, shown schematically in
FIG. 9 , the interconnects are fabricated using a robust support dielectric 600 with a moderate k, typically in the 2.5 to 4.0 range,FIG. 9 .1(note: interconnect lines are omitted for simplicity of illustration). This robust support dielectric 600 can be selected from the group comprising silicon oxide, fluorinated silicon oxide, organosilicate dielectrics comprising silicon, carbon, oxygen and hydrogen. In the first block out lithography, only the WL and PL regions of the SRAM areas are exposed while the remaining area is blocked out with aphotoresist pattern 100 as shown inFIG. 9 .2. A first etch back of the robust support dielectric 600 (FIG. 9 .3) is performed followed by a gap fill with high k or ultrahigh k dielectrics 750 as in the first variant above followed by CMP planarization,FIG. 9 .4. Dielectric 750 can thus be selected from the group comprising very high k materials such as titania, zirconia, hafnia and their silicates, barium strontium titanate, barium zirconium titanate and the like which can be deposited by sol gel processing using metal alkoxide solutions, for example. Next, a second block outphotoresist pattern 110 is formed that protects all the SRAM WL/PL regions and the dicing channels and bond pads,FIG. 9 .5. An etch back of the robust support dielectric 600 in the regions not protected by the block out pattern 110 (FIG. 9 .6) followed by gap fill with low k or ultralow k dielectric 550 and planarization leads to interconnect areas which are very low in capacitance and hence wiring delay,FIG. 9 .7. Dielectric 550 can be selected from the group comprising porous or dense versions of organosilicates and organic dielectrics such as polyimides and polyarylene ethers and porous silica with k <2.5 and preferably even lower than 2. The net structure ofFIG. 9 .7 combines the mechanical robustness afforded by therobust support dielectric 600, significantly reduced interconnect delay enabled by the ultra low k dielectric gap fill 550, and the very large capacitive coupling in the SRAM cell regions achieved through the high k or ultra highk gapfill dielectric 750 in that region. The cost of this variant is likely to be slightly more than the other two variants due to the additional steps required but a higher level of overall performance is achieved and will be justified where a cost premium for higher performance is acceptable. - In the fourth inventive method the low k or ultra low k IMD regions in the SRAM cell area alone are modified using a suitable exposure method selected from ion implantation, photon irradiation, chemical infiltration from liquid, vapor or supercritical fluid based delivery media followed by an optional thermal annealing. The base interconnect structure itself can be fabricated by the standard dual damascene technique or the EBGF technique as described earlier. Following the build of the interconnect structure, a block out lithography is performed to protect all the areas other than the SRAM cell area with a photoresist. Then the modification process is carried out that enables the conversion of the IMD to a higher k material. The block out resist is stripped and the process of additional layer build is continued with the dielectric modification step for the SRAM area included in additional interconnect levels as needed.
- The structures resulting from the above described inventive methods have the higher interconnect capacitance in the cell areas of the SRAM desirable for the low voltage operation and the low to ultra low interconnect capacitance in the other areas desirable for high speed signal propagation and low interconnect power dissipation. Further, they incorporate a mechanically robust IMD in the dicing channels, bond pads and under all the interconnect lines thereby providing superior chip robustness.
Claims (44)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/988,484 US20060103023A1 (en) | 2004-11-12 | 2004-11-12 | Methods for incorporating high k dielectric materials for enhanced SRAM operation and structures produced thereby |
CN200510114904.8A CN100539117C (en) | 2004-11-12 | 2005-11-11 | Introduce method and structure that the high K medium material is used to strengthen the SRAM operation |
US12/543,999 US7968450B2 (en) | 2004-11-12 | 2009-08-19 | Methods for incorporating high dielectric materials for enhanced SRAM operation and structures produced thereby |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/988,484 US20060103023A1 (en) | 2004-11-12 | 2004-11-12 | Methods for incorporating high k dielectric materials for enhanced SRAM operation and structures produced thereby |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/543,999 Division US7968450B2 (en) | 2004-11-12 | 2009-08-19 | Methods for incorporating high dielectric materials for enhanced SRAM operation and structures produced thereby |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060103023A1 true US20060103023A1 (en) | 2006-05-18 |
Family
ID=36385406
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/988,484 Abandoned US20060103023A1 (en) | 2004-11-12 | 2004-11-12 | Methods for incorporating high k dielectric materials for enhanced SRAM operation and structures produced thereby |
US12/543,999 Expired - Fee Related US7968450B2 (en) | 2004-11-12 | 2009-08-19 | Methods for incorporating high dielectric materials for enhanced SRAM operation and structures produced thereby |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/543,999 Expired - Fee Related US7968450B2 (en) | 2004-11-12 | 2009-08-19 | Methods for incorporating high dielectric materials for enhanced SRAM operation and structures produced thereby |
Country Status (2)
Country | Link |
---|---|
US (2) | US20060103023A1 (en) |
CN (1) | CN100539117C (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060215465A1 (en) * | 2005-03-25 | 2006-09-28 | Bhavnagarwala Azeez J | Circuits and methods for providing low voltage, high performance register files |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9153538B2 (en) * | 2013-08-22 | 2015-10-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods of manufacture thereof |
US9773866B2 (en) | 2015-06-18 | 2017-09-26 | Qualcomm Incorporated | Semiconductor integrated circuits (ICs) employing localized low dielectric constant (low-K) material in inter-layer dielectric (ILD) material for improved speed performance |
US10396042B2 (en) | 2017-11-07 | 2019-08-27 | International Business Machines Corporation | Dielectric crack stop for advanced interconnects |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5548159A (en) * | 1994-05-27 | 1996-08-20 | Texas Instruments Incorporated | Porous insulator for line-to-line capacitance reduction |
US6214630B1 (en) * | 1999-12-22 | 2001-04-10 | United Microelectronics Corp. | Wafer level integrated circuit structure and method of manufacturing the same |
US6268627B1 (en) * | 1998-06-09 | 2001-07-31 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having impurity regions with varying impurity concentrations |
US20020005584A1 (en) * | 2000-07-12 | 2002-01-17 | Shinichi Domae | Semiconductor device |
US20020056884A1 (en) * | 2000-11-16 | 2002-05-16 | Baliga Bantval Jayant | Vertical power devices having deep and shallow trenches and methods of forming same |
US20020102807A1 (en) * | 2000-06-30 | 2002-08-01 | Kim Chang-Ii | Method for forming storage node electrode of semiconductor device |
US6649517B2 (en) * | 2001-05-18 | 2003-11-18 | Chartered Semiconductor Manufacturing Ltd. | Copper metal structure for the reduction of intra-metal capacitance |
US20030214043A1 (en) * | 2002-05-17 | 2003-11-20 | Toshio Saitoh | Semiconductor device |
US6657302B1 (en) * | 1999-01-12 | 2003-12-02 | Agere Systems Inc. | Integration of low dielectric material in semiconductor circuit structures |
US20040041269A1 (en) * | 2002-08-30 | 2004-03-04 | Nec Electronics Corporation | Semiconductor device and manufacturing method thereof |
US6777320B1 (en) * | 1998-11-13 | 2004-08-17 | Intel Corporation | In-plane on-chip decoupling capacitors and method for making same |
US6838771B2 (en) * | 2002-04-12 | 2005-01-04 | Renesas Technology Corp. | Semiconductor device having conductor layers stacked on a substrate |
US6922370B2 (en) * | 2003-12-11 | 2005-07-26 | Texas Instruments Incorporated | High performance SRAM device and method of powering-down the same |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH04120732A (en) * | 1990-09-12 | 1992-04-21 | Hitachi Ltd | Solid state device and its manufacturing method |
US6495918B1 (en) | 2000-09-05 | 2002-12-17 | Infineon Technologies Ag | Chip crack stop design for semiconductor chips |
JP2002151652A (en) | 2000-11-10 | 2002-05-24 | Hitachi Ltd | Semiconductor integrated circuit device |
US7208369B2 (en) * | 2003-09-15 | 2007-04-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dual poly layer and method of manufacture |
US7348280B2 (en) * | 2005-11-03 | 2008-03-25 | International Business Machines Corporation | Method for fabricating and BEOL interconnect structures with simultaneous formation of high-k and low-k dielectric regions |
JP5326202B2 (en) * | 2006-11-24 | 2013-10-30 | 富士通株式会社 | Semiconductor device and manufacturing method thereof |
-
2004
- 2004-11-12 US US10/988,484 patent/US20060103023A1/en not_active Abandoned
-
2005
- 2005-11-11 CN CN200510114904.8A patent/CN100539117C/en active Active
-
2009
- 2009-08-19 US US12/543,999 patent/US7968450B2/en not_active Expired - Fee Related
Patent Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5548159A (en) * | 1994-05-27 | 1996-08-20 | Texas Instruments Incorporated | Porous insulator for line-to-line capacitance reduction |
US6268627B1 (en) * | 1998-06-09 | 2001-07-31 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having impurity regions with varying impurity concentrations |
US6777320B1 (en) * | 1998-11-13 | 2004-08-17 | Intel Corporation | In-plane on-chip decoupling capacitors and method for making same |
US6657302B1 (en) * | 1999-01-12 | 2003-12-02 | Agere Systems Inc. | Integration of low dielectric material in semiconductor circuit structures |
US6214630B1 (en) * | 1999-12-22 | 2001-04-10 | United Microelectronics Corp. | Wafer level integrated circuit structure and method of manufacturing the same |
US20020102807A1 (en) * | 2000-06-30 | 2002-08-01 | Kim Chang-Ii | Method for forming storage node electrode of semiconductor device |
US20020005584A1 (en) * | 2000-07-12 | 2002-01-17 | Shinichi Domae | Semiconductor device |
US20020056884A1 (en) * | 2000-11-16 | 2002-05-16 | Baliga Bantval Jayant | Vertical power devices having deep and shallow trenches and methods of forming same |
US6649517B2 (en) * | 2001-05-18 | 2003-11-18 | Chartered Semiconductor Manufacturing Ltd. | Copper metal structure for the reduction of intra-metal capacitance |
US6838771B2 (en) * | 2002-04-12 | 2005-01-04 | Renesas Technology Corp. | Semiconductor device having conductor layers stacked on a substrate |
US20030214043A1 (en) * | 2002-05-17 | 2003-11-20 | Toshio Saitoh | Semiconductor device |
US20040041269A1 (en) * | 2002-08-30 | 2004-03-04 | Nec Electronics Corporation | Semiconductor device and manufacturing method thereof |
US6922370B2 (en) * | 2003-12-11 | 2005-07-26 | Texas Instruments Incorporated | High performance SRAM device and method of powering-down the same |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060215465A1 (en) * | 2005-03-25 | 2006-09-28 | Bhavnagarwala Azeez J | Circuits and methods for providing low voltage, high performance register files |
US7259986B2 (en) * | 2005-03-25 | 2007-08-21 | International Business Machines Corporation | Circuits and methods for providing low voltage, high performance register files |
Also Published As
Publication number | Publication date |
---|---|
CN100539117C (en) | 2009-09-09 |
US7968450B2 (en) | 2011-06-28 |
US20100041227A1 (en) | 2010-02-18 |
CN1776905A (en) | 2006-05-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11469269B2 (en) | Techniques for MRAM top electrode via connection | |
US10950657B2 (en) | Apparatus and methods for integrating magnetoresistive devices | |
KR100564064B1 (en) | Dual-Layer Integrated Circuit Structure and Formation with Optionally Placed Low-K Dielectric Isolation | |
KR100561984B1 (en) | Semiconductor device and method of manufacturing same for improving reliability of interconnection between layers of same | |
JP3657921B2 (en) | Semiconductor device and manufacturing method thereof | |
TW201705563A (en) | Integrated magnetic random access memory with logic device having low-k interconnects | |
KR20160145762A (en) | Through array routing for non-volatile memory | |
KR20140007241A (en) | Vertical gate device with reduced word line resistivity | |
US6278147B1 (en) | On-chip decoupling capacitor with bottom hardmask | |
US7968450B2 (en) | Methods for incorporating high dielectric materials for enhanced SRAM operation and structures produced thereby | |
US12014986B2 (en) | Method for preparing semiconductor device structure with conductive plugs of different aspect ratios and manganese-containing lining layer | |
TW201711084A (en) | Virtual gate used as interconnection and its preparation method | |
US11776912B2 (en) | Method for preparing semiconductor device structure with manganese-containing lining layer | |
CN112614866B (en) | Method for manufacturing phase change memory | |
KR20170103243A (en) | Semiconductor Device | |
US20240008261A1 (en) | Method for manufacturing a semiconductor structure having air gap | |
CN113793852A (en) | Self-aligned pattern process method and metal interconnection structure | |
US20230352307A1 (en) | Semiconductor structure with air gap in pattern-dense region and method of manufacturing the same | |
TWI876252B (en) | Semiconductor device and fabricating method thereof | |
US12125744B2 (en) | Semiconductor device with composite conductive features and method for preparing the same | |
US20060199329A1 (en) | Method for fabricating capacitor in semiconductor device | |
US20230275018A1 (en) | Metal lines of hybrid heights | |
CN117651423A (en) | High density magnetoresistive random access memory device and method of fabricating the same | |
KR100947564B1 (en) | Method for manufacturing MOSCAP DRAM chips with ultra low coupling noise | |
JP2000082739A (en) | Semiconductor device and manufacture thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: IBM CORPORATION, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BHAVNAGARWALA AZEEZ J.;KOSONOCKY, STEPHEN V.;NITTA, SATYANARAYANA V.;AND OTHERS;REEL/FRAME:016209/0757;SIGNING DATES FROM 20050422 TO 20050505 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |