US20060098465A1 - Undershoot eliminator circuit and method for synchronous rectified dc-dc converters - Google Patents
Undershoot eliminator circuit and method for synchronous rectified dc-dc converters Download PDFInfo
- Publication number
- US20060098465A1 US20060098465A1 US10/985,284 US98528404A US2006098465A1 US 20060098465 A1 US20060098465 A1 US 20060098465A1 US 98528404 A US98528404 A US 98528404A US 2006098465 A1 US2006098465 A1 US 2006098465A1
- Authority
- US
- United States
- Prior art keywords
- terminal
- transistor
- output
- converter
- undershoot
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000001360 synchronised effect Effects 0.000 title claims abstract description 43
- 238000000034 method Methods 0.000 title claims description 8
- 229920006395 saturated elastomer Polymers 0.000 claims abstract description 8
- 230000008878 coupling Effects 0.000 claims abstract description 6
- 238000010168 coupling process Methods 0.000 claims abstract description 6
- 238000005859 coupling reaction Methods 0.000 claims abstract description 6
- 239000003990 capacitor Substances 0.000 claims description 31
- 238000007599 discharging Methods 0.000 claims description 6
- 238000004146 energy storage Methods 0.000 abstract description 2
- 238000004804 winding Methods 0.000 description 8
- 238000010586 diagram Methods 0.000 description 7
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 230000004044 response Effects 0.000 description 2
- 230000001960 triggered effect Effects 0.000 description 2
- 230000003213 activating effect Effects 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 230000000717 retained effect Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 238000012358 sourcing Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/22—Conversion of DC power input into DC power output with intermediate conversion into AC
- H02M3/24—Conversion of DC power input into DC power output with intermediate conversion into AC by static converters
- H02M3/28—Conversion of DC power input into DC power output with intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate AC
- H02M3/325—Conversion of DC power input into DC power output with intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate AC using devices of a triode or a transistor type requiring continuous application of a control signal
- H02M3/335—Conversion of DC power input into DC power output with intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate AC using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/33569—Conversion of DC power input into DC power output with intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate AC using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only having several active switching elements
- H02M3/33576—Conversion of DC power input into DC power output with intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate AC using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only having several active switching elements having at least one active switching element at the secondary side of an isolation transformer
Definitions
- the present invention relates generally to power converters, and more particularly to a circuit for eliminating negative undershoot during the turn off of an isolated synchronous rectified DC-DC buck converter.
- Synchronous rectifiers increasingly are replacing freewheeling diodes on the secondary side of DC-DC buck converters in order to increase the power conversion efficiency of the converters.
- One characteristic of DC-DC converters with synchronous rectification is that it is possible for the current to flow not only to the output terminals of the converter through the synchronous rectifiers but also in a reverse direction from the output terminals back into the converter, i.e., a DC-DC converter with synchronous rectification can have both current-sourcing and current-sinking capability.
- a typical synchronous rectified DC-DC converter includes two MOSFETs (metal oxide semiconductor FETs) on the secondary side of the power transformer of the converter.
- a first synchronous rectifier MOSFET is connected between one end of the secondary winding of the power transformer and an output capacitor. The other end of the output capacitor is coupled to the other end of the secondary winding.
- the second synchronous rectifier MOSFET is coupled in parallel with the output capacitor.
- the node common to the two synchronous rectifiers is also coupled to the positive output terminal of the converter via a filter inductor.
- the undershoot that occurs when the DC-DC converter is turned off is caused by the fact that the secondary side auxiliary power source Vcc will typically continue to power the gate driver circuit for the synchronous rectifiers after the converter's output voltage falls off. This causes one or both of the gates of the synchronous rectifier MOSFETs to remain saturated at turn off. This creates a path for the output inductor of the converter to discharge into as follows. During shutdown of the converter, the output inductor first discharges into the load coupled across the output terminals of the power converter as the output voltage begins to fall. Then, the polarity of the inductor reverses (due to the energy stored in the transformer core) and current is driven from the positive output terminal of the converter to the negative output terminal.
- FIG. 4A illustrates a waveform 400 which is an exemplary output voltage generated by a synchronous rectified DC-DC converter during turn off, and shows the generation of negative undershoot.
- a baseline voltage 402 e.g., 0 volts
- the present invention comprises an undershoot eliminator circuit for avoiding the occurrence of a negative undershoot that typically happens when an isolated DC-DC converter with a secondary side synchronous drive is turned off.
- the undershoot eliminator circuit preferably employs a capacitor to maintain a charge on the gate of a clamp transistor coupled between the output of the secondary side's auxiliary power supply and the positive output terminal of the converter for a period of time after the DC-DC power converter is turned off.
- the clamp transistor is caused to turn on only when the output voltage of the converter begins to drop during shutdown. When the clamp transistor goes on, it causes the storage capacitor in the auxiliary power supply to be coupled to the positive output terminal of the connector, so as to cause the storage capacitor to quickly discharge into the load. This prevents a negative undershoot from occurring because the synchronous rectifiers of the DC-DC power converter are thereby also quickly turned off.
- the undershoot eliminator circuit operates independently of the input side of the DC-DC power converter, and is only triggered when the output of the DC-DC power converter drops off during shutdown.
- a method for preventing negative undershoot in the output voltage produced on an output terminal of a DC/DC power converter having secondary side synchronous rectification and a secondary side auxiliary power supply comprises when the converter is in an on state, trapping a charge on a gate terminal of a transistor coupled between said secondary side auxiliary power supply and said output terminal, and when the converter goes off, causing said transistor to turn on as the output voltage drops, thereby discharging the energy stored in said auxiliary power supply.
- an undershoot eliminator circuit for discharging a storage capacitor in an auxiliary supply on said secondary side of said converter comprises a transistor having a gate terminal, a source terminal, and a drain terminal, the drain terminal of the transistor connected to said storage capacitor, the source terminal of the transistor connecting to the said first output terminal, a capacitor coupled between the gate of said transistor and the second output terminal, a resistor coupled between the source terminal and the gate terminal of said transistor, a second resistor coupled between the drain terminal and the gate terminal of said transistor, and a diode coupled between said storage capacitor and the drain terminal of said transistor.
- the present invention discharges the secondary side Vcc storage capacitor quickly during shutdown in order to prevent undershoot (i.e., negative voltage on +Vout). Moreover, the present invention is not dependent on any signal generated from the primary side of the power supply. Furthermore, the present invention is simple to implement and requires a minimal number of components.
- FIG. 1 is a schematic diagram illustrating a first embodiment of an isolated DC-DC power converter with secondary side synchronous rectification that includes an undershoot eliminator circuit in accordance with the present invention
- FIG. 2 is a schematic diagram illustrating an isolated DC-DC power converter with secondary side synchronous rectification that includes a second embodiment of an undershoot eliminator circuit in accordance with the present invention
- FIG. 3 is a flow chart illustrating the process for eliminating negative undershoot in a synchronous rectified DC-DC power converter in accordance with the present invention.
- FIG. 4A is a graphical diagram of the output voltage of a synchronous rectified DC-DC converter experiencing negative undershoot when the converter is turned off
- FIG. 4B is a graphical diagram of the converter's output voltage during turn off with the addition of an undershoot eliminator circuit in accordance with the present invention.
- FIG. 1 there is shown a schematic diagram illustrating an isolated DC-DC power converter 100 with secondary side synchronous rectification that includes a first embodiment of an undershoot eliminator circuit 150 according to the present invention.
- a power switch 110 is connected in series with a primary winding 116 of a transformer 114 across an input DC voltage source Vin 112 .
- the power switch 110 is alternately switched between an on period and an off period in response to a signal applied to a control gate of the power switch 110 by a conventional pulse width modulator (PWM, not shown).
- PWM pulse width modulator
- the signal provided by the PWM is generated in response to a feedback signal from a feedback loop (not shown) which is responsive to an output voltage, Vout 140 , of power converter 100 .
- a secondary winding 118 of the transformer 114 is coupled to a positive voltage rail at node 134 and a negative voltage rail at node 136 .
- a first synchronous rectifier 120 is connected between the secondary winding 118 at node 134 and a node 135 .
- a second synchronous rectifier 122 is connected between node 135 and the negative side of the secondary winding 118 at node 136 , which corresponds to the secondary side's ground.
- the second synchronous rectifier 122 is connected in parallel to an output capacitor 124 .
- An inductor 126 is connected between node 135 and a positive output terminal 142 (+Vout) of converter 100 .
- Node 136 is connected to a negative output terminal 144 ( ⁇ Vout) of connector 100 .
- the output voltage Vout is generated across output terminals 142 , 144 .
- Converter 100 provides power to a load 128 connected between the positive and negative output terminals 142 and 144 .
- gate driver circuit 160 (as well as any other secondary side circuits) is powered by a voltage Vcc generated on the secondary side of the power transformer 114 .
- Vcc_sec 158 This secondary side voltage is indicated as Vcc_sec 158 .
- This Vcc voltage is typically set at 5 volts.
- auxiliary voltage Vcc_sec 158 is generated in a conventional fashion using an auxiliary secondary winding 190 of transformer 114 .
- Winding 190 is connected to two rectifier diodes, 192 and 194 , that feed a Vcc storage capacitor 196 connected between an output terminal 157 of the auxiliary supply and node 136 .
- the auxiliary output voltage Vcc_sec is generated across and maintained by storage capacitor 196 during the normal operation of power converter 100 .
- the undershoot eliminator circuit according to the present invention is shown at 150 in FIG. 1 and functions to discharge storage capacitor 196 in the auxiliary voltage supply at shutdown of the power converter 100 .
- the undershoot eliminator circuit 150 operates independently of the input side of the power converter 100 . Undershoot eliminator circuit 150 is triggered when the output voltage Vout generated by the power converter 100 drops off during shutdown.
- Circuit 150 includes a MOSFET clamp transistor 152 having three terminals, a drain terminal 152 a, a gate terminal 152 b, and a source terminal 152 c.
- the drain terminal 152 a of clamp transistor 152 is connected to the output terminal 157 of the auxiliary voltage supply, where the Vcc_sec voltage is output, while the source terminal 152 c is connected to node 135 .
- Coupled between the source 152 c and the gate 152 b is a resistor 154 .
- Resistor 154 is preferably a large resistance in the range of 1-10 meg- ⁇ . The function of resistor 154 in the undershoot eliminator circuit 150 is to ensure that the gate terminal 152 b of transistor 152 is charged to a level that is at or above the power converter 100 output voltage, Vout 140 .
- the undershoot eliminator circuit 150 shown in FIG. 1 operates as follows. When the DC-DC power converter 100 is on, resistor 154 couples the output voltage +Vout to the gate of transistor 152 . The inherent gate to source capacitance Cg_s of transistor 152 is therefore charged to this voltage. According to the present invention, sufficient charge is retained on the transistor 152 gate to source capacitance Cg_s to cause transistor 152 to go on as the output voltage Vout drops when the converter 100 is turned off, and to stay on for a sufficient time to substantially discharge storage capacitor 196 .
- transistor 152 when the voltage on the source terminal 152 c drops due to the dropping of output voltage +Vout, the gate to source voltage of transistor 152 increases until the gate of transistor 152 us sufficiently saturated to cause transistor 152 to turn on and become conductive between its drain and source terminals 152 a and 152 c.
- transistor 152 Once transistor 152 is turned on, it couples the output terminal 157 of the auxiliary voltage source to output terminal 142 via inductor 126 , thereby causing storage capacitor 196 to discharge while output voltage +Vout continues to drop towards zero volts. This discharging of storage capacitor 196 prevents the gates of synchronous rectifiers 120 and 122 from remaining saturated, thereby causing them to also turn off as a function of the drop in +Vout.
- a separate resistor 154 may not be necessary in order to provide the above described functionality of the undershoot eliminator circuit 150 according to the present invention. Specifically, there may be sufficient intrinsic resistance in transistor 152 between its source terminal 152 c and its gate terminal 152 b to provide sufficient coupling to cause the gate terminal 152 b of transistor 152 to rise to the voltage Vout. If such a circuit topology is used, care must be taken, however, that the charge on the gate terminal 152 b of transistor 152 is discharged quickly through the same path when the power converter 100 is turned off. Otherwise, the auxiliary voltage Vcc_sec could be pulled down during the next power on sequence of converter 100 .
- FIG. 2 is a schematic diagram illustrating a second embodiment of an undershoot eliminator circuit 200 according to the present invention.
- the undershoot eliminator circuit 200 comprises, in addition to transistor 152 and resistor 154 , one or more other components.
- a second resistor 220 may be connected between the gate terminal 152 b of transistor 152 and the output terminal 157 of the auxiliary power supply.
- Resistor 220 is typically a large resistor in the range of 1 to 10 meg- ⁇ .
- Resistor 220 is an optional component that creates a voltage divider circuit between the auxiliary power supply output terminal 157 and node 135 to positively offset the gate terminal 152 b of transistor 152 , thereby causing the gate to saturate harder.
- resistor 220 is used to shift the Vg_s voltage up slightly so that a smaller +Vout 142 drop is sufficient to turn on transistor 152 , resulting in the undershoot eliminator circuit 100 activating sooner and sinking more charge from the storage capacitor 196 to output terminal 142 .
- Capacitor 240 is an optional component that enhances the holding of charge on the gate terminal 152 b of transistor 152 during the time when the voltage +Vout at terminal 142 is dropping out. Capacitor 240 is not needed if the capacitance Cg_s of transistor 152 is able to retain sufficient charge to hold transistor 152 on, as +Vout 140 drops, long enough to enable storage capacitor 196 to discharge to a level that prevents synchronous rectifiers 120 and 122 from remaining on.
- An optional diode 210 is connected between terminal 157 and the drain terminal 152 a of transistor 152 .
- Diode 210 prevents reverse current being coupled from Vout to node 157 to thereby saturate one or both gates of synchronous rectifiers 120 and 122 . This possible reverse current is caused by the intrinsic diode in transistor 152 .
- diode 210 keeps a back-drive voltage on the +Vout terminal 142 from being coupled to terminal 157 and thereby provide sufficient voltage to saturate the gates of one or both the synchronous rectifiers 120 , 122 in the power converter 10 . In such a scenario, the absence of diode 210 would cause the output of the converter 100 to look like a short circuit and create a current sink.
- FIG. 3 is a flow chart that illustrates the process 300 according to the present invention for eliminating negative undershoot in the output voltage of a synchronous rectified DC-DC converter 100 .
- a capacitor traps a charge on the gate of transistor 152 .
- the DC-DC power converter 100 is turned off, or otherwise goes off, the voltage on the source terminal of transistor 152 drops. As a result, the gate to source voltage of transistor 152 increases until the gate of the transistor is sufficiently saturated by the trapped charge, thereby causing transistor 152 to turn on.
- storage capacitor 196 of the auxiliary power supply Vcc is discharged into Vout through transistor 152 (and diode 210 if used) to turn off the synchronous rectifiers and avoid negative undershoot (i.e., negative voltage on +Vout).
- FIG. 4B is a graphical diagram illustrating a waveform 408 generated as a function of the operation of an undershoot eliminator circuit 150 or 200 according to the present invention in a synchronous rectified DC-DC converter.
- the resulting waveform 408 shows a signal voltage that remains above a baseline voltage 410 for a significant period of time.
- baseline voltage 410 is zero volts.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Dc-Dc Converters (AREA)
- Rectifiers (AREA)
Abstract
Description
- The present invention relates generally to power converters, and more particularly to a circuit for eliminating negative undershoot during the turn off of an isolated synchronous rectified DC-DC buck converter.
- Synchronous rectifiers increasingly are replacing freewheeling diodes on the secondary side of DC-DC buck converters in order to increase the power conversion efficiency of the converters. One characteristic of DC-DC converters with synchronous rectification is that it is possible for the current to flow not only to the output terminals of the converter through the synchronous rectifiers but also in a reverse direction from the output terminals back into the converter, i.e., a DC-DC converter with synchronous rectification can have both current-sourcing and current-sinking capability.
- In most implementations of secondary side synchronous rectifiers, one problem that exists is that the gates of the synchronous rectifier FETs (field-effect transistors) are left saturated by the gate driver circuit for these rectifiers when the DC-DC converter is turned off. This produces a negative undershoot at the positive output terminal of the DC-DC converter during turn off. This negative undershoot can be harmful to a system that is being powered by the power converter if the output voltage of the converter goes lower than approximately −0.3 volt.
- More specifically, a typical synchronous rectified DC-DC converter includes two MOSFETs (metal oxide semiconductor FETs) on the secondary side of the power transformer of the converter. A first synchronous rectifier MOSFET is connected between one end of the secondary winding of the power transformer and an output capacitor. The other end of the output capacitor is coupled to the other end of the secondary winding. The second synchronous rectifier MOSFET is coupled in parallel with the output capacitor. Typically, the node common to the two synchronous rectifiers is also coupled to the positive output terminal of the converter via a filter inductor. The undershoot that occurs when the DC-DC converter is turned off is caused by the fact that the secondary side auxiliary power source Vcc will typically continue to power the gate driver circuit for the synchronous rectifiers after the converter's output voltage falls off. This causes one or both of the gates of the synchronous rectifier MOSFETs to remain saturated at turn off. This creates a path for the output inductor of the converter to discharge into as follows. During shutdown of the converter, the output inductor first discharges into the load coupled across the output terminals of the power converter as the output voltage begins to fall. Then, the polarity of the inductor reverses (due to the energy stored in the transformer core) and current is driven from the positive output terminal of the converter to the negative output terminal. This causes the voltage on the positive output terminal to go negative. A voltage lower than −0.3 volts coupled to the input of integrated circuits (ICs) powered by the DC-DC converter could cause conduction which may damage the ICs if there is enough energy present.
FIG. 4A illustrates awaveform 400 which is an exemplary output voltage generated by a synchronous rectified DC-DC converter during turn off, and shows the generation of negative undershoot. As can be seen inFIG. 4A , at some time after the converter has been turned off, the output voltage of the converter drops below abaseline voltage 402, e.g., 0 volts, thereby resulting in a temporary undershoot of, in this example, about −800 millivolts. - Accordingly, there is a need to design a synchronous rectified DC/DC power converter that eliminates the occurrence of a negative undershoot when the converter is turned off, and the consequences thereof.
- The present invention comprises an undershoot eliminator circuit for avoiding the occurrence of a negative undershoot that typically happens when an isolated DC-DC converter with a secondary side synchronous drive is turned off. The undershoot eliminator circuit preferably employs a capacitor to maintain a charge on the gate of a clamp transistor coupled between the output of the secondary side's auxiliary power supply and the positive output terminal of the converter for a period of time after the DC-DC power converter is turned off. The clamp transistor is caused to turn on only when the output voltage of the converter begins to drop during shutdown. When the clamp transistor goes on, it causes the storage capacitor in the auxiliary power supply to be coupled to the positive output terminal of the connector, so as to cause the storage capacitor to quickly discharge into the load. This prevents a negative undershoot from occurring because the synchronous rectifiers of the DC-DC power converter are thereby also quickly turned off.
- The undershoot eliminator circuit operates independently of the input side of the DC-DC power converter, and is only triggered when the output of the DC-DC power converter drops off during shutdown.
- Broadly stated, in a power converter for converting an input DC voltage into an output DC voltage at first and second output terminals and including synchronous recitification on the secondary side of said converter, an undershoot eliminator circuit according to the present invention for discharging an energy storage element in an auxiliary supply on said secondary side of said converter comprises a transistor having a gate terminal, a source terminal, and a drain terminal, the drain terminal of the transistor connected to said storage element, the source terminal of the transistor connecting to the said first output terminal, means for trapping charge on the gate terminal of said transistor while said converter is on, and means for coupling the voltage on said first output terminal to said gate terminal, such that, when said converter goes off and said output voltage begins to drop, the trapped charge causes the gate-to-source voltage of said transistor to increase until the gate of said transistor is sufficiently saturated to cause said transistor to turn on for a sufficient time to cause said storage element to discharge.
- A method according to the present invention for preventing negative undershoot in the output voltage produced on an output terminal of a DC/DC power converter having secondary side synchronous rectification and a secondary side auxiliary power supply comprises when the converter is in an on state, trapping a charge on a gate terminal of a transistor coupled between said secondary side auxiliary power supply and said output terminal, and when the converter goes off, causing said transistor to turn on as the output voltage drops, thereby discharging the energy stored in said auxiliary power supply.
- In a second embodiment of the present invention, in a power converter for converting an input DC voltage into an output DC voltage at first and second output terminals and including synchronous recitification on the secondary side of said converter, an undershoot eliminator circuit for discharging a storage capacitor in an auxiliary supply on said secondary side of said converter comprises a transistor having a gate terminal, a source terminal, and a drain terminal, the drain terminal of the transistor connected to said storage capacitor, the source terminal of the transistor connecting to the said first output terminal, a capacitor coupled between the gate of said transistor and the second output terminal, a resistor coupled between the source terminal and the gate terminal of said transistor, a second resistor coupled between the drain terminal and the gate terminal of said transistor, and a diode coupled between said storage capacitor and the drain terminal of said transistor.
- Advantageously, the present invention discharges the secondary side Vcc storage capacitor quickly during shutdown in order to prevent undershoot (i.e., negative voltage on +Vout). Moreover, the present invention is not dependent on any signal generated from the primary side of the power supply. Furthermore, the present invention is simple to implement and requires a minimal number of components.
- Other structures and methods are disclosed in the detailed description below. This summary does not purport to define the invention. The invention is defined by the claims. These and other embodiments, features, aspects, and advantages of the invention will become better understood with regard to the following description, appended claims and accompanying drawings.
-
FIG. 1 is a schematic diagram illustrating a first embodiment of an isolated DC-DC power converter with secondary side synchronous rectification that includes an undershoot eliminator circuit in accordance with the present invention; -
FIG. 2 is a schematic diagram illustrating an isolated DC-DC power converter with secondary side synchronous rectification that includes a second embodiment of an undershoot eliminator circuit in accordance with the present invention; -
FIG. 3 is a flow chart illustrating the process for eliminating negative undershoot in a synchronous rectified DC-DC power converter in accordance with the present invention; and -
FIG. 4A is a graphical diagram of the output voltage of a synchronous rectified DC-DC converter experiencing negative undershoot when the converter is turned off, andFIG. 4B is a graphical diagram of the converter's output voltage during turn off with the addition of an undershoot eliminator circuit in accordance with the present invention. - Reference symbols or names are used in the figures to indicate certain components, aspects or features therein. Reference symbols common to more than one figure indicate like components, aspects or features shown therein.
- Referring now to
FIG. 1 , there is shown a schematic diagram illustrating an isolated DC-DC power converter 100 with secondary side synchronous rectification that includes a first embodiment of anundershoot eliminator circuit 150 according to the present invention. In theexemplary power converter 100 shown inFIG. 1 , apower switch 110 is connected in series with aprimary winding 116 of atransformer 114 across an input DC voltage source Vin 112. Thepower switch 110 is alternately switched between an on period and an off period in response to a signal applied to a control gate of thepower switch 110 by a conventional pulse width modulator (PWM, not shown). The signal provided by the PWM is generated in response to a feedback signal from a feedback loop (not shown) which is responsive to an output voltage, Vout 140, ofpower converter 100. - On the secondary side of
power converter 100, asecondary winding 118 of thetransformer 114 is coupled to a positive voltage rail atnode 134 and a negative voltage rail atnode 136. A firstsynchronous rectifier 120 is connected between thesecondary winding 118 atnode 134 and anode 135. A secondsynchronous rectifier 122 is connected betweennode 135 and the negative side of thesecondary winding 118 atnode 136, which corresponds to the secondary side's ground. The secondsynchronous rectifier 122 is connected in parallel to anoutput capacitor 124. Aninductor 126 is connected betweennode 135 and a positive output terminal 142 (+Vout) ofconverter 100.Node 136 is connected to a negative output terminal 144 (−Vout) ofconnector 100. The output voltage Vout is generated acrossoutput terminals load 128 connected between the positive andnegative output terminals - The gates of
synchronous rectifiers gate driver circuit 160 in a conventional fashion in order to provide the on and off times for thesesynchronous rectifiers power converter 100 to generate Vout acrossoutput terminals power transformer 114. As seen inFIG. 1 , this secondary side voltage is indicated asVcc_sec 158. This Vcc voltage is typically set at 5 volts. As also seen inFIG. 1 ,auxiliary voltage Vcc_sec 158 is generated in a conventional fashion using an auxiliary secondary winding 190 oftransformer 114. Winding 190 is connected to two rectifier diodes, 192 and 194, that feed aVcc storage capacitor 196 connected between anoutput terminal 157 of the auxiliary supply andnode 136. The auxiliary output voltage Vcc_sec is generated across and maintained bystorage capacitor 196 during the normal operation ofpower converter 100. - The undershoot eliminator circuit according to the present invention is shown at 150 in
FIG. 1 and functions to dischargestorage capacitor 196 in the auxiliary voltage supply at shutdown of thepower converter 100. Theundershoot eliminator circuit 150 operates independently of the input side of thepower converter 100.Undershoot eliminator circuit 150 is triggered when the output voltage Vout generated by thepower converter 100 drops off during shutdown.Circuit 150 includes aMOSFET clamp transistor 152 having three terminals, adrain terminal 152 a, agate terminal 152 b, and asource terminal 152 c. Thedrain terminal 152 a ofclamp transistor 152 is connected to theoutput terminal 157 of the auxiliary voltage supply, where the Vcc_sec voltage is output, while thesource terminal 152 c is connected tonode 135. Coupled between thesource 152 c and thegate 152 b is aresistor 154.Resistor 154 is preferably a large resistance in the range of 1-10 meg-Ω. The function ofresistor 154 in theundershoot eliminator circuit 150 is to ensure that thegate terminal 152 b oftransistor 152 is charged to a level that is at or above thepower converter 100 output voltage,Vout 140. - The
undershoot eliminator circuit 150 shown inFIG. 1 operates as follows. When the DC-DC power converter 100 is on,resistor 154 couples the output voltage +Vout to the gate oftransistor 152. The inherent gate to source capacitance Cg_s oftransistor 152 is therefore charged to this voltage. According to the present invention, sufficient charge is retained on thetransistor 152 gate to source capacitance Cg_s to causetransistor 152 to go on as the output voltage Vout drops when theconverter 100 is turned off, and to stay on for a sufficient time to substantially dischargestorage capacitor 196. That is, when the voltage on thesource terminal 152 c drops due to the dropping of output voltage +Vout, the gate to source voltage oftransistor 152 increases until the gate oftransistor 152 us sufficiently saturated to causetransistor 152 to turn on and become conductive between its drain andsource terminals transistor 152 is turned on, it couples theoutput terminal 157 of the auxiliary voltage source tooutput terminal 142 viainductor 126, thereby causingstorage capacitor 196 to discharge while output voltage +Vout continues to drop towards zero volts. This discharging ofstorage capacitor 196 prevents the gates ofsynchronous rectifiers synchronous rectifiers inductor 126 fromoutput terminal 142. - Note that a
separate resistor 154 may not be necessary in order to provide the above described functionality of theundershoot eliminator circuit 150 according to the present invention. Specifically, there may be sufficient intrinsic resistance intransistor 152 between itssource terminal 152 c and itsgate terminal 152 b to provide sufficient coupling to cause thegate terminal 152 b oftransistor 152 to rise to the voltage Vout. If such a circuit topology is used, care must be taken, however, that the charge on thegate terminal 152 b oftransistor 152 is discharged quickly through the same path when thepower converter 100 is turned off. Otherwise, the auxiliary voltage Vcc_sec could be pulled down during the next power on sequence ofconverter 100. -
FIG. 2 is a schematic diagram illustrating a second embodiment of anundershoot eliminator circuit 200 according to the present invention. Theundershoot eliminator circuit 200 comprises, in addition totransistor 152 andresistor 154, one or more other components. Asecond resistor 220 may be connected between thegate terminal 152 b oftransistor 152 and theoutput terminal 157 of the auxiliary power supply.Resistor 220 is typically a large resistor in the range of 1 to 10 meg-Ω.Resistor 220 is an optional component that creates a voltage divider circuit between the auxiliary powersupply output terminal 157 andnode 135 to positively offset thegate terminal 152 b oftransistor 152, thereby causing the gate to saturate harder. In other words,resistor 220 is used to shift the Vg_s voltage up slightly so that a smaller +Vout 142 drop is sufficient to turn ontransistor 152, resulting in theundershoot eliminator circuit 100 activating sooner and sinking more charge from thestorage capacitor 196 tooutput terminal 142. - Another component that can be included in
undershoot eliminator circuit 200 is acapacitor 240 connected between thegate terminal 152 b oftransistor 152 andnode 136.Capacitor 240 is an optional component that enhances the holding of charge on thegate terminal 152 b oftransistor 152 during the time when the voltage +Vout atterminal 142 is dropping out.Capacitor 240 is not needed if the capacitance Cg_s oftransistor 152 is able to retain sufficient charge to holdtransistor 152 on, as +Vout 140 drops, long enough to enablestorage capacitor 196 to discharge to a level that preventssynchronous rectifiers - An
optional diode 210 is connected betweenterminal 157 and thedrain terminal 152 a oftransistor 152.Diode 210 prevents reverse current being coupled from Vout tonode 157 to thereby saturate one or both gates ofsynchronous rectifiers transistor 152. In other words,diode 210 keeps a back-drive voltage on the +Vout terminal 142 from being coupled toterminal 157 and thereby provide sufficient voltage to saturate the gates of one or both thesynchronous rectifiers diode 210 would cause the output of theconverter 100 to look like a short circuit and create a current sink. - One of ordinary skill in the art should recognize that other variations and modifications can be practiced without departing from the spirit of the present invention.
-
FIG. 3 is a flow chart that illustrates theprocess 300 according to the present invention for eliminating negative undershoot in the output voltage of a synchronous rectified DC-DC converter 100. Atstep 310, when the DC-DC power converter 100 is on, a capacitor traps a charge on the gate oftransistor 152. Atstep 320, when the DC-DC power converter 100 is turned off, or otherwise goes off, the voltage on the source terminal oftransistor 152 drops. As a result, the gate to source voltage oftransistor 152 increases until the gate of the transistor is sufficiently saturated by the trapped charge, thereby causingtransistor 152 to turn on. Atstep 330,storage capacitor 196 of the auxiliary power supply Vcc is discharged into Vout through transistor 152 (anddiode 210 if used) to turn off the synchronous rectifiers and avoid negative undershoot (i.e., negative voltage on +Vout). -
FIG. 4B , is a graphical diagram illustrating awaveform 408 generated as a function of the operation of anundershoot eliminator circuit undershoot eliminator circuit waveform 408 shows a signal voltage that remains above abaseline voltage 410 for a significant period of time. In a preferred embodiment,baseline voltage 410 is zero volts. Although the output voltage drops when the DC-DC power converter 100 goes off, the output voltage remains above thebaseline voltage 410, and only slowly approaches zero volts over time, thereby avoiding any negative undershoot from occurring. - Those skilled in the art can now appreciate from the foregoing description that the broad techniques of the embodiments of the present invention can be implemented in a variety of forms. Therefore, while the embodiments of this invention have been described in connection with particular examples thereof, the true scope of the embodiments of the invention should not be so limited since other modifications, whether explicitly provided for by the specification or implied by the specification, will become apparent to the skilled practitioner upon a study of the drawings, specification, and following claims.
Claims (11)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/985,284 US7054168B1 (en) | 2004-11-10 | 2004-11-10 | Undershoot eliminator circuit and method for synchronous rectified DC-DC converters |
CNB2005101177870A CN100547895C (en) | 2004-11-10 | 2005-11-10 | Undershoot eliminator circuit and method for synchronous rectified DC-DC converter |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/985,284 US7054168B1 (en) | 2004-11-10 | 2004-11-10 | Undershoot eliminator circuit and method for synchronous rectified DC-DC converters |
Publications (2)
Publication Number | Publication Date |
---|---|
US20060098465A1 true US20060098465A1 (en) | 2006-05-11 |
US7054168B1 US7054168B1 (en) | 2006-05-30 |
Family
ID=36316134
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/985,284 Expired - Fee Related US7054168B1 (en) | 2004-11-10 | 2004-11-10 | Undershoot eliminator circuit and method for synchronous rectified DC-DC converters |
Country Status (2)
Country | Link |
---|---|
US (1) | US7054168B1 (en) |
CN (1) | CN100547895C (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080055944A1 (en) * | 2006-09-01 | 2008-03-06 | Delta Electronics, Inc. | Synchronous rectifier forward converter with reverse current suppressor |
WO2010052187A2 (en) * | 2008-11-05 | 2010-05-14 | Continental Automotive Gmbh | Driver circuit for producing a load voltage |
US20120307536A1 (en) * | 2011-06-02 | 2012-12-06 | Xiaojian Zhao | Synchronous rectifier driver circuit rectifier |
US20160020701A1 (en) * | 2014-07-10 | 2016-01-21 | Ionel Jitaru | Soft Switching on all switching elements Converter through Current Shaping "Bucharest Converter" |
US20160105094A1 (en) * | 2014-10-11 | 2016-04-14 | Texas Instruments Incorporated | Pre-bias startup of a converter |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7375988B2 (en) * | 2005-03-08 | 2008-05-20 | Wall Industries, Inc. | Self-synchronized high voltage synchronous rectifier and drive |
TWM411065U (en) * | 2011-03-17 | 2011-09-01 | Power Mate Technology Co Ltd | Has higher light load efficiency of a power converter |
US9722498B2 (en) * | 2013-01-10 | 2017-08-01 | Alcatel Lucent | Control circuit for switching power converters with synchronous rectifiers |
CN110504838B (en) * | 2018-05-18 | 2024-12-27 | 雅达电子国际有限公司 | DC-DC converter and method for controlling a DC-DC converter |
CN110972514B (en) * | 2018-07-31 | 2024-04-02 | 雅达电子国际有限公司 | For synchronous rectifier controller voltage supply during low voltage output conditions |
TWI678873B (en) * | 2018-12-28 | 2019-12-01 | 遠東科技大學 | Interleaved dc-dc forward converter |
TWI711244B (en) * | 2019-09-27 | 2020-11-21 | 通嘉科技股份有限公司 | Power supplies |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5343383A (en) * | 1992-03-05 | 1994-08-30 | Nec Corporation | Rectifier for DC/DC converter |
US5724235A (en) * | 1995-12-27 | 1998-03-03 | Fujitsu Ltd. | Overcurrent protecting device for use in DC--DC converter |
US6813166B1 (en) * | 2003-06-09 | 2004-11-02 | Acbel Polytech, Inc. | Synchronous rectifyier controlled by a current transformer |
US6882548B1 (en) * | 2003-02-24 | 2005-04-19 | Tyco Electronics Power Systems, Inc. | Auxiliary active clamp circuit, a method of clamping a voltage of a rectifier switch and a power converter employing the circuit or method |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003504997A (en) * | 1999-07-07 | 2003-02-04 | シンクォール・インコーポレーテッド | Control of DC / DC power converter with synchronous rectifier |
JP2004201482A (en) * | 2002-05-08 | 2004-07-15 | Fiderikkusu:Kk | Switching power supply device |
CN1312835C (en) * | 2003-06-19 | 2007-04-25 | 艾默生网络能源有限公司 | BUCK convertor containing synchronous rectitication drive circuit |
CN100338864C (en) * | 2003-10-20 | 2007-09-19 | 艾默生网络能源有限公司 | DC/DC converter synchronous rectification circuit |
-
2004
- 2004-11-10 US US10/985,284 patent/US7054168B1/en not_active Expired - Fee Related
-
2005
- 2005-11-10 CN CNB2005101177870A patent/CN100547895C/en not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5343383A (en) * | 1992-03-05 | 1994-08-30 | Nec Corporation | Rectifier for DC/DC converter |
US5724235A (en) * | 1995-12-27 | 1998-03-03 | Fujitsu Ltd. | Overcurrent protecting device for use in DC--DC converter |
US6882548B1 (en) * | 2003-02-24 | 2005-04-19 | Tyco Electronics Power Systems, Inc. | Auxiliary active clamp circuit, a method of clamping a voltage of a rectifier switch and a power converter employing the circuit or method |
US6813166B1 (en) * | 2003-06-09 | 2004-11-02 | Acbel Polytech, Inc. | Synchronous rectifyier controlled by a current transformer |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080055944A1 (en) * | 2006-09-01 | 2008-03-06 | Delta Electronics, Inc. | Synchronous rectifier forward converter with reverse current suppressor |
US7589982B2 (en) * | 2006-09-01 | 2009-09-15 | Delta Electronics, Inc. | Synchronous rectifier forward converter with reverse current suppressor |
WO2010052187A2 (en) * | 2008-11-05 | 2010-05-14 | Continental Automotive Gmbh | Driver circuit for producing a load voltage |
WO2010052187A3 (en) * | 2008-11-05 | 2010-10-07 | Continental Automotive Gmbh | Driver circuit for producing a load voltage |
US20120307536A1 (en) * | 2011-06-02 | 2012-12-06 | Xiaojian Zhao | Synchronous rectifier driver circuit rectifier |
US9007793B2 (en) * | 2011-06-02 | 2015-04-14 | General Electric Company | Synchronous rectifier driver circuit rectifier |
US20160020701A1 (en) * | 2014-07-10 | 2016-01-21 | Ionel Jitaru | Soft Switching on all switching elements Converter through Current Shaping "Bucharest Converter" |
US10205397B2 (en) * | 2014-07-10 | 2019-02-12 | Rompower Technology Holdings, Llc | Soft switching on all switching elements converter through current shaping “bucharest converter” |
US20160105094A1 (en) * | 2014-10-11 | 2016-04-14 | Texas Instruments Incorporated | Pre-bias startup of a converter |
US9548653B2 (en) * | 2014-10-11 | 2017-01-17 | Texas Instruments Incorporated | Pre-bias startup of a converter |
US10090755B2 (en) | 2014-10-11 | 2018-10-02 | Texas Instruments Incorporated | Pre-bias startup of a converter |
Also Published As
Publication number | Publication date |
---|---|
CN1780126A (en) | 2006-05-31 |
US7054168B1 (en) | 2006-05-30 |
CN100547895C (en) | 2009-10-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10090663B2 (en) | Over-current protection circuit and method for voltage regulators | |
US6262564B1 (en) | Driver for a controllable switch in a power converter | |
US8422179B2 (en) | Inrush current control | |
US9837917B1 (en) | X-cap. discharge method for flyback converter | |
WO2009136602A1 (en) | Switching power supply device | |
US5307005A (en) | Zero current switching reverse recovery circuit | |
US6489758B2 (en) | Bootstrap circuit in a DC/DC static converter having circuitry for avoiding bootstrap capacitor discharge | |
US8637909B1 (en) | Mixed mode dual switch | |
KR100760085B1 (en) | Switching Power Supply Device and Switching Method | |
US5126651A (en) | Gate drive circuit for a synchronous rectifier | |
CN102480216B (en) | System and method for driving acascode switch | |
CN111614249B (en) | Diode Circuit | |
EP1229635B1 (en) | Active gate clamp circuit for self driven synchronous rectifiers | |
US7054168B1 (en) | Undershoot eliminator circuit and method for synchronous rectified DC-DC converters | |
JP4218862B2 (en) | Synchronous rectifier circuit for flyback converter | |
US8569811B1 (en) | Self clamping FET devices in circuits using transient sources | |
US10348205B1 (en) | Coupled-inductor cascaded buck converter with fast transient response | |
US11764689B2 (en) | Flyback power-converting device with zero-voltage switching and method for flyback converting power with zero-voltage switching | |
JPH06311738A (en) | Step-up chopper-type switching power-supply | |
US10965206B2 (en) | Step-up/down DC-DC converter | |
US12003180B2 (en) | Power supply for driving synchronous rectification elements of SEPIC converter | |
JP3166149B2 (en) | DC converter device | |
JP4328417B2 (en) | Power circuit | |
US10103629B2 (en) | High side driver without dedicated supply in high voltage applications | |
KR100204495B1 (en) | A zero voltage switching dc-dc step down converter |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ASTEC INTERNATIONAL LIMITED, HONG KONG Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FRONK, KARL T.;REEL/FRAME:016133/0356 Effective date: 20041108 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.) |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.) |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20180530 |