US20060094253A1 - Semiconductor memory devices and methods for making the same - Google Patents
Semiconductor memory devices and methods for making the same Download PDFInfo
- Publication number
- US20060094253A1 US20060094253A1 US10/976,798 US97679804A US2006094253A1 US 20060094253 A1 US20060094253 A1 US 20060094253A1 US 97679804 A US97679804 A US 97679804A US 2006094253 A1 US2006094253 A1 US 2006094253A1
- Authority
- US
- United States
- Prior art keywords
- layer
- forming
- oxide layer
- germanium
- over
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 48
- 239000004065 semiconductor Substances 0.000 title claims description 31
- 239000002159 nanocrystal Substances 0.000 claims abstract description 54
- 239000000758 substrate Substances 0.000 claims abstract description 52
- 229910052732 germanium Inorganic materials 0.000 claims abstract description 42
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 claims abstract description 42
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 claims description 26
- YBMRDBCBODYGJE-UHFFFAOYSA-N germanium oxide Inorganic materials O=[Ge]=O YBMRDBCBODYGJE-UHFFFAOYSA-N 0.000 claims description 23
- PVADDRMAFCOOPC-UHFFFAOYSA-N oxogermanium Chemical compound [Ge]=O PVADDRMAFCOOPC-UHFFFAOYSA-N 0.000 claims description 23
- 229910052757 nitrogen Inorganic materials 0.000 claims description 13
- 238000000137 annealing Methods 0.000 claims description 12
- 230000001590 oxidative effect Effects 0.000 claims description 11
- 230000004888 barrier function Effects 0.000 claims description 9
- QJGQUHMNIGDVPM-UHFFFAOYSA-N nitrogen group Chemical group [N] QJGQUHMNIGDVPM-UHFFFAOYSA-N 0.000 claims description 6
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 4
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 claims description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 19
- 229910052814 silicon oxide Inorganic materials 0.000 description 19
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 18
- 229910052710 silicon Inorganic materials 0.000 description 18
- 239000010703 silicon Substances 0.000 description 18
- 230000015654 memory Effects 0.000 description 14
- 238000010586 diagram Methods 0.000 description 13
- 229910052581 Si3N4 Inorganic materials 0.000 description 10
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 10
- 230000008569 process Effects 0.000 description 9
- 238000003860 storage Methods 0.000 description 8
- 230000015572 biosynthetic process Effects 0.000 description 6
- 239000000463 material Substances 0.000 description 6
- 238000000151 deposition Methods 0.000 description 4
- 230000008021 deposition Effects 0.000 description 4
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 4
- 229920005591 polysilicon Polymers 0.000 description 4
- 238000013459 approach Methods 0.000 description 3
- 230000003647 oxidation Effects 0.000 description 3
- 238000007254 oxidation reaction Methods 0.000 description 3
- 239000004054 semiconductor nanocrystal Substances 0.000 description 3
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 238000006731 degradation reaction Methods 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 238000010893 electron trap Methods 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 238000002347 injection Methods 0.000 description 2
- 239000007924 injection Substances 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 229910052786 argon Inorganic materials 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 238000013500 data storage Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 230000014759 maintenance of location Effects 0.000 description 1
- 238000003892 spreading Methods 0.000 description 1
- 230000007480 spreading Effects 0.000 description 1
- 230000005641 tunneling Effects 0.000 description 1
- 238000009279 wet oxidation reaction Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/68—Floating-gate IGFETs
- H10D30/681—Floating-gate IGFETs having only two programming levels
- H10D30/683—Floating-gate IGFETs having only two programming levels programmed by tunnelling of carriers, e.g. Fowler-Nordheim tunnelling
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/68—Floating-gate IGFETs
- H10D30/6891—Floating-gate IGFETs characterised by the shapes, relative sizes or dispositions of the floating gate electrode
- H10D30/6893—Floating-gate IGFETs characterised by the shapes, relative sizes or dispositions of the floating gate electrode wherein the floating gate has multiple non-connected parts, e.g. multi-particle floating gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/031—Manufacture or treatment of data-storage electrodes
- H10D64/035—Manufacture or treatment of data-storage electrodes comprising conductor-insulator-conductor-insulator-semiconductor structures
Definitions
- the present invention relates generally to semiconductor memory devices and methods for making the same. Specifically, the present invention relates to memory devices containing semiconductor nanocrystals and methods of making such memory devices.
- Memory devices are widely used in various electronics and computing devices. For example, computing devices and consumer-electronics store data, e.g., texts, e-mails, images, music, and videos, in one or more memory devices.
- data e.g., texts, e-mails, images, music, and videos.
- the need for additional memory capacity is increasing with the expanded capabilities of today's consumer electronics and portable devices.
- memory devices need to provide reliability, low-power-consumption, light weight portability, small size, or a combination of these characteristics.
- Non-volatile memories such as flash memories, also known as flash electrically-erasable-programmable read-only-memories (flash EEPROMs), are among the most popular memory devices. These memory devices offer reprogramablility without requiring continuous power consumption to maintain the stored data. In the past decade, the need for non-volatile memories, including low-power or high-density memory devices, in consumer electronics and portable devices has increased dramatically. Consequently, memory design and manufacturing need to improve to satisfy such demands.
- An example of the present invention provides a method of forming a memory device.
- the method includes: forming a first oxide layer over a substrate; performing a nitridation of at least an upper portion of the first oxide layer; forming a semiconductor layer comprising germanium over the first oxide layer; oxidizing the semiconductor layer to provide a germanium oxide layer over the first oxide layer and a second oxide layer over the germanium oxide layer; and forming, from the germanium oxide layer, an oxynitride layer containing germanium nanocrystals.
- Another example of the present invention provides a method of forming a memory device.
- the method includes: forming a first oxide layer over a substrate; forming a semiconductor layer comprising germanium over the first oxide layer; and forming, from the semiconductor layer, an oxynitride layer containing germanium nanocrystals over the first oxide layer and a second oxide layer over the oxynitride layer.
- the first oxide layer has a higher nitrogen element concentration at an upper portion of the first oxide layer.
- Another example of the present invention provides a method of forming a memory device.
- the method includes: forming a first dielectric layer over a substrate; forming an oxynitride layer containing germanium nanocrystals over the first dielectric layer; forming a second dielectric layer over the oxynitride layer; forming a gate over the second dielectric layer; and providing source, drain, and channel regions in the substrate.
- the channel region is positioned to correspond to at least a portion of the gate.
- the semiconductor device includes a substrate and a memory device formed on the substrate.
- the memory device includes an oxynitiride layer having germanium nanocrystals embedded in the oxynitride layer.
- the device includes: a first dielectric layer over a substrate; an oxynitride layer containing germanium nanocrystals over the first dielectric layer; a second dielectric layer over the oxynitride layer; a gate structure over the second dielectric layer; and a source region, a drain region, and a channel region in the substrate.
- the channel region is positioned to correspond to at least a portion of the gate.
- the device includes: a first dielectric layer over a substrate; an oxynitride layer containing germanium nanocrystals over the first dielectric layer; and a second dielectric layer over the oxynitride layer.
- the formation of the germanium nanocrystals includes: forming a semiconductor layer comprising germanium over the first dielectric layer; oxidizing the semiconductor layer to form a germanium oxide layer over the first dielectric layer and a second dielectric layer over the germanium oxide layer; and annealing the germanium oxide layer to form the oxynitride layer.
- FIG. 1 is a schematic diagram illustrating an exemplary stacked-gate memory design.
- FIG. 2 is a schematic diagram of a memory device using silicon nitride as a storage medium according to our example.
- FIG. 3 is a schematic diagram of a memory device using silicon nanocrystals as a storage medium according to our example.
- FIG. 4 is a schematic diagram of a memory device using both silicon nitride and silicon nanocrystals as a storage medium according to our example.
- FIG. 5 is a schematic diagram of a memory device having germanium nanocrystals in a dielectric layer according to our example.
- FIG. 6 is a schematic diagram illustrating the formation of a dielectric layer over a substrate according to our example.
- FIG. 7 is a schematic diagram illustrating the formation of a semiconductor layer over a dielectric layer according to our example
- FIG. 8 is a schematic diagram illustrating the formation of a dielectric layer containing germanium nanocrystals and another dielectric layer over the germanium-containing dielectric layer according to our example.
- an improved non-volatile memory device includes semiconductor nanocrystals, such as germanium nanocrystals.
- a silicon oxynitride layer may be formed to provide germanium nanocrystals in the oxynitride layer.
- Other examples may have the silicon oxynitride formed by the oxidation of a germanium-containing layer.
- Another example of a memory device on a semiconductor substrate may include an oxynitiride layer having germanium nanocrystals embedded in the oxynitride layer. As discussed below, these examples of memory devices are exemplary only and other variations may exist.
- non-volatile memory devices may employ different structural designs and materials.
- a stacked-gate design is one of the prevailing non-volatile memory implementations for standalone memories, embedded memories, or both. This design can be used for code storage, data storage, or both.
- FIG. 1 shows a schematic diagram illustrating an exemplary stacked-gate memory design.
- a memory device formed on semiconductor substrate 10 may include dielectric layer 12 over substrate 10 , a stacked a gate structure having layers 14 , 16 , and 18 over dielectric layer 12 , and source region 10 a, drain region 10 b , and channel region 10 c in substrate 10 .
- Channel region 10 c may be positioned to correspond to at least a portion of the gate structure.
- the gate structure may include floating gate 14 , control gate 18 , and dielectric layer 16 between floating gate 14 and control gate 18 .
- dielectric layer 12 examples include a tunnel oxide. This layer may be designed to have a sufficient thickness for preventing floating-gate charge-loss to the region under floating gate 14 under normal read operations or during data or charge retention. However, a thick dielectric layer 12 may require the injection of a charge into floating gate 14 at a high voltage. In some cases, the high-voltage charge-injection may result in hot-carrier degradation, where electron-hole pairs generated by energetic carriers are injected into dielectric layer 12 , causing undesired damages or traps and device degradation.
- a memory device may employ a different material as a storage medium.
- a silicon nitride layer or semiconductor nanocrystals may be used to replace floating gate 14 .
- the use of nanocrystals allows for thinner layers, which may enable low voltage operations for a memory device.
- a memory device may employ different types of nanocrystals in combination with different designs of dielectric layer 12 .
- a memory device may employ silicon (Si) nanocrystals to replace floating gate 14 of FIG. 1 .
- germanium (Ge) nanocrystals may be used, and the smaller band gap of germanium nanocrystals may provide a smaller barrier for the programming and erasing operations of a memory device.
- FIG. 2 is a schematic diagram of a memory device using silicon nitride as a storage medium according to one example.
- the memory device on substrate 20 may include a stacked structure of silicon oxide layer 22 , silicon nitride layer 24 , silicon oxide layer 26 , and gate 28 of polysilicon, thereby providing an example of an SONOS (silicon-oxide-nitride-oxide-silicon) structure.
- Substrate 20 may include source, drain, and channel regions similar to substrate 10 in FIG. 1 for performing memory operations.
- Other examples may have silicon nitride serve as a charge-trapping medium, which may replace floating gate 14 of FIG. 1 and provide a similar operation of a non-volatile memory device.
- FIG. 3 is a schematic diagram of a memory device using silicon nanocrystals as a storage medium according to another example.
- the memory device on substrate 30 may include silicon oxide layer 32 containing silicon nanocrystals 32 a and gate 34 of polysilicon.
- Substrate 30 similarly contains source, drain, and channel regions to enable memory operations.
- the memory device may store or trap charges in silicon nanocrystals 32 a, which may provide intermediate states for facilitating tunneling transportation of charges. This can allow, in some cases, faster programming and erasing operations of the memory device than the SONOS device shown in FIG. 2 .
- FIG. 4 is a schematic diagram of a memory device using both silicon nitride and silicon nanocrystals as a storage medium according to another example.
- the memory device on substrate 40 may include a stacked structure of silicon oxide layer 42 , silicon nitride layer 44 , silicon oxide layer 46 , and gate 48 of polysilicon.
- Silicon nanocrystals 44 a may be provided in at least a portion of silicon nitride layer 44 .
- Substrate 40 similarly contains source, drain, and channel regions for enabling memory operations.
- the memory device may store or trap charges in silicon nitride layer 44 , silicon nanocrystals 44 a, or both.
- the above-illustrated structure may be formed by direct deposition of silicon nanocrystals on a silicon oxide layer over a substrate, followed by nitride deposition, such as nitride deposition via a low-pressure chemical-vapor-deposition (LPCVD) process.
- LPCVD low-pressure chemical-vapor-deposition
- process parameters such as temperature and pressure may be rigorously controlled to produce desirable silicon nanocrystals.
- silicon nanocrystals may be provided by excess silicon implantation into a dielectric layer, such as a silicon oxide layer, followed by high temperature anneal.
- some of those processes may have restraints on the thickness of the silicon oxide layer and may affect the integrity or characteristics of the silicon oxide material.
- FIG. 5 is a schematic diagram of a memory device having germanium nanocrystals in a dielectric layer according to one example.
- a memory device on substrate 50 may include first dielectric layer 52 , oxynitride layer 54 containing germanium nanocrystals 54 a , second dielectric layer 56 , and gate 58 .
- first dielectric layer 52 is provided over substrate 50 ;
- oxynitride layer 54 is provided over first dielectric layer 52 ;
- second dielectric layer 56 is provided over oxynitride layer 54 ;
- gate 58 is provided over second dielectric layer 56 .
- substrate 50 has source region 50 a , drain region 50 b , and channel 50 c therein, and channel region 50 c may be positioned to correspond to at least a portion of gate 58 .
- oxynitride layer 54 may include germanium nanocrystals 54 a therein, which may be provided using different approaches.
- germanium nanocrystals 54 a may be provided through an oxidation process, as described below.
- semiconductor substrate 50 such as a silicon substrate
- Dielectric layer 52 such as a silicon oxide layer
- substrate 50 is then formed over substrate 50 .
- dielectric layer 52 may be formed by oxidizing a portion of substrate 50 or by oxidizing an exposed surface, such of the top surface, of substrate 50 to grow silicon oxide from substrate 50 .
- a wet oxidation process can form a first dielectric layer 52 of silicon oxide from substrate 50 , and at least a portion of the silicon oxide formed from substrate 50 may serve as a tunnel oxide of the memory device.
- dielectric layer 52 of silicon oxide may be configured to have a higher nitrogen element concentration at an upper portion of dielectric layer 52 .
- One way of providing the nitrogen concentration distribution is to perform a nitridation of the upper portion of dielectric layer 52 .
- a nitridation process may apply nitrogen plasma to dielectric layer 52 .
- dielectric layer 52 may be converted to provide a tunnel oxide layer over substrate 50 and a nitrogen-containing barrier layer over the tunnel oxide layer.
- a silicon oxide may provide better dielectric characteristics, such as a higher dielectric constant, or a higher K value, after nitridation.
- the barrier layer such as a dielectric or silicon oxide material containing a higher nitrogen concentration than the underlying oxide layer, may also be formed by other approaches known to skilled artisans.
- oxynitride layer 54 and dielectric layer 56 may be formed over dielectric layer 52 .
- the oxynitride layer 54 and dielectric layer 56 may be formed through oxidizing a semiconductor layer.
- semiconductor layer 53 a containing germanium may be formed over dielectric layer 52 .
- the silicon-germanium layer such as a poly-silicon-germanium layer, may be provided by deposition.
- semiconductor layer 53 a may then be oxidized to provide a germanium oxide layer over dielectric layer 52 and dielectric layer 56 of silicon oxide over germanium oxide layer.
- germanium oxide layer may be annealed to provide oxynitride layer 54 containing germanium nanocrystals 54 a.
- the annealing process may be a one-step or a two-step process.
- germanium oxide layer may be annealed first to provide germanium nanocrystals 54 a in a mostly silicon oxide material, and the germanium-nanocrystal-containing area may be further annealed in a nitrogen-containing environment to provide oxynitride layer 54 .
- the first anneal may include a thermal anneal in an argon or nitrogen environment at a temperature above 650° C., such as about 700° C.-800° C.
- the second anneal may include a thermal anneal in an NH 3 -containing environment at a temperature above 700° C., such as about 750° C.-900° C.
- the second anneal may nitridize the silicon oxide material surrounding germanium nanocrystals 54 a to provide oxynitride layer 54 .
- the second anneal in the NH 3 -containing environment nitridizes the oxide surrounding the germanium nanocrystals, converting some or all of them into oxynitride. Nitridation may also introduce electron traps in oxynitride layer 54 , which may enhance the operational characteristics of the memory device. Furthermore, during the second anneal, the higher nitrogen element concentration at the upper portion of dielectric or oxide layer 52 may provide a good barrier layer, which may prevent diffusion of NH 3 molecules through tunnel oxide and preserve oxide integrity during the nitridation to form oxynitride layer 54 . In addition, nitrogen may be mainly distributed at or near the upper portion of dielectric layer 52 , thereby effectively nitridizing the oxide surrounding germanium nanocrystals 54 a into oxynitride.
- gate 58 may be formed over dielectric layer 56 .
- gate 58 may be a polysilicon layer formed and patterned to provide a desired gate structure.
- the underlying layers, including dielectric layer 52 , oxynitride layer 54 , and dielectric layer 56 may also be patterned to form the island-like structure illustrated in FIG. 5 .
- another conductive material or a combination of two or more conductive materials may be used for providing gate 58 .
- Substrate 50 may be doped to provide source region 50 a , drain region 50 b , and channel 50 c. For example, implantation, diffusion, or a combination of both, can be used to provide the source, drain, and channel regions for those regions in substrate 50 . Furthermore, each of the source, drain, and channel regions may be formed before, during, or after the formation of various layers 52 , 54 , 56 , and 58 of the memory device. In the embodiment shown in FIG. 5 , part of source region 50 a and drain region 50 b may extend to a portion of the substrate area that is directly below gate 58 , and channel region 50 c may be positioned to correspond to at least a portion of gate 58 .
- dielectric layer 52 may include a tunnel oxide treated with nitridation, which may provide a good barrier between neighboring layers.
- dielectric layer 52 may be grown from substrate 50 after the formation of the structure above dielectric layer 52 .
- Other sequences of steps may be possible. Therefore, the particular order of the steps set forth in the specification or the figures should not be construed as limitations on the claims.
- the claims directed to the method and/or process of the present invention should not be limited to the performance of their steps in the order written, and one skilled in the art can readily appreciate that the sequences may be varied and still remain within the spirit and scope of the present invention.
Landscapes
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
Abstract
Description
- The present invention relates generally to semiconductor memory devices and methods for making the same. Specifically, the present invention relates to memory devices containing semiconductor nanocrystals and methods of making such memory devices.
- Memory devices are widely used in various electronics and computing devices. For example, computing devices and consumer-electronics store data, e.g., texts, e-mails, images, music, and videos, in one or more memory devices. The need for additional memory capacity is increasing with the expanded capabilities of today's consumer electronics and portable devices. To accommodate the need, memory devices need to provide reliability, low-power-consumption, light weight portability, small size, or a combination of these characteristics.
- Non-volatile memories, such as flash memories, also known as flash electrically-erasable-programmable read-only-memories (flash EEPROMs), are among the most popular memory devices. These memory devices offer reprogramablility without requiring continuous power consumption to maintain the stored data. In the past decade, the need for non-volatile memories, including low-power or high-density memory devices, in consumer electronics and portable devices has increased dramatically. Consequently, memory design and manufacturing need to improve to satisfy such demands.
- An example of the present invention provides a method of forming a memory device. The method includes: forming a first oxide layer over a substrate; performing a nitridation of at least an upper portion of the first oxide layer; forming a semiconductor layer comprising germanium over the first oxide layer; oxidizing the semiconductor layer to provide a germanium oxide layer over the first oxide layer and a second oxide layer over the germanium oxide layer; and forming, from the germanium oxide layer, an oxynitride layer containing germanium nanocrystals.
- Another example of the present invention provides a method of forming a memory device. The method includes: forming a first oxide layer over a substrate; forming a semiconductor layer comprising germanium over the first oxide layer; and forming, from the semiconductor layer, an oxynitride layer containing germanium nanocrystals over the first oxide layer and a second oxide layer over the oxynitride layer. In one embodiment, the first oxide layer has a higher nitrogen element concentration at an upper portion of the first oxide layer.
- Another example of the present invention provides a method of forming a memory device. The method includes: forming a first dielectric layer over a substrate; forming an oxynitride layer containing germanium nanocrystals over the first dielectric layer; forming a second dielectric layer over the oxynitride layer; forming a gate over the second dielectric layer; and providing source, drain, and channel regions in the substrate. In one example, the channel region is positioned to correspond to at least a portion of the gate.
- An example of the present invention provides a semiconductor device. The semiconductor device includes a substrate and a memory device formed on the substrate. In particular, the memory device includes an oxynitiride layer having germanium nanocrystals embedded in the oxynitride layer.
- Another example of the present invention provides a semiconductor device. The device includes: a first dielectric layer over a substrate; an oxynitride layer containing germanium nanocrystals over the first dielectric layer; a second dielectric layer over the oxynitride layer; a gate structure over the second dielectric layer; and a source region, a drain region, and a channel region in the substrate. In one example, the channel region is positioned to correspond to at least a portion of the gate.
- Another example of the present invention provides a semiconductor device. The device includes: a first dielectric layer over a substrate; an oxynitride layer containing germanium nanocrystals over the first dielectric layer; and a second dielectric layer over the oxynitride layer. In one example, the formation of the germanium nanocrystals includes: forming a semiconductor layer comprising germanium over the first dielectric layer; oxidizing the semiconductor layer to form a germanium oxide layer over the first dielectric layer and a second dielectric layer over the germanium oxide layer; and annealing the germanium oxide layer to form the oxynitride layer.
-
FIG. 1 is a schematic diagram illustrating an exemplary stacked-gate memory design. -
FIG. 2 is a schematic diagram of a memory device using silicon nitride as a storage medium according to our example. -
FIG. 3 is a schematic diagram of a memory device using silicon nanocrystals as a storage medium according to our example. -
FIG. 4 is a schematic diagram of a memory device using both silicon nitride and silicon nanocrystals as a storage medium according to our example. -
FIG. 5 is a schematic diagram of a memory device having germanium nanocrystals in a dielectric layer according to our example. -
FIG. 6 is a schematic diagram illustrating the formation of a dielectric layer over a substrate according to our example. -
FIG. 7 is a schematic diagram illustrating the formation of a semiconductor layer over a dielectric layer according to our example -
FIG. 8 is a schematic diagram illustrating the formation of a dielectric layer containing germanium nanocrystals and another dielectric layer over the germanium-containing dielectric layer according to our example. - The following examples illustrate improvements to memory devices and memory fabrication methods. According to one example, an improved non-volatile memory device includes semiconductor nanocrystals, such as germanium nanocrystals. In one example, a silicon oxynitride layer may be formed to provide germanium nanocrystals in the oxynitride layer. Other examples may have the silicon oxynitride formed by the oxidation of a germanium-containing layer. Another example of a memory device on a semiconductor substrate may include an oxynitiride layer having germanium nanocrystals embedded in the oxynitride layer. As discussed below, these examples of memory devices are exemplary only and other variations may exist.
- In the field of memory devices, non-volatile memory devices may employ different structural designs and materials. For example, a stacked-gate design is one of the prevailing non-volatile memory implementations for standalone memories, embedded memories, or both. This design can be used for code storage, data storage, or both.
FIG. 1 shows a schematic diagram illustrating an exemplary stacked-gate memory design. - Referring to
FIG. 1 , a memory device formed onsemiconductor substrate 10 may includedielectric layer 12 oversubstrate 10, a stacked a gatestructure having layers dielectric layer 12, andsource region 10 a,drain region 10 b, andchannel region 10 c insubstrate 10.Channel region 10 c may be positioned to correspond to at least a portion of the gate structure. In this example, the gate structure may includefloating gate 14,control gate 18, anddielectric layer 16 betweenfloating gate 14 andcontrol gate 18. - Examples of
dielectric layer 12 include a tunnel oxide. This layer may be designed to have a sufficient thickness for preventing floating-gate charge-loss to the region under floatinggate 14 under normal read operations or during data or charge retention. However, a thickdielectric layer 12 may require the injection of a charge intofloating gate 14 at a high voltage. In some cases, the high-voltage charge-injection may result in hot-carrier degradation, where electron-hole pairs generated by energetic carriers are injected intodielectric layer 12, causing undesired damages or traps and device degradation. - To avoid such problems, a memory device may employ a different material as a storage medium. For example, a silicon nitride layer or semiconductor nanocrystals may be used to replace
floating gate 14. In some examples, the use of nanocrystals allows for thinner layers, which may enable low voltage operations for a memory device. When using nanocrystals, a memory device may employ different types of nanocrystals in combination with different designs ofdielectric layer 12. For example, a memory device may employ silicon (Si) nanocrystals to replacefloating gate 14 ofFIG. 1 . Alternatively, germanium (Ge) nanocrystals may be used, and the smaller band gap of germanium nanocrystals may provide a smaller barrier for the programming and erasing operations of a memory device. -
FIG. 2 is a schematic diagram of a memory device using silicon nitride as a storage medium according to one example. Referring toFIG. 2 , the memory device onsubstrate 20 may include a stacked structure ofsilicon oxide layer 22,silicon nitride layer 24,silicon oxide layer 26, andgate 28 of polysilicon, thereby providing an example of an SONOS (silicon-oxide-nitride-oxide-silicon) structure.Substrate 20 may include source, drain, and channel regions similar tosubstrate 10 inFIG. 1 for performing memory operations. Other examples may have silicon nitride serve as a charge-trapping medium, which may replace floatinggate 14 ofFIG. 1 and provide a similar operation of a non-volatile memory device. -
FIG. 3 is a schematic diagram of a memory device using silicon nanocrystals as a storage medium according to another example. Referring toFIG. 3 , the memory device onsubstrate 30 may include silicon oxide layer 32 containing silicon nanocrystals 32 a andgate 34 of polysilicon.Substrate 30 similarly contains source, drain, and channel regions to enable memory operations. In this example, the memory device may store or trap charges in silicon nanocrystals 32 a, which may provide intermediate states for facilitating tunneling transportation of charges. This can allow, in some cases, faster programming and erasing operations of the memory device than the SONOS device shown inFIG. 2 . -
FIG. 4 is a schematic diagram of a memory device using both silicon nitride and silicon nanocrystals as a storage medium according to another example. Referring toFIG. 4 , the memory device onsubstrate 40 may include a stacked structure ofsilicon oxide layer 42,silicon nitride layer 44,silicon oxide layer 46, andgate 48 of polysilicon. Silicon nanocrystals 44 a may be provided in at least a portion ofsilicon nitride layer 44.Substrate 40 similarly contains source, drain, and channel regions for enabling memory operations. In this example, the memory device may store or trap charges insilicon nitride layer 44, silicon nanocrystals 44 a, or both. - In another example, the above-illustrated structure may be formed by direct deposition of silicon nanocrystals on a silicon oxide layer over a substrate, followed by nitride deposition, such as nitride deposition via a low-pressure chemical-vapor-deposition (LPCVD) process. In other examples, process parameters such as temperature and pressure may be rigorously controlled to produce desirable silicon nanocrystals. Alternatively, silicon nanocrystals may be provided by excess silicon implantation into a dielectric layer, such as a silicon oxide layer, followed by high temperature anneal. However, depending on the specific implementations and equipment employed, some of those processes may have restraints on the thickness of the silicon oxide layer and may affect the integrity or characteristics of the silicon oxide material.
- Other examples may use germanium-nanocrystal memory devices described above.
FIG. 5 is a schematic diagram of a memory device having germanium nanocrystals in a dielectric layer according to one example. - Referring to
FIG. 5 , a memory device onsubstrate 50 may include firstdielectric layer 52,oxynitride layer 54 containing germanium nanocrystals 54 a,second dielectric layer 56, andgate 58. In one example,first dielectric layer 52 is provided oversubstrate 50;oxynitride layer 54 is provided over firstdielectric layer 52;second dielectric layer 56 is provided overoxynitride layer 54; andgate 58 is provided over seconddielectric layer 56. As shown inFIG. 5 ,substrate 50 hassource region 50 a,drain region 50 b, andchannel 50 c therein, andchannel region 50 c may be positioned to correspond to at least a portion ofgate 58. - In another example,
oxynitride layer 54 may includegermanium nanocrystals 54 a therein, which may be provided using different approaches. For example, the approach of providing silicon nanocrystals noted above, either by spreading or implanting the silicon elements or nanocrystals, may be used. Alternatively, in some examples, germanium nanocrystals may be provided through an oxidation process, as described below. - Referring to
FIG. 6 , to form a memory device,semiconductor substrate 50, such as a silicon substrate, may be provided.Dielectric layer 52, such as a silicon oxide layer, is then formed oversubstrate 50. In one example,dielectric layer 52 may be formed by oxidizing a portion ofsubstrate 50 or by oxidizing an exposed surface, such of the top surface, ofsubstrate 50 to grow silicon oxide fromsubstrate 50. For example, a wet oxidation process can form afirst dielectric layer 52 of silicon oxide fromsubstrate 50, and at least a portion of the silicon oxide formed fromsubstrate 50 may serve as a tunnel oxide of the memory device. - In one example,
dielectric layer 52 of silicon oxide may be configured to have a higher nitrogen element concentration at an upper portion ofdielectric layer 52. One way of providing the nitrogen concentration distribution is to perform a nitridation of the upper portion ofdielectric layer 52. For example, a nitridation process may apply nitrogen plasma todielectric layer 52. Through nitridation,dielectric layer 52 may be converted to provide a tunnel oxide layer oversubstrate 50 and a nitrogen-containing barrier layer over the tunnel oxide layer. In one example, a silicon oxide may provide better dielectric characteristics, such as a higher dielectric constant, or a higher K value, after nitridation. Furthermore, it is noted that the barrier layer, such as a dielectric or silicon oxide material containing a higher nitrogen concentration than the underlying oxide layer, may also be formed by other approaches known to skilled artisans. - After providing
dielectric layer 52 oversubstrate 52,oxynitride layer 54 anddielectric layer 56 may be formed overdielectric layer 52. Theoxynitride layer 54 anddielectric layer 56 may be formed through oxidizing a semiconductor layer. For example, referring toFIG. 7 ,semiconductor layer 53 a containing germanium may be formed overdielectric layer 52. The silicon-germanium layer, such as a poly-silicon-germanium layer, may be provided by deposition. - Referring to
FIG. 8 ,semiconductor layer 53 a may then be oxidized to provide a germanium oxide layer overdielectric layer 52 anddielectric layer 56 of silicon oxide over germanium oxide layer. Following the oxidation, germanium oxide layer may be annealed to provideoxynitride layer 54 containing germanium nanocrystals 54 a. The annealing process may be a one-step or a two-step process. For example, germanium oxide layer may be annealed first to providegermanium nanocrystals 54 a in a mostly silicon oxide material, and the germanium-nanocrystal-containing area may be further annealed in a nitrogen-containing environment to provideoxynitride layer 54. - In an exemplary embodiment, the first anneal may include a thermal anneal in an argon or nitrogen environment at a temperature above 650° C., such as about 700° C.-800° C., and the second anneal may include a thermal anneal in an NH3-containing environment at a temperature above 700° C., such as about 750° C.-900° C. In one embodiment, the second anneal may nitridize the silicon oxide material surrounding germanium nanocrystals 54 a to provide
oxynitride layer 54. - In one example, the second anneal in the NH3-containing environment nitridizes the oxide surrounding the germanium nanocrystals, converting some or all of them into oxynitride. Nitridation may also introduce electron traps in
oxynitride layer 54, which may enhance the operational characteristics of the memory device. Furthermore, during the second anneal, the higher nitrogen element concentration at the upper portion of dielectric oroxide layer 52 may provide a good barrier layer, which may prevent diffusion of NH3 molecules through tunnel oxide and preserve oxide integrity during the nitridation to formoxynitride layer 54. In addition, nitrogen may be mainly distributed at or near the upper portion ofdielectric layer 52, thereby effectively nitridizing the oxide surrounding germanium nanocrystals 54 a into oxynitride. - Referring to
FIG. 5 , after providingoxynitride layer 54 anddielectric layer 56,gate 58 may be formed overdielectric layer 56. In one example,gate 58 may be a polysilicon layer formed and patterned to provide a desired gate structure. In addition, the underlying layers, includingdielectric layer 52,oxynitride layer 54, anddielectric layer 56, may also be patterned to form the island-like structure illustrated inFIG. 5 . Alternatively, another conductive material or a combination of two or more conductive materials may be used for providinggate 58. -
Substrate 50 may be doped to providesource region 50 a,drain region 50 b, andchannel 50 c. For example, implantation, diffusion, or a combination of both, can be used to provide the source, drain, and channel regions for those regions insubstrate 50. Furthermore, each of the source, drain, and channel regions may be formed before, during, or after the formation ofvarious layers FIG. 5 , part ofsource region 50 a anddrain region 50 b may extend to a portion of the substrate area that is directly belowgate 58, andchannel region 50 c may be positioned to correspond to at least a portion ofgate 58. - The above examples describe memory devices and methods for forming memory devices. It should be noted that modifications can be made to these examples. For example, electron traps may be provided from
oxynitride layer 54 and the design may improve the characteristics of a memory device. In addition,dielectric layer 52 may include a tunnel oxide treated with nitridation, which may provide a good barrier between neighboring layers. - As another example,
dielectric layer 52 may be grown fromsubstrate 50 after the formation of the structure abovedielectric layer 52. Other sequences of steps may be possible. Therefore, the particular order of the steps set forth in the specification or the figures should not be construed as limitations on the claims. In addition, the claims directed to the method and/or process of the present invention should not be limited to the performance of their steps in the order written, and one skilled in the art can readily appreciate that the sequences may be varied and still remain within the spirit and scope of the present invention. - The foregoing disclosure has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise examples disclosed. As noted above, many variations and modifications to the described examples can be made. The scope of the invention is to be defined only by the claims appended hereto and by their equivalents.
Claims (24)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/976,798 US7033956B1 (en) | 2004-11-01 | 2004-11-01 | Semiconductor memory devices and methods for making the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/976,798 US7033956B1 (en) | 2004-11-01 | 2004-11-01 | Semiconductor memory devices and methods for making the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US7033956B1 US7033956B1 (en) | 2006-04-25 |
US20060094253A1 true US20060094253A1 (en) | 2006-05-04 |
Family
ID=36190987
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/976,798 Expired - Lifetime US7033956B1 (en) | 2004-11-01 | 2004-11-01 | Semiconductor memory devices and methods for making the same |
Country Status (1)
Country | Link |
---|---|
US (1) | US7033956B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080087954A1 (en) * | 2005-01-26 | 2008-04-17 | Freescale Semiconductor, Inc. | Semiconductor device having nitridated oxide layer and method therefor |
US20100013001A1 (en) * | 2008-07-17 | 2010-01-21 | Au Optronics Corp. | Method for manufacturing non-volatile memory and structure thereof |
WO2021029970A1 (en) * | 2019-08-09 | 2021-02-18 | Applied Materials, Inc. | Protective multilayer coating for processing chamber components |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100673205B1 (en) * | 2004-11-24 | 2007-01-22 | 주식회사 하이닉스반도체 | Manufacturing Method of Flash Memory Device |
US20060166435A1 (en) * | 2005-01-21 | 2006-07-27 | Teo Lee W | Synthesis of GE nanocrystal memory cell and using a block layer to control oxidation kinetics |
TWI325613B (en) * | 2006-07-20 | 2010-06-01 | Ind Tech Res Inst | Memory cell and fabricating method thereof |
KR100843229B1 (en) * | 2007-01-11 | 2008-07-02 | 삼성전자주식회사 | Flash memory device comprising a charge trap film of a hybrid structure and a manufacturing method thereof |
US8068370B2 (en) * | 2008-04-18 | 2011-11-29 | Macronix International Co., Ltd. | Floating gate memory device with interpoly charge trapping structure |
US8252653B2 (en) * | 2008-10-21 | 2012-08-28 | Applied Materials, Inc. | Method of forming a non-volatile memory having a silicon nitride charge trap layer |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5241214A (en) * | 1991-04-29 | 1993-08-31 | Massachusetts Institute Of Technology | Oxides and nitrides of metastabale group iv alloys and nitrides of group iv elements and semiconductor devices formed thereof |
US5783498A (en) * | 1996-05-28 | 1998-07-21 | Nec Corporation | Method of forming silicon dioxide film containing germanium nanocrystals |
US6656792B2 (en) * | 2001-10-19 | 2003-12-02 | Chartered Semiconductor Manufacturing Ltd | Nanocrystal flash memory device and manufacturing method therefor |
US6746943B2 (en) * | 2001-03-13 | 2004-06-08 | Kabushiki Kaisha Toshiba | Semiconductor device and method of fabricating the same |
US20050098822A1 (en) * | 2003-11-10 | 2005-05-12 | Leo Mathew | Transistor having three electrically isolated electrodes and method of formation |
US20050142769A1 (en) * | 2003-12-25 | 2005-06-30 | Yoshiki Kamata | Semiconductor device and method for manufacturing the same |
-
2004
- 2004-11-01 US US10/976,798 patent/US7033956B1/en not_active Expired - Lifetime
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5241214A (en) * | 1991-04-29 | 1993-08-31 | Massachusetts Institute Of Technology | Oxides and nitrides of metastabale group iv alloys and nitrides of group iv elements and semiconductor devices formed thereof |
US5783498A (en) * | 1996-05-28 | 1998-07-21 | Nec Corporation | Method of forming silicon dioxide film containing germanium nanocrystals |
US6746943B2 (en) * | 2001-03-13 | 2004-06-08 | Kabushiki Kaisha Toshiba | Semiconductor device and method of fabricating the same |
US6656792B2 (en) * | 2001-10-19 | 2003-12-02 | Chartered Semiconductor Manufacturing Ltd | Nanocrystal flash memory device and manufacturing method therefor |
US20050098822A1 (en) * | 2003-11-10 | 2005-05-12 | Leo Mathew | Transistor having three electrically isolated electrodes and method of formation |
US20050142769A1 (en) * | 2003-12-25 | 2005-06-30 | Yoshiki Kamata | Semiconductor device and method for manufacturing the same |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080087954A1 (en) * | 2005-01-26 | 2008-04-17 | Freescale Semiconductor, Inc. | Semiconductor device having nitridated oxide layer and method therefor |
US7781831B2 (en) * | 2005-01-26 | 2010-08-24 | Freescale Semiconductor, Inc. | Semiconductor device having nitridated oxide layer and method therefor |
US20100013001A1 (en) * | 2008-07-17 | 2010-01-21 | Au Optronics Corp. | Method for manufacturing non-volatile memory and structure thereof |
US8093648B2 (en) | 2008-07-17 | 2012-01-10 | Au Optronics Corp. | Method for manufacturing non-volatile memory and structure thereof |
WO2021029970A1 (en) * | 2019-08-09 | 2021-02-18 | Applied Materials, Inc. | Protective multilayer coating for processing chamber components |
Also Published As
Publication number | Publication date |
---|---|
US7033956B1 (en) | 2006-04-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6248628B1 (en) | Method of fabricating an ONO dielectric by nitridation for MNOS memory cells | |
US6406960B1 (en) | Process for fabricating an ONO structure having a silicon-rich silicon nitride layer | |
US8481388B2 (en) | Non-volatile memory device having a nitride-oxide dielectric layer | |
US6319775B1 (en) | Nitridation process for fabricating an ONO floating-gate electrode in a two-bit EEPROM device | |
US6265268B1 (en) | High temperature oxide deposition process for fabricating an ONO floating-gate electrode in a two bit EEPROM device | |
US6458677B1 (en) | Process for fabricating an ONO structure | |
JP4923318B2 (en) | Nonvolatile semiconductor memory device and operation method thereof | |
US6498377B1 (en) | SONOS component having high dielectric property | |
US7576386B2 (en) | Non-volatile memory semiconductor device having an oxide-nitride-oxide (ONO) top dielectric layer | |
US8023328B2 (en) | Memory device with charge trapping layer | |
US20050099849A1 (en) | Flash memory programming using gate induced junction leakage current | |
US6180538B1 (en) | Process for fabricating an ONO floating-gate electrode in a two-bit EEPROM device using rapid-thermal-chemical-vapor-deposition | |
US7033956B1 (en) | Semiconductor memory devices and methods for making the same | |
US8975687B2 (en) | Nonvolatile memory array with continuous charge storage dielectric stack | |
US7164177B2 (en) | Multi-level memory cell | |
US7855114B2 (en) | High K stack for non-volatile memory | |
US20050285184A1 (en) | Flash memory device and method for programming/erasing the same | |
US7599229B2 (en) | Methods and structures for expanding a memory operation window and reducing a second bit effect | |
Breuil et al. | A new scalable self-aligned dual-bit split-gate charge-trapping memory device | |
KR100602939B1 (en) | Nonvolatile Memory Devices | |
US7071538B1 (en) | One stack with steam oxide for charge retention | |
KR100880230B1 (en) | Semiconductor element and manufacturing method thereof | |
US7678674B1 (en) | Memory cell dual pocket implant | |
US20070087503A1 (en) | Improving NROM device characteristics using adjusted gate work function | |
US10586705B2 (en) | Fluorine doped non-volatile memory cells and methods for forming the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: PROMOS TECHNOLOGIES, INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WU, YUNG-HSIEN;REEL/FRAME:015955/0943 Effective date: 20041027 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
SULP | Surcharge for late payment | ||
FPAY | Fee payment |
Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |