US20060043480A1 - Semiconductor device and fabrication method of the same - Google Patents
Semiconductor device and fabrication method of the same Download PDFInfo
- Publication number
- US20060043480A1 US20060043480A1 US10/991,433 US99143304A US2006043480A1 US 20060043480 A1 US20060043480 A1 US 20060043480A1 US 99143304 A US99143304 A US 99143304A US 2006043480 A1 US2006043480 A1 US 2006043480A1
- Authority
- US
- United States
- Prior art keywords
- semiconductor
- cell formation
- end part
- trenches
- formation part
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/665—Vertical DMOS [VDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/109—Reduced surface field [RESURF] PN junction structures
- H10D62/111—Multiple RESURF structures, e.g. double RESURF or 3D-RESURF structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/514—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers
- H10D64/516—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers the thicknesses being non-uniform
Definitions
- the present invention relates to semiconductor devices such as metal oxide semiconductor field effect transistors (MOSFETs) for the power use.
- MOSFETs metal oxide semiconductor field effect transistors
- This invention also relates to fabrication methodology of the same.
- Semiconductor devices for the power use are semiconductor chips that are structured so that a large number of cells are formed in an epitaxially grown layer (semiconductor region) that is disposed on or above a semiconductor substrate while letting the gates of such cells be common-coupled together.
- power MOSFETs are low in turn-on (ON) resistance and are capable of performing switching operations at high speeds, it is possible to efficiently control a large current of high frequency.
- power MOSFETs are widely employed as small-size power converter circuit elements for use as components of power supply units in personal computers (PCs), for example.
- drift region In power MOSFETs, a semiconductor region which couples source and drain regions together is generally called a “drift” region. At the time a power MOSFET turns on, the drift region becomes a current flow path. When the power MOSFET turns off, a depletion layer is created to extend from a p-n junction that consists of the drift region and a base region, thereby retaining the power MOSFET's breakdown voltage.
- the power MOSFET typically has a cell formation part and a terminate end part that is positioned around the cell formation part. Since a lot of cells are regularly laid out in the cell formation part, the depletion layer must behave to spread uniformly. Accordingly, the curvature of such depletion layer becomes moderate or “relaxed” in the cell formation part so that a portion that experiences electric-field concentration hardly takes place. In contrast, the end part is such that the above-noted layout regularity is reduced or “collapsed” so that the depletion layer is no longer expected to spread uniformly without using any special means. This would result in occurrence of portions with steep curvatures. At such portions, electric fields are concentrated. Thus, the power MOSFET decreases in breakdown voltage.
- an impurity-doped protective region also called the guard ring
- the guard ring is formed at the end part in such a manner as to surround the cell formation part to make the depletion layer moderate in curvature, thereby improving the transistor breakdown voltage. Examples of this approach are found, for example, in FIG. 11 of JP-A-2000-183350 and also in FIG. 1 of JP-A-8-167714.
- the prior known guard ring structures as taught thereby are faced with the difficulty to permit the depletion layer to sufficiently spread at the end part. Thus a need is felt to further improve the breakdown voltage.
- a semiconductor device comprises a semiconductor layer including a terminate end part and a cell formation part as surrounded by this end part, and a plurality of guard rings each being formed at the end part to surround the cell formation part and being arranged to become shallower and smaller in width as getting near to a guard ring placed outside.
- a semiconductor device comprises a semiconductor layer including a terminate end part and a cell formation part as surrounded by this end part, and a plurality of guard rings each being formed at the end part to surround the cell formation part and being made shallower and larger in interval between neighboring ones thereof as they get near to a guard ring placed outside.
- a method for fabricating a semiconductor device comprises, forming a to-be-processed film to be processed into a mask on a surface of a semiconductor layer including a terminate end part and a cell formation part as surrounded by this end part, forming at a portion of the to-be-processed film corresponding to the end part a plurality of openings surrounding a portion of the to-be-processed film corresponding to the cell formation part and being made smaller in width as they get near to an opening placed outside, selectively etching the semiconductor layer while letting the to-be-processed film with the plurality of openings formed therein be as a mask to thereby form in the end part a plurality of trenches being made shallower and smaller in width as getting near to a trench placed outside, and burying an epitaxial growth layer in the plurality of trenches to thereby form in the end part a plurality of guard rings.
- FIG. 1 is a diagram showing a partial cross-sectional view of a cell formation part of a power semiconductor device in accordance with a first embodiment of the invention.
- FIG. 2 is a partial sectional view of a terminate end part of the semiconductor device in accordance with the embodiment.
- FIG. 3 is a plan view of the semiconductor device in accordance with the embodiment.
- FIG. 4 is a partial sectional view of the terminate end part of a semiconductor device of a comparative form at the time this device turns off.
- FIG. 5 is a partial sectional view of the terminate end part of the first embodiment at the time this device turns off.
- FIG. 6 is a first process step diagram (cell formation part) of a method for fabricating the semiconductor device in accordance with the first embodiment.
- FIG. 7 is a first step diagram (end part) of the semiconductor device fabrication method.
- FIG. 8 is a second step diagram (cell formation part) of the device fabrication method.
- FIG. 9 is a second step diagram (end part) of the fabrication method.
- FIG. 10 is a third step diagram (cell formation part) of the method.
- FIG. 11 is a third step diagram (end part) of the method.
- FIG. 12 is a fourth step diagram (cell formation part) of the method.
- FIG. 13 is a fourth step diagram (end part) of the method.
- FIG. 14 is a fifth step diagram (cell formation part) of the method.
- FIG. 15 is a fifth step diagram (end part) of the method.
- FIG. 16 is a sixth step diagram (cell formation part) of the method.
- FIG. 17 is a sixth step diagram (end part) of the method.
- FIG. 18 is a diagram pictorially representing a partial cross-section of a silicon layer which exhibits micro-loading effects.
- FIG. 19 is a partial sectional view of the terminate end part of a power semiconductor device in accordance with a second embodiment.
- FIG. 20 is a diagram showing the state that a depletion layer extends at the end portion of FIG. 19 .
- Embodiments of this invention will be explained while dividing the description into sections titled “First Embodiment” and “Second Embodiment,” the former of which consists of several subsections which follow: “Semiconductor Device Structure,” “Semiconductor Device Operation,” “Main Effects of First Embodiment,” and “Semiconductor Device Fabrication Method.”
- a main feature of a semiconductor device in accordance with a first embodiment lies in that a plurality of guard rings are formed at a terminate end part so that these are made (1) shallower, (2) smaller in width and (3) larger in interval of neighboring guard rings as they get near to a guard ring that is located on an outer side.
- FIG. 1 is a diagram showing a partial cross-sectional view of a cell formation part 3 of a semiconductor device 1 for the power use in accordance with the first embodiment
- FIG. 2 shows a partial cross-section of a terminate end part 5 of the power semiconductor device 1
- FIG. 3 depicts a plan view of the semiconductor device 1 .
- the power semiconductor device 1 is a semiconductor chip which includes a terminate end part 5 and a cell formation part 3 as surrounded by this end part 5
- a great number of MOSFET cells are formed although these are not shown in FIG. 3 .
- the MOSFET cells are connected in parallel.
- triple guard rings 7 are formed to surround the cell formation part 3 .
- the semiconductor device 1 has a semiconductor substrate (for example, silicon substrate) 9 of heavily-doped n (n + ) conductivity type, and also has a plurality of first semiconductor regions 13 of n type and a plurality of second semiconductor regions 15 of p type, which are laid out on a top surface 11 of the substrate 9 .
- the n type is one example of the first conductivity type
- the p type is an example of the second conductivity type.
- the n + -type semiconductor substrate 9 functions as a drain region(s).
- the plurality of first semiconductor regions 13 may be fabricated by a process having the steps of forming an n-type single-crystalline silicon layer on the surface 11 of semiconductor substrate 9 and then defining therein a plurality of trenches 17 .
- the second semiconductor regions 15 are p-type single-crystalline silicon layers that are buried by epitaxial growth techniques in respective ones of the trenches 17 : that is, the regions 15 are epitaxial growth layers.
- the cell formation part 3 includes the first n-type semiconductor regions 13 and the second p-type semiconductor regions 15 , which are disposed on the surface 11 of semiconductor substrate 9 . Each region 13 functions as a drift region.
- the regions 13 and 15 have a column-like shape. With these columnar regions, what is called the “super junction” structure is constituted.
- the first n-type semiconductor regions 13 and the second p-type semiconductor regions 15 are alternately disposed repeatedly in the direction parallel to the surface 11 of semiconductor substrate 9 in such a manner as to enable complete depletion of these regions 13 , 15 at the time the power semiconductor device 1 is driven to turn off.
- the language “the direction parallel to the surface 11 of semiconductor substrate 9 ” may be reworded by a “lateral direction.”
- the wording “alternately and repeatedly” may be rephrased by “periodically.” With such the super-junction structure, it is possible to simultaneously achieve both low turn-on (“ON”) resistance and higher breakdown voltage characteristics of the power MOSFET.
- the regions 13 and 15 have portions that are on the opposite side to the semiconductor substrate 9 , at certain ones of which a plurality of p-type base regions (sometimes called the body regions) 19 are formed at prespecified intervals or layout pitches.
- the base regions 19 are located on the second semiconductor regions 15 and are greater in width than these regions 15 .
- an n + -type source region 21 is formed in each base region 19 . More specifically, between a central portion and an edge portion of the base region 19 , the source region 21 extends inward from a top surface of base region 19 .
- a p + -type contact region 23 is formed for use as an electrical contact conductor of the base region 19 .
- each base region 19 a gate electrode 27 made for example of polysilicon is formed with a gate dielectric insulating film 25 being sandwiched between them.
- the edge portion of base region 19 functions as a channel region 29 .
- a dielectric insulator film 31 is formed, which is thicker than the gate insulator film 25 .
- An interlayer dielectric (ILD) film 33 is formed to cover the gate electrode 27 .
- Through-holes are defined in the ILD film 33 .
- Each through-hole is for exposure of a contact region 23 and a portion of the source region 21 on the contact region 23 side.
- common-coupled source electrodes 35 are formed at the through-holes.
- a drain electrode 37 made for example of copper or aluminum is attached to an overall area of the back surface of the semiconductor substrate 9 .
- One MOSFET cell 39 is generally made up of a second semiconductor region 15 , half portions of a couple of first semiconductor regions 13 . on the both sides of the region 15 , a base region 19 residing at a position corresponding to these regions, a source region 21 , and a gate electrode 27 . In the cell formation part 3 , a large number of MOSFET cells 39 are orderly arranged.
- an n-type single-crystalline silicon layer 41 is disposed on the top surface 11 of the semiconductor substrate 9 .
- the first semiconductor regions 13 are fabricated by providing trenches 17 in the single-crystal silicon layer 41 that has been disposed in the cell formation part 3 .
- each guard ring 7 In the monocrystal silicon layer 41 of the end part 5 , three electrically floating guard rings 7 are disposed. These include an guard ring 7 - 1 which is located at the innermost position, a guard ring 7 - 2 that is outside of it, and a guard ring 7 - 3 placed on the outermost side. These guard rings 7 are fabricated by burying p-type epitaxial growth layers in the trenches 43 . Owing to this, each guard ring 7 has a substantially flat sidewall.
- the guard rings 7 are specifically designed so that these become gradually (1) shallower, (2) narrower in width, and (3) wider in distance or interval of neighboring guard rings as they shift in position from the inside toward the outside.
- the guard rings 7 do not reach the surface 11 of the semiconductor substrate 9 .
- Guard rings 7 are designed to have specific depth values which satisfy a specific relationship which follows: D 1 >D 2 >D 3 , where D 1 is the depth of guard ring 7 - 1 , D 2 is the depth of guard ring 7 - 2 , and D 3 is the depth of guard ring 7 - 3 .
- D 1 is the depth of guard ring 7 - 1
- D 2 is the depth of guard ring 7 - 2
- D 3 is the depth of guard ring 7 - 3 .
- the width values of the guard rings 7 are set to satisfy a relationship which follows: W 1 >W 2 >W 3 , where W 1 is the width of the guard ring 7 - 1 , W 2 is the width of guard ring 7 - 2 , and D 3 is the width of guard ring 7 - 3 .
- W 1 is the width of the guard ring 7 - 1
- W 2 is the width of guard ring 7 - 2
- D 3 is the width of guard ring 7 - 3 .
- the interval or layout pitch of neighboring guard rings is arranged to satisfy the following relationship: S 1 ⁇ S 2 , where S 1 is the pitch of the guard ring 7 - 1 and guard ring 7 - 2 , and S 2 is the pitch of guard rings 7 - 2 and 7 - 3 .
- S 1 is the pitch of the guard ring 7 - 1 and guard ring 7 - 2
- S 2 is the pitch of guard rings 7 - 2 and 7 - 3 .
- an N + -type channel stopper region 45 is formed in a surface portion of the single-crystal silicon layer 41 that is outside the guard ring 7 - 3 .
- An interval between this region 45 and the guard ring 7 - 3 is greater in value than the layout pitch S 2 .
- Region 45 is shallower than guard ring 7 - 3 .
- a dielectric film 31 is formed to cover the three guard rings 7 .
- An interlayer dielectric (ILD) film 47 is formed thereon.
- a through-hole for exposure of the channel stop region 45 is defined in the dielectric film 31 and ILD film 47 . In this through-hole a channel stopper electrode 49 is buried.
- FIG. 1 An operation of the power semiconductor device 1 will be explained using FIG. 1 .
- the source region 21 and base region 19 of each MOSFET cell 39 are coupled to ground.
- a prespecified voltage of the positive polarity is applied through the drain electrode 37 to the semiconductor substrate 9 for use as the drain region.
- the same positive voltage as that for the drain electrode 37 is also applied to the channel stopper electrode 49 .
- a positive voltage with a specified potential level is applied to the gate electrode 27 of each MOSFET cell 39 .
- Electrons behave to leave a source region 21 and then pass through this inversion layer for injection into a corresponding one of the first n-type semiconductor regions 13 that is a drift region, and then reach the semiconductor substrate 9 that is the drain region. Thus a current flows from substrate 9 to source region 21 .
- FIGS. 4 and 5 are partial cross-sectional views of the terminate end parts of semiconductor devices in the turnoff event. These are semiconductor devices for the 600-V use.
- the depth of first semiconductor regions 13 is set to 60 micrometers ( ⁇ m).
- FIG. 4 shows an end part 53 of a comparative example
- FIG. 5 depicts the end part 5 in accordance with the first embodiment, each of which diagrams corresponds to FIG. 2 .
- a difference of the end part 53 from the end part 5 lies in the widths of guard rings 7 and the interval or layout pitch of neighboring ones thereof. More specifically, the end part 53 is such that the width W 4 of each guard ring 7 is the same while letting the interval S 3 of neighboring guard rings 7 be the same in value.
- a depletion layer 55 extends at the end part 53 .
- the depletion layer 55 is insufficient in degree of extension at the end part 53 and, for the very reason, fails to reach the channel stopper region 45 .
- This depletion layer terminates at a location between the guard ring 7 - 2 and guard ring 7 - 3 as indicated by “ 55 a” or alternatively terminates immediately after having gone beyond the guard ring 7 - 3 as shown by “ 55 b.”
- This results in that a curvature-enlarged portion e.g., portion 55 a or 55 b ) occurs in the depletion layer 55 .
- Appreciable electric field concentration tends to take place at this portion 55 a , 55 b . This field concentration can cause unwanted decrease in breakdown voltage of the power semiconductor device.
- the extension of the depletion layer 55 still remains insufficient even when redesigning the guard rings 7 so that a guard ring near the outside is shallower than an inside guard ring. This can be said because chip designs are inappropriate in regard to both the width W and the interval S of guard rings.
- the degree of extension of the depletion layer 55 is determined depending upon the position of guard ring 7 in the end part 53 at the time the semiconductor device turns off; however, the depletion layer 55 is incapable of going beyond the outermost guard ring.
- the semiconductor device be structured to have the end part 5 as in the first embodiment shown in FIG. 5 .
- This structure is similar to the comparative example in that the guard rings 7 are designed to become sequentially shallower as getting near to the guard ring 7 that is located outside.
- another design is added: that is, employ at least one of (1) the structure with guard rings 7 being sequentially lessened in width as getting near to the guard ring 7 that is located outside, and (2) the structure wherein the interval between neighboring guard rings increases as getting near to the guard ring 7 that is located outside.
- the depletion layer 55 it becomes possible for the depletion layer 55 to reach the channel stopper region 45 after having jumped all of the guard rings 7 involved. This makes it possible to permit the depletion layer 55 to exhibit a more moderate curvature. This enables preclusion of the electric field concentration at depletion layer 55 . Thus it is possible to improve the breakdown voltage of the semiconductor device.
- the number of the guard rings 7 should not be limited to three-two or four guard rings are alternatively employable when the need arises.
- FIGS. 6-17 are cross-sectional diagrams showing the fabrication method of the semiconductor device 1 shown in FIGS. 1-2 in the order of process steps thereof.
- the term “cell formation part” is used to mean either a region in which cells are formed or a region in which such cells will be formed.
- a semiconductor substrate 9 of n+ type with its specific resistance or “resistivity” of 3 Ocm As shown in FIGS. 6 and 7 , there is prepared a semiconductor substrate 9 of n+ type with its specific resistance or “resistivity” of 3 Ocm as an example.
- On an entire top surface 11 of the semiconductor substrate 9 form by epitaxial growth techniques an n-type single-crystalline silicon layer 41 with its resistivity of 40 cm and a thickness of about 60 ⁇ m.
- the single-crystalline silicon layer 41 which is a semiconductor layer, includes a terminate end part 5 and a cell formation part 3 as surrounded by this end part 5 .
- a silicon oxide film 57 one example of the film to be processed
- CVD chemical vapor deposition
- the openings 61 include an opening 61 - 1 that is located on the innermost side, an opening 61 - 2 that resides on its outside, and an opening 61 - 3 that is at its further outside position. These openings have width values w 1 , w 2 and w 3 , which are equal to the widths W 1 , W 2 and W 3 of the guard rings 7 of FIG. 2 , respectively.
- a couple of neighboring openings 61 - 1 and 61 - 2 are laid out at an interval s 1 , which is equal to the interval S 1 of neighboring guard rings 7 .
- another pair of adjacent openings 61 - 2 and 61 - 3 are at an interval s 2 , which is the same as the interval S 2 of adjacent guard rings 7 .
- trench 17 and 43 having the structures shown in FIGS. 1 and 2 .
- trenches 43 being defined in the end part 5 .
- These trenches are made shallower sequentially as they get near to the trench that is located outside. This is due to what is called the micro-loading effect for causing trenches to become shallower with a decrease in mask opening width. See FIG. 18 , which is a pictorial representation of a partial cross-section of a silicon layer 63 which exhibits the micro-loading effect. As shown herein, trenches 65 become smaller in depth with a decrease in width of trench 65 , which corresponds to the mask opening width.
- trenches 43 are formed with the silicon oxide film 57 as a mask, a trench 43 that is located at an outside position is less in width than those at its inside positions, while letting neighboring trenches 43 become larger in layout interval.
- the trench 17 , 43 is filled with an epitaxial growth layer 67 as buried therein, which is comprised of a single-crystalline silicon layer.
- An epitaxial growth layer 67 that was buried in trench 17 becomes the second semiconductor region 15
- an epitaxial growth layer 67 buried in trench 43 is for use as guard ring 7 .
- any one of these steps may alternatively be done prior to the others.
- An example is that the trenches 17 rather than the openings 61 shown in FIG. 7 are first formed in the cell formation part 3 , followed by the step of burying the epitaxial growth layer 67 in each trench 17 . Thereafter, oxidation is performed to fill the opening 59 . Then, define openings 61 in the silicon oxide film 57 of the end part 5 . Next, define trenches 43 in end part 5 , then, bury the epitaxial growth layer 67 in trenches 43 . With this approach, it is possible to optimize both the impurity concentration of second semiconductor regions 15 and that of guard rings 7 .
- dielectric film 31 e.g., silicon oxide film
- the dielectric film 31 is selectively formed on the first semiconductor regions 13 in the cell formation part 3 .
- the dielectric film 31 is formed on an overall surface of the end part 5 .
- a gate insulator film 25 with a thickness of 100 nanometers (nm) for example.
- a polysilicon film by CVD on the overall surfaces of the cell formation part 3 and end part 5 . This polysilicon film is then patterned to have a prespecified pattern, thereby forming gate electrodes 27 .
- the ion species is boron
- the acceleration voltage is set at 60 kilo-electronvolts (keV)
- the dose is at 5 ⁇ 10 13 cm 2 .
- Exemplary conditions of the thermal diffusion are such that the diffusion is done at a temperature of 1100° C. for 60 minutes in the atmosphere of a nitrogen gas.
- the conditions of such ion implantation are as follows: the ion species is arsenic, the acceleration voltage is at 40 keV, and the dose is 1 ⁇ 10 15 cm ⁇ 2 .
- the thermal diffusion is done at a temperature of 1000° C. for 20 minutes in the atmosphere of an oxygen gas.
- the source regions 21 After having formed the source regions 21 , form a resist film which has openings in certain regions in which contact regions 23 are to be formed. With this resist as a mask, ion implantation and thermal diffusion are done to the base regions 19 to thereby form p + -type contact regions 23 .
- atmospheric pressure CVD is performed to sequentially form, on the entire surfaces of the cell formation part 3 and end part 5 , a silicon oxide film having a thickness of about 0.2 ⁇ m and a boro-phospho-silicate glass (BPSG) film with a thickness of about 0.5 ⁇ m, by way of example.
- These films become the interlayer dielectric (ILD) film 33 in the cell formation part 3 while becoming the ILD film 47 in the end part 5 .
- ILD interlayer dielectric
- source electrodes 35 to be connected to the source regions 21
- gate extension wiring leads not shown
- a channel stopper electrode 49 to be connected to the channel stopper region 45 .
- These electrodes are typically made of aluminum.
- a drain electrode 37 made for example of aluminum on the back surface of the semiconductor substrate 9 .
- FIG. 19 is a partial cross-sectional view of the end part 5 of a power semiconductor device 71 in accordance with a second embodiment of the invention.
- the multiple trenches 17 and 43 are formed in the single-crystalline silicon layer 41 while letting these trenches be filled with buried epitaxial growth layers, which are opposite in conductivity type to the silicon layer 41 . This results in formation of the super-junction structure in the cell formation part 3 while at the same time forming guard rings 7 in the end part 5 .
- the second embodiment shown in FIG. 19 is with repeated execution of a necessary number (five times in the second embodiment) of process steps of forming an n-type single-crystalline silicon layer by epitaxial growth techniques, selectively implanting a p-type impurity into this layer, and then activating this impurity.
- the super-junction structure is formed in the cell formation part 3 while forming guard rings 7 in the end part 5 .
- the second semiconductor regions 15 are such that the fabrication of p-type impurity-doped regions 73 gets started from a first epitaxial growth layer, as indicated by “1st Epitaxial”.
- Guard rings 7 - 1 , 7 - 2 and 7 - 3 are such that the formation of p-type impurity regions 73 is started from “2nd Epitaxial,” “3rd Epitaxial” and “4th Epitaxial” respectively. Owing to this, the resulting guard rings 7 are made sequentially shallower as these get near to the one that is at the outermost position.
- the guard rings 7 of the second embodiment are the same as those of the first embodiment in width values (W 1 , W 2 , W 3 ) and in depth values (D 1 , D 2 , D 3 ) and also in intervals (S 1 , S 2 ) of neighboring guard rings.
- the second embodiment also offers its effects and advantages that are substantially the same as those discussed in the above section titled “Main Effects of First Embodiment.”
- the first embodiment offers its unique advantages superior than the second embodiment as will be discussed below.
- the guard rings 7 are formed by repeated execution of the p-type impurity injection and the activation of this impurity, so the following phenomena (1) and (2) would take place.
- the p-type impurity regions 73 are variable in the laterally extending degree so that an impurity region placed at a lower level becomes larger in lateral extension than an impurity region at an upper level. Accordingly, the guard ring 7 - 1 must have a p-type impurity region 73 that is large in lateral extension degree.
- the guard rings 7 are arranged so that the interval of neighboring ones thereof becomes smaller (interval S 1 ⁇ interval S 2 ) as the position of a guard ring 7 gets near to the inside.
- the guard ring 7 - 1 and guard ring 7 - 2 can sometimes come into contact with each other. In order to avoid such unwanted contact, it is hardly possible in some cases to attain the intended size optimization of the guard ring 7 - 1 that resides at an inside position.
- FIG. 20 corresponds to FIG. 19 and shows a state that a depletion layer 55 extends. Assume here that the depletion layer 55 has its potential of 600V. Also assume that the guard rings 7 - 1 , 7 - 2 and 7 - 3 are 150V, 300V and 450V in potential at their distal ends 77 , respectively.
- the first embodiment shown in FIG. 2 is free from the risk of occurrence of the above-noted phenomena (1) and (2) because the guard rings 7 are formed by burying the p-type epitaxial growth layer in each trench 43 .
- the guard rings 7 are formed by burying the p-type epitaxial growth layer in each trench 43 .
- first and second embodiments are power semiconductor devices having the super-junction structure
- principles of this invention may alternatively be applicable to conventional power semiconductor devices without the above-noted structure.
- Such conventional power semiconductor devices do not have the structure with the second semiconductor regions 15 of p type being formed in trenches 17 , but have a structure in which p-type base regions 19 are formed in an n-type single-crystalline silicon layer 41 .
- first and second embodiments are arranged so that the MOSFET cells 39 are formed as power semiconductor elements in the cell formation part 3 .
- this invention is not exclusively limited to such specific embodiments: it is also permissible to form therein other types of power semiconductor elements including, but not limited to, bipolar transistors, insulated-gate bipolar transistors (IGBTs), and Schottky barrier transistors (SBTs).
- bipolar transistors insulated-gate bipolar transistors
- IGBTs insulated-gate bipolar transistors
- SBTs Schottky barrier transistors
- first and second embodiments are of the MOS type including gate insulator films made of silicon oxides
- this invention is not limited thereto and may also be applicable to other ones of the metal insulator semiconductor (MIS) type having gate insulator films made of insulating materials other than the silicon oxides, such as for example insulative films with high dielectric constants.
- MIS metal insulator semiconductor
- the semiconductor devices in accordance with the first and second embodiments are the ones using silicon semiconductor architectures, the invention may also be applied to those semiconductor devices employing other kinds of semiconductor materials, such as for example silicon carbides and gallium nitrides.
Landscapes
- Electrodes Of Semiconductors (AREA)
Abstract
A semiconductor device comprises a semiconductor layer which includes a terminate end part and a cell formation part that is surrounded by this end part, and a plurality of guard rings each of which is formed at the end part to surround the cell formation part. These guard rings are made shallower and smaller in width as they get near to the guard ring that resides at the outside position.
Description
- This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2004-254467, filed on Sep. 1, 2004, the entire contents of which are incorporated herein by reference.
- 1. Field of the Invention
- The present invention relates to semiconductor devices such as metal oxide semiconductor field effect transistors (MOSFETs) for the power use. This invention also relates to fabrication methodology of the same.
- 2. Description of the Related Art
- Semiconductor devices for the power use, such as power MOSFETs, are semiconductor chips that are structured so that a large number of cells are formed in an epitaxially grown layer (semiconductor region) that is disposed on or above a semiconductor substrate while letting the gates of such cells be common-coupled together. As power MOSFETs are low in turn-on (ON) resistance and are capable of performing switching operations at high speeds, it is possible to efficiently control a large current of high frequency. Hence, power MOSFETs are widely employed as small-size power converter circuit elements for use as components of power supply units in personal computers (PCs), for example.
- In power MOSFETs, a semiconductor region which couples source and drain regions together is generally called a “drift” region. At the time a power MOSFET turns on, the drift region becomes a current flow path. When the power MOSFET turns off, a depletion layer is created to extend from a p-n junction that consists of the drift region and a base region, thereby retaining the power MOSFET's breakdown voltage.
- The power MOSFET typically has a cell formation part and a terminate end part that is positioned around the cell formation part. Since a lot of cells are regularly laid out in the cell formation part, the depletion layer must behave to spread uniformly. Accordingly, the curvature of such depletion layer becomes moderate or “relaxed” in the cell formation part so that a portion that experiences electric-field concentration hardly takes place. In contrast, the end part is such that the above-noted layout regularity is reduced or “collapsed” so that the depletion layer is no longer expected to spread uniformly without using any special means. This would result in occurrence of portions with steep curvatures. At such portions, electric fields are concentrated. Thus, the power MOSFET decreases in breakdown voltage. Consequently, an impurity-doped protective region, also called the guard ring, is formed at the end part in such a manner as to surround the cell formation part to make the depletion layer moderate in curvature, thereby improving the transistor breakdown voltage. Examples of this approach are found, for example, in FIG. 11 of JP-A-2000-183350 and also in FIG. 1 of JP-A-8-167714. Unfortunately, the prior known guard ring structures as taught thereby are faced with the difficulty to permit the depletion layer to sufficiently spread at the end part. Thus a need is felt to further improve the breakdown voltage.
- According to one aspect of the present invention, there is provided a semiconductor device comprises a semiconductor layer including a terminate end part and a cell formation part as surrounded by this end part, and a plurality of guard rings each being formed at the end part to surround the cell formation part and being arranged to become shallower and smaller in width as getting near to a guard ring placed outside.
- According to another aspect of the present invention, there is provided a semiconductor device comprises a semiconductor layer including a terminate end part and a cell formation part as surrounded by this end part, and a plurality of guard rings each being formed at the end part to surround the cell formation part and being made shallower and larger in interval between neighboring ones thereof as they get near to a guard ring placed outside.
- According to still another aspect of the present invention, there is provided a method for fabricating a semiconductor device comprises, forming a to-be-processed film to be processed into a mask on a surface of a semiconductor layer including a terminate end part and a cell formation part as surrounded by this end part, forming at a portion of the to-be-processed film corresponding to the end part a plurality of openings surrounding a portion of the to-be-processed film corresponding to the cell formation part and being made smaller in width as they get near to an opening placed outside, selectively etching the semiconductor layer while letting the to-be-processed film with the plurality of openings formed therein be as a mask to thereby form in the end part a plurality of trenches being made shallower and smaller in width as getting near to a trench placed outside, and burying an epitaxial growth layer in the plurality of trenches to thereby form in the end part a plurality of guard rings.
-
FIG. 1 is a diagram showing a partial cross-sectional view of a cell formation part of a power semiconductor device in accordance with a first embodiment of the invention. -
FIG. 2 is a partial sectional view of a terminate end part of the semiconductor device in accordance with the embodiment. -
FIG. 3 is a plan view of the semiconductor device in accordance with the embodiment. -
FIG. 4 is a partial sectional view of the terminate end part of a semiconductor device of a comparative form at the time this device turns off. -
FIG. 5 is a partial sectional view of the terminate end part of the first embodiment at the time this device turns off. -
FIG. 6 is a first process step diagram (cell formation part) of a method for fabricating the semiconductor device in accordance with the first embodiment. -
FIG. 7 is a first step diagram (end part) of the semiconductor device fabrication method. -
FIG. 8 is a second step diagram (cell formation part) of the device fabrication method. -
FIG. 9 is a second step diagram (end part) of the fabrication method. -
FIG. 10 is a third step diagram (cell formation part) of the method. -
FIG. 11 is a third step diagram (end part) of the method. -
FIG. 12 is a fourth step diagram (cell formation part) of the method. -
FIG. 13 is a fourth step diagram (end part) of the method. -
FIG. 14 is a fifth step diagram (cell formation part) of the method. -
FIG. 15 is a fifth step diagram (end part) of the method. -
FIG. 16 is a sixth step diagram (cell formation part) of the method. -
FIG. 17 is a sixth step diagram (end part) of the method. -
FIG. 18 is a diagram pictorially representing a partial cross-section of a silicon layer which exhibits micro-loading effects. -
FIG. 19 is a partial sectional view of the terminate end part of a power semiconductor device in accordance with a second embodiment. -
FIG. 20 is a diagram showing the state that a depletion layer extends at the end portion ofFIG. 19 . - Embodiments of this invention will be explained while dividing the description into sections titled “First Embodiment” and “Second Embodiment,” the former of which consists of several subsections which follow: “Semiconductor Device Structure,” “Semiconductor Device Operation,” “Main Effects of First Embodiment,” and “Semiconductor Device Fabrication Method.”
- It should be noted that in the drawings for explaining respective embodiments, like parts or components are designated by like reference numerals and symbols.
- A main feature of a semiconductor device in accordance with a first embodiment lies in that a plurality of guard rings are formed at a terminate end part so that these are made (1) shallower, (2) smaller in width and (3) larger in interval of neighboring guard rings as they get near to a guard ring that is located on an outer side.
- (Semiconductor Device Structure)
-
FIG. 1 is a diagram showing a partial cross-sectional view of acell formation part 3 of asemiconductor device 1 for the power use in accordance with the first embodiment, andFIG. 2 shows a partial cross-section of aterminate end part 5 of thepower semiconductor device 1.FIG. 3 depicts a plan view of thesemiconductor device 1. Firstly, a planar structure ofsemiconductor device 1 will be explained usingFIG. 3 . Thepower semiconductor device 1 is a semiconductor chip which includes aterminate end part 5 and acell formation part 3 as surrounded by thisend part 5 In thecell formation part 3, a great number of MOSFET cells are formed although these are not shown inFIG. 3 . The MOSFET cells are connected in parallel. In theend part 5,triple guard rings 7 are formed to surround thecell formation part 3. - A detailed explanation of a structure of the
cell formation part 3 will next be given with reference toFIG. 1 . Thesemiconductor device 1 has a semiconductor substrate (for example, silicon substrate) 9 of heavily-doped n (n+) conductivity type, and also has a plurality offirst semiconductor regions 13 of n type and a plurality ofsecond semiconductor regions 15 of p type, which are laid out on atop surface 11 of thesubstrate 9. The n type is one example of the first conductivity type, while the p type is an example of the second conductivity type. - The n+-
type semiconductor substrate 9 functions as a drain region(s). The plurality offirst semiconductor regions 13 may be fabricated by a process having the steps of forming an n-type single-crystalline silicon layer on thesurface 11 ofsemiconductor substrate 9 and then defining therein a plurality oftrenches 17. Thesecond semiconductor regions 15 are p-type single-crystalline silicon layers that are buried by epitaxial growth techniques in respective ones of the trenches 17: that is, theregions 15 are epitaxial growth layers. In this way, thecell formation part 3 includes the first n-type semiconductor regions 13 and the second p-type semiconductor regions 15, which are disposed on thesurface 11 ofsemiconductor substrate 9. Eachregion 13 functions as a drift region. - The
regions type semiconductor regions 13 and the second p-type semiconductor regions 15 are alternately disposed repeatedly in the direction parallel to thesurface 11 ofsemiconductor substrate 9 in such a manner as to enable complete depletion of theseregions power semiconductor device 1 is driven to turn off. The language “the direction parallel to thesurface 11 ofsemiconductor substrate 9” may be reworded by a “lateral direction.” In addition, the wording “alternately and repeatedly” may be rephrased by “periodically.” With such the super-junction structure, it is possible to simultaneously achieve both low turn-on (“ON”) resistance and higher breakdown voltage characteristics of the power MOSFET. - The
regions semiconductor substrate 9, at certain ones of which a plurality of p-type base regions (sometimes called the body regions) 19 are formed at prespecified intervals or layout pitches. Thebase regions 19 are located on thesecond semiconductor regions 15 and are greater in width than theseregions 15. In eachbase region 19, an n+-type source region 21 is formed. More specifically, between a central portion and an edge portion of thebase region 19, thesource region 21 extends inward from a top surface ofbase region 19. At the center ofbase region 19, a p+-type contact region 23 is formed for use as an electrical contact conductor of thebase region 19. - Above the edge portion of each
base region 19, agate electrode 27 made for example of polysilicon is formed with a gate dielectric insulatingfilm 25 being sandwiched between them. The edge portion ofbase region 19 functions as achannel region 29. Between thegate electrode 27 and its associativefirst semiconductor region 13, adielectric insulator film 31 is formed, which is thicker than thegate insulator film 25. An interlayer dielectric (ILD)film 33 is formed to cover thegate electrode 27. - Through-holes are defined in the
ILD film 33. Each through-hole is for exposure of acontact region 23 and a portion of thesource region 21 on thecontact region 23 side. At the through-holes, common-coupledsource electrodes 35 are formed. Additionally, adrain electrode 37 made for example of copper or aluminum is attached to an overall area of the back surface of thesemiconductor substrate 9. - One
MOSFET cell 39 is generally made up of asecond semiconductor region 15, half portions of a couple of first semiconductor regions 13.on the both sides of theregion 15, abase region 19 residing at a position corresponding to these regions, asource region 21, and agate electrode 27. In thecell formation part 3, a large number ofMOSFET cells 39 are orderly arranged. - Next, a structure of the
chip end part 5 will be explained with reference toFIG. 2 . On thetop surface 11 of thesemiconductor substrate 9, an n-type single-crystalline silicon layer 41 is disposed. Thefirst semiconductor regions 13 are fabricated by providingtrenches 17 in the single-crystal silicon layer 41 that has been disposed in thecell formation part 3. - In the
monocrystal silicon layer 41 of theend part 5, three electrically floatingguard rings 7 are disposed. These include an guard ring 7-1 which is located at the innermost position, a guard ring 7-2 that is outside of it, and a guard ring 7-3 placed on the outermost side. These guard rings 7 are fabricated by burying p-type epitaxial growth layers in thetrenches 43. Owing to this, eachguard ring 7 has a substantially flat sidewall. - The guard rings 7 are specifically designed so that these become gradually (1) shallower, (2) narrower in width, and (3) wider in distance or interval of neighboring guard rings as they shift in position from the inside toward the outside. Explaining in greater detail, the guard rings 7 do not reach the
surface 11 of thesemiconductor substrate 9. Guard rings 7 are designed to have specific depth values which satisfy a specific relationship which follows: D1>D2>D3, where D1 is the depth of guard ring 7-1, D2 is the depth of guard ring 7-2, and D3 is the depth of guard ring 7-3. Hence, the more outside the location, the shallower the guard ring. - Regarding the width values of the guard rings 7, these are set to satisfy a relationship which follows: W1>W2>W3, where W1 is the width of the guard ring 7-1, W2 is the width of guard ring 7-2, and D3 is the width of guard ring 7-3. Hence, the more outside the position, the less the guard ring width. Furthermore, the interval or layout pitch of neighboring guard rings is arranged to satisfy the following relationship: S1<S2, where S1 is the pitch of the guard ring 7-1 and guard ring 7-2, and S2 is the pitch of guard rings 7-2 and 7-3. As a consequence, the more outside the location, the greater the guard ring layout pitch.
- In a surface portion of the single-
crystal silicon layer 41 that is outside the guard ring 7-3, an N+-typechannel stopper region 45 is formed. An interval between thisregion 45 and the guard ring 7-3 is greater in value than the layout pitch S2.Region 45 is shallower than guard ring 7-3. - On the single-crystalline silicon layer 41 a
dielectric film 31 is formed to cover the threeguard rings 7. An interlayer dielectric (ILD)film 47 is formed thereon. A through-hole for exposure of thechannel stop region 45 is defined in thedielectric film 31 andILD film 47. In this through-hole achannel stopper electrode 49 is buried. - (Semiconductor Device Operation)
- An operation of the
power semiconductor device 1 will be explained usingFIG. 1 . In this operation, thesource region 21 andbase region 19 of eachMOSFET cell 39 are coupled to ground. In addition, a prespecified voltage of the positive polarity is applied through thedrain electrode 37 to thesemiconductor substrate 9 for use as the drain region. Additionally the same positive voltage as that for thedrain electrode 37 is also applied to thechannel stopper electrode 49. - When letting the
power semiconductor device 1 perform a turn-on operation, a positive voltage with a specified potential level is applied to thegate electrode 27 of eachMOSFET cell 39. This results in formation of an n-type inversion layer in itschannel region 29. Electrons behave to leave asource region 21 and then pass through this inversion layer for injection into a corresponding one of the first n-type semiconductor regions 13 that is a drift region, and then reach thesemiconductor substrate 9 that is the drain region. Thus a current flows fromsubstrate 9 to sourceregion 21. - On the contrary, when causing the
semiconductor device 1 to turn off, appropriately control the voltage being applied to thegate electrode 27 of eachMOSFET cell 39 in such a way that thisgate electrode 27 becomes less than or equal in potential to thesource region 21. Whereby, the inversion layer of thechannel region 29 disappears, resulting in interruption or halt of the injection of electrons from thesource region 21 to the n-typefirst semiconductor region 13. Thus, no current flows from thesemiconductor substrate 9 for use as the drain region toward thesource region 21. And, in the turn-off event, theregions p-n junction 51, which is formed by first andsecond semiconductor regions semiconductor device 1 to retain the breakdown voltage required. - (Main Effects of First Embodiment)
- Some major effects and advantages of the first embodiment will be explained while comparing it to a comparative form.
FIGS. 4 and 5 are partial cross-sectional views of the terminate end parts of semiconductor devices in the turnoff event. These are semiconductor devices for the 600-V use. Suppose that the depth offirst semiconductor regions 13 is set to 60 micrometers (μm).FIG. 4 shows anend part 53 of a comparative example, whileFIG. 5 depicts theend part 5 in accordance with the first embodiment, each of which diagrams corresponds toFIG. 2 . A difference of theend part 53 from theend part 5 lies in the widths ofguard rings 7 and the interval or layout pitch of neighboring ones thereof. More specifically, theend part 53 is such that the width W4 of eachguard ring 7 is the same while letting the interval S3 of neighboringguard rings 7 be the same in value. - As shown in
FIG. 4 , adepletion layer 55 extends at theend part 53. However, thedepletion layer 55 is insufficient in degree of extension at theend part 53 and, for the very reason, fails to reach thechannel stopper region 45. This depletion layer terminates at a location between the guard ring 7-2 and guard ring 7-3 as indicated by “55 a” or alternatively terminates immediately after having gone beyond the guard ring 7-3 as shown by “55 b.” This results in that a curvature-enlarged portion (e.g.,portion depletion layer 55. Appreciable electric field concentration tends to take place at thisportion - In the comparative example, the extension of the
depletion layer 55 still remains insufficient even when redesigning the guard rings 7 so that a guard ring near the outside is shallower than an inside guard ring. This can be said because chip designs are inappropriate in regard to both the width W and the interval S of guard rings. For example, in case the depletion layer unintentionally terminates at a location midway between the guard ring 7-2 and guard ring 7-3 as indicated by “55 a” inFIG. 4 , the degree of extension of thedepletion layer 55 is determined depending upon the position ofguard ring 7 in theend part 53 at the time the semiconductor device turns off; however, thedepletion layer 55 is incapable of going beyond the outermost guard ring. 7-3 since this guard ring 7-3 is larger in width W than the others. Alternatively, in case thedepletion layer 55 terminates immediately after having gone beyond the guard ring 7-3, the dispersion of potential level due to guard ring(s) 7 becomes insufficient due to the fact that the guard rings are laid out merely at equal intervals. This makes it impossible fordepletion layer 55 to sufficiently extend at a location outside the outermost guard ring 7-3. - To avoid this risk, let the semiconductor device be structured to have the
end part 5 as in the first embodiment shown inFIG. 5 . This structure is similar to the comparative example in that the guard rings 7 are designed to become sequentially shallower as getting near to theguard ring 7 that is located outside. In addition to this “variable depth” structure design, another design is added: that is, employ at least one of (1) the structure withguard rings 7 being sequentially lessened in width as getting near to theguard ring 7 that is located outside, and (2) the structure wherein the interval between neighboring guard rings increases as getting near to theguard ring 7 that is located outside. In accordance with the first embodiment thus structured, it becomes possible for thedepletion layer 55 to reach thechannel stopper region 45 after having jumped all of the guard rings 7 involved. This makes it possible to permit thedepletion layer 55 to exhibit a more moderate curvature. This enables preclusion of the electric field concentration atdepletion layer 55. Thus it is possible to improve the breakdown voltage of the semiconductor device. - It should be noted that in this embodiment, the number of the guard rings 7 should not be limited to three-two or four guard rings are alternatively employable when the need arises.
- (Semiconductor Device Fabrication Method)
- A method for fabricating the
semiconductor device 1 in accordance with the first embodiment will be explained with reference toFIGS. 1, 2 and 6 to 17.FIGS. 6-17 are cross-sectional diagrams showing the fabrication method of thesemiconductor device 1 shown inFIGS. 1-2 in the order of process steps thereof. In the description, the term “cell formation part” is used to mean either a region in which cells are formed or a region in which such cells will be formed. - As shown in
FIGS. 6 and 7 , there is prepared asemiconductor substrate 9 of n+ type with its specific resistance or “resistivity” of 3 Ocm as an example. On an entiretop surface 11 of thesemiconductor substrate 9, form by epitaxial growth techniques an n-type single-crystalline silicon layer 41 with its resistivity of 40 cm and a thickness of about 60 μm. The single-crystalline silicon layer 41, which is a semiconductor layer, includes a terminateend part 5 and acell formation part 3 as surrounded by thisend part 5. Next, form on the entire surface of the single-crystalline silicon layer 41 a silicon oxide film 57 (one example of the film to be processed) with a thickness of 2 μm, by using chemical vapor deposition (CVD) techniques for example. - Then, use photolithography and etching techniques to pattern the
silicon oxide film 57, thereby defining predetermined openings in thesilicon oxide film 57. More precisely, define at a portion corresponding to the cell formation part 3 a plurality ofopenings 59 that are the same in width as thesecond semiconductor regions 15 ofFIG. 1 . In contrast, at a portion corresponding to theend part 5, define a plurality ofopenings 61 which are specifically designed so that these are made sequentially smaller in width as they get near to the outside while at the same time letting adjacent openings gradually increase in interval or layout pitch thereof. Theseopenings 61 have a layout pattern which is the same as that of the guard rings 7 shown inFIG. 3 , and surround a portion of thesilicon oxide film 57 which corresponds to thecell formation part 3. - The
openings 61 include an opening 61-1 that is located on the innermost side, an opening 61-2 that resides on its outside, and an opening 61-3 that is at its further outside position. These openings have width values w1, w2 and w3, which are equal to the widths W1, W2 and W3 of the guard rings 7 ofFIG. 2 , respectively. In addition, a couple of neighboring openings 61-1 and 61-2 are laid out at an interval s1, which is equal to the interval S1 of neighboring guard rings 7. Similarly, another pair of adjacent openings 61-2 and 61-3 are at an interval s2, which is the same as the interval S2 of adjacent guard rings 7. - Next, as shown in
FIGS. 8 and 9 , selectively etch the single-crystalline silicon layer 41 by anisotropic etch techniques, while using as a mask the silicon oxide film (one example of the to-be-processed film) with theopenings trench FIGS. 1 and 2 . Explaining in more detail, define in the cell formation part 3 a plurality oftrenches 17 with a depth large enough to reach thesemiconductor substrate 9—e.g., about 60 μm—at specified intervals in a direction parallel to thesurface 11 ofsemiconductor substrate 9. By providing themultiple trenches 17 in the single-crystalline silicon layer 41 in this way, a plurality offirst semiconductor regions 13 are thus formed. The length of a time as taken for the above-noted etching process is determinable with the time consumed fortrenches 17 to reach thesemiconductor substrate 9 as a reference. - On the other hand, the selective etching results in
trenches 43 being defined in theend part 5. These trenches are made shallower sequentially as they get near to the trench that is located outside. This is due to what is called the micro-loading effect for causing trenches to become shallower with a decrease in mask opening width. SeeFIG. 18 , which is a pictorial representation of a partial cross-section of asilicon layer 63 which exhibits the micro-loading effect. As shown herein,trenches 65 become smaller in depth with a decrease in width oftrench 65, which corresponds to the mask opening width. - Also note that since the
trenches 43 are formed with thesilicon oxide film 57 as a mask, atrench 43 that is located at an outside position is less in width than those at its inside positions, while letting neighboringtrenches 43 become larger in layout interval. - Next, as shown in
FIGS. 10 and 11 , use a mixture of silane and chlorine-based gases to cause a single-crystalline silicon layer to epitaxially grow within theindividual trench trench epitaxial growth layer 67 as buried therein, which is comprised of a single-crystalline silicon layer. Anepitaxial growth layer 67 that was buried intrench 17 becomes thesecond semiconductor region 15, whereas anepitaxial growth layer 67 buried intrench 43 is for use asguard ring 7. Thus it is possible to form in thecell formation part 3 an alternate array offirst semiconductor regions 13 andsecond semiconductor regions 15 in the direction parallel to thesurface 11 ofsemiconductor substrate 9 while at the same time forming a plurality ofguard rings 7 in theend part 5. - It should be noted that although in the above embodiment the opening defining step and the trench forming step plus the epitaxial growth step are simultaneously implemented in both the
cell formation part 3 and theend part 5, any one of these steps may alternatively be done prior to the others. An example is that thetrenches 17 rather than theopenings 61 shown inFIG. 7 are first formed in thecell formation part 3, followed by the step of burying theepitaxial growth layer 67 in eachtrench 17. Thereafter, oxidation is performed to fill theopening 59. Then, defineopenings 61 in thesilicon oxide film 57 of theend part 5. Next, definetrenches 43 inend part 5, then, bury theepitaxial growth layer 67 intrenches 43. With this approach, it is possible to optimize both the impurity concentration ofsecond semiconductor regions 15 and that of guard rings 7. - Next, remove the
silicon oxide film 57 by wet etching treatment using NH4F as an example. Then, as shown inFIGS. 12 and 13 , apply mirror surface polishing to the resultant exposed surface (including the surfaces offirst semiconductor regions 13,second semiconductor regions 15,guard rings 7 and single-crystalline silicon layer 41). - Thereafter, as shown in
FIGS. 14 and 15 , form in thecell formation part 3 and end part 5 a dielectric film 31 (e.g., silicon oxide film) with specified patterning applied thereto. By this patterning, thedielectric film 31 is selectively formed on thefirst semiconductor regions 13 in thecell formation part 3. Thedielectric film 31 is formed on an overall surface of theend part 5. - Next, thermal oxidation is applied to certain portions overlying those regions on which the
dielectric film 31 is not formed, thereby forming agate insulator film 25 with a thickness of 100 nanometers (nm) for example. Then, form a polysilicon film by CVD on the overall surfaces of thecell formation part 3 and endpart 5. This polysilicon film is then patterned to have a prespecified pattern, thereby forminggate electrodes 27. - As shown in
FIGS. 16 and 17 , implant impurity ions into thecell formation part 3 with thegate electrodes 27 and thedielectric film 31 as a mask therefor. Then, thermally diffuse the doped impurities to thereby form p+-type base regions 19 in thecell formation part 3. For example, some major conditions of the ion implantation are as follows: the ion species is boron; the acceleration voltage is set at 60 kilo-electronvolts (keV); and, the dose is at 5×1013 cm2. Exemplary conditions of the thermal diffusion are such that the diffusion is done at a temperature of 1100° C. for 60 minutes in the atmosphere of a nitrogen gas. - Subsequently, form in the
cell formation part 3 and end part 5 a resist film (not shown) having openings above those regions in whichsource regions 21 are to be formed and the region for formation of thechannel stopper region 45. Then, with this resist as a mask, remove away thegate insulator film 25 anddielectric film 31. Next, with the resist andgate electrodes 27 as a mask, perform ion implantation into thecell formation part 3 and endpart 5, followed by execution of thermal diffusion. By these processes, form in eachbase region 19 an n+-type source region 21 and also form achannel stopper region 45 in theend part 5. For instance, the conditions of such ion implantation are as follows: the ion species is arsenic, the acceleration voltage is at 40 keV, and the dose is 1×1015 cm−2. Typically the thermal diffusion is done at a temperature of 1000° C. for 20 minutes in the atmosphere of an oxygen gas. - After having formed the
source regions 21, form a resist film which has openings in certain regions in whichcontact regions 23 are to be formed. With this resist as a mask, ion implantation and thermal diffusion are done to thebase regions 19 to thereby form p+-type contact regions 23. - As shown in
FIGS. 1 and 2 , atmospheric pressure CVD (LPCVD) is performed to sequentially form, on the entire surfaces of thecell formation part 3 and endpart 5, a silicon oxide film having a thickness of about 0.2 μm and a boro-phospho-silicate glass (BPSG) film with a thickness of about 0.5 μm, by way of example. These films become the interlayer dielectric (ILD)film 33 in thecell formation part 3 while becoming theILD film 47 in theend part 5. Next, use known methods to formsource electrodes 35 to be connected to thesource regions 21, gate extension wiring leads (not shown) for interconnection to thegate electrodes 27, and achannel stopper electrode 49 to be connected to thechannel stopper region 45. These electrodes are typically made of aluminum. Finally, form adrain electrode 37 made for example of aluminum on the back surface of thesemiconductor substrate 9. With the method having the process steps stated above, thepower semiconductor device 1 is thus completed. -
FIG. 19 is a partial cross-sectional view of theend part 5 of apower semiconductor device 71 in accordance with a second embodiment of the invention. In the first embodiment shown inFIG. 2 , themultiple trenches crystalline silicon layer 41 while letting these trenches be filled with buried epitaxial growth layers, which are opposite in conductivity type to thesilicon layer 41. This results in formation of the super-junction structure in thecell formation part 3 while at the same time formingguard rings 7 in theend part 5. - By contrast, the second embodiment shown in
FIG. 19 is with repeated execution of a necessary number (five times in the second embodiment) of process steps of forming an n-type single-crystalline silicon layer by epitaxial growth techniques, selectively implanting a p-type impurity into this layer, and then activating this impurity. By repeating this process, the super-junction structure is formed in thecell formation part 3 while formingguard rings 7 in theend part 5. - The
second semiconductor regions 15 are such that the fabrication of p-type impurity-dopedregions 73 gets started from a first epitaxial growth layer, as indicated by “1st Epitaxial”. Guard rings 7-1, 7-2 and 7-3 are such that the formation of p-type impurity regions 73 is started from “2nd Epitaxial,” “3rd Epitaxial” and “4th Epitaxial” respectively. Owing to this, the resultingguard rings 7 are made sequentially shallower as these get near to the one that is at the outermost position. - The guard rings 7 of the second embodiment are the same as those of the first embodiment in width values (W1, W2, W3) and in depth values (D1, D2, D3) and also in intervals (S1, S2) of neighboring guard rings. Thus, the second embodiment also offers its effects and advantages that are substantially the same as those discussed in the above section titled “Main Effects of First Embodiment.”
- It should be noted that the first embodiment offers its unique advantages superior than the second embodiment as will be discussed below. In the second embodiment, the guard rings 7 are formed by repeated execution of the p-type impurity injection and the activation of this impurity, so the following phenomena (1) and (2) would take place.
- (1) The p-
type impurity regions 73 are variable in the laterally extending degree so that an impurity region placed at a lower level becomes larger in lateral extension than an impurity region at an upper level. Accordingly, the guard ring 7-1 must have a p-type impurity region 73 that is large in lateral extension degree. The guard rings 7 are arranged so that the interval of neighboring ones thereof becomes smaller (interval S1<interval S2) as the position of aguard ring 7 gets near to the inside. Thus, due to the phenomenon stated above, the guard ring 7-1 and guard ring 7-2 can sometimes come into contact with each other. In order to avoid such unwanted contact, it is hardly possible in some cases to attain the intended size optimization of the guard ring 7-1 that resides at an inside position. - (2) The impurity concentration of p-
type impurity region 73 becomes the highest at aninterface 75 between stacked epitaxial layers, resulting in the impurity concentration becoming lower with an increase in vertical distance from theinterface 75. Such impurity concentration irregularity or “ununiformity” can sometimes badly serve as a bar to free extension of a depletion layer. This will be explained usingFIG. 20 .FIG. 20 corresponds toFIG. 19 and shows a state that adepletion layer 55 extends. Assume here that thedepletion layer 55 has its potential of 600V. Also assume that the guard rings 7-1, 7-2 and 7-3 are 150V, 300V and 450V in potential at theirdistal ends 77, respectively. In this state, suppose that thedeletion layer 55 fully extends resulting in its curvature becoming moderate. The potential level ofguard ring 7's distal end determines the extension of thedepletion layer 55. The impurity concentration ununiformity of the above-noted p-type impurity region 73 can cause unwanted potential variation at thedistal end 77. This results in thedepletion layer 55 failing to sufficiently extend in some cases. - In contrast, the first embodiment shown in
FIG. 2 is free from the risk of occurrence of the above-noted phenomena (1) and (2) because the guard rings 7 are formed by burying the p-type epitaxial growth layer in eachtrench 43. Thus it is possible to optimize the size of the guard ring 7-1 that resides at the inside position while at the same time allowing thedepletion layer 55 to extend sufficiently. - It is noted here that although the first and second embodiments are power semiconductor devices having the super-junction structure, the principles of this invention may alternatively be applicable to conventional power semiconductor devices without the above-noted structure. Such conventional power semiconductor devices do not have the structure with the
second semiconductor regions 15 of p type being formed intrenches 17, but have a structure in which p-type base regions 19 are formed in an n-type single-crystalline silicon layer 41. - Also note that the first and second embodiments are arranged so that the
MOSFET cells 39 are formed as power semiconductor elements in thecell formation part 3. However, this invention is not exclusively limited to such specific embodiments: it is also permissible to form therein other types of power semiconductor elements including, but not limited to, bipolar transistors, insulated-gate bipolar transistors (IGBTs), and Schottky barrier transistors (SBTs). - Although the first and second embodiments are of the MOS type including gate insulator films made of silicon oxides, this invention is not limited thereto and may also be applicable to other ones of the metal insulator semiconductor (MIS) type having gate insulator films made of insulating materials other than the silicon oxides, such as for example insulative films with high dielectric constants.
- While the semiconductor devices in accordance with the first and second embodiments are the ones using silicon semiconductor architectures, the invention may also be applied to those semiconductor devices employing other kinds of semiconductor materials, such as for example silicon carbides and gallium nitrides.
Claims (20)
1. A semiconductor device comprising:
a semiconductor layer including a terminate end part and a cell formation part as surrounded by this end part; and
a plurality of guard rings each being formed at the end part to surround said cell formation part and being arranged to become shallower and smaller in width as getting near to a guard ring placed outside.
2. The device according to claim 1 , wherein the guard rings are made larger in interval between neighboring ones thereof as getting near to the guard ring placed outside.
3. The device according to claim 1 , wherein said plurality of guard rings have a structure with an epitaxial growth layer being buried in a plurality of trenches as provided at said end part.
4. The device according to claim 1 , wherein
said semiconductor layer is disposed above a surface of a semiconductor substrate of a first conductivity type,
said cell formation part includes a plurality of first semiconductor regions of the first conductivity type and a plurality of second semiconductor regions of a second conductivity type as disposed above the surface of said semiconductor substrate, and
in said cell formation part, said plurality of first semiconductor regions and said second semiconductor regions are alternately repeatedly laid out in a direction parallel to the surface of said semiconductor substrate.
5. The device according to claim 4 , wherein said plurality of first semiconductor regions have a structure formed by providing a plurality of first trenches in a single-crystalline semiconductor layer of the first conductivity type as disposed above the surface of said semiconductor substrate,
said plurality of second semiconductor regions have a structure with an epitaxial growth layer of the second conductivity type being buried in said plurality of first trenches, and
said plurality of guard rings have a structure with an epitaxial growth layer of the second conductivity type being buried in a plurality of second trenches as provided at said end part.
6. The device according to claim 1 , wherein said end part includes a channel stopper region at a further outside position of said plurality of guard rings.
7. The device according to claim 1 , wherein said cell formation part includes one or more power semiconductor elements.
8. The device according to claim 4 , wherein said cell formation part includes one or more power semiconductor elements having a super junction structure, said plurality of first semiconductor regions and said second semiconductor regions constituting said super junction structure.
9. A semiconductor device comprising:
a semiconductor layer including a terminate end part and a cell formation part as surrounded by this end part; and
a plurality of guard rings each being formed at the end part to surround said cell formation part and being arranged to become shallower and larger in interval between neighboring ones thereof as getting near to a guard ring placed outside.
10. The device according to claim 9 , wherein said plurality of guard rings have a structure with an epitaxial growth layer being buried in a plurality of trenches as provided at said end part.
11. The device according to claim 9 , wherein
said semiconductor layer is disposed above a surface of a semiconductor substrate of a first conductivity type,
said cell formation part includes a plurality of first semiconductor regions of the first conductivity type and a plurality of second semiconductor regions of a second conductivity type as disposed above the surface of said semiconductor substrate, and
in said cell formation part, said plurality of first semiconductor regions and said second semiconductor regions are alternately repeatedly laid out in a direction parallel to the surface of said semiconductor substrate.
12. The device according to claim 11 , wherein said plurality of first semiconductor regions have a structure formed by providing a plurality of first trenches in a single-crystalline semiconductor layer of the first conductivity type as disposed above the surface of said semiconductor substrate,
said plurality of second semiconductor regions have a structure with an epitaxial growth layer of the second conductivity type being buried in said plurality of first trenches, and
said plurality of guard rings have a structure with an epitaxial growth layer of the second conductivity type being buried in a plurality of second trenches as provided at said end part.
13. The device according to claim 9 , wherein said end part includes a channel stopper region at a further outside position of said plurality of guard rings.
14. The device according to claim 9 , wherein said cell formation part includes one or more power semiconductor elements.
15. The device according to claim 11 , wherein said cell formation part includes one or more power semiconductor elements having a super junction structure, said plurality of first semiconductor regions and said second semiconductor regions constituting said super junction structure.
16. A method for fabricating a semiconductor device comprising:
forming a to-be-processed film to be processed into a mask on a surface of a semiconductor layer including a terminate end part and a cell formation part as surrounded by this end part;
forming at a portion of said to-be-processed film corresponding to said end part a plurality of openings surrounding a portion of said to-be-processed film corresponding to said cell formation part and being made smaller in width as getting near to an opening placed outside;
selectively etching said semiconductor layer while letting said to-be-processed film with said plurality of openings formed therein be as a mask to thereby form in said end part a plurality of trenches being made shallower and smaller in width as getting near to a trench placed outside; and
burying an epitaxial growth layer in said plurality of trenches to thereby form in said end part a plurality of guard rings.
17. The method according to claim 16 , wherein said plurality of openings are made larger in interval of neighboring ones thereof as getting near to an opening placed outside.
18. The method according to claim 16 , wherein said semiconductor layer is a single-crystalline semiconductor layer of a first conductivity type as disposed above a surface of a semiconductor substrate,
in said forming a plurality of openings, a plurality of other openings are formed at the portion of said to-be-processed film corresponding to said cell formation part,
in said selectively etching said semiconductor layer to form a plurality of trenches, a plurality of other trenches causing a portion between neighboring trenches to become a first semiconductor region are formed in said cell formation part, and
in said burying an epitaxial growth layer to form a plurality of guard rings, said epitaxial growth layer of a second conductivity type is buried in said plurality of other trenches to thereby form in said cell formation part a plurality of second semiconductor regions as alternately repeatedly laid out with said first semiconductor regions in a direction parallel to the surface of said semiconductor substrate.
19. The method according to claim 16 , wherein
said semiconductor layer is a single-crystalline semiconductor layer of a first conductivity type as disposed above a surface of a semiconductor substrate, and
said method further comprises, before or after said forming a plurality of openings and said selectively etching said semiconductor layer to form a plurality of trenches and said burying an epitaxial growth layer to form a plurality of guard rings:
forming a plurality of other openings at the portion of said to-be-processed film corresponding to said cell formation part;
selectively etching said semiconductor layer while letting said to-be-processed film with said plurality of other openings formed therein be as a mask to thereby form in said cell formation part a plurality of other trenches causing a portion between neighboring trenches to become a first semiconductor region; and
burying in said plurality of other trenches an epitaxial growth layer of a second conductivity type to thereby form in said cell formation part a plurality of second semiconductor regions as alternately repeatedly laid out with said first semiconductor regions in a direction parallel to the surface of said semiconductor substrate.
20. The method according to claim 16 , further comprising:
forming one or more power semiconductor elements in said cell formation part.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004254467A JP2006073740A (en) | 2004-09-01 | 2004-09-01 | Semiconductor device and manufacturing method thereof |
JP2004-254467 | 2004-09-01 |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060043480A1 true US20060043480A1 (en) | 2006-03-02 |
Family
ID=35941852
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/991,433 Abandoned US20060043480A1 (en) | 2004-09-01 | 2004-11-19 | Semiconductor device and fabrication method of the same |
Country Status (2)
Country | Link |
---|---|
US (1) | US20060043480A1 (en) |
JP (1) | JP2006073740A (en) |
Cited By (69)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060043478A1 (en) * | 2004-08-31 | 2006-03-02 | Denso Corporation | Semiconductor device having super junction structure and method for manufacturing the same |
US20060138536A1 (en) * | 2004-12-28 | 2006-06-29 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US20070272979A1 (en) * | 2006-05-16 | 2007-11-29 | Kabushiki Kaisha Toshiba | Semiconductor device |
DE102006046853A1 (en) * | 2006-10-02 | 2008-04-03 | Infineon Technologies Austria Ag | Semiconductor component has semiconductor body with cell field area, and trenches lie in transient area between depth of body region and depth of cell field area on surface of semiconductor body |
US20080290403A1 (en) * | 2007-05-24 | 2008-11-27 | Kabushiki Kaisha Toshiba | Semiconductor apparatus |
US20090032965A1 (en) * | 2007-07-13 | 2009-02-05 | Denso Corporation | Seminconductor device having P-N column portion |
US20090079002A1 (en) * | 2007-09-21 | 2009-03-26 | Jaegil Lee | Superjunction Structures for Power Devices and Methods of Manufacture |
US20100013515A1 (en) * | 2008-07-16 | 2010-01-21 | Ji-Houn Jung | Electrostatic discharge protection device, method of manufacturing the same, method of testing the same |
CN101826554A (en) * | 2010-05-04 | 2010-09-08 | 无锡新洁能功率半导体有限公司 | Semiconductor device with super-junction structure and manufacturing method thereof |
US20110101446A1 (en) * | 2009-10-30 | 2011-05-05 | Alpha And Omega Semiconductor Incorporated | Staggered column superjunction |
CN102074587A (en) * | 2009-10-30 | 2011-05-25 | 万国半导体股份有限公司 | Gallium nitride semiconductor device with improved termination scheme |
US20110215418A1 (en) * | 2010-03-03 | 2011-09-08 | Kabushiki Kaisha Toshiba | Semiconductor device |
US20110220917A1 (en) * | 2009-09-03 | 2011-09-15 | Masashi Hayashi | Semiconductor device and method for producing same |
US20110233714A1 (en) * | 2010-03-24 | 2011-09-29 | Fuji Electric Systems Co. Ltd. | Semiconductor device |
CN102214689A (en) * | 2010-04-06 | 2011-10-12 | 上海华虹Nec电子有限公司 | Terminal protection structure of super junction device and manufacturing method of terminal protection structure |
CN102214678A (en) * | 2011-05-18 | 2011-10-12 | 电子科技大学 | 3D-RESURF junction terminal structure of power semiconductor |
CN102386224A (en) * | 2010-08-30 | 2012-03-21 | 苏州博创集成电路设计有限公司 | Longitudinal hyperjunction metal oxide field effect transistor device and production method thereof |
CN102412260A (en) * | 2010-09-25 | 2012-04-11 | 上海华虹Nec电子有限公司 | Terminal protection structure of super-junction semiconductor device and fabrication method thereof |
CN102420240A (en) * | 2011-07-05 | 2012-04-18 | 上海华虹Nec电子有限公司 | Terminal protection structure of super junction device and manufacturing method of terminal protection structure |
CN102473599A (en) * | 2010-05-18 | 2012-05-23 | 松下电器产业株式会社 | Semiconductor chip and process for production thereof |
CN102468337A (en) * | 2010-11-09 | 2012-05-23 | 富士电机株式会社 | Semiconductor device |
CN102544107A (en) * | 2012-03-13 | 2012-07-04 | 无锡新洁能功率半导体有限公司 | Power metal oxide semiconductor (MOS) device with improved terminal structure and manufacturing method for power MOS device |
US20120211833A1 (en) * | 2011-02-17 | 2012-08-23 | Fuji Electric Co., Ltd. | Super-junction semiconductor device |
US20120273918A1 (en) * | 2011-04-27 | 2012-11-01 | Hynix Semiconductor Inc. | Semiconductor device and method for forming the same |
CN103137660A (en) * | 2011-11-30 | 2013-06-05 | 上海华虹Nec电子有限公司 | Super junction powder device terminal structure |
CN103165653A (en) * | 2011-12-16 | 2013-06-19 | 上海华虹Nec电子有限公司 | Deep groove type super node terminal protective structure |
US20130248925A1 (en) * | 2012-03-26 | 2013-09-26 | Kabushiki Kaisha Toshiba | Power semiconductor device |
US8673700B2 (en) | 2011-04-27 | 2014-03-18 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
CN103681820A (en) * | 2012-08-30 | 2014-03-26 | 三星电机株式会社 | Insulated gate bipolar transistor |
WO2014063397A1 (en) * | 2012-10-22 | 2014-05-01 | 上海集成电路研发中心有限公司 | Protection ring structure of high-voltage device and manufacturing method therefor |
CN103828054A (en) * | 2011-09-27 | 2014-05-28 | 株式会社电装 | Semiconductor device |
US8772868B2 (en) | 2011-04-27 | 2014-07-08 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US8786010B2 (en) | 2011-04-27 | 2014-07-22 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US20140225120A1 (en) * | 2009-10-30 | 2014-08-14 | TingGang Zhu | Gallium nitride semiconductor device with improved termination scheme |
US20140231928A1 (en) * | 2013-02-18 | 2014-08-21 | Infineon Technologies Austria Ag | Super Junction Semiconductor Device with an Edge Area Having a Reverse Blocking Capability |
US8836028B2 (en) | 2011-04-27 | 2014-09-16 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
TWI469341B (en) * | 2012-12-20 | 2015-01-11 | Ind Tech Res Inst | Tantalum carbide trench type Schottky barrier element |
CN104392926A (en) * | 2014-11-06 | 2015-03-04 | 中航(重庆)微电子有限公司 | Preparation method of super junction device |
US9018640B1 (en) * | 2013-10-16 | 2015-04-28 | Hestia Power Inc. | Silicon carbide power device equipped with termination structure |
CN104795435A (en) * | 2014-01-21 | 2015-07-22 | 瀚薪科技股份有限公司 | Silicon carbide power components |
CN104854701A (en) * | 2012-12-06 | 2015-08-19 | 三菱电机株式会社 | Semiconductor device |
CN104871316A (en) * | 2013-01-16 | 2015-08-26 | 住友电气工业株式会社 | Silicon carbide semiconductor device |
US20160049392A1 (en) * | 2014-08-13 | 2016-02-18 | Anup Bhalla | Planar srfet using no additional masks and layout method |
US9287391B2 (en) | 2012-03-05 | 2016-03-15 | Mitsubishi Electric Corporation | Semiconductor device |
CN105448961A (en) * | 2015-11-17 | 2016-03-30 | 深圳尚阳通科技有限公司 | Terminal protection structure of super-junction device |
CN105633128A (en) * | 2016-02-23 | 2016-06-01 | 中航(重庆)微电子有限公司 | Semiconductor device with super junction structure design |
US9431481B2 (en) | 2008-09-19 | 2016-08-30 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US20160260703A1 (en) * | 2014-01-29 | 2016-09-08 | Mitsubishi Electric Corporation | Power semiconductor device |
CN106158955A (en) * | 2015-03-30 | 2016-11-23 | 中芯国际集成电路制造(上海)有限公司 | Power semiconductor and forming method thereof |
US9536942B2 (en) | 2012-03-15 | 2017-01-03 | Mitsubishi Electric Corporation | Semiconductor device having a plurality of electric field relaxation layers and method for manufacturing same |
CN106298479A (en) * | 2015-06-11 | 2017-01-04 | 北大方正集团有限公司 | The knot termination extension structure of a kind of power device and manufacture method thereof |
CN106298866A (en) * | 2015-05-19 | 2017-01-04 | 北大方正集团有限公司 | Super-junction MOSFET device and manufacture method thereof |
WO2017058776A1 (en) | 2015-10-02 | 2017-04-06 | D3 Semiconductor LLC | Termination region architecture for vertical power transistors |
WO2017105414A1 (en) * | 2015-12-15 | 2017-06-22 | General Electric Company | Edge termination designs for silicon carbide super-junction power devices |
US9698256B2 (en) * | 2014-09-24 | 2017-07-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Termination of super junction power MOSFET |
US20170207334A1 (en) * | 2014-01-29 | 2017-07-20 | Stmicroelectronics S.R.L. | Electronic device of vertical mos type with termination trenches having variable depth |
CN107658213A (en) * | 2017-09-01 | 2018-02-02 | 中国科学院微电子研究所 | Silicon carbide power device terminal and manufacturing method thereof |
US20180158859A1 (en) * | 2010-03-25 | 2018-06-07 | Sony Corporation | Semiconductor apparatus, method of manufacturing semiconductor apparatus, method of designing semiconductor apparatus, and electronic apparatus |
CN108574012A (en) * | 2017-03-08 | 2018-09-25 | 无锡华润华晶微电子有限公司 | Super junction VDMOS device and its fabrication method |
CN109360854A (en) * | 2018-10-29 | 2019-02-19 | 深圳市富裕泰贸易有限公司 | A power device terminal structure and its manufacturing method |
CN109417087A (en) * | 2016-07-05 | 2019-03-01 | 株式会社电装 | Manufacturing silicon carbide semiconductor device and its manufacturing method |
US10263070B2 (en) | 2017-06-12 | 2019-04-16 | Alpha And Omega Semiconductor (Cayman) Ltd. | Method of manufacturing LV/MV super junction trench power MOSFETs |
CN109904217A (en) * | 2019-02-01 | 2019-06-18 | 北京燕东微电子有限公司 | A field-limited ring junction terminal structure for a silicon carbide device, a manufacturing method thereof, and a silicon carbide device |
CN109964319A (en) * | 2016-11-24 | 2019-07-02 | Abb瑞士股份有限公司 | Power semiconductor devices with floating field ring terminations |
CN109994544A (en) * | 2018-01-03 | 2019-07-09 | 宁波达新半导体有限公司 | Field-stop power device manufacturing method |
CN112310195A (en) * | 2020-09-27 | 2021-02-02 | 东莞南方半导体科技有限公司 | A stepped SiC trench field confinement ring termination structure, preparation method and device thereof |
CN113410140A (en) * | 2021-06-04 | 2021-09-17 | 深圳市威兆半导体有限公司 | Preparation method of super-junction MOSFET terminal |
WO2023133925A1 (en) * | 2022-01-17 | 2023-07-20 | 中国电子科技集团公司第二十四研究所 | Power semiconductor device and manufacturing method therefor |
CN117711939A (en) * | 2024-02-05 | 2024-03-15 | 深圳腾睿微电子科技有限公司 | Trench terminal IGBT device and manufacturing method thereof |
Families Citing this family (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5342752B2 (en) * | 2006-05-16 | 2013-11-13 | 株式会社東芝 | Semiconductor device |
JP5157217B2 (en) * | 2007-03-29 | 2013-03-06 | トヨタ自動車株式会社 | Semiconductor device and manufacturing method thereof |
JP2009088345A (en) | 2007-10-01 | 2009-04-23 | Toshiba Corp | Semiconductor device |
JP5374886B2 (en) * | 2008-02-21 | 2013-12-25 | 富士電機株式会社 | Semiconductor device |
JP2010062377A (en) * | 2008-09-04 | 2010-03-18 | Sanyo Electric Co Ltd | Semiconductor device and manufacturing method thereof |
JP4998524B2 (en) | 2009-07-24 | 2012-08-15 | サンケン電気株式会社 | Semiconductor device |
JP2011114028A (en) * | 2009-11-24 | 2011-06-09 | Toyota Motor Corp | SiC SEMICONDUCTOR DEVICE, AND METHOD OF MANUFACTURING THE SAME |
JP5691550B2 (en) * | 2011-01-21 | 2015-04-01 | サンケン電気株式会社 | Semiconductor device |
JP5754425B2 (en) * | 2011-09-27 | 2015-07-29 | 株式会社デンソー | Semiconductor device |
JP5849894B2 (en) * | 2011-12-01 | 2016-02-03 | 株式会社デンソー | Semiconductor device |
WO2013046544A1 (en) * | 2011-09-27 | 2013-04-04 | 株式会社デンソー | Semiconductor device |
JP5504235B2 (en) * | 2011-09-29 | 2014-05-28 | 株式会社東芝 | Semiconductor device |
CN103065966B (en) * | 2011-10-21 | 2015-10-14 | 上海华虹宏力半导体制造有限公司 | A kind of process of preparing of super junction |
CN103137485B (en) * | 2011-11-30 | 2016-06-08 | 上海华虹宏力半导体制造有限公司 | Plane type super junction preparation method |
CN103035621B (en) * | 2012-05-30 | 2015-06-03 | 上海华虹宏力半导体制造有限公司 | Super junction metal oxide semiconductor field effect transistor (MOSFET) terminal protection structure |
JP5741642B2 (en) * | 2013-08-05 | 2015-07-01 | 富士電機株式会社 | Semiconductor device |
JP2015220438A (en) * | 2014-05-21 | 2015-12-07 | 住友電気工業株式会社 | Silicon carbide semiconductor device |
JP6421675B2 (en) * | 2015-03-30 | 2018-11-14 | サンケン電気株式会社 | Semiconductor device |
KR102117465B1 (en) * | 2015-04-09 | 2020-06-02 | 삼성전기주식회사 | Semiconductor Device And Manufacturing Method Of The Same |
JP6627445B2 (en) * | 2015-11-16 | 2020-01-08 | 富士電機株式会社 | Semiconductor device |
JP6693131B2 (en) * | 2016-01-12 | 2020-05-13 | 富士電機株式会社 | Semiconductor device |
US11101345B2 (en) * | 2017-05-08 | 2021-08-24 | Rohm Co., Ltd. | Semiconductor device |
JP6407354B2 (en) * | 2017-05-22 | 2018-10-17 | 三菱電機株式会社 | Power semiconductor device |
JP7039937B2 (en) * | 2017-11-07 | 2022-03-23 | 富士電機株式会社 | Semiconductor device |
JP7073698B2 (en) * | 2017-12-07 | 2022-05-24 | 富士電機株式会社 | Semiconductor devices and methods for manufacturing semiconductor devices |
JP7081876B2 (en) * | 2017-12-19 | 2022-06-07 | ラピスセミコンダクタ株式会社 | Semiconductor devices and methods for manufacturing semiconductor devices |
JP7190256B2 (en) * | 2018-02-09 | 2022-12-15 | ローム株式会社 | semiconductor equipment |
JP6615291B2 (en) * | 2018-09-14 | 2019-12-04 | 三菱電機株式会社 | Power semiconductor device |
JP7077194B2 (en) * | 2018-09-14 | 2022-05-30 | キオクシア株式会社 | Semiconductor device |
JP6618591B2 (en) * | 2018-09-14 | 2019-12-11 | 三菱電機株式会社 | Power semiconductor device |
JP7263286B2 (en) * | 2020-03-24 | 2023-04-24 | 株式会社東芝 | semiconductor equipment |
JP7635524B2 (en) | 2020-09-08 | 2025-02-26 | 富士電機株式会社 | Semiconductor device and method for manufacturing the same |
CN112103188A (en) * | 2020-09-27 | 2020-12-18 | 江苏东海半导体科技有限公司 | Gradual change super junction terminal and manufacturing method thereof |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20010032998A1 (en) * | 2000-03-17 | 2001-10-25 | Susumu Iwamoto | Super-junction semiconductor device and method of manufacturing the same |
US20010053589A1 (en) * | 1998-12-09 | 2001-12-20 | Ferruccio Frisina | Method of manufacturing an integrated edge structure for high voltage semiconductor devices, and related integrated edge structure |
US6870201B1 (en) * | 1997-11-03 | 2005-03-22 | Infineon Technologies Ag | High voltage resistant edge structure for semiconductor components |
-
2004
- 2004-09-01 JP JP2004254467A patent/JP2006073740A/en not_active Abandoned
- 2004-11-19 US US10/991,433 patent/US20060043480A1/en not_active Abandoned
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6870201B1 (en) * | 1997-11-03 | 2005-03-22 | Infineon Technologies Ag | High voltage resistant edge structure for semiconductor components |
US20010053589A1 (en) * | 1998-12-09 | 2001-12-20 | Ferruccio Frisina | Method of manufacturing an integrated edge structure for high voltage semiconductor devices, and related integrated edge structure |
US20010032998A1 (en) * | 2000-03-17 | 2001-10-25 | Susumu Iwamoto | Super-junction semiconductor device and method of manufacturing the same |
Cited By (119)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7317213B2 (en) * | 2004-08-31 | 2008-01-08 | Denso Corporation | Semiconductor device having super junction structure and method for manufacturing the same |
US20060043478A1 (en) * | 2004-08-31 | 2006-03-02 | Denso Corporation | Semiconductor device having super junction structure and method for manufacturing the same |
US20060138536A1 (en) * | 2004-12-28 | 2006-06-29 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US7301202B2 (en) * | 2004-12-28 | 2007-11-27 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US7737469B2 (en) | 2006-05-16 | 2010-06-15 | Kabushiki Kaisha Toshiba | Semiconductor device having superjunction structure formed of p-type and n-type pillar regions |
US20070272979A1 (en) * | 2006-05-16 | 2007-11-29 | Kabushiki Kaisha Toshiba | Semiconductor device |
US8013360B2 (en) | 2006-05-16 | 2011-09-06 | Kabushiki Kaisha Toshiba | Semiconductor device having a junction of P type pillar region and N type pillar region |
US20100200936A1 (en) * | 2006-05-16 | 2010-08-12 | Kabushiki Kaisha Toshiba | Semiconductor device |
US8866215B2 (en) | 2006-10-02 | 2014-10-21 | Infineon Technologies Austria Ag | Semiconductor component having a transition region |
US9219121B2 (en) | 2006-10-02 | 2015-12-22 | Infineon Technologies Austria Ag | Semiconductor component having a transition region |
DE102006046853A1 (en) * | 2006-10-02 | 2008-04-03 | Infineon Technologies Austria Ag | Semiconductor component has semiconductor body with cell field area, and trenches lie in transient area between depth of body region and depth of cell field area on surface of semiconductor body |
DE102006046853B4 (en) * | 2006-10-02 | 2010-01-07 | Infineon Technologies Austria Ag | Border construction for a semiconductor device and method of making the same |
US20080087952A1 (en) * | 2006-10-02 | 2008-04-17 | Infineon Technologies Austria Ag | Semiconductor component having a transition region |
US20080290403A1 (en) * | 2007-05-24 | 2008-11-27 | Kabushiki Kaisha Toshiba | Semiconductor apparatus |
US7622771B2 (en) | 2007-05-24 | 2009-11-24 | Kabushiki Kaisha Toshiba | Semiconductor apparatus |
US20090032965A1 (en) * | 2007-07-13 | 2009-02-05 | Denso Corporation | Seminconductor device having P-N column portion |
US7838995B2 (en) | 2007-07-13 | 2010-11-23 | Denso Corporation | Semiconductor device having p-n column portion |
US8928077B2 (en) | 2007-09-21 | 2015-01-06 | Fairchild Semiconductor Corporation | Superjunction structures for power devices |
US20090079002A1 (en) * | 2007-09-21 | 2009-03-26 | Jaegil Lee | Superjunction Structures for Power Devices and Methods of Manufacture |
US9595596B2 (en) | 2007-09-21 | 2017-03-14 | Fairchild Semiconductor Corporation | Superjunction structures for power devices |
US20100013515A1 (en) * | 2008-07-16 | 2010-01-21 | Ji-Houn Jung | Electrostatic discharge protection device, method of manufacturing the same, method of testing the same |
US8183664B2 (en) * | 2008-07-16 | 2012-05-22 | Dongbu Hitek Co., Ltd. | Electrostatic discharge protection device, method of manufacturing the same, method of testing the same |
US9431481B2 (en) | 2008-09-19 | 2016-08-30 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US20110220917A1 (en) * | 2009-09-03 | 2011-09-15 | Masashi Hayashi | Semiconductor device and method for producing same |
CN102217070A (en) * | 2009-09-03 | 2011-10-12 | 松下电器产业株式会社 | Semiconductor device and method for producing same |
US8471267B2 (en) * | 2009-09-03 | 2013-06-25 | Panasonic Corporation | Semiconductor device and method for producing same |
CN102082168A (en) * | 2009-10-30 | 2011-06-01 | 万国半导体股份有限公司 | Staggered Column Super Junction |
US20140225120A1 (en) * | 2009-10-30 | 2014-08-14 | TingGang Zhu | Gallium nitride semiconductor device with improved termination scheme |
US20130260522A1 (en) * | 2009-10-30 | 2013-10-03 | Lingpeng Guan | Staggered column superjunction |
US8900949B2 (en) * | 2009-10-30 | 2014-12-02 | Alpha And Omega Semiconductor Incorporated | Staggered column superjunction |
US10170563B2 (en) * | 2009-10-30 | 2019-01-01 | Alpha And Omega Semiconductor Incorporated | Gallium nitride semiconductor device with improved termination scheme |
US20110101446A1 (en) * | 2009-10-30 | 2011-05-05 | Alpha And Omega Semiconductor Incorporated | Staggered column superjunction |
US8466510B2 (en) * | 2009-10-30 | 2013-06-18 | Alpha And Omega Semiconductor Incorporated | Staggered column superjunction |
CN102074587A (en) * | 2009-10-30 | 2011-05-25 | 万国半导体股份有限公司 | Gallium nitride semiconductor device with improved termination scheme |
CN102194858A (en) * | 2010-03-03 | 2011-09-21 | 株式会社东芝 | Semiconductor device |
US20110215418A1 (en) * | 2010-03-03 | 2011-09-08 | Kabushiki Kaisha Toshiba | Semiconductor device |
US8373247B2 (en) * | 2010-03-03 | 2013-02-12 | Kabushiki Kaisha Toshiba | Semiconductor device |
US9472660B2 (en) * | 2010-03-24 | 2016-10-18 | Fuji Electric Co., Ltd. | Semiconductor device |
US8749017B2 (en) * | 2010-03-24 | 2014-06-10 | Fuji Electric Co., Ltd | Semiconductor device |
US20110233714A1 (en) * | 2010-03-24 | 2011-09-29 | Fuji Electric Systems Co. Ltd. | Semiconductor device |
US20140246721A1 (en) * | 2010-03-24 | 2014-09-04 | Fuji Electric Co., Ltd. | Semiconductor device |
US20180158859A1 (en) * | 2010-03-25 | 2018-06-07 | Sony Corporation | Semiconductor apparatus, method of manufacturing semiconductor apparatus, method of designing semiconductor apparatus, and electronic apparatus |
US10453886B2 (en) * | 2010-03-25 | 2019-10-22 | Sony Corporation | Semiconductor apparatus, method of manufacturing semiconductor apparatus, method of designing semiconductor apparatus, and electronic apparatus |
CN102214689A (en) * | 2010-04-06 | 2011-10-12 | 上海华虹Nec电子有限公司 | Terminal protection structure of super junction device and manufacturing method of terminal protection structure |
CN101826554A (en) * | 2010-05-04 | 2010-09-08 | 无锡新洁能功率半导体有限公司 | Semiconductor device with super-junction structure and manufacturing method thereof |
CN102473599A (en) * | 2010-05-18 | 2012-05-23 | 松下电器产业株式会社 | Semiconductor chip and process for production thereof |
CN102386224A (en) * | 2010-08-30 | 2012-03-21 | 苏州博创集成电路设计有限公司 | Longitudinal hyperjunction metal oxide field effect transistor device and production method thereof |
CN102412260A (en) * | 2010-09-25 | 2012-04-11 | 上海华虹Nec电子有限公司 | Terminal protection structure of super-junction semiconductor device and fabrication method thereof |
CN102468337A (en) * | 2010-11-09 | 2012-05-23 | 富士电机株式会社 | Semiconductor device |
US8786015B2 (en) * | 2011-02-17 | 2014-07-22 | Fuji Electric Co., Ltd. | Super-junction semiconductor device |
US20120211833A1 (en) * | 2011-02-17 | 2012-08-23 | Fuji Electric Co., Ltd. | Super-junction semiconductor device |
US20140141593A1 (en) * | 2011-04-27 | 2014-05-22 | SK Hynix Inc. | Semiconductor device and method for forming the same |
US9024409B2 (en) * | 2011-04-27 | 2015-05-05 | SK Hynix Inc. | Semiconductor device and method for forming the same |
US8786010B2 (en) | 2011-04-27 | 2014-07-22 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US8772868B2 (en) | 2011-04-27 | 2014-07-08 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US20120273918A1 (en) * | 2011-04-27 | 2012-11-01 | Hynix Semiconductor Inc. | Semiconductor device and method for forming the same |
US8673700B2 (en) | 2011-04-27 | 2014-03-18 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US8836028B2 (en) | 2011-04-27 | 2014-09-16 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
CN102214678B (en) * | 2011-05-18 | 2014-01-15 | 电子科技大学 | A 3D-RESURF Junction Termination Structure for Power Semiconductor Devices |
CN102214678A (en) * | 2011-05-18 | 2011-10-12 | 电子科技大学 | 3D-RESURF junction terminal structure of power semiconductor |
CN102420240A (en) * | 2011-07-05 | 2012-04-18 | 上海华虹Nec电子有限公司 | Terminal protection structure of super junction device and manufacturing method of terminal protection structure |
CN105789271A (en) * | 2011-09-27 | 2016-07-20 | 株式会社电装 | Semiconductor device |
CN105789271B (en) * | 2011-09-27 | 2019-01-01 | 株式会社电装 | Semiconductor devices |
US9478621B2 (en) | 2011-09-27 | 2016-10-25 | Denso Corporation | Semiconductor device |
CN103828054A (en) * | 2011-09-27 | 2014-05-28 | 株式会社电装 | Semiconductor device |
CN103137660A (en) * | 2011-11-30 | 2013-06-05 | 上海华虹Nec电子有限公司 | Super junction powder device terminal structure |
CN103165653A (en) * | 2011-12-16 | 2013-06-19 | 上海华虹Nec电子有限公司 | Deep groove type super node terminal protective structure |
US9287391B2 (en) | 2012-03-05 | 2016-03-15 | Mitsubishi Electric Corporation | Semiconductor device |
US9735229B2 (en) | 2012-03-05 | 2017-08-15 | Mitsubishi Electric Corporation | Semiconductor device |
US10903312B2 (en) * | 2012-03-05 | 2021-01-26 | Mitsubishi Electric Corporation | Semiconductor device |
US20200052065A1 (en) * | 2012-03-05 | 2020-02-13 | Mitsubishi Electric Corporation | Semiconductor device |
CN102544107A (en) * | 2012-03-13 | 2012-07-04 | 无锡新洁能功率半导体有限公司 | Power metal oxide semiconductor (MOS) device with improved terminal structure and manufacturing method for power MOS device |
US9536942B2 (en) | 2012-03-15 | 2017-01-03 | Mitsubishi Electric Corporation | Semiconductor device having a plurality of electric field relaxation layers and method for manufacturing same |
US20130248925A1 (en) * | 2012-03-26 | 2013-09-26 | Kabushiki Kaisha Toshiba | Power semiconductor device |
CN103681820A (en) * | 2012-08-30 | 2014-03-26 | 三星电机株式会社 | Insulated gate bipolar transistor |
US20140353793A1 (en) * | 2012-10-22 | 2014-12-04 | Shanghai Ic R&D Center Co., Ltd. | Guarding ring structure of a high voltage device and manufacturing method thereof |
WO2014063397A1 (en) * | 2012-10-22 | 2014-05-01 | 上海集成电路研发中心有限公司 | Protection ring structure of high-voltage device and manufacturing method therefor |
US9224804B2 (en) * | 2012-10-22 | 2015-12-29 | Shanghai Ic R&D Center Co., Ltd. | Guarding ring structure of a high voltage device and manufacturing method thereof |
US9385183B2 (en) | 2012-12-06 | 2016-07-05 | Mitsubishi Electric Corporation | Semiconductor device |
CN104854701A (en) * | 2012-12-06 | 2015-08-19 | 三菱电机株式会社 | Semiconductor device |
TWI469341B (en) * | 2012-12-20 | 2015-01-11 | Ind Tech Res Inst | Tantalum carbide trench type Schottky barrier element |
CN104871316A (en) * | 2013-01-16 | 2015-08-26 | 住友电气工业株式会社 | Silicon carbide semiconductor device |
US20140231928A1 (en) * | 2013-02-18 | 2014-08-21 | Infineon Technologies Austria Ag | Super Junction Semiconductor Device with an Edge Area Having a Reverse Blocking Capability |
US9018640B1 (en) * | 2013-10-16 | 2015-04-28 | Hestia Power Inc. | Silicon carbide power device equipped with termination structure |
TWI497665B (en) * | 2013-10-16 | 2015-08-21 | A silicon carbide power element with a terminal structure | |
CN104795435A (en) * | 2014-01-21 | 2015-07-22 | 瀚薪科技股份有限公司 | Silicon carbide power components |
US20170207334A1 (en) * | 2014-01-29 | 2017-07-20 | Stmicroelectronics S.R.L. | Electronic device of vertical mos type with termination trenches having variable depth |
US10505033B2 (en) * | 2014-01-29 | 2019-12-10 | Stmicroelectronics S.R.L. | Electronic device of vertical MOS type with termination trenches having variable depth |
CN105940495A (en) * | 2014-01-29 | 2016-09-14 | 三菱电机株式会社 | Semiconductor Devices for Electric Power |
US9941269B2 (en) * | 2014-01-29 | 2018-04-10 | Mitsubishi Electric Corporation | Power semiconductor device including well extension region and field-limiting rings |
US20160260703A1 (en) * | 2014-01-29 | 2016-09-08 | Mitsubishi Electric Corporation | Power semiconductor device |
US20160049392A1 (en) * | 2014-08-13 | 2016-02-18 | Anup Bhalla | Planar srfet using no additional masks and layout method |
US9455249B2 (en) * | 2014-08-13 | 2016-09-27 | Alpha And Omega Semiconductor Incorporated | Planar srfet using no additional masks and layout method |
US9698256B2 (en) * | 2014-09-24 | 2017-07-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Termination of super junction power MOSFET |
CN104392926A (en) * | 2014-11-06 | 2015-03-04 | 中航(重庆)微电子有限公司 | Preparation method of super junction device |
CN106158955A (en) * | 2015-03-30 | 2016-11-23 | 中芯国际集成电路制造(上海)有限公司 | Power semiconductor and forming method thereof |
CN106298866A (en) * | 2015-05-19 | 2017-01-04 | 北大方正集团有限公司 | Super-junction MOSFET device and manufacture method thereof |
CN106298479A (en) * | 2015-06-11 | 2017-01-04 | 北大方正集团有限公司 | The knot termination extension structure of a kind of power device and manufacture method thereof |
WO2017058776A1 (en) | 2015-10-02 | 2017-04-06 | D3 Semiconductor LLC | Termination region architecture for vertical power transistors |
EP3357091A4 (en) * | 2015-10-02 | 2019-06-19 | D3 Semiconductor LLC | TERMINATION REGION ARCHITECTURE FOR VERTICAL POWER TRANSISTORS |
CN108701709A (en) * | 2015-10-02 | 2018-10-23 | D3半导体有限公司 | Terminal area framework for Vertical power transistors |
CN105448961A (en) * | 2015-11-17 | 2016-03-30 | 深圳尚阳通科技有限公司 | Terminal protection structure of super-junction device |
CN108369963A (en) * | 2015-12-15 | 2018-08-03 | 通用电气公司 | The edge termination of silicon carbide super junction power device designs |
EP4379808A3 (en) * | 2015-12-15 | 2024-11-20 | General Electric Company | Edge termination designs for silicon carbide super-junction power devices |
WO2017105414A1 (en) * | 2015-12-15 | 2017-06-22 | General Electric Company | Edge termination designs for silicon carbide super-junction power devices |
US10541338B2 (en) * | 2015-12-15 | 2020-01-21 | General Electric Company | Edge termination designs for silicon carbide super-junction power devices |
CN105633128A (en) * | 2016-02-23 | 2016-06-01 | 中航(重庆)微电子有限公司 | Semiconductor device with super junction structure design |
CN109417087A (en) * | 2016-07-05 | 2019-03-01 | 株式会社电装 | Manufacturing silicon carbide semiconductor device and its manufacturing method |
CN109964319A (en) * | 2016-11-24 | 2019-07-02 | Abb瑞士股份有限公司 | Power semiconductor devices with floating field ring terminations |
CN108574012A (en) * | 2017-03-08 | 2018-09-25 | 无锡华润华晶微电子有限公司 | Super junction VDMOS device and its fabrication method |
US10263070B2 (en) | 2017-06-12 | 2019-04-16 | Alpha And Omega Semiconductor (Cayman) Ltd. | Method of manufacturing LV/MV super junction trench power MOSFETs |
CN107658213A (en) * | 2017-09-01 | 2018-02-02 | 中国科学院微电子研究所 | Silicon carbide power device terminal and manufacturing method thereof |
CN109994544A (en) * | 2018-01-03 | 2019-07-09 | 宁波达新半导体有限公司 | Field-stop power device manufacturing method |
CN109360854A (en) * | 2018-10-29 | 2019-02-19 | 深圳市富裕泰贸易有限公司 | A power device terminal structure and its manufacturing method |
CN109904217A (en) * | 2019-02-01 | 2019-06-18 | 北京燕东微电子有限公司 | A field-limited ring junction terminal structure for a silicon carbide device, a manufacturing method thereof, and a silicon carbide device |
CN112310195A (en) * | 2020-09-27 | 2021-02-02 | 东莞南方半导体科技有限公司 | A stepped SiC trench field confinement ring termination structure, preparation method and device thereof |
CN113410140A (en) * | 2021-06-04 | 2021-09-17 | 深圳市威兆半导体有限公司 | Preparation method of super-junction MOSFET terminal |
WO2023133925A1 (en) * | 2022-01-17 | 2023-07-20 | 中国电子科技集团公司第二十四研究所 | Power semiconductor device and manufacturing method therefor |
CN117711939A (en) * | 2024-02-05 | 2024-03-15 | 深圳腾睿微电子科技有限公司 | Trench terminal IGBT device and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
JP2006073740A (en) | 2006-03-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20060043480A1 (en) | Semiconductor device and fabrication method of the same | |
USRE47641E1 (en) | Semiconductor device with super junction region | |
US7649223B2 (en) | Semiconductor device having superjunction structure and method for manufacturing the same | |
KR101028131B1 (en) | Insulated gate semiconductor device and manufacturing method thereof | |
US8035158B2 (en) | Semiconductor device | |
KR102259531B1 (en) | High voltage mosfet devices and methods of making the devices | |
US20240204098A1 (en) | Semiconductor device having semiconductor regions in epitaxial drift layer | |
US7301202B2 (en) | Semiconductor device and method of manufacturing the same | |
JP2005505921A (en) | Semiconductor power device having a floating island voltage sustaining layer | |
JP2005521259A (en) | Power semiconductor device having a voltage sustaining region including a doped column formed by a single ion implantation process | |
US10692999B2 (en) | High voltage MOSFET devices and methods of making the devices | |
US6603173B1 (en) | Vertical type MOSFET | |
CN114141874A (en) | Power semiconductor device and method for manufacturing the same | |
US11158705B2 (en) | Method for forming a superjunction transistor device | |
US20220052154A1 (en) | Superjunction transistor device | |
US7538388B2 (en) | Semiconductor device with a super-junction | |
US20230246102A1 (en) | Superjunction semiconductor device | |
KR102379155B1 (en) | Power semiconductor device and method of fabricating the same | |
KR100661083B1 (en) | Semiconductor device and method of manufacturing the same | |
KR102379156B1 (en) | Power semiconductor device and method of fabricating the same | |
KR102369057B1 (en) | Power semiconductor device and method of fabricating the same | |
US20250081516A1 (en) | Edge termination region of superjunction device | |
KR102310148B1 (en) | Power semiconductor device and method of fabricating the same | |
KR102417149B1 (en) | Power semiconductor device | |
US20250015148A1 (en) | Transistor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TSUCHITANI, MASANOBU;MATSUDA, TETSUO;OKUMURA, HIDEKI;AND OTHERS;REEL/FRAME:016315/0829;SIGNING DATES FROM 20041119 TO 20041124 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |