US20060043476A1 - Junction varactor with high q factor - Google Patents
Junction varactor with high q factor Download PDFInfo
- Publication number
- US20060043476A1 US20060043476A1 US10/711,140 US71114004A US2006043476A1 US 20060043476 A1 US20060043476 A1 US 20060043476A1 US 71114004 A US71114004 A US 71114004A US 2006043476 A1 US2006043476 A1 US 2006043476A1
- Authority
- US
- United States
- Prior art keywords
- gate
- well
- junction varactor
- diffusion region
- ion diffusion
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/201—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits
- H10D84/204—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits of combinations of diodes or capacitors or resistors
- H10D84/212—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits of combinations of diodes or capacitors or resistors of only capacitors
- H10D84/217—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits of combinations of diodes or capacitors or resistors of only capacitors of only conductor-insulator-semiconductor capacitors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/62—Capacitors having potential barriers
- H10D1/64—Variable-capacitance diodes, e.g. varactors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/211—Gated diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/201—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits
- H10D84/204—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits of combinations of diodes or capacitors or resistors
- H10D84/212—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits of combinations of diodes or capacitors or resistors of only capacitors
- H10D84/215—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits of combinations of diodes or capacitors or resistors of only capacitors of only varactors
Definitions
- the present invention relates generally to a varactor, and more particularly, to a PN-junction varactor having improved quality factor (Q factor).
- a varactor is, essentially, a variable voltage capacitor.
- the capacitance of a varactor when within its operating parameters, decreases as a voltage applied to the device increases.
- Varactors are typically employed in voltage-controlled oscillators (VCOs) where a frequency of an oscillator is controlled by an applied current or voltage. In such instances, the VCOs are used when a variable frequency is required, or when a signal needs to be synchronized to a reference signal.
- VCOs voltage-controlled oscillators
- varactors Numerous varactors have been developed and are employed in integrated circuit technologies, for example, PN-diodes, Schottky diodes or MOS-diodes as a varactor in bipolar, CMOS and BiCMOS technologies.
- PN-diodes PN-diodes
- MOS-diodes MOS-diodes
- two varactor structures are most frequently used: the PN-junction varactor and the MOS varactor.
- the PN-junction varactor is predominantly used in LC oscillators. Both these structures can be implemented using standard CMOS processes.
- a prior art PN diode varactor is illustrated in a cross-sectional view.
- a substrate 10 includes an N-well 12 , and a plurality of isolation structures 14 , such as field oxide layer or shallow trench isolation (STI), on surfaces of the N-well 12 and the substrate 10 .
- the isolation structures 14 define a plurality of predetermined regions on the N-well 12 to form at least an N-type doping region 16 and a P-type doping region 18 , thus completing a diode structure having a PN junction.
- a depletion region occurs in the PN junction of the diode and acts as a dielectric, so that the N-type doping region 16 and the P-type doping region 18 separated by the dielectric form an equivalent capacitor.
- a width of the depletion region varies to change the equivalent capacitance of the varactor.
- a prior art MOS varactor is illustrated in a cross-sectional view.
- the prior art MOS varactor is formed on an N-well 22 .
- the prior art MOS varactor includes a polysilicon gate structure 26 serving as an anode of the MOS varactor, a gate oxide layer 28 between the gate structure 26 and the N-well 22 , and two N + doped regions 24 on both sides of the gate structure 26 , wherein the N + doped regions 24 , which are implanted in the N-well 22 , serve as a cathode of the MOS varactor.
- N type lightly doped drain regions 25 are also provided.
- the main drawback of the prior art PN junction varactor as set forth in FIG. 1 is a low maximum to minimum capacitance ratio and small quality factor (Q factor).
- the MOS varactor does not suffer on this account, with a high maximum to minimum capacitance ratio of roughly four to one for a typical 0.25 ⁇ m CMOS process.
- the MOS varactor's ratio increases in deep submicron processes due to the thinner gate oxide used.
- the MOS varactor's transition from maximum to minimum capacitance is abrupt. This gives a MOS varactor a small, highly non-linear voltage control range.
- a junction varactor includes a gate finger lying across an ion well of a semiconductor substrate; a gate dielectric situated between the gate finger and the ion well; a first ion diffusion region with first conductivity type located in the ion well at one side of the gate finger, the first ion diffusion region serving as an anode of the junction varactor; and a second ion diffusion region with a second conductivity type located in the ion well at the other side of the gate finger, the second ion diffusion region serving as a cathode of the junction varactor.
- the gate of the junction varactor is biased to a gate voltage V G that is not equal to 0 volt.
- FIG. 1 is a cross-sectional schematic diagram illustrating a prior art PN junction varactor
- FIG. 2 is a cross-sectional schematic diagram illustrating a prior art MOS varactor
- FIG. 3 is a schematic top view showing the layout of a junction varactor in accordance with one preferred embodiment of the present invention.
- FIG. 4 is a schematic cross-sectional diagram showing the junction varactor along line AA of FIG. 3 ;
- FIGS. 5-8 are schematic cross-sectional diagrams showing the process steps for making the junction varactor as set forth in FIG. 4 according to this invention.
- FIG. 9 is a schematic cross-sectional diagram showing a junction varactor according to another preferred embodiment of this invention.
- FIG. 3 is a schematic top view showing the basic layout of a junction varactor 80 in accordance with one preferred embodiment of the present invention
- FIG. 4 is a schematic cross-sectional diagram showing the junction varactor 80 along line AA of FIG. 3
- the junction varactor 80 is formed on an N-well 100 , which may be formed on a commercially available P type silicon substrate or a silicon-on-insulator (SOI) substrate.
- the N-well 100 is electrically isolated by shallow trench isolation (STI) 200 .
- STI shallow trench isolation
- the substrate is an SOI substrate
- the STI 200 reaches down to a buried oxide layer and thus renders the N-well 100 in a floating status.
- the junction varactor 80 further comprises an elongated gate finger 101 lying across the N-well 100 , and a gate finger 102 situated at one side of the gate finger 101 .
- the gate finger 102 which overlies the N-well 100 , is arranged substantially in parallel with the gate finger 101 .
- Both of the gate finger 101 and gate finger 102 have vertical sidewalls, on which spacers 101 a and 102 a are formed.
- the gate finger 101 and gate finger 102 may be formed of polysilicon or metals.
- a gate dielectric layer 101 b and a gate dielectric layer 102 b are provided under the gate fingers 101 and 102 , respectively.
- a P + doping region 112 which serves as an anode of the junction varactor 80 , is formed in the N-well 100 between the gate fingers 101 and 102 .
- the P + doping region 112 is contiguous with P-type lightly doped drains (PLDD) 113 that extend laterally to under the spacers 101 a and 102 a.
- PLDD P-type lightly doped drains
- an N + doping region 114 is provided in the N-well 100 .
- An N-type lightly doped drain (NLDD) 121 that is merged with the N + doping region 114 extends laterally to the gate 101 .
- an N + doping region 116 is provided in the N-well 100 .
- an NLDD 122 that is merged with the N + doping region 116 extends laterally to the gate 102 .
- the N+doping region 114 is electrically coupled to the N + doping region 116 by interconnection, and together serves as a cathode of the junction varactor 80 . Furthermore, to reduce sheet resistance of the varactor 80 , a salicide layer 103 is optionally provided on the exposed surface of the P + doping region 112 , the N + doping region 114 , and the N + doping region 116 .
- the present invention junction varactor has a lower resistance because there is no STI formed between the anode and cathode of the varactor. Therefore, the present invention junction varactor has a higher Q factor and better performance.
- the gate fingers 101 and 102 are preferably biased to a pre-selected voltage V G .
- the pre-selected voltage V G is a positive voltage such as V CC .
- the positive voltage provided to gate fingers 101 and 102 results in accumulated electrons in the channel regions that are located under the gate fingers 101 and 102 , thereby further reducing resistance of the varactor 80 .
- the capacitance of the junction varactor may be tuned in an extended tuning range.
- FIG. 5 illustrates the first step used in forming the inventive junction varactor.
- a substrate (not explicitly shown) is provided, on which an N-well 100 is formed by any method known in the art, for example, ion implantation.
- the N-well 100 is isolated by STI (not shown).
- an insulation layer (not explicitly shown) such as thermally grown gate oxide layer is formed on the surface of the N-well 100 .
- a layer of polysilicon is deposited over the insulation layer, and then patterned to form gate structures 101 and 102 using conventional lithographic and dry etching processes.
- the deposition of the polysilicon layer may be fulfilled by conventional LPCVD.
- the gates may be made of metals.
- an NLDD ion implantation process is carried out to dope ions such as arsenic into the N-well 100 at one side of the gate 101 and at one side of the gate 102 , thereby forming an NLDD region 121 and NLDD region 122 .
- a PLDD ion implantation process is carried out to dope ions such as boron into the N-well 100 in the area between the gate 101 and the gate 102 , thereby forming a PLDD region 113 .
- spacers 101 a and 102 a are formed on sidewalls of the gates 101 and 102 , respectively.
- an N + ion implantation process is carried out to dope a high dosage of ions such as arsenic into the N-well 100 at one side of the gate 101 and at one side of the gate 102 , thereby forming N + region 114 and N + region 116 .
- the junction varactor 80 as set forth in FIG. 4 is produced.
- FIG. 9 depicts a schematic cross-sectional view of junction varactor 800 according to another preferred embodiment of this invention.
- the junction varactor 800 is formed on a P-well 200 .
- the junction varactor 800 comprises an elongated gate finger 201 lying across the P-well 200 , and a gate finger 202 situated at one side of the gate finger 201 .
- the gate finger 202 which overlies the P-well 200 , is arranged substantially in parallel with the gate finger 201 .
- Both of the gate finger 201 and gate finger 202 have vertical sidewalls, on which spacers 201 a and 202 a are formed.
- the gate finger 201 and gate finger 202 may be formed of polysilicon or metals.
- a gate dielectric layer 201 b and a gate dielectric layer 202 b are provided under the gate fingers 201 and 202 , respectively.
- An N + doping region 212 which serves as an anode of the junction varactor 800 , is formed in the P-well 200 between the gate fingers 201 and 202 .
- the N + doping region 212 is contiguous with N-type lightly doped drains (NLDD) 213 that extend laterally to under the spacers 201 a and 202 a.
- NLDD N-type lightly doped drains
- a P + doping region 214 is provided in the P-well 100 .
- a P-type lightly doped drain (PLDD) 221 that is merged with the P + doping region 214 extends laterally to the gate 201 .
- PLDD lightly doped drain
- a P + doping region 216 is provided in the P-well 200 .
- a PLDD 222 that is merged with the P + doping region 216 extends laterally to the gate 202 .
- the P + doping region 214 is electrically coupled to the P + doping region 216 by interconnection, and together serves as a cathode of the junction varactor 800 .
- a salicide layer 203 is optionally provided on the exposed surface of the N + doping region 212 , the P + doping region 214 , and the P+doping region 216 .
- the gate fingers 201 and 202 are preferably biased to a pre-selected voltage V G .
- the pre-selected voltage V G is V SS .
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
A junction varactor includes a gate finger lying across an ion well of a semiconductor substrate; a gate dielectric situated between the gate finger and the ion well; a first ion diffusion region with first conductivity type located in the ion well at one side of the gate finger, the first ion diffusion region serving as an anode of the junction varactor; and a second ion diffusion region with a second conductivity type located in the ion well at the other side of the gate finger, the second ion diffusion region serving as a cathode of the junction varactor. In operation, the gate of the junction varactor is biased to a gate voltage VG that is not equal to 0 volt.
Description
- 1. Field of the Invention
- The present invention relates generally to a varactor, and more particularly, to a PN-junction varactor having improved quality factor (Q factor).
- 2. Description of the Prior Art
- A varactor is, essentially, a variable voltage capacitor. The capacitance of a varactor, when within its operating parameters, decreases as a voltage applied to the device increases. Such a device is useful in the design and construction of oscillator circuits now commonly used for, among other things, communications devices. Varactors are typically employed in voltage-controlled oscillators (VCOs) where a frequency of an oscillator is controlled by an applied current or voltage. In such instances, the VCOs are used when a variable frequency is required, or when a signal needs to be synchronized to a reference signal.
- Numerous varactors have been developed and are employed in integrated circuit technologies, for example, PN-diodes, Schottky diodes or MOS-diodes as a varactor in bipolar, CMOS and BiCMOS technologies. Among these, two varactor structures are most frequently used: the PN-junction varactor and the MOS varactor. Currently the PN-junction varactor is predominantly used in LC oscillators. Both these structures can be implemented using standard CMOS processes.
- Referring to
FIG. 1 , a prior art PN diode varactor is illustrated in a cross-sectional view. As shown inFIG. 1 , asubstrate 10 includes an N-well 12, and a plurality ofisolation structures 14, such as field oxide layer or shallow trench isolation (STI), on surfaces of the N-well 12 and thesubstrate 10. Theisolation structures 14 define a plurality of predetermined regions on the N-well 12 to form at least an N-type doping region 16 and a P-type doping region 18, thus completing a diode structure having a PN junction. When the diode is reverse-biased, a depletion region occurs in the PN junction of the diode and acts as a dielectric, so that the N-type doping region 16 and the P-type doping region 18 separated by the dielectric form an equivalent capacitor. With an adjustment in the voltage across the anode (the P-type doping region 18) and the cathode (the N-type doping region 16) of the diode, a width of the depletion region varies to change the equivalent capacitance of the varactor. - Referring to
FIG. 2 , a prior art MOS varactor is illustrated in a cross-sectional view. The prior art MOS varactor is formed on an N-well 22. The prior art MOS varactor includes apolysilicon gate structure 26 serving as an anode of the MOS varactor, agate oxide layer 28 between thegate structure 26 and the N-well 22, and two N+ dopedregions 24 on both sides of thegate structure 26, wherein the N+ dopedregions 24, which are implanted in the N-well 22, serve as a cathode of the MOS varactor. N type lightly dopeddrain regions 25 are also provided. - The main drawback of the prior art PN junction varactor as set forth in
FIG. 1 is a low maximum to minimum capacitance ratio and small quality factor (Q factor). The MOS varactor does not suffer on this account, with a high maximum to minimum capacitance ratio of roughly four to one for a typical 0.25 μm CMOS process. Furthermore, the MOS varactor's ratio increases in deep submicron processes due to the thinner gate oxide used. However, the MOS varactor's transition from maximum to minimum capacitance is abrupt. This gives a MOS varactor a small, highly non-linear voltage control range. - It is therefore a primary object of the claimed invention to provide a varactor to improve the electrical performance thereof.
- It is another object of the claimed invention to provide a junction varactor having improved quality factor, and a CMOS-compatible method for fabricating the same.
- According to the claimed invention, a junction varactor includes a gate finger lying across an ion well of a semiconductor substrate; a gate dielectric situated between the gate finger and the ion well; a first ion diffusion region with first conductivity type located in the ion well at one side of the gate finger, the first ion diffusion region serving as an anode of the junction varactor; and a second ion diffusion region with a second conductivity type located in the ion well at the other side of the gate finger, the second ion diffusion region serving as a cathode of the junction varactor. In operation, the gate of the junction varactor is biased to a gate voltage VG that is not equal to 0 volt.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
- The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:
-
FIG. 1 is a cross-sectional schematic diagram illustrating a prior art PN junction varactor; -
FIG. 2 is a cross-sectional schematic diagram illustrating a prior art MOS varactor; -
FIG. 3 is a schematic top view showing the layout of a junction varactor in accordance with one preferred embodiment of the present invention; -
FIG. 4 is a schematic cross-sectional diagram showing the junction varactor along line AA ofFIG. 3 ; and -
FIGS. 5-8 are schematic cross-sectional diagrams showing the process steps for making the junction varactor as set forth inFIG. 4 according to this invention; and -
FIG. 9 is a schematic cross-sectional diagram showing a junction varactor according to another preferred embodiment of this invention. - The present invention, which provides novel junction varactors for CMOS and BiCMOS technologies as well as a method for fabricating the same, will now be described in more detail by referring to the drawings that accompany the present application. It is to be understood that the conductivity types, device or circuit layout, or materials used as set forth in the following detailed description and figures are only for illustration purpose. The scope of this invention should be construed as limited only by the metes and bounds of the appended claims.
- Referring initially to
FIG. 3 andFIG. 4 , whereinFIG. 3 is a schematic top view showing the basic layout of ajunction varactor 80 in accordance with one preferred embodiment of the present invention;FIG. 4 is a schematic cross-sectional diagram showing thejunction varactor 80 along line AA ofFIG. 3 . According to the preferred embodiment of the present invention, thejunction varactor 80 is formed on an N-well 100, which may be formed on a commercially available P type silicon substrate or a silicon-on-insulator (SOI) substrate. The N-well 100 is electrically isolated by shallow trench isolation (STI) 200. In a case that the substrate is an SOI substrate, theSTI 200 reaches down to a buried oxide layer and thus renders the N-well 100 in a floating status. - The
junction varactor 80 further comprises anelongated gate finger 101 lying across the N-well 100, and agate finger 102 situated at one side of thegate finger 101. As specifically indicated inFIG. 3 , thegate finger 102, which overlies the N-well 100, is arranged substantially in parallel with thegate finger 101. Both of thegate finger 101 andgate finger 102 have vertical sidewalls, on which 101 a and 102 a are formed. Thespacers gate finger 101 andgate finger 102 may be formed of polysilicon or metals. A gatedielectric layer 101 b and a gatedielectric layer 102 b are provided under the 101 and 102, respectively. A P+gate fingers doping region 112, which serves as an anode of thejunction varactor 80, is formed in the N-well 100 between the 101 and 102. Preferably, the P+ doping region 112 is contiguous with P-type lightly doped drains (PLDD) 113 that extend laterally to under thegate fingers 101 a and 102 a.spacers - As best seen in
FIG. 4 , in the N-well 100, at one side of thegate finger 101 that is opposite to the P+ doping region 112, an N+ doping region 114 is provided. An N-type lightly doped drain (NLDD) 121 that is merged with the N+ doping region 114 extends laterally to thegate 101. In the N-well 100, at one side of thegate finger 102 that is opposite to the P+ doping region 112, an N+ doping region 116 is provided. Likewise, an NLDD 122 that is merged with the N+ doping region 116 extends laterally to thegate 102. The N+doping region 114 is electrically coupled to the N+ doping region 116 by interconnection, and together serves as a cathode of thejunction varactor 80. Furthermore, to reduce sheet resistance of thevaractor 80, asalicide layer 103 is optionally provided on the exposed surface of the P+ doping region 112, the N+ doping region 114, and the N+ doping region 116. - Compared with the prior art junction varactors, the present invention junction varactor has a lower resistance because there is no STI formed between the anode and cathode of the varactor. Therefore, the present invention junction varactor has a higher Q factor and better performance. In operation, the
101 and 102 are preferably biased to a pre-selected voltage VG. In the case as demonstrated ingate fingers FIG. 3 andFIG. 4 , the pre-selected voltage VG is a positive voltage such as VCC. The positive voltage provided to 101 and 102 results in accumulated electrons in the channel regions that are located under thegate fingers 101 and 102, thereby further reducing resistance of thegate fingers varactor 80. By altering the bias between the anode and cathode of thejunction varactor 80, the capacitance of the junction varactor may be tuned in an extended tuning range. - Reference is now made to the embodiment illustrated in
FIGS. 5-8 wherein the various processing steps employed in fabricating the inventive junction varactor are shown. The method for fabricating the inventive junction varactor in accordance with the preferred embodiment of this invention is CMOS compatible.FIG. 5 illustrates the first step used in forming the inventive junction varactor. As shown inFIG. 5 , a substrate (not explicitly shown) is provided, on which an N-well 100 is formed by any method known in the art, for example, ion implantation. The N-well 100 is isolated by STI (not shown). Subsequently, an insulation layer (not explicitly shown) such as thermally grown gate oxide layer is formed on the surface of the N-well 100. A layer of polysilicon is deposited over the insulation layer, and then patterned to form 101 and 102 using conventional lithographic and dry etching processes. The deposition of the polysilicon layer may be fulfilled by conventional LPCVD. In another case, the gates may be made of metals.gate structures - As shown in
FIG. 6 , using a suitable mask or an “NLDD implant photo” to mask the area between thegate 101 and thegate 102, an NLDD ion implantation process is carried out to dope ions such as arsenic into the N-well 100 at one side of thegate 101 and at one side of thegate 102, thereby forming anNLDD region 121 andNLDD region 122. - As shown in
FIG. 7 , using a suitable mask or a so-called “PLDD implant photo” to open the area between thegate 101 and thegate 102, a PLDD ion implantation process is carried out to dope ions such as boron into the N-well 100 in the area between thegate 101 and thegate 102, thereby forming aPLDD region 113. - As shown in
FIG. 8 , using methods known in the art, 101 a and 102 a are formed on sidewalls of thespacers 101 and 102, respectively. Subsequently, using a suitable mask or so-called “N+ implant photo” to mask the area between thegates gate 101 and thegate 102, an N+ ion implantation process is carried out to dope a high dosage of ions such as arsenic into the N-well 100 at one side of thegate 101 and at one side of thegate 102, thereby forming N+ region 114 and N+ region 116. Finally, using the PLDD implant photo to expose the area between thegate 101 and thegate 102, a P+ ion implantation is carried to form the P+ doping region 112. After implementing a conventional self-aligned silicidation process, thejunction varactor 80 as set forth inFIG. 4 is produced. -
FIG. 9 depicts a schematic cross-sectional view ofjunction varactor 800 according to another preferred embodiment of this invention. As shown inFIG. 9 , thejunction varactor 800 is formed on a P-well 200. Thejunction varactor 800 comprises an elongated gate finger 201 lying across the P-well 200, and a gate finger 202 situated at one side of the gate finger 201. The gate finger 202, which overlies the P-well 200, is arranged substantially in parallel with the gate finger 201. Both of the gate finger 201 and gate finger 202 have vertical sidewalls, on which spacers 201 a and 202 a are formed. The gate finger 201 and gate finger 202 may be formed of polysilicon or metals. Agate dielectric layer 201 b and agate dielectric layer 202 b are provided under the gate fingers 201 and 202, respectively. An N+ doping region 212, which serves as an anode of thejunction varactor 800, is formed in the P-well 200 between the gate fingers 201 and 202. Preferably, the N+ doping region 212 is contiguous with N-type lightly doped drains (NLDD) 213 that extend laterally to under the 201 a and 202 a.spacers - In the P-well 100, at one side of the gate finger 201 that is opposite to the N+ doping region 212, a P+ doping region 214 is provided. A P-type lightly doped drain (PLDD) 221 that is merged with the P+ doping region 214 extends laterally to the gate 201. At one side of the gate finger 202 that is opposite to the N+ doping region 212, a P+ doping region 216 is provided in the P-well 200. Likewise, a
PLDD 222 that is merged with the P+ doping region 216 extends laterally to the gate 202. The P+ doping region 214 is electrically coupled to the P+ doping region 216 by interconnection, and together serves as a cathode of thejunction varactor 800. Likewise, to reduce sheet resistance of thevaractor 800, asalicide layer 203 is optionally provided on the exposed surface of the N+ doping region 212, the P+ doping region 214, and the P+doping region 216. In operation, the gate fingers 201 and 202 are preferably biased to a pre-selected voltage VG. By way of example, in the case as demonstrated inFIG. 9 , the pre-selected voltage VG is VSS. By altering the bias between the anode and cathode of thejunction varactor 800, the capacitance of the junction varactor may be tuned in an extended tuning range. - Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (17)
1. A junction varactor comprising:
a gate finger lying across an ion well of a semiconductor substrate;
a gate dielectric situated between said gate finger and said ion well;
a first ion diffusion region with first conductivity type located in said ion well at one side of said gate finger, said first ion diffusion region serving as an anode of said junction varactor; and
a second ion diffusion region with a second conductivity type located in said ion well at the other side of said gate finger, said second ion diffusion region serving as a cathode of said junction varactor.
2. The junction varactor according to claim 1 wherein the ion well has said second conductivity type.
3. The junction varactor according to claim 1 wherein said ion well is electrically isolated by shallow trench isolation (STI).
4. The junction varactor according to claim 1 wherein said junction varactor further comprises a first lightly doped drain (LDD) having said first conductivity type in said ion well, and wherein said first LDD merges with said first ion diffusion region and extends laterally to said gate.
5. The junction varactor according to claim 1 wherein said junction varactor further comprises a second lightly doped drain (LDD) having said second conductivity type in said ion well, and wherein said second LDD merges with said second ion diffusion region and extends laterally to said gate.
6. The junction varactor according to claim 1 wherein said junction varactor further comprises a spacer located on sidewalls of said gate.
7. The junction varactor according to claim 1 wherein said junction varactor further comprises a salicide layer formed on said gate and on said first and second ion diffusion regions.
8. The junction varactor according to claim 1 wherein, in operation, said gate of said junction varactor is biased to a gate voltage VG that is not equal to 0 volt.
9. The junction varactor according to claim 1 wherein said gate is a metal gate.
10. The junction varactor according to claim 1 wherein said gate is a polysilicon gate.
11. The junction varactor according to claim 1 wherein said first conductivity type is N type and said second conductivity type is P type.
12. A junction varactor comprising:
an N well formed in a semiconductor substrate;
a first gate finger lying across said N well;
a first gate dielectric interposed between said first gate finger and said N well;
a second gate finger lying across said N well at one said of said first gate finger;
a second gate dielectric interposed between said second gate finger and said N well;
a P+ ion diffusion region located in said N well between said first and second gate fingers, said P+ ion diffusion region serving as an anode of said junction varactor;
a first N+ ion diffusion region located in said N well at one said of said first gate that is opposite to said P+ ion diffusion region; and
a second N+ ion diffusion region located in said N well at one said of said second gate that is opposite to said P+ ion diffusion region, wherein said first N+ ion diffusion region and said second N+ ion diffusion region are electrically coupled together and serve as a cathode of said junction varactor.
13. The junction varactor according to claim 12 wherein, in operation, said first and second gate fingers of said junction varactor are biased to a gate voltage VG that is not equal to 0 volt.
14. The junction varactor according to claim 13 wherein said gate voltage VG is VCC.
15. A junction varactor comprising:
a P well formed in a semiconductor substrate;
a first gate finger lying across said P well;
a first gate dielectric interposed between said first gate finger and said P well a second gate finger lying across said P well at one said of said first gate finger;
a second gate dielectric between said second gate finger and said P well;
an N+ ion diffusion region located in said P well between said first and second gate fingers, said N+ ion diffusion region serving as an anode of said junction varactor,
a first P+ ion diffusion region located in said P well at one said of said first gate that is opposite to said N+ ion diffusion region; and
a second P+ ion diffusion region located in said P well at one said of said second gate that is opposite to said N+ ion diffusion region, wherein said first P+ ion diffusion region and said second P+ ion diffusion region are electrically coupled together and serve as a cathode of said junction varactor.
16. The junction varactor according to claim 15 wherein, in operation, said first and second gate fingers of said junction varactor are biased to a gate voltage VG that is not equal to 0 volt.
17. The junction varactor according to claim 16 wherein said gate voltage VG is VSS.
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/711,140 US20060043476A1 (en) | 2004-08-27 | 2004-08-27 | Junction varactor with high q factor |
| CNB2005100702062A CN100391010C (en) | 2004-08-27 | 2005-05-10 | junction variable capacitor |
| US11/760,789 US7378327B2 (en) | 2004-08-27 | 2007-06-10 | Method for fabricating a junction varactor with high Q factor |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/711,140 US20060043476A1 (en) | 2004-08-27 | 2004-08-27 | Junction varactor with high q factor |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/760,789 Continuation US7378327B2 (en) | 2004-08-27 | 2007-06-10 | Method for fabricating a junction varactor with high Q factor |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20060043476A1 true US20060043476A1 (en) | 2006-03-02 |
Family
ID=35941850
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/711,140 Abandoned US20060043476A1 (en) | 2004-08-27 | 2004-08-27 | Junction varactor with high q factor |
| US11/760,789 Expired - Lifetime US7378327B2 (en) | 2004-08-27 | 2007-06-10 | Method for fabricating a junction varactor with high Q factor |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/760,789 Expired - Lifetime US7378327B2 (en) | 2004-08-27 | 2007-06-10 | Method for fabricating a junction varactor with high Q factor |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US20060043476A1 (en) |
| CN (1) | CN100391010C (en) |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070184594A1 (en) * | 2005-11-15 | 2007-08-09 | Nowak Edward J | Schottky barrier diode and method of forming a schottky barrier diode |
| US20110062555A1 (en) * | 2009-09-14 | 2011-03-17 | International Business Machines Incorporated | Semiconductor structure having varactor with parallel dc path adjacent thereto |
| US20110186933A1 (en) * | 2008-01-31 | 2011-08-04 | Texas Instruments Incorporated | Schottky diode with silicide anode and anode-encircling p-type doped region |
| US20120043590A1 (en) * | 2010-08-17 | 2012-02-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Linear-Cap Varactor Structures for High-Linearity Applications |
| US20220415879A1 (en) * | 2021-06-29 | 2022-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Diode with reduced current leakage |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080191285A1 (en) * | 2007-02-09 | 2008-08-14 | Chih-Hsin Ko | CMOS devices with schottky source and drain regions |
| US20090072891A1 (en) * | 2007-09-14 | 2009-03-19 | Srinivas Perisetty | Varactor-based charge pump |
| US7741187B2 (en) * | 2007-09-20 | 2010-06-22 | Chartered Semiconductor Manufacturing, Ltd. | Lateral junction varactor with large tuning range |
| US8405123B2 (en) * | 2008-10-27 | 2013-03-26 | National Semiconductor Corporation | Split-gate ESD diodes with elevated voltage tolerance |
| CN101834134B (en) * | 2009-03-12 | 2012-03-21 | 中芯国际集成电路制造(上海)有限公司 | Method for enhancing quality factor of metal-oxide semiconductor variable capacitance diode |
| CN102412291B (en) * | 2011-03-04 | 2013-09-11 | 上海华虹Nec电子有限公司 | Variable capacitor in SiGe Bi CMOS technology and manufacturing method thereof |
| CN102244000B (en) * | 2011-06-23 | 2016-07-06 | 上海华虹宏力半导体制造有限公司 | Semiconductor device, varactor and forming method thereof |
| CN104576765B (en) * | 2014-12-26 | 2018-01-26 | 上海集成电路研发中心有限公司 | Anti-leakage light storage capacitor structure and preparation method thereof |
| CN116130481A (en) * | 2023-01-31 | 2023-05-16 | 上海华虹宏力半导体制造有限公司 | PN junction structure capable of adjusting breakdown voltage and manufacturing method thereof |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6576958B2 (en) * | 2001-01-03 | 2003-06-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | ESD protection networks with NMOS-bound or PMOS-bound diode structures in a shallow-trench-isolation (STI) CMOS process |
| US6882029B1 (en) * | 2003-11-27 | 2005-04-19 | United Microelectronics Corp. | Junction varactor with high Q factor and wide tuning range |
| US7056761B1 (en) * | 2003-03-14 | 2006-06-06 | National Semiconductor Corporation | Avalanche diode with breakdown voltage controlled by gate length |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6127700A (en) * | 1995-09-12 | 2000-10-03 | National Semiconductor Corporation | Field-effect transistor having local threshold-adjust doping |
| US7053465B2 (en) * | 2000-11-28 | 2006-05-30 | Texas Instruments Incorporated | Semiconductor varactor with reduced parasitic resistance |
| US7081663B2 (en) * | 2002-01-18 | 2006-07-25 | National Semiconductor Corporation | Gate-enhanced junction varactor with gradual capacitance variation |
| CN1237615C (en) * | 2002-02-10 | 2006-01-18 | 台湾积体电路制造股份有限公司 | A diode structure and its electrostatic discharge protection circuit |
| US6576974B1 (en) * | 2002-03-12 | 2003-06-10 | Industrial Technology Research Institute | Bipolar junction transistors for on-chip electrostatic discharge protection and methods thereof |
| JP4636785B2 (en) * | 2003-08-28 | 2011-02-23 | パナソニック株式会社 | Semiconductor device and manufacturing method thereof |
| US6949440B2 (en) * | 2003-11-11 | 2005-09-27 | United Microelectronics Corp. | Method of forming a varactor |
| US6943399B1 (en) * | 2004-04-13 | 2005-09-13 | United Microelectronics Corp. | Varactor and differential varactor |
-
2004
- 2004-08-27 US US10/711,140 patent/US20060043476A1/en not_active Abandoned
-
2005
- 2005-05-10 CN CNB2005100702062A patent/CN100391010C/en not_active Expired - Lifetime
-
2007
- 2007-06-10 US US11/760,789 patent/US7378327B2/en not_active Expired - Lifetime
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6576958B2 (en) * | 2001-01-03 | 2003-06-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | ESD protection networks with NMOS-bound or PMOS-bound diode structures in a shallow-trench-isolation (STI) CMOS process |
| US7056761B1 (en) * | 2003-03-14 | 2006-06-06 | National Semiconductor Corporation | Avalanche diode with breakdown voltage controlled by gate length |
| US6882029B1 (en) * | 2003-11-27 | 2005-04-19 | United Microelectronics Corp. | Junction varactor with high Q factor and wide tuning range |
Cited By (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8377810B2 (en) * | 2005-11-15 | 2013-02-19 | International Business Machines Corporation | Schottky barrier diode and method of forming a Schottky barrier diode |
| US8642453B2 (en) | 2005-11-15 | 2014-02-04 | International Business Machines Corporation | Schottky barrier diode and method of forming a Schottky barrier diode |
| US20070184594A1 (en) * | 2005-11-15 | 2007-08-09 | Nowak Edward J | Schottky barrier diode and method of forming a schottky barrier diode |
| US20110186933A1 (en) * | 2008-01-31 | 2011-08-04 | Texas Instruments Incorporated | Schottky diode with silicide anode and anode-encircling p-type doped region |
| US8129814B2 (en) * | 2008-01-31 | 2012-03-06 | Texas Instruments Incorporated | Schottky diode with silicide anode and anode-encircling P-type doped region |
| US8598683B2 (en) | 2009-09-14 | 2013-12-03 | International Business Machines Corporation | Semiconductor structure having varactor with parallel DC path adjacent thereto |
| US8232624B2 (en) | 2009-09-14 | 2012-07-31 | International Business Machines Corporation | Semiconductor structure having varactor with parallel DC path adjacent thereto |
| US20110062555A1 (en) * | 2009-09-14 | 2011-03-17 | International Business Machines Incorporated | Semiconductor structure having varactor with parallel dc path adjacent thereto |
| US8373248B2 (en) * | 2010-08-17 | 2013-02-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Linear-cap varactor structures for high-linearity applications |
| CN102376781A (en) * | 2010-08-17 | 2012-03-14 | 台湾积体电路制造股份有限公司 | Semiconductor variable capacitor assembly and varactor assembly |
| US20120043590A1 (en) * | 2010-08-17 | 2012-02-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Linear-Cap Varactor Structures for High-Linearity Applications |
| US20220415879A1 (en) * | 2021-06-29 | 2022-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Diode with reduced current leakage |
| US12364020B2 (en) * | 2021-06-29 | 2025-07-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Diode with reduced current leakage |
Also Published As
| Publication number | Publication date |
|---|---|
| US20070232010A1 (en) | 2007-10-04 |
| CN100391010C (en) | 2008-05-28 |
| CN1741285A (en) | 2006-03-01 |
| US7378327B2 (en) | 2008-05-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7378327B2 (en) | Method for fabricating a junction varactor with high Q factor | |
| US8674480B2 (en) | High voltage bipolar transistor with pseudo buried layers | |
| US5965912A (en) | Variable capacitor and method for fabricating the same | |
| US6475838B1 (en) | Methods for forming decoupling capacitors | |
| US7804119B2 (en) | Device structures with a hyper-abrupt P-N junction, methods of forming a hyper-abrupt P-N junction, and design structures for an integrated circuit | |
| US20100244138A1 (en) | Semiconductor varactor with reduced parasitic resistance | |
| US20080149983A1 (en) | Metal-oxide-semiconductor (mos) varactors and methods of forming mos varactors | |
| US6660616B2 (en) | P-i-n transit time silicon-on-insulator device | |
| US7259418B2 (en) | Semiconductor device including a MISFET and a MIS capacitor | |
| US8030155B2 (en) | Schottky diode with minimal vertical current flow | |
| KR101013251B1 (en) | MOOS varactors using separation wells | |
| US6387769B2 (en) | Method of producing a schottky varicap | |
| CN110612608A (en) | Semiconductor Variable Capacitors Using Threshold Implanted Regions | |
| US6949440B2 (en) | Method of forming a varactor | |
| US6825089B1 (en) | Increased quality factor of a varactor in an integrated circuit via a high conductive region in a well | |
| US6882029B1 (en) | Junction varactor with high Q factor and wide tuning range | |
| US10224342B2 (en) | Tunable capacitor for FDSOI applications | |
| KR100407538B1 (en) | Method of Fabricating A Poly-Poly Capacitor with A SiGe BiCMOS Integration Scheme | |
| US6894318B2 (en) | Diode having a double implanted guard ring | |
| US6861325B1 (en) | Methods for fabricating CMOS-compatible lateral bipolar junction transistors | |
| US20080272401A1 (en) | Inverted Junction Field Effect Transistor and Method of Forming Thereof | |
| US20070069309A1 (en) | Buried well for semiconductor devices | |
| US7195982B2 (en) | Method for manufacturing anti-punch through semiconductor device | |
| KR101128714B1 (en) | Method for manufacturing semiconductor device | |
| JP3939688B2 (en) | Varicap manufacturing method |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KAO, CHING-HUNG;REEL/FRAME:015042/0078 Effective date: 20040813 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |