US20060038181A1 - Manufacturing process of thin film transistor liquid crystal display - Google Patents
Manufacturing process of thin film transistor liquid crystal display Download PDFInfo
- Publication number
- US20060038181A1 US20060038181A1 US11/207,012 US20701205A US2006038181A1 US 20060038181 A1 US20060038181 A1 US 20060038181A1 US 20701205 A US20701205 A US 20701205A US 2006038181 A1 US2006038181 A1 US 2006038181A1
- Authority
- US
- United States
- Prior art keywords
- layer
- signal
- capacitor
- thin film
- film transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000010409 thin film Substances 0.000 title claims abstract description 21
- 239000004973 liquid crystal related substance Substances 0.000 title claims abstract description 16
- 238000004519 manufacturing process Methods 0.000 title abstract description 16
- 239000003990 capacitor Substances 0.000 claims abstract description 33
- 239000000758 substrate Substances 0.000 claims abstract description 28
- 230000001681 protective effect Effects 0.000 claims abstract description 9
- 238000002161 passivation Methods 0.000 claims abstract description 7
- 229910052751 metal Inorganic materials 0.000 claims description 46
- 239000002184 metal Substances 0.000 claims description 46
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 31
- 229910052710 silicon Inorganic materials 0.000 claims description 31
- 239000010703 silicon Substances 0.000 claims description 31
- 239000004065 semiconductor Substances 0.000 claims description 19
- 238000000034 method Methods 0.000 abstract description 31
- 238000000206 photolithography Methods 0.000 abstract description 15
- 230000005540 biological transmission Effects 0.000 abstract description 5
- 239000012212 insulator Substances 0.000 abstract 1
- 238000005530 etching Methods 0.000 description 8
- 229920002120 photoresistant polymer Polymers 0.000 description 7
- 229910021417 amorphous silicon Inorganic materials 0.000 description 3
- 238000000151 deposition Methods 0.000 description 3
- 239000002245 particle Substances 0.000 description 3
- 238000000059 patterning Methods 0.000 description 3
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 239000000376 reactant Substances 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1345—Conductors connecting electrodes to cell terminals
- G02F1/13458—Terminal pads
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
- H10D86/021—Manufacture or treatment of multiple TFTs
- H10D86/0231—Manufacture or treatment of multiple TFTs using masks, e.g. half-tone masks
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/441—Interconnections, e.g. scanning lines
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/481—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs integrated with passive devices, e.g. auxiliary capacitors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/60—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs wherein the TFTs are in active matrices
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136213—Storage capacitors associated with the pixel electrode
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136231—Active matrix addressed cells for reducing the number of lithographic steps
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/60—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
Definitions
- the present invention relates in general to a manufacturing process of a thin film transistor liquid crystal display (TFT-LCD).
- TFT-LCD thin film transistor liquid crystal display
- the present invention relates to a TFT-LCD manufacturing process using three photolithography process masks.
- a liquid crystal display (LCD) employing a thin film transistor (TFT) as an active device provides advantages of low power consumption, thin profile, light weight and low driving voltage.
- TFT thin film transistor
- the TFT process consists of multiple masks in multiple photolithography processes, usually more than seven masks, thereby encountering the problems of poor yield and high cost.
- reducing the steps of the photolithography process becomes an important issue.
- FIGS. 1A to 1 C show top views of the masks used in the TFT-LCD manufacturing process according to the prior art
- FIGS. 2A to 2 E are cross-sectional views along the line A-A′ in FIGS. 1A to 1 C of the prior art.
- a first metal layer is deposited on a substrate 21 , and patterned by a first photolithography process to form a gate electrode 22 and a gate line (not shown) connected to the gate electrode 22 .
- the metal layer is further oxidized to form a protecting layer 23 covering the gate electrode 22 .
- an insulating layer 24 an amorphous silicon layer 25 and a doped silicon layer 26 are deposited on the substrate 21 .
- a second metal layer is deposited on the doped silicon layer 26 .
- the second metal layer is then patterned as a signal line 27 and a source/drain metal layer 28 by a second photolithography process.
- an indium tin oxide (ITO) layer is deposited on the substrate 21 .
- a photo resist layer (not shown) is then formed above the ITO layer, then the ITO layer is patterned to form a pixel electrode 29 by a third photolithography process. Finally, as shown in FIG. 2E , the same photo resist layer is used to define the patterns of the source/drain metal layer 28 and the doped silicon layer 26 . A source electrode 31 and a drain electrode 32 are finally formed.
- the masks used in the photolithography process are reduced to three masks; however, an insulating layer 24 is formed between the pixel electrode 29 and the substrate 21 , and the transmission of the display is decreased. Further, the first metal layer and the second metal layer cannot electrically connect for avoiding the damage of electrostatic discharge (ESD) because the insulating layer 24 is remained on the substrate 21 .
- the reliability of the LCD may be poor because of the damage of electrostatic discharge (ESD)
- An object of the present invention is to provide a process for manufacturing a thin film transistor liquid crystal display (TFT-LCD) by three masks, providing a protective circuit to avoid ESD effect, increasing the transmission of the TFT-LCD, and forming a capacitor in the TFT-LCD to solve the above problems.
- TFT-LCD thin film transistor liquid crystal display
- Another object of the present invention is to provide a process for manufacturing a thin film transistor liquid crystal display (TFT-LCD) with a protective structure to avoid capacitor shorts and shorts between the gate line and the signal line.
- TFT-LCD thin film transistor liquid crystal display
- the process for manufacturing the thin film transistor liquid crystal display comprises the steps of:
- FIGS. 1A to 1 C are top views showing the steps of the TFT-LCD manufacturing process according to the prior art.
- FIGS. 2A to 2 E are cross-sectional views along the line A-A′ in FIG. 1A to FIG. 1C according to the prior art.
- FIGS. 3A to 3 C are top views of the first embodiment of a TFT-LCD according to the present invention.
- FIGS. 4A to 4 D are cross-sectional views of FIG. 3A to FIG. 3C along the lines B-B′ and C-C′.
- FIGS. 5A to 5 C are cross-sectional views showing the structure of the electrostatic discharge (ESD) protective circuit.
- FIG. 6 is a cross-sectional view of the second embodiment in the present invention.
- FIGS. 3A to 3 C show top views of the first embodiment in the present invention.
- FIG. 3A , FIG. 3B , and FIG. 3C respectively show the TFT-LCD in the first, second, and third photolithography processes
- FIG. 4A to 4 D are cross-sectional views of FIG. 3A to 3 C along lines B-B′ and C-C′.
- a substrate 40 is provided.
- the substrate 40 has a transistor area (area I), a signal line area (area II), a capacitor area (area III), a pixel area (area IV), and a gate pad area (area V).
- a first metal layer is deposited on the substrate 40 , and the first metal layer is patterned to form a gate line 34 including a gate electrode 42 , a capacitor bottom electrode 44 , and a pad electrode 46 .
- an insulating layer 50 , a semiconductor layer 52 , a doped silicon layer 54 and a second metal layer 56 are deposited on substrate 40 , respectively.
- the second photolithography process is used to pattern the second metal layer 56 , the doped silicon layer 54 , the semiconductor layer 52 , and the insulating layer 50 so as to define a TFT island structure and a capacitor on the transistor area I and the capacitor area III, respectively.
- the second metal layer 56 , the doped silicon layer 54 , the semiconductor layer 52 , and the insulating layer 50 are removed from the pixel area IV and the gate pad area V, therefore, the substrate 40 is exposed in the pixel area IV and the pad electrode 46 is exposed in the gate pad area V.
- a signal line 56 is formed, and part of the signal line 56 overlaps the gate line 34 as shown in FIG. 3B .
- a transparent conducting layer 58 is deposited on the substrate 40 .
- a patterned photo resist layer 59 is formed on the transparent conducting layer 58 as a mask.
- a third photolithography process is performed to pattern the transparent conducting layer 58 .
- a channel area 64 is first defined in the transistor area I.
- a part of the transparent conducting layer 58 is then removed from the channel area 64 , and the pixel electrodes 58 e, 58 d, 58 b are respectively formed above the TFT island structure and in the pixel area IV.
- the same photo resist layer 59 is used to pattern the second metal layer and the doped silicon layer by another etching process.
- a source electrode 60 and a drain electrode 62 are defined in the transistor area I.
- the source electrode 60 and the drain electrode 62 are separated by the channel area 64 , and the semiconductor layer 52 is exposed in the channel area 64 .
- a time control method is used to control the condition of etching, and therefore, an etching end point of the etching process is defined when the doped silicon layer 54 is completely removed in the channel area 64 .
- the etching condition of the whole process can be controlled by the etching time of the doped silicon layer 54 .
- photo resist layer 59 is removed and the manufacturing process is finished.
- the photo resist layer 59 used to pattern the transparent conducting layer 58 is also used to pattern the second metal layer 56 and the doped silicon layer 54 as shown in FIG. 4C .
- all of the transparent conducting layer 58 , the second metal layer 56 , and the doped silicon layer 54 has the same pattern.
- a sidewall 581 of the transparent conducting layer 58 is aligned to a sidewall 561 of the second metal layer 56 and a sidewall 541 of the doped silicon layer 54 , but the sidewall 581 of the transparent conducting layer 58 is not aligned to a sidewall 521 of the semiconductor layer 52 .
- the transparent conducting layer 58 , the second metal layer 56 , and the doped silicon layer 54 have the same width, but the transparent conducting layer 58 is narrower than the semiconductor layer 52 and the insulating layer 50 as shown in FIG. 4D .
- the second metal layer 56 will not be electrically connected to the first metal layer 44 by the particle because the second metal layer 56 and first metal layer 44 have different widths. The probability of the short circuit caused by dropped particles contacting the second metal layer and first metal layer at the same time is reduced.
- the advantages of the manufacturing process in the invention include: (1) the number of the mask used in the photolithography process is reduced to three masks, (2) a capacitor can be formed in the manufacturing process simultaneously, and (3) the manufacturing steps of the process is reduced, so the manufacturing throughput is increased. Further, as shown in FIG. 4D , the pixel electrode 58 b in the pixel area V is formed on the substrate 40 directly. No insulating layer is formed between the pixel electrode 58 b and the substrate 40 so the transmission of the TFT-LCD can be greatly enhanced.
- an electrostatic discharge (ESD) protective circuit is also formed around the LCD panel.
- FIG. 5A to FIG. 5C are cross sectional views showing the process for forming the ESD protective circuit.
- a gate line 72 is formed around the LCD display and is electrically connected to the gate line 34 and the gate electrode 42 .
- a signal line 74 is further formed as shown in FIG. 5B .
- the insulating layer 50 , the semiconductor layer 52 , and the doped silicon layer 54 are formed between the gate line 72 and the signal line 74 , respectively.
- a transparent conducting layer 58 is formed as shown in FIG. 5C .
- the insulating layer 50 , the semiconductor layer 52 , and the doped silicon layer 54 just cover a part of the gate line 72 so the transparent conducting layer 58 can be formed above the signal line 74 and the gate line 72 at the same time.
- the gate line 72 (the first metal layer) and the signal line 74 (the second metal layer) can thus be electrically connected by the transparent conducting layer 58 so as to form the protective circuit for ESD protection.
- FIG. 6 shows a transistor structure of the second embodiment in the present invention.
- a passivation layer 80 is formed by a fourth photolithography process as shown in FIG. 6 .
- the passivation layer 80 is a planar layer and covers the pixel electrodes 58 d, 58 e, the source electrode 60 , the drain electrode 62 and the channel area 64 . Therefore, the passivation layer 80 can protect the channel area 64 , the reliability of channel area 64 is enhanced, and the whole TFT-LCD surface can be planarized by the passivation layer 80 .
- the insulating layer 50 can be made by silicon nitride and the substrate 40 is made by silicon oxide, so the etching reactants in the second photolithography process has a high selective ratio for nitride and oxide in order to remove the insulating layer completely.
- the semiconductor layer 52 is an amorphous silicon layer
- the doped silicon layer 54 is a n type amorphous silicon layer
- the transparent conducting layer 58 is made by indium Tin Oxide (ITO) layer.
- ITO indium Tin Oxide
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Mathematical Physics (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- General Physics & Mathematics (AREA)
- Optics & Photonics (AREA)
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Thin Film Transistor (AREA)
- Liquid Crystal (AREA)
Abstract
A process for manufacturing a thin film transistor liquid crystal display (TFT-LCD) is disclosed. The process can reduce the number of the mask used in the photolithography process to three masks, form a capacitor during the manufacturing process simultaneously, and enhance the transmission rate of the TFT-LCD. Because the pixel electrodes are formed directly on the substrate, without forming an insulator layer in the pixel area, the transmission can be enhanced. The manufacturing process also provides a protective circuit for avoiding electrostatic discharge damage, and a passivation layer to protect the capacitor, the gate line, and the signal line.
Description
- This patent application is a continuation application of U.S. Ser. No. 10/338,421, filed on Jan. 7, 2003, which is a divisional application of U.S. Ser. No. 09/976,771, filed on Oct. 12, 2001, which claims priority to Taiwanese Application No. 89121295, filed on Oct. 12, 2000.
- 1. Field of the Invention
- The present invention relates in general to a manufacturing process of a thin film transistor liquid crystal display (TFT-LCD). In particular, the present invention relates to a TFT-LCD manufacturing process using three photolithography process masks.
- 2. Description of the Related Art
- A liquid crystal display (LCD) employing a thin film transistor (TFT) as an active device provides advantages of low power consumption, thin profile, light weight and low driving voltage. However, the TFT process consists of multiple masks in multiple photolithography processes, usually more than seven masks, thereby encountering the problems of poor yield and high cost. In order to improve the problems, reducing the steps of the photolithography process becomes an important issue.
- U.S. Pat. No. 5,478,766 discloses a process for forming of a TFT-LCD by multiple photolithography processes using three masks.
FIGS. 1A to 1C show top views of the masks used in the TFT-LCD manufacturing process according to the prior art, andFIGS. 2A to 2E are cross-sectional views along the line A-A′ inFIGS. 1A to 1C of the prior art. First, as shown inFIG. 1A andFIG. 2A , a first metal layer is deposited on asubstrate 21, and patterned by a first photolithography process to form agate electrode 22 and a gate line (not shown) connected to thegate electrode 22. Usually, the metal layer is further oxidized to form a protectinglayer 23 covering thegate electrode 22. Then, as shown inFIG. 2B , aninsulating layer 24, anamorphous silicon layer 25 and a dopedsilicon layer 26 are deposited on thesubstrate 21. Next, as shown inFIGS. 1B and 2C , a second metal layer is deposited on the dopedsilicon layer 26. The second metal layer is then patterned as asignal line 27 and a source/drain metal layer 28 by a second photolithography process. AS shown inFIGS. 1C and 2D , an indium tin oxide (ITO) layer is deposited on thesubstrate 21. A photo resist layer (not shown) is then formed above the ITO layer, then the ITO layer is patterned to form apixel electrode 29 by a third photolithography process. Finally, as shown inFIG. 2E , the same photo resist layer is used to define the patterns of the source/drain metal layer 28 and the dopedsilicon layer 26. Asource electrode 31 and adrain electrode 32 are finally formed. - According to the above process, the masks used in the photolithography process are reduced to three masks; however, an
insulating layer 24 is formed between thepixel electrode 29 and thesubstrate 21, and the transmission of the display is decreased. Further, the first metal layer and the second metal layer cannot electrically connect for avoiding the damage of electrostatic discharge (ESD) because theinsulating layer 24 is remained on thesubstrate 21. The reliability of the LCD may be poor because of the damage of electrostatic discharge (ESD) - An object of the present invention is to provide a process for manufacturing a thin film transistor liquid crystal display (TFT-LCD) by three masks, providing a protective circuit to avoid ESD effect, increasing the transmission of the TFT-LCD, and forming a capacitor in the TFT-LCD to solve the above problems.
- Another object of the present invention is to provide a process for manufacturing a thin film transistor liquid crystal display (TFT-LCD) with a protective structure to avoid capacitor shorts and shorts between the gate line and the signal line.
- In achieving the above objects, the process for manufacturing the thin film transistor liquid crystal display comprises the steps of:
- (a) providing a substrate having a transistor area, a capacitor area, a pixel area, and a gate pad area;
- (b) depositing and patterning a first metal layer on the substrate to form a gate electrode, a capacitor upper electrode, and a pad electrode respectively in the transistor area, the capacitor area, and the gate pad area;
- (c) depositing and patterning an insulating layer, a semiconductor layer, a doped silicon layer and a second metal layer to (1) form an TFT island structure in the transistor area and a capacitor in the capacitor area, and (2) remove the second metal layer, the doped silicon layer, the semiconductor layer and the insulating layer in the pixel area and the gate pad area to expose the substrate in the pixel area and expose the pad electrode in the gate pad area; and
- (d) depositing a transparent conducting layer, and (1) patterning the transparent conducting layer by defining a channel area in the transistor area, and removing the transparent conducting layer within the channel area, and (2) removing parts of the second metal layer and the doped silicon layer uncovered by the transparent conducting layer so as to define a source electrode and a drain electrode in the transistor area, therefore, the source electrode and the drain electrode being separated by the channel area to expose the semiconductor layer in the channel area.
- The present invention can be more fully understood by reading the subsequent detailed description in conjunction with the examples and references made to the accompanying drawings, wherein:
-
FIGS. 1A to 1C are top views showing the steps of the TFT-LCD manufacturing process according to the prior art. -
FIGS. 2A to 2E are cross-sectional views along the line A-A′ inFIG. 1A toFIG. 1C according to the prior art. -
FIGS. 3A to 3C are top views of the first embodiment of a TFT-LCD according to the present invention. -
FIGS. 4A to 4D are cross-sectional views ofFIG. 3A toFIG. 3C along the lines B-B′ and C-C′. -
FIGS. 5A to 5C are cross-sectional views showing the structure of the electrostatic discharge (ESD) protective circuit. -
FIG. 6 is a cross-sectional view of the second embodiment in the present invention. - Please refer to
FIGS. 3A to 3C andFIGS. 4A to 4D.FIGS. 3A to 3C show top views of the first embodiment in the present invention.FIG. 3A ,FIG. 3B , andFIG. 3C respectively show the TFT-LCD in the first, second, and third photolithography processes, andFIG. 4A to 4D are cross-sectional views ofFIG. 3A to 3C along lines B-B′ and C-C′. - First, a
substrate 40 is provided. Thesubstrate 40 has a transistor area (area I), a signal line area (area II), a capacitor area (area III), a pixel area (area IV), and a gate pad area (area V). Then, as shown inFIG. 3A andFIG. 4A , a first metal layer is deposited on thesubstrate 40, and the first metal layer is patterned to form a gate line 34 including agate electrode 42, acapacitor bottom electrode 44, and apad electrode 46. - As shown in
FIG. 3B andFIG. 4B , an insulatinglayer 50, asemiconductor layer 52, a dopedsilicon layer 54 and asecond metal layer 56 are deposited onsubstrate 40, respectively. The second photolithography process is used to pattern thesecond metal layer 56, the dopedsilicon layer 54, thesemiconductor layer 52, and the insulatinglayer 50 so as to define a TFT island structure and a capacitor on the transistor area I and the capacitor area III, respectively. At the same time, thesecond metal layer 56, the dopedsilicon layer 54, thesemiconductor layer 52, and the insulatinglayer 50 are removed from the pixel area IV and the gate pad area V, therefore, thesubstrate 40 is exposed in the pixel area IV and thepad electrode 46 is exposed in the gate pad area V. In the signal line area II, asignal line 56 is formed, and part of thesignal line 56 overlaps the gate line 34 as shown inFIG. 3B . - As shown in
FIG. 3C andFIG. 4C , atransparent conducting layer 58 is deposited on thesubstrate 40. A patterned photo resistlayer 59 is formed on thetransparent conducting layer 58 as a mask. By using the mask, a third photolithography process is performed to pattern thetransparent conducting layer 58. In this step, achannel area 64 is first defined in the transistor area I. A part of thetransparent conducting layer 58 is then removed from thechannel area 64, and thepixel electrodes layer 59 is used to pattern the second metal layer and the doped silicon layer by another etching process. In this step, parts of thesecond metal layer 56 and the dopedsilicon layer 54 uncovered by the photo resistlayer 59 are removed, and asource electrode 60 and adrain electrode 62 are defined in the transistor area I. Thesource electrode 60 and thedrain electrode 62 are separated by thechannel area 64, and thesemiconductor layer 52 is exposed in thechannel area 64. In this etching process, a time control method is used to control the condition of etching, and therefore, an etching end point of the etching process is defined when the dopedsilicon layer 54 is completely removed in thechannel area 64. In other words, the etching condition of the whole process can be controlled by the etching time of the dopedsilicon layer 54. Finally, photo resistlayer 59 is removed and the manufacturing process is finished. - In order to avoid circuit shorts in the capacitor or between the gate line and signal line, parts of the signal line are wider at the
positions signal line 56 overlays the gate line 34. Further, the photo resistlayer 59 used to pattern thetransparent conducting layer 58 is also used to pattern thesecond metal layer 56 and the dopedsilicon layer 54 as shown inFIG. 4C . Thus, all of thetransparent conducting layer 58, thesecond metal layer 56, and the dopedsilicon layer 54 has the same pattern. For example, in the capacitor area III, asidewall 581 of thetransparent conducting layer 58 is aligned to asidewall 561 of thesecond metal layer 56 and asidewall 541 of the dopedsilicon layer 54, but thesidewall 581 of thetransparent conducting layer 58 is not aligned to asidewall 521 of thesemiconductor layer 52. Besides, in the signal line area II, thetransparent conducting layer 58, thesecond metal layer 56, and the dopedsilicon layer 54 have the same width, but thetransparent conducting layer 58 is narrower than thesemiconductor layer 52 and the insulatinglayer 50 as shown inFIG. 4D . Therefore, if a particle (not shown) falls in the capacitor area III, thesecond metal layer 56 will not be electrically connected to thefirst metal layer 44 by the particle because thesecond metal layer 56 andfirst metal layer 44 have different widths. The probability of the short circuit caused by dropped particles contacting the second metal layer and first metal layer at the same time is reduced. - According to the above description, the advantages of the manufacturing process in the invention include: (1) the number of the mask used in the photolithography process is reduced to three masks, (2) a capacitor can be formed in the manufacturing process simultaneously, and (3) the manufacturing steps of the process is reduced, so the manufacturing throughput is increased. Further, as shown in
FIG. 4D , thepixel electrode 58 b in the pixel area V is formed on thesubstrate 40 directly. No insulating layer is formed between thepixel electrode 58 b and thesubstrate 40 so the transmission of the TFT-LCD can be greatly enhanced. - In addition, an electrostatic discharge (ESD) protective circuit is also formed around the LCD panel. Please refer to
FIG. 5A toFIG. 5C which are cross sectional views showing the process for forming the ESD protective circuit. First, as shown inFIG. 5A , agate line 72 is formed around the LCD display and is electrically connected to the gate line 34 and thegate electrode 42. Asignal line 74 is further formed as shown inFIG. 5B . The insulatinglayer 50, thesemiconductor layer 52, and the dopedsilicon layer 54 are formed between thegate line 72 and thesignal line 74, respectively. Finally, atransparent conducting layer 58 is formed as shown inFIG. 5C . The insulatinglayer 50, thesemiconductor layer 52, and the dopedsilicon layer 54 just cover a part of thegate line 72 so thetransparent conducting layer 58 can be formed above thesignal line 74 and thegate line 72 at the same time. The gate line 72 (the first metal layer) and the signal line 74 (the second metal layer) can thus be electrically connected by thetransparent conducting layer 58 so as to form the protective circuit for ESD protection. Thus, it is unnecessary to form a through hole by remove a part of the insulating layer above the gate line just for allowing the transparent conducting layer to be electrically connected with the gate line and the signal line. - Please refer to
FIG. 6 which shows a transistor structure of the second embodiment in the present invention. Apassivation layer 80 is formed by a fourth photolithography process as shown inFIG. 6 . Thepassivation layer 80 is a planar layer and covers thepixel electrodes source electrode 60, thedrain electrode 62 and thechannel area 64. Therefore, thepassivation layer 80 can protect thechannel area 64, the reliability ofchannel area 64 is enhanced, and the whole TFT-LCD surface can be planarized by thepassivation layer 80. - In the above-mention process, the insulating
layer 50 can be made by silicon nitride and thesubstrate 40 is made by silicon oxide, so the etching reactants in the second photolithography process has a high selective ratio for nitride and oxide in order to remove the insulating layer completely. In addition, thesemiconductor layer 52 is an amorphous silicon layer, the dopedsilicon layer 54 is a n type amorphous silicon layer, and thetransparent conducting layer 58 is made by indium Tin Oxide (ITO) layer. - While the invention has been described by way of example and in terms of the preferred embodiment, it is to be understood that the invention is not limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements as would be apparent to those skilled in the art. Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Claims (10)
1-11. (canceled)
12. A thin film transistor liquid crystal display, comprising:
a substrate comprising a thin film transistor and a capacitor disposed thereon; and
a signal line comprising:
a signal insulating layer formed on the substrate;
a signal semiconductor layer and a signal doped silicon layer formed on the signal insulating layer;
a signal metal layer formed on the signal doped silicon layer; and
a signal transparent conducting layer formed on the signal metal layer, wherein the signal transparent conducting layer has the same pattern with the signal metal layer in the signal line.
13. The thin film transistor liquid crystal display as claimed in claim 12 , wherein a side wall of the signal transparent conducting layer sidewall is substantially aligned to a sidewall of the signal metal layer.
14. The thin film transistor liquid crystal display as claimed in claim 12 , further comprising an ESD protective circuit disposed on the substrate, wherein the ESD protective circuit comprises:
a gate line disposed on and contacting the substrate; and
a transparent conducting layer contacting the gate line, the signal metal layer of the signal line, and a sidewall of the signal line.
15. The thin film transistor liquid crystal display as claimed in claim 12 , further comprising a passivation layer covering the thin film transistor.
16. The thin film transistor liquid crystal display as claimed in claim 12 , further comprising a transparent pixel electrode contacting the substrate.
17. A thin film transistor liquid crystal display, comprising:
a substrate;
a thin film transistor comprising:
a gate electrode formed on the substrate;
a transistor insulating layer and a transistor semiconductor layer formed on the gate electrode;
a first doped silicon layer and a second doped silicon layer formed on the transistor semiconductor layer, the first doped silicon layer and the second doped silicon layer being separated by a channel area;
a source metal layer and a source transparent conducting layer formed on the first doped silicon layer; and
a drain metal layer and a drain transparent conducting layer formed on the second doped layer;
a capacitor comprising:
a capacitor bottom electrode formed on the substrate;
a capacitor insulating layer and a capacitor semiconductor layer formed on the capacitor bottom electrode;
a capacitor doped silicon layer formed on the capacitor semiconductor layer; and
a capacitor metal layer and a capacitor transparent conducting layer formed on the
capacitor doped silicon layer, and the capacitor metal layer being defined as a
capacitor upper electrode; and
a signal line comprising:
a signal insulating layer formed on the substrate;
a signal semiconductor layer and a signal doped silicon layer formed on the signal insulating layer;
a signal metal layer formed on the signal doped silicon layer; and
a signal transparent conducting layer formed on the signal metal layer;
wherein a side wall of the source metal layer is substantially aligned to a sidewall of the source transparent conducting layer,
the capacitor transparent conducting layer has a first width, the capacitor metal layer has a second width, the capacitor semiconductor layer has a third width, and the first width, the second width, and the third width are substantially the same, and
the signal transparent conducting layer has the same pattern with the signal metal layer in the signal line.
18. The thin film transistor liquid crystal display as claimed in claim 17 , wherein a side wall of the signal transparent conducting layer sidewall is substantially aligned to a sidewall of the signal metal layer.
19. The thin film transistor liquid crystal display as claimed in claim 17 , further comprising a passivation layer covering the thin film transistor, and filling within the channel area of thin film transistor.
20. The thin film transistor liquid crystal display as claimed in claim 17 , further comprising a transparent pixel electrode contacting the substrate.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/207,012 US20060038181A1 (en) | 2000-10-12 | 2005-08-17 | Manufacturing process of thin film transistor liquid crystal display |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW89121295 | 2000-10-12 | ||
TW089121295A TWI220029B (en) | 2000-10-12 | 2000-10-12 | Thin film transistor liquid crystal display and its manufacturing method |
US09/976,771 US6537840B2 (en) | 2000-10-12 | 2001-10-12 | Manufacturing process of thin film transistor liquid crystal display with one mask |
US10/338,421 US6956626B2 (en) | 2000-10-12 | 2003-01-07 | Thin film transistor liquid crystal display structure |
US11/207,012 US20060038181A1 (en) | 2000-10-12 | 2005-08-17 | Manufacturing process of thin film transistor liquid crystal display |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/338,421 Continuation US6956626B2 (en) | 2000-10-12 | 2003-01-07 | Thin film transistor liquid crystal display structure |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060038181A1 true US20060038181A1 (en) | 2006-02-23 |
Family
ID=21661513
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/976,771 Expired - Lifetime US6537840B2 (en) | 2000-10-12 | 2001-10-12 | Manufacturing process of thin film transistor liquid crystal display with one mask |
US10/338,421 Expired - Lifetime US6956626B2 (en) | 2000-10-12 | 2003-01-07 | Thin film transistor liquid crystal display structure |
US11/207,012 Abandoned US20060038181A1 (en) | 2000-10-12 | 2005-08-17 | Manufacturing process of thin film transistor liquid crystal display |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/976,771 Expired - Lifetime US6537840B2 (en) | 2000-10-12 | 2001-10-12 | Manufacturing process of thin film transistor liquid crystal display with one mask |
US10/338,421 Expired - Lifetime US6956626B2 (en) | 2000-10-12 | 2003-01-07 | Thin film transistor liquid crystal display structure |
Country Status (2)
Country | Link |
---|---|
US (3) | US6537840B2 (en) |
TW (1) | TWI220029B (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070284586A1 (en) * | 2006-05-24 | 2007-12-13 | Lg.Philips Lcd Co., Ltd. | Thin film transistor array substrate and method for fabricating the same |
US20080135846A1 (en) * | 2006-12-12 | 2008-06-12 | Kyoung-Ju Shin | Thin film transistor substrate and method of manufacture |
WO2018214645A1 (en) * | 2017-05-22 | 2018-11-29 | 京东方科技集团股份有限公司 | Array substrate and method for manufacturing same, and display device |
Families Citing this family (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100582599B1 (en) * | 1999-10-25 | 2006-05-23 | 엘지.필립스 엘시디 주식회사 | Liquid crystal display device manufacturing method and liquid crystal display device according to the manufacturing method |
KR100413668B1 (en) * | 2001-03-29 | 2003-12-31 | 엘지.필립스 엘시디 주식회사 | A method for fabricating array substrate for liquid crystal display device |
US6853052B2 (en) | 2002-03-26 | 2005-02-08 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having a buffer layer against stress |
EP1394597B1 (en) * | 2002-09-02 | 2011-03-23 | Samsung Electronics Co., Ltd. | Contact structure of semiconductor device, manufacturing method thereof, thin film transistor array panel including contact structure, and manufacturing method thereof |
CN1267780C (en) | 2002-11-11 | 2006-08-02 | Lg.飞利浦Lcd有限公司 | Array substrate for LCD device and its mfg. method |
TWI261927B (en) * | 2003-12-03 | 2006-09-11 | Quanta Display Inc | Method of manufacturing a thin film transistor array |
CN1313876C (en) * | 2005-01-19 | 2007-05-02 | 广辉电子股份有限公司 | Manufacturing method of pixel structure of thin film transistor liquid crystal display |
JP4579012B2 (en) * | 2005-03-03 | 2010-11-10 | シャープ株式会社 | Manufacturing method of liquid crystal display device |
US7049163B1 (en) * | 2005-03-16 | 2006-05-23 | Chunghwa Picture Tubes, Ltd. | Manufacture method of pixel structure |
TWI285929B (en) * | 2006-02-15 | 2007-08-21 | Au Optronics Corp | Manufacturing method of pixel structure |
CN100529866C (en) * | 2006-04-19 | 2009-08-19 | 群康科技(深圳)有限公司 | Liquid crystal display manufacture method |
TWI331401B (en) | 2007-04-12 | 2010-10-01 | Au Optronics Corp | Method for fabricating a pixel structure and the pixel structure |
TWI343654B (en) * | 2007-07-25 | 2011-06-11 | Au Optronics Corp | Method for fabricating pixel structures |
TWI383502B (en) * | 2007-10-02 | 2013-01-21 | Chunghwa Picture Tubes Ltd | Pixel structure and its manufacturing method |
TW201044088A (en) * | 2009-06-15 | 2010-12-16 | Chunghwa Picture Tubes Ltd | Pixel structure and manufacturing method thereof and display panel |
TWI396916B (en) * | 2009-07-17 | 2013-05-21 | Chunghwa Picture Tubes Ltd | Thin film transistor array substrate manufacturing method |
CN102148196B (en) * | 2010-04-26 | 2013-07-10 | 北京京东方光电科技有限公司 | TFT-LCD (thin film transistor-liquid crystal display) array substrate and manufacturing method therefor |
CN102148195B (en) * | 2010-04-26 | 2013-05-01 | 北京京东方光电科技有限公司 | TFT-LCD (thin film transistor-liquid crystal display) array substrate and manufacturing method thereof |
TWI424507B (en) | 2011-04-15 | 2014-01-21 | Chunghwa Picture Tubes Ltd | Method for manufacturing thin film transistor array substrate |
CN103745955B (en) * | 2014-01-03 | 2017-01-25 | 京东方科技集团股份有限公司 | Display device, array substrate and manufacturing method of array substrate |
KR102261006B1 (en) * | 2014-10-08 | 2021-06-04 | 삼성디스플레이 주식회사 | Organic light emitting diode display and method for manufacturing organic light emitting diode display |
KR102660292B1 (en) * | 2016-06-23 | 2024-04-24 | 삼성디스플레이 주식회사 | Thin film transistor array panel and manufacturing method thereof |
CN106527004B (en) * | 2016-12-29 | 2019-07-05 | 深圳市华星光电技术有限公司 | Array substrate, liquid crystal display panel and manufacturing method of array base plate |
CN106935600B (en) * | 2017-05-17 | 2020-05-19 | 京东方科技集团股份有限公司 | A display panel and display device |
CN107591412A (en) * | 2017-07-06 | 2018-01-16 | 惠科股份有限公司 | Array substrate and display panel |
CN111613634B (en) * | 2020-05-26 | 2023-05-02 | 深圳市华星光电半导体显示技术有限公司 | display panel |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5478766A (en) * | 1994-03-03 | 1995-12-26 | Samsung Electronics Co., Ltd. | Process for formation of thin film transistor liquid crystal display |
US5731856A (en) * | 1995-12-30 | 1998-03-24 | Samsung Electronics Co., Ltd. | Methods for forming liquid crystal displays including thin film transistors and gate pads having a particular structure |
US6078365A (en) * | 1996-01-25 | 2000-06-20 | Kabushiki Kaisha Toshiba | Active matrix liquid crystal panel having an active layer and an intervening layer formed of a common semiconductor film |
US6255130B1 (en) * | 1998-11-19 | 2001-07-03 | Samsung Electronics Co., Ltd. | Thin film transistor array panel and a method for manufacturing the same |
US6310669B1 (en) * | 1997-05-26 | 2001-10-30 | Mitsubishi Denki Kabushiki Kaisha | TFT substrate having connecting line connect to bus lines through different contact holes |
US20010052949A1 (en) * | 2000-06-12 | 2001-12-20 | Hirotaka Yamaguchi | Liquid crystal display apparatus and manufacturing method for the same |
US6387737B1 (en) * | 2000-03-08 | 2002-05-14 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
-
2000
- 2000-10-12 TW TW089121295A patent/TWI220029B/en not_active IP Right Cessation
-
2001
- 2001-10-12 US US09/976,771 patent/US6537840B2/en not_active Expired - Lifetime
-
2003
- 2003-01-07 US US10/338,421 patent/US6956626B2/en not_active Expired - Lifetime
-
2005
- 2005-08-17 US US11/207,012 patent/US20060038181A1/en not_active Abandoned
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5478766A (en) * | 1994-03-03 | 1995-12-26 | Samsung Electronics Co., Ltd. | Process for formation of thin film transistor liquid crystal display |
US5731856A (en) * | 1995-12-30 | 1998-03-24 | Samsung Electronics Co., Ltd. | Methods for forming liquid crystal displays including thin film transistors and gate pads having a particular structure |
US6078365A (en) * | 1996-01-25 | 2000-06-20 | Kabushiki Kaisha Toshiba | Active matrix liquid crystal panel having an active layer and an intervening layer formed of a common semiconductor film |
US6310669B1 (en) * | 1997-05-26 | 2001-10-30 | Mitsubishi Denki Kabushiki Kaisha | TFT substrate having connecting line connect to bus lines through different contact holes |
US6255130B1 (en) * | 1998-11-19 | 2001-07-03 | Samsung Electronics Co., Ltd. | Thin film transistor array panel and a method for manufacturing the same |
US6387737B1 (en) * | 2000-03-08 | 2002-05-14 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US20010052949A1 (en) * | 2000-06-12 | 2001-12-20 | Hirotaka Yamaguchi | Liquid crystal display apparatus and manufacturing method for the same |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070284586A1 (en) * | 2006-05-24 | 2007-12-13 | Lg.Philips Lcd Co., Ltd. | Thin film transistor array substrate and method for fabricating the same |
US7935579B2 (en) * | 2006-05-24 | 2011-05-03 | Lg Display Co., Ltd. | Thin film transistor array substrate and method for fabricating the same |
US20080135846A1 (en) * | 2006-12-12 | 2008-06-12 | Kyoung-Ju Shin | Thin film transistor substrate and method of manufacture |
US7928437B2 (en) * | 2006-12-12 | 2011-04-19 | Samsung Electronics Co., Ltd. | Thin film transistor substrate and method of manufacture |
WO2018214645A1 (en) * | 2017-05-22 | 2018-11-29 | 京东方科技集团股份有限公司 | Array substrate and method for manufacturing same, and display device |
US10903249B2 (en) | 2017-05-22 | 2021-01-26 | Ordos Yuansheng Optoelectronics Co., Ltd. | Array substrate and manufacturing method thereof, display device |
Also Published As
Publication number | Publication date |
---|---|
US20020052058A1 (en) | 2002-05-02 |
US20030136991A1 (en) | 2003-07-24 |
US6537840B2 (en) | 2003-03-25 |
TWI220029B (en) | 2004-08-01 |
US6956626B2 (en) | 2005-10-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6956626B2 (en) | Thin film transistor liquid crystal display structure | |
USRE43557E1 (en) | Thin film transistor array panel for a liquid crystal display and a method for manufacturing the same | |
US7655952B2 (en) | Thin films transistor array panel and manufacturing method thereof | |
US7501655B2 (en) | Thin film transistor array panel | |
US6057904A (en) | Insulating layer arrangements for liquid crystal display and fabricating method thereof | |
KR19990087971A (en) | Liquid crystal display device and fabrication process thereof | |
KR100348647B1 (en) | Thin film transistor and fabrication method of the same | |
US6927087B2 (en) | Active matrix substrate for a liquid crystal display and method of forming the same | |
US20080224093A1 (en) | Etchant for signal wire and method of manufacturing thin film transistor array panel using etchant | |
KR100348995B1 (en) | The method for fabricating liquid crystal display using four masks and the liquid crystal display thereof | |
US20080199788A1 (en) | Manufacturing method of thin film transistor array panel using an optical mask | |
US8093113B2 (en) | Array substrate for LCD and method of fabrication thereof | |
CN1151406C (en) | Thin film transistor liquid crystal display and method of fabricating the same | |
US6531330B2 (en) | Method of fabricating thin film transistor flat panel display | |
JP3455506B2 (en) | Method for manufacturing thin film transistor liquid crystal display device | |
KR101272488B1 (en) | Thin Transistor Substrate, Method Of Fabricating The Same, Liquid Crystal Display Having The Same And Method Of Fabricating Liquid Crystal Display Having The Same | |
US6440783B2 (en) | Method for fabricating a thin film transistor display | |
US20040207791A1 (en) | Method of manufacturing IPS-LCD using 4-mask process | |
US6353464B1 (en) | TFT array substrate, liquid crystal display using TFT array substrate, and manufacturing method thereof in which the interlayer insulating film covers the guard resistance and the short ring | |
KR100218503B1 (en) | Liquid Crystal Display and Manufacturing Method Thereof | |
KR101374959B1 (en) | Display substrate and method of manufactruing the same | |
KR100662779B1 (en) | Liquid crystal display device | |
KR100653466B1 (en) | Manufacturing method of liquid crystal display device | |
JP2001264802A (en) | Matrix array substrate | |
KR20040046384A (en) | Liquid Crystal Display and fabrication method of thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: AU OPTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TSENG, SHIUH-PING;REEL/FRAME:016908/0666 Effective date: 20011011 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |