US20060012384A1 - Semiconductor substrate and test pattern for the same - Google Patents
Semiconductor substrate and test pattern for the same Download PDFInfo
- Publication number
- US20060012384A1 US20060012384A1 US11/228,394 US22839405A US2006012384A1 US 20060012384 A1 US20060012384 A1 US 20060012384A1 US 22839405 A US22839405 A US 22839405A US 2006012384 A1 US2006012384 A1 US 2006012384A1
- Authority
- US
- United States
- Prior art keywords
- semiconductor substrate
- pattern
- test
- pads
- contact
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 66
- 239000004065 semiconductor Substances 0.000 title claims abstract description 62
- 238000012360 testing method Methods 0.000 title claims abstract description 58
- 239000000523 sample Substances 0.000 claims abstract description 30
- 239000000463 material Substances 0.000 claims description 4
- 239000004020 conductor Substances 0.000 description 23
- 238000010586 diagram Methods 0.000 description 4
- -1 for example Substances 0.000 description 4
- 239000011810 insulating material Substances 0.000 description 4
- 238000009413 insulation Methods 0.000 description 4
- 239000012774 insulation material Substances 0.000 description 4
- 238000005259 measurement Methods 0.000 description 4
- 238000000034 method Methods 0.000 description 4
- 239000010453 quartz Substances 0.000 description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- 239000002245 particle Substances 0.000 description 3
- 230000035945 sensitivity Effects 0.000 description 2
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/30—Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
- H01L22/34—Circuits for electrically characterising or monitoring manufacturing processes, e. g. whole test die, wafers filled with test structures, on-board-devices incorporated on each die, process control monitors or pad structures thereof, devices in scribe line
Definitions
- This invention relates to a test pattern formed on a semiconductor substrate.
- FIG. 1A is a plane view showing a conventional test pattern used for measuring a contact resistance of a via-hole formed in a semiconductor substrate.
- FIG. 1B is a cross-sectional view taken on line X-X in FIG. 1A .
- the conventional test pattern (conductive pattern or wiring patter) is used for measuring a contact resistance of a conductive material 5 formed inside a via hole 4 , formed in a semiconductor substrate 1 .
- the semiconductor substrate 1 includes an upper surface 2 and a lower (or bottom) surface 3 .
- the via hole 4 is formed to pass through the semiconductor substrate 1 .
- the test pattern includes an upper wiring pattern 40 formed on the upper surface 2 of the semiconductor substrate 1 and a lower (or bottom) wiring pattern 50 formed on the lower surface 3 of the semiconductor substrate 1 .
- the upper wiring pattern 40 includes a pad (electrode) 41 to be in contact with a current supply probe, a pad 42 to be in contact with a voltage supply probe, and a contact pattern 43 to electrically connect the pads 41 and 42 to the conductive material 5 .
- the pads 41 and 42 and contact pattern 43 is formed in united body on the upper surface 2 of the semiconductor substrate 1 .
- the lower wiring pattern 50 includes a pad (electrode) 51 to be in contact with a current supply probe, a pad 52 to be in contact with a voltage supply probe, and a contact pattern 53 to electrically connect the pads 51 and 52 to the conductive material 5 .
- the pads 51 and 52 and contact pattern 53 is formed in united body on the lower surface 3 of the semiconductor substrate 1 .
- FIG. 2 is circuit diagram of the conventional test pattern, shown in FIGS. 1A and 1B .
- the pads 41 and 51 are in contact with probes P 1 and P 2 , respectively, so that a predetermined amount of electric current I is supplied from a direct power supply (DC) to the pads 41 and 51 .
- the current I flows along a path formed by the probe P 1 , the pad 41 , the conductive pattern 43 , the conductive material 5 , the conductive pattern, the pad 51 and the probe P 2 in this order.
- a voltage calculated by multiplying the current I and the contact resistance of the conductive material 5 , is applied between the ends of the conductive material 5 .
- the pads 42 and 52 are in contact with probes P 3 and P 3 , respectively.
- the voltage (potential) V applied between the pads 42 and 45 is measured by a voltage meter VM.
- the pads 41 and 42 are arranged on the upper surface 2 of the semiconductor substrate 1 while the pads 51 and 52 are arranged on the lower surface 3 of the semiconductor substrate 1 ; and therefore, the probes P 1 to P 4 are required to be arranged and in contact to the pads 41 , 42 , 51 and 52 from the both sides of the semiconductor substrate 1 .
- it is required to use a specially-designed device for measuring or testing electrical characteristics of the semiconductor substrate 1 .
- an object of the present invention is to provide a test pattern with which electrical characteristics of a semiconductor substrate may be easily measured or tested.
- a test pattern used for testing an electrical characteristic of a semiconductor substrate includes: a first conductive pattern formed on a lower surface of the semiconductor substrate; a second conductive pattern formed on an upper surface of the semiconductor substrate; first and second electrodes formed on the second conductive pattern, the electrodes being connected to test probes; and a first test via-hole formed through the semiconductor substrate to connect the first and second conductive pattern electrically to each other.
- FIG. 1A is a plane view showing a conventional test pattern used for measuring a contact resistance of a via-hole formed in a semiconductor substrate.
- FIG. 1B is a cross-sectional view taken on line X-X in FIG. 1A .
- FIG. 2 is circuit diagram of the conventional test pattern, shown in FIGS. 1A and 1B .
- FIG. 3A is a plane view showing a test pattern, according to a first preferred embodiment of the present invention, used for measuring a contact resistance of a via-hole formed in a semiconductor substrate.
- FIG. 3B is a cross-sectional view taken on line A-A in FIG. 3A .
- FIG. 4 is circuit diagram of the test pattern according to the first preferred embodiment, shown in FIGS. 3A and 3B .
- FIG. 5A is a plane view showing a test pattern, according to a second preferred embodiment of the present invention, used for measuring an insulation resistance of a semiconductor substrate.
- FIG. 5B is a cross-sectional view of FIG. 5A .
- FIG. 6 is a plane view showing a test pattern, according to a third preferred embodiment of the present invention, used for measuring a wiring resistance of a semiconductor substrate.
- FIG. 7 is a plane view showing a test pattern, according to a fourth preferred embodiment of the present invention, used for measuring a wiring resistance of a semiconductor substrate.
- FIG. 3A is a plane view showing a test pattern, according to a first preferred embodiment of the present invention, used for measuring a contact resistance of a via-hole formed in a semiconductor substrate.
- FIG. 3B is a cross-sectional view taken on line A-A in FIG. 3A .
- the test pattern (conductive pattern or wiring patter) is used for measuring a contact resistance of a conductive material 5 formed inside a via hole 4 , formed in a semiconductor substrate 1 .
- the semiconductor substrate 1 includes an upper surface 2 and a lower (or bottom) surface 3 .
- the via hole 4 is formed to pass through the semiconductor substrate 1 .
- the test pattern includes an upper wiring pattern 10 formed on the upper surface 2 of the semiconductor substrate 1 and a lower (or bottom) wiring pattern 30 formed on the lower surface 3 of the semiconductor substrate 1 .
- the upper wiring pattern 10 includes a pad (electrode) 11 to be in contact with a current supply probe, a pad 12 to be in contact with a voltage supply probe, and a contact pattern 13 to electrically connect the pads 11 and 12 to the conductive material 5 .
- the pads 11 and 12 and contact pattern 13 is formed in united body on the upper surface 2 of the semiconductor substrate 1 .
- the test pattern further includes other upper patterns 21 and 22 , which are not overlapped with the wiring pattern 10 on the upper surface 2 of the semiconductor substrate 1 .
- the upper patterns 21 and 22 are electrically connected to the lower wiring pattern 30 thought via holes 6 and 8 , respectively.
- the upper patterns 21 and 22 are provided thereon with pads 21 P and 22 P, which are to be in contact with a current supply probe and a voltage-measuring probe, respectively.
- the lower wiring pattern 30 is shaped to extend and to connect the conductive material 5 to test via-holes 6 and 8 .
- the test via-holes 6 and 8 are provided with conductive inner layers 7 and 9 , which are electrically connected to the pattern 21 and 22 on the upper surface 2 , respectively.
- FIG. 4 is circuit diagram of the test pattern according to the first preferred embodiment, shown in FIGS. 3A and 3B . Now a method for measuring a contact resistance of the conductive material 5 is described in connection with FIG. 4 .
- an insulating material INS for example, paper or quartz is arranged on a test stage STG.
- the semiconductor substrate 1 is placed on the insulation material INS so that the upper surface 2 faces up.
- current supply probes P 1 and P 2 are contacted to the pad 11 on the upper wiring pattern (upper circuit pattern) 10 and the pad 21 on the upper test pattern 21 , respectively.
- a direct current supply DC supplies a constant current I to the probes P 1 and P 2 .
- voltage measuring probes P 3 and P 4 are contacted to the pads 12 and 22 , respectively, so that a voltage is measured by a voltage meter VM.
- the current flows along the path formed by the pad 11 , the connection pattern 13 , the conductive material (inside wall) 5 , the lower wiring pattern 30 , the conductive material (inside wall) 7 , the pad 21 P and the probe P 2 , in this order.
- a voltage calculated by multiplying the current I and the contact resistance of the conductive material 5 , is applied between the ends of the conductive material 5 .
- the pad P 3 is applied with a voltage at an upper side of the conductive material 5 through the connection pattern 13 and the pad 12 .
- the pad P 4 is applied with a voltage at a lower side of the conductive material 5 through the lower wiring pattern 30 , the conductive material 9 and the pad 22 P.
- the voltage (potential) V applied between the pads 12 and 22 is measured by the voltage meter VM.
- all the pads 11 , 12 , 21 P and 22 P used for test are formed on the upper surface 2 of the semiconductor substrate 1 . Therefore, an electrical characteristic of the semiconductor substrate 1 can be performed easily.
- FIG. 5A is a plane view showing a test pattern, according to a second preferred embodiment of the present invention, used for measuring an insulation resistance of a semiconductor substrate.
- FIG. 5B is a cross-sectional view of FIG. 5A .
- the test pattern shown in FIGS. 5A and 5B is used for measuring an insulation resistance of the semiconductor substrate.
- the pattern includes upper patterns 21 and 22 and lower wiring patterns 31 and 32 .
- the lower wiring patterns 31 and 32 are shaped to be comb-branched patterns, which are arranged to be opposed and nested or interlocked but not to be in contact to each other.
- the semiconductor substrate 1 includes a couple of via holes 6 and 8 , which are provided with conductive inner materials 7 and 9 .
- the lower wiring pattern 31 is electrically connected to the upper pattern 21 through the conductive material 7 in the via hole 6 .
- a pad 21 P is formed on the upper pattern 21 so that a test probe is in contact therewith.
- the lower wiring pattern 32 is electrically connected to the upper pattern 22 through the conductive material 9 in the via hole 8 .
- a pad 22 P is formed on the upper pattern 22 so that a test probe is in contact therewith.
- an insulating material for example, paper or quartz is arranged on a test stage.
- the semiconductor substrate 1 is placed on the insulation material so that the upper surface 2 faces up.
- the probes are contacted to the pads 21 P and 22 P and a resistance between those pads is measured.
- both the pads 21 P and 22 P used for test are formed on the upper surface 2 of the semiconductor substrate 1 .
- the upper surface 2 on which a micro-designed circuit is formed, is not in contact with a test stage; and therefore, an electrical characteristic of the semiconductor substrate 1 can be performed easily. Further, the upper surface 2 of the semiconductor substrate 1 is prevented from being damaged and having particles thereon.
- FIG. 6 is a plane view showing a test pattern, according to a third preferred embodiment of the present invention, used for measuring a wiring resistance of a semiconductor substrate.
- the test pattern shown in FIG. 6 is used for measuring a wiring resistance of the semiconductor substrate.
- the pattern includes upper patterns 21 and 22 and a lower wiring pattern 33 .
- the lower wiring pattern 33 is wound or shaped to be zigzag path.
- the semiconductor substrate 1 includes a couple of via holes, which are provided with conductive inner materials, in the same manner as the above described second preferred embodiment.
- One end of the wiring pattern 33 is electrically connected to the upper pattern 21 through the via hole.
- a pad 21 P is formed on the upper pattern 21 so that a test probe is in contact therewith.
- the other end of the wiring pattern 33 is electrically connected to the upper pattern 22 through the via hole.
- a pad 22 P is formed on the upper pattern 22 so that a test probe is in contact therewith.
- an insulating material for example, paper or quartz is arranged on a test stage.
- the semiconductor substrate 1 is placed on the insulation material so that the upper surface 2 faces up.
- the probes are contacted to the pads 21 P and 22 P and a resistance between those pads is measured.
- both the pads 21 P and 22 P used for test are formed on the upper surface 2 of the semiconductor substrate 1 .
- the upper surface 2 on which a micro-designed circuit is formed, is not in contact with a test stage; and therefore, an electrical characteristic of the semiconductor substrate 1 can be performed easily. Further, the upper surface 2 of the semiconductor substrate 1 is prevented from being damaged and having particles thereon.
- FIG. 7 is a plane view showing a test pattern, according to a fourth preferred embodiment of the present invention, used for measuring a wiring resistance of a semiconductor substrate.
- the test pattern shown in FIG. 7 is used for measuring a wiring resistance of the semiconductor substrate.
- the pattern includes upper patterns 25 , 26 , 27 and 28 and a lower wiring pattern ( 34 , 35 , 36 , 37 and 38 ).
- the lower wiring pattern 34 is shaped to have a center portion 34 extending straight and terminal portions 35 , 36 , 37 and 38 .
- the terminal portions 35 and 36 are arranged at one end of the center portion 34
- the terminal portions 37 and 38 are arranged at the other end of the center portion 34 .
- the center portion 34 and the terminal portions 35 - 38 are formed in one united body.
- the semiconductor substrate 1 includes four via holes, which are provided with conductive inner materials, in the same manner as the above described second and third preferred embodiment.
- the terminal portions 35 - 38 are electrically connected to the patterns 25 - 28 , respectively, through the via holes.
- Pads 25 P, 26 P, 27 P and 28 P are formed on the upper patterns 25 - 28 , respectively, so that test probes are contacted thereto.
- an insulating material for example, paper or quartz is arranged on a test stage.
- the semiconductor substrate 1 is placed on the insulation material so that the upper surface 2 faces up.
- current supply probes are contacted to the pads 25 P and 27 P, and voltage measuring probes are contacted to the pads 25 P and 28 P.
- all the pads 25 P to 28 P used for test are formed on the upper surface 2 of the semiconductor substrate 1 .
- the upper surface 2 on which a micro-designed circuit is formed, is not in contact with a test stage; and therefore, an electrical characteristic of the semiconductor substrate 1 can be performed easily. Further, the upper surface 2 of the semiconductor substrate 1 is prevented from being damaged and having particles thereon.
- Wiring patterns formed on the upper and lower surfaces 2 and 3 of the semiconductor substrate are not limited by the above described embodiments.
- the invention may be applied to a measurement of any of electric characteristics, for example, capacitance and inductance, in addition to insulation resistance and wiring resistance.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Automation & Control Theory (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Measurement Of Resistance Or Impedance (AREA)
Abstract
A test pattern used for testing an electrical characteristic of a semiconductor substrate, includes: a first conductive pattern formed on a lower surface of the semiconductor substrate; a second conductive pattern formed on an upper surface of the semiconductor substrate; first and second electrodes formed on the second conductive pattern, the electrodes being connected to test probes; and a first test via-hole formed through the semiconductor substrate to connect the first and second conductive pattern electrically to each other.
Description
- This application claims the priority of Application No. 2002-150534, filed May 24, 2002 in Japan, the subject matter of which is incorporated herein by reference.
- This invention relates to a test pattern formed on a semiconductor substrate.
-
FIG. 1A is a plane view showing a conventional test pattern used for measuring a contact resistance of a via-hole formed in a semiconductor substrate.FIG. 1B is a cross-sectional view taken on line X-X inFIG. 1A . - The conventional test pattern (conductive pattern or wiring patter) is used for measuring a contact resistance of a
conductive material 5 formed inside avia hole 4, formed in asemiconductor substrate 1. Thesemiconductor substrate 1 includes anupper surface 2 and a lower (or bottom)surface 3. Thevia hole 4 is formed to pass through thesemiconductor substrate 1. - The test pattern includes an
upper wiring pattern 40 formed on theupper surface 2 of thesemiconductor substrate 1 and a lower (or bottom)wiring pattern 50 formed on thelower surface 3 of thesemiconductor substrate 1. - The
upper wiring pattern 40 includes a pad (electrode) 41 to be in contact with a current supply probe, apad 42 to be in contact with a voltage supply probe, and acontact pattern 43 to electrically connect thepads conductive material 5. Thepads contact pattern 43 is formed in united body on theupper surface 2 of thesemiconductor substrate 1. - The
lower wiring pattern 50 includes a pad (electrode) 51 to be in contact with a current supply probe, apad 52 to be in contact with a voltage supply probe, and acontact pattern 53 to electrically connect thepads conductive material 5. Thepads contact pattern 53 is formed in united body on thelower surface 3 of thesemiconductor substrate 1. -
FIG. 2 is circuit diagram of the conventional test pattern, shown inFIGS. 1A and 1B . - As shown in
FIG. 3 , thepads pads pad 41, theconductive pattern 43, theconductive material 5, the conductive pattern, thepad 51 and the probe P2 in this order. As a result, a voltage, calculated by multiplying the current I and the contact resistance of theconductive material 5, is applied between the ends of theconductive material 5. - On the other hand, the
pads pads 42 and 45 is measured by a voltage meter VM. - The voltage meter VM should have a high sensitivity so that the voltage V can be assumed to be the same as a voltage applied over the ends of the
conductive material 5. Therefore, the contact resistance R of theconductive material 5 is calculated by the following equation: R=V/I - However, according to the above-described conventional test pattern, the
pads upper surface 2 of thesemiconductor substrate 1 while thepads lower surface 3 of thesemiconductor substrate 1; and therefore, the probes P1 to P4 are required to be arranged and in contact to thepads semiconductor substrate 1. As a result, it is required to use a specially-designed device for measuring or testing electrical characteristics of thesemiconductor substrate 1. - Accordingly, an object of the present invention is to provide a test pattern with which electrical characteristics of a semiconductor substrate may be easily measured or tested.
- Additional objects, advantages and novel features of the present invention will be set forth in part in the description that follows, and in part will become apparent to those skilled in the art upon examination of the following or may be learned by practice of the invention. The objects and advantages of the invention may be realized and attained by means of the instrumentalities and combinations particularly pointed out in the appended claims.
- According to an aspect of the present invention, a test pattern used for testing an electrical characteristic of a semiconductor substrate, includes: a first conductive pattern formed on a lower surface of the semiconductor substrate; a second conductive pattern formed on an upper surface of the semiconductor substrate; first and second electrodes formed on the second conductive pattern, the electrodes being connected to test probes; and a first test via-hole formed through the semiconductor substrate to connect the first and second conductive pattern electrically to each other.
-
FIG. 1A is a plane view showing a conventional test pattern used for measuring a contact resistance of a via-hole formed in a semiconductor substrate. -
FIG. 1B is a cross-sectional view taken on line X-X inFIG. 1A . -
FIG. 2 is circuit diagram of the conventional test pattern, shown inFIGS. 1A and 1B . -
FIG. 3A is a plane view showing a test pattern, according to a first preferred embodiment of the present invention, used for measuring a contact resistance of a via-hole formed in a semiconductor substrate. -
FIG. 3B is a cross-sectional view taken on line A-A inFIG. 3A . -
FIG. 4 is circuit diagram of the test pattern according to the first preferred embodiment, shown inFIGS. 3A and 3B . -
FIG. 5A is a plane view showing a test pattern, according to a second preferred embodiment of the present invention, used for measuring an insulation resistance of a semiconductor substrate. -
FIG. 5B is a cross-sectional view ofFIG. 5A . -
FIG. 6 is a plane view showing a test pattern, according to a third preferred embodiment of the present invention, used for measuring a wiring resistance of a semiconductor substrate. -
FIG. 7 is a plane view showing a test pattern, according to a fourth preferred embodiment of the present invention, used for measuring a wiring resistance of a semiconductor substrate. - In the following detailed description of the preferred embodiments, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the inventions may be practiced. These preferred embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other preferred embodiments may be utilized and that logical, mechanical and electrical changes may be made without departing from the spirit and scope of the present inventions. The following detailed description is, therefore, not to be taken in a limiting sense, and scope of the present inventions is defined only by the appended claims.
-
FIG. 3A is a plane view showing a test pattern, according to a first preferred embodiment of the present invention, used for measuring a contact resistance of a via-hole formed in a semiconductor substrate.FIG. 3B is a cross-sectional view taken on line A-A inFIG. 3A . - The test pattern (conductive pattern or wiring patter) is used for measuring a contact resistance of a
conductive material 5 formed inside a viahole 4, formed in asemiconductor substrate 1. Thesemiconductor substrate 1 includes anupper surface 2 and a lower (or bottom)surface 3. The viahole 4 is formed to pass through thesemiconductor substrate 1. - The test pattern includes an
upper wiring pattern 10 formed on theupper surface 2 of thesemiconductor substrate 1 and a lower (or bottom)wiring pattern 30 formed on thelower surface 3 of thesemiconductor substrate 1. - The
upper wiring pattern 10 includes a pad (electrode) 11 to be in contact with a current supply probe, apad 12 to be in contact with a voltage supply probe, and acontact pattern 13 to electrically connect thepads conductive material 5. Thepads contact pattern 13 is formed in united body on theupper surface 2 of thesemiconductor substrate 1. - The test pattern further includes other
upper patterns wiring pattern 10 on theupper surface 2 of thesemiconductor substrate 1. Theupper patterns lower wiring pattern 30 thought viaholes upper patterns pads - The
lower wiring pattern 30 is shaped to extend and to connect theconductive material 5 to test via-holes holes inner layers pattern upper surface 2, respectively. -
FIG. 4 is circuit diagram of the test pattern according to the first preferred embodiment, shown inFIGS. 3A and 3B . Now a method for measuring a contact resistance of theconductive material 5 is described in connection withFIG. 4 . - First, an insulating material INS, for example, paper or quartz is arranged on a test stage STG. Next, the
semiconductor substrate 1 is placed on the insulation material INS so that theupper surface 2 faces up. - Subsequently, current supply probes P1 and P2 are contacted to the
pad 11 on the upper wiring pattern (upper circuit pattern) 10 and thepad 21 on theupper test pattern 21, respectively. A direct current supply DC supplies a constant current I to the probes P1 and P2. On the other hand, voltage measuring probes P3 and P4 are contacted to thepads - When the constant current I is supplied to the probes P1, the current flows along the path formed by the
pad 11, theconnection pattern 13, the conductive material (inside wall) 5, thelower wiring pattern 30, the conductive material (inside wall) 7, thepad 21P and the probe P2, in this order. As a result, a voltage, calculated by multiplying the current I and the contact resistance of theconductive material 5, is applied between the ends of theconductive material 5. - On the other hand, the pad P3 is applied with a voltage at an upper side of the
conductive material 5 through theconnection pattern 13 and thepad 12. The pad P4 is applied with a voltage at a lower side of theconductive material 5 through thelower wiring pattern 30, theconductive material 9 and thepad 22P. The voltage (potential) V applied between thepads - The voltage meter VM should have a high sensitivity so that the voltage V can be assumed to be the same as a voltage applied over the ends of the
conductive material 5. Therefore, the contact resistance R of theconductive material 5 is calculated by the following equation: R=V/I - As described above, according to the first preferred embodiment, all the
pads upper surface 2 of thesemiconductor substrate 1. Therefore, an electrical characteristic of thesemiconductor substrate 1 can be performed easily. -
FIG. 5A is a plane view showing a test pattern, according to a second preferred embodiment of the present invention, used for measuring an insulation resistance of a semiconductor substrate.FIG. 5B is a cross-sectional view ofFIG. 5A . - The test pattern shown in
FIGS. 5A and 5B is used for measuring an insulation resistance of the semiconductor substrate. The pattern includesupper patterns lower wiring patterns lower wiring patterns - The
semiconductor substrate 1 includes a couple of viaholes inner materials lower wiring pattern 31 is electrically connected to theupper pattern 21 through theconductive material 7 in the viahole 6. Apad 21P is formed on theupper pattern 21 so that a test probe is in contact therewith. - The
lower wiring pattern 32 is electrically connected to theupper pattern 22 through theconductive material 9 in the viahole 8. Apad 22P is formed on theupper pattern 22 so that a test probe is in contact therewith. - In a measurement process, first, an insulating material, for example, paper or quartz is arranged on a test stage. Next, the
semiconductor substrate 1 is placed on the insulation material so that theupper surface 2 faces up. Subsequently, the probes are contacted to thepads - As described above, according to the second preferred embodiment, both the
pads upper surface 2 of thesemiconductor substrate 1. As a result, theupper surface 2, on which a micro-designed circuit is formed, is not in contact with a test stage; and therefore, an electrical characteristic of thesemiconductor substrate 1 can be performed easily. Further, theupper surface 2 of thesemiconductor substrate 1 is prevented from being damaged and having particles thereon. -
FIG. 6 is a plane view showing a test pattern, according to a third preferred embodiment of the present invention, used for measuring a wiring resistance of a semiconductor substrate. - The test pattern shown in
FIG. 6 is used for measuring a wiring resistance of the semiconductor substrate. The pattern includesupper patterns lower wiring pattern 33. Thelower wiring pattern 33 is wound or shaped to be zigzag path. - The
semiconductor substrate 1 includes a couple of via holes, which are provided with conductive inner materials, in the same manner as the above described second preferred embodiment. One end of thewiring pattern 33 is electrically connected to theupper pattern 21 through the via hole. Apad 21P is formed on theupper pattern 21 so that a test probe is in contact therewith. - The other end of the
wiring pattern 33 is electrically connected to theupper pattern 22 through the via hole. Apad 22P is formed on theupper pattern 22 so that a test probe is in contact therewith. - In a measurement process, first, an insulating material, for example, paper or quartz is arranged on a test stage. Next, the
semiconductor substrate 1 is placed on the insulation material so that theupper surface 2 faces up. Subsequently, the probes are contacted to thepads - As described above, according to the second preferred embodiment, both the
pads upper surface 2 of thesemiconductor substrate 1. As a result, theupper surface 2, on which a micro-designed circuit is formed, is not in contact with a test stage; and therefore, an electrical characteristic of thesemiconductor substrate 1 can be performed easily. Further, theupper surface 2 of thesemiconductor substrate 1 is prevented from being damaged and having particles thereon. -
FIG. 7 is a plane view showing a test pattern, according to a fourth preferred embodiment of the present invention, used for measuring a wiring resistance of a semiconductor substrate. - The test pattern shown in
FIG. 7 is used for measuring a wiring resistance of the semiconductor substrate. The pattern includesupper patterns lower wiring pattern 34 is shaped to have acenter portion 34 extending straight andterminal portions terminal portions center portion 34, while theterminal portions center portion 34. Thecenter portion 34 and the terminal portions 35-38 are formed in one united body. - The
semiconductor substrate 1 includes four via holes, which are provided with conductive inner materials, in the same manner as the above described second and third preferred embodiment. The terminal portions 35-38 are electrically connected to the patterns 25-28, respectively, through the via holes.Pads - In a measurement process, first, an insulating material, for example, paper or quartz is arranged on a test stage. Next, the
semiconductor substrate 1 is placed on the insulation material so that theupper surface 2 faces up. Subsequently, current supply probes are contacted to thepads pads - Next, a constant current I is supplied between the
pads pads - As described above, according to the second preferred embodiment, all the
pads 25P to 28P used for test are formed on theupper surface 2 of thesemiconductor substrate 1. As a result, theupper surface 2, on which a micro-designed circuit is formed, is not in contact with a test stage; and therefore, an electrical characteristic of thesemiconductor substrate 1 can be performed easily. Further, theupper surface 2 of thesemiconductor substrate 1 is prevented from being damaged and having particles thereon. - Wiring patterns formed on the upper and
lower surfaces - The invention may be applied to a measurement of any of electric characteristics, for example, capacitance and inductance, in addition to insulation resistance and wiring resistance.
Claims (3)
1-22. (canceled)
23. A test pattern used for testing a resistance of a subject pattern of a semiconductor substrate, comprising:
a lower wiring pattern as the subject pattern, formed on a lower surface of the substrate and shaped to follow a zigzag path;
first and second upper patterns formed on an upper surface of the substrate, first and second electrodes formed respectively on the first and second upper patterns for connection to respective first and second test probes; and
a first via-hole formed through the substrate to connect electrically to each other one end of the lower wiring pattern and the first upper pattern; and
a second via-hole formed through the substrate to connect electrically to each other the other end of the lower wiring pattern and the second upper pattern.
24. A test pattern according to claim 23 , wherein conductive inner materials are provided in the first and second via holes.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/228,394 US20060012384A1 (en) | 2002-05-24 | 2005-09-19 | Semiconductor substrate and test pattern for the same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2002-150534 | 2002-05-24 | ||
JP2002150534A JP3652671B2 (en) | 2002-05-24 | 2002-05-24 | Wiring pattern for measurement and measuring method thereof |
US10/444,129 US7053634B2 (en) | 2002-05-24 | 2003-05-23 | Test pattern for testing contact resistance of a subject via hole |
US11/228,394 US20060012384A1 (en) | 2002-05-24 | 2005-09-19 | Semiconductor substrate and test pattern for the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/444,129 Division US7053634B2 (en) | 2002-05-24 | 2003-05-23 | Test pattern for testing contact resistance of a subject via hole |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060012384A1 true US20060012384A1 (en) | 2006-01-19 |
Family
ID=29545326
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/444,129 Expired - Lifetime US7053634B2 (en) | 2002-05-24 | 2003-05-23 | Test pattern for testing contact resistance of a subject via hole |
US10/971,157 Expired - Lifetime US7078920B2 (en) | 2002-05-24 | 2004-10-25 | Semiconductor substrate and test pattern for the same |
US11/228,391 Expired - Lifetime US7157927B2 (en) | 2002-05-24 | 2005-09-19 | Test pattern for testing resistance of pattern of semiconductor substrate |
US11/228,394 Abandoned US20060012384A1 (en) | 2002-05-24 | 2005-09-19 | Semiconductor substrate and test pattern for the same |
Family Applications Before (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/444,129 Expired - Lifetime US7053634B2 (en) | 2002-05-24 | 2003-05-23 | Test pattern for testing contact resistance of a subject via hole |
US10/971,157 Expired - Lifetime US7078920B2 (en) | 2002-05-24 | 2004-10-25 | Semiconductor substrate and test pattern for the same |
US11/228,391 Expired - Lifetime US7157927B2 (en) | 2002-05-24 | 2005-09-19 | Test pattern for testing resistance of pattern of semiconductor substrate |
Country Status (2)
Country | Link |
---|---|
US (4) | US7053634B2 (en) |
JP (1) | JP3652671B2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080197864A1 (en) * | 2007-02-15 | 2008-08-21 | Fujitsu Limited | Resistance measuring method |
US20080284452A1 (en) * | 2006-08-15 | 2008-11-20 | Nec Electronics Corporation | Semiconductor device and method of measuring sheet resisitance of lower layer conductive pattern thereof |
Families Citing this family (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100555504B1 (en) * | 2003-06-27 | 2006-03-03 | 삼성전자주식회사 | Test structure of semiconductor device capable of detecting defect size and test method using the same |
JP2005091065A (en) * | 2003-09-16 | 2005-04-07 | Oki Electric Ind Co Ltd | Apparatus and method for supplying semiconductor device with operating voltage |
JP2006194620A (en) * | 2005-01-11 | 2006-07-27 | Tokyo Electron Ltd | Probe card and contact structure for inspection |
US7391226B2 (en) * | 2006-05-31 | 2008-06-24 | Advanced Micro Devices, Inc. | Contact resistance test structure and methods of using same |
US7851793B2 (en) * | 2006-11-07 | 2010-12-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Test structure with TDDB test pattern |
DE102007063229B4 (en) * | 2007-12-31 | 2013-01-24 | Advanced Micro Devices, Inc. | Method and test structure for monitoring process properties for the production of embedded semiconductor alloys in drain / source regions |
JP5424675B2 (en) * | 2008-03-18 | 2014-02-26 | キヤノン株式会社 | Semiconductor device manufacturing method and semiconductor device |
JP5449719B2 (en) * | 2008-08-11 | 2014-03-19 | 日本特殊陶業株式会社 | WIRING BOARD, IC ELECTRIC CHARACTERISTIC TESTING WIRING BOARD AND WIRING BOARD MANUFACTURING METHOD |
JP2010182932A (en) * | 2009-02-06 | 2010-08-19 | Renesas Electronics Corp | Semiconductor device, and method for analyzing defect of semiconductor device |
US8493071B1 (en) * | 2009-10-09 | 2013-07-23 | Xilinx, Inc. | Shorted test structure |
JP2012182169A (en) * | 2011-02-28 | 2012-09-20 | Toshiba Corp | Method of manufacturing semiconductor device, apparatus of manufacturing semiconductor device, and semiconductor device |
KR20120111305A (en) * | 2011-03-31 | 2012-10-10 | 삼성전자주식회사 | Semiconductor device and test method for the semiconductor device |
US20120324305A1 (en) * | 2011-06-20 | 2012-12-20 | Texas Instruments Incorporated | Testing interposer method and apparatus |
US9252202B2 (en) * | 2011-08-23 | 2016-02-02 | Wafertech, Llc | Test structure and method for determining overlay accuracy in semiconductor devices using resistance measurement |
US8802454B1 (en) | 2011-12-20 | 2014-08-12 | Xilinx, Inc. | Methods of manufacturing a semiconductor structure |
KR102532200B1 (en) * | 2015-12-09 | 2023-05-12 | 삼성전자 주식회사 | Test pattern, test method for semiconductor device, and computer-implemented method for designing an integrated circuit layout |
US10068815B2 (en) | 2016-12-22 | 2018-09-04 | Globalfoundries Inc. | Test structure for testing via resistance and method |
US10816583B2 (en) * | 2018-11-28 | 2020-10-27 | The Boeing Company | Differential capacitive probe for measuring contact resistance |
US11315453B1 (en) * | 2020-11-08 | 2022-04-26 | Innolux Corporation | Tiled display device with a test circuit |
US11821937B2 (en) | 2021-08-12 | 2023-11-21 | Changxin Memory Technologies, Inc. | Semiconductor base plate and test method thereof |
CN113658939B (en) * | 2021-08-12 | 2023-10-03 | 长鑫存储技术有限公司 | Semiconductor substrate and test method thereof |
Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3650020A (en) * | 1970-02-24 | 1972-03-21 | Bell Telephone Labor Inc | Method of monitoring semiconductor device fabrication |
US3974443A (en) * | 1975-01-02 | 1976-08-10 | International Business Machines Corporation | Conductive line width and resistivity measuring system |
US4347479A (en) * | 1980-01-09 | 1982-08-31 | International Business Machines Corporation | Test methods and structures for semiconductor integrated circuits for electrically determining certain tolerances during the photolithographic steps |
US4672314A (en) * | 1985-04-12 | 1987-06-09 | Rca Corporation | Comprehensive semiconductor test structure |
US4855253A (en) * | 1988-01-29 | 1989-08-08 | Hewlett-Packard | Test method for random defects in electronic microstructures |
US5963784A (en) * | 1997-05-09 | 1999-10-05 | Vlsi Technology, Inc. | Methods of determining parameters of a semiconductor device and the width of an insulative spacer of a semiconductor device |
US6022750A (en) * | 1996-05-01 | 2000-02-08 | Micron Technology, Inc. | Method for fabricating semiconductor interconnect having test structures for evaluating electrical characteristics of the interconnect |
US6057171A (en) * | 1997-09-25 | 2000-05-02 | Frequency Technology, Inc. | Methods for determining on-chip interconnect process parameters |
US6087189A (en) * | 1997-04-24 | 2000-07-11 | National Science Council | Test structure for monitoring overetching of silicide during contact opening |
US6144040A (en) * | 1999-01-22 | 2000-11-07 | Lucent Technologies Inc. | Van der pauw structure to measure the resistivity of a doped area under diffusion areas and gate structures |
US6525548B1 (en) * | 1999-11-12 | 2003-02-25 | Nec Corporation | Check pattern for a semiconductor device |
US6559475B1 (en) * | 2000-05-25 | 2003-05-06 | Hyundai Electronics Industries Co., Ltd. | Test pattern for evaluating a process of silicide film formation |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4386459A (en) * | 1980-07-11 | 1983-06-07 | Bell Telephone Laboratories, Incorporated | Electrical measurement of level-to-level misalignment in integrated circuits |
US4896108A (en) * | 1988-07-25 | 1990-01-23 | American Telephone And Telegraph Company, At&T Bell Laboratories | Test circuit for measuring specific contact resistivity of self-aligned contacts in integrated circuits |
JPH047851A (en) | 1990-04-25 | 1992-01-13 | Mitsubishi Electric Corp | Semiconductor device |
JPH0477851A (en) | 1990-07-13 | 1992-03-11 | Ricoh Co Ltd | Communication system |
JPH06123759A (en) | 1992-10-12 | 1994-05-06 | Sharp Corp | Inspection system for semiconductor integrated |
CA2145901C (en) * | 1994-04-28 | 2000-02-22 | Anton Werner Keller | Kinescope driver apparatus with gamma correction |
JP2718380B2 (en) * | 1994-10-19 | 1998-02-25 | 日本電気株式会社 | Semiconductor device electrical characteristics inspection pattern and inspection method |
FR2732467B1 (en) * | 1995-02-10 | 1999-09-17 | Bosch Gmbh Robert | ACCELERATION SENSOR AND METHOD FOR MANUFACTURING SUCH A SENSOR |
US5608285A (en) * | 1995-05-25 | 1997-03-04 | Texas Instruments Incorporated | Black matrix sog as an interlevel dielectric in a field emission device |
US6054720A (en) * | 1997-11-06 | 2000-04-25 | International Business Machines Corporation | Apparatus and method for evaluating the surface insulation resistance of electronic assembly manufacture |
US6362638B1 (en) * | 1999-09-01 | 2002-03-26 | Agere Systems Guardian Corp. | Stacked via Kelvin resistance test structure for measuring contact anomalies in multi-level metal integrated circuit technologies |
US6563320B1 (en) * | 2000-02-25 | 2003-05-13 | Xilinx, Inc. | Mask alignment structure for IC layers |
-
2002
- 2002-05-24 JP JP2002150534A patent/JP3652671B2/en not_active Expired - Lifetime
-
2003
- 2003-05-23 US US10/444,129 patent/US7053634B2/en not_active Expired - Lifetime
-
2004
- 2004-10-25 US US10/971,157 patent/US7078920B2/en not_active Expired - Lifetime
-
2005
- 2005-09-19 US US11/228,391 patent/US7157927B2/en not_active Expired - Lifetime
- 2005-09-19 US US11/228,394 patent/US20060012384A1/en not_active Abandoned
Patent Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3650020A (en) * | 1970-02-24 | 1972-03-21 | Bell Telephone Labor Inc | Method of monitoring semiconductor device fabrication |
US3974443A (en) * | 1975-01-02 | 1976-08-10 | International Business Machines Corporation | Conductive line width and resistivity measuring system |
US4347479A (en) * | 1980-01-09 | 1982-08-31 | International Business Machines Corporation | Test methods and structures for semiconductor integrated circuits for electrically determining certain tolerances during the photolithographic steps |
US4672314A (en) * | 1985-04-12 | 1987-06-09 | Rca Corporation | Comprehensive semiconductor test structure |
US4855253A (en) * | 1988-01-29 | 1989-08-08 | Hewlett-Packard | Test method for random defects in electronic microstructures |
US6022750A (en) * | 1996-05-01 | 2000-02-08 | Micron Technology, Inc. | Method for fabricating semiconductor interconnect having test structures for evaluating electrical characteristics of the interconnect |
US6087189A (en) * | 1997-04-24 | 2000-07-11 | National Science Council | Test structure for monitoring overetching of silicide during contact opening |
US5963784A (en) * | 1997-05-09 | 1999-10-05 | Vlsi Technology, Inc. | Methods of determining parameters of a semiconductor device and the width of an insulative spacer of a semiconductor device |
US6057171A (en) * | 1997-09-25 | 2000-05-02 | Frequency Technology, Inc. | Methods for determining on-chip interconnect process parameters |
US6144040A (en) * | 1999-01-22 | 2000-11-07 | Lucent Technologies Inc. | Van der pauw structure to measure the resistivity of a doped area under diffusion areas and gate structures |
US6525548B1 (en) * | 1999-11-12 | 2003-02-25 | Nec Corporation | Check pattern for a semiconductor device |
US6559475B1 (en) * | 2000-05-25 | 2003-05-06 | Hyundai Electronics Industries Co., Ltd. | Test pattern for evaluating a process of silicide film formation |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080284452A1 (en) * | 2006-08-15 | 2008-11-20 | Nec Electronics Corporation | Semiconductor device and method of measuring sheet resisitance of lower layer conductive pattern thereof |
US7626402B2 (en) * | 2006-08-15 | 2009-12-01 | Nec Electronics Corporation | Semiconductor device and method of measuring sheet resistance of lower layer conductive pattern thereof |
US20080197864A1 (en) * | 2007-02-15 | 2008-08-21 | Fujitsu Limited | Resistance measuring method |
Also Published As
Publication number | Publication date |
---|---|
US20060012383A1 (en) | 2006-01-19 |
US20050051902A1 (en) | 2005-03-10 |
JP3652671B2 (en) | 2005-05-25 |
US7078920B2 (en) | 2006-07-18 |
US20030218168A1 (en) | 2003-11-27 |
US7157927B2 (en) | 2007-01-02 |
US7053634B2 (en) | 2006-05-30 |
JP2003347384A (en) | 2003-12-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7053634B2 (en) | Test pattern for testing contact resistance of a subject via hole | |
US7714590B2 (en) | Method for testing component built in circuit board | |
US6373258B2 (en) | Non-contact board inspection probe | |
JP3784412B2 (en) | Manufacturing defect analyzer with expanded fault coverage | |
US8878559B2 (en) | IC current measuring apparatus and IC current measuring adapter | |
CA2389705C (en) | Off-set reduced hall element | |
JP5529611B2 (en) | Semiconductor device and resistance measuring method | |
EP0325269B1 (en) | Conductive pattern for electric test of semiconductor chips | |
JP4277398B2 (en) | Wiring board inspection equipment | |
JP3296308B2 (en) | Apparatus for measuring resistance of printed wiring board and method for measuring resistance using the same | |
TWI703328B (en) | Electrical connecting apparatus | |
TW202138830A (en) | Inspection apparatus and inspection method capable of facilitating determination of the electrostatic capacitance of wiring | |
JPH0669055B2 (en) | Probe needle for measuring electrical characteristics of semiconductor wafers | |
KR100529453B1 (en) | Needle for probe card and method for fabricating the same | |
JP3436183B2 (en) | Semiconductor inspection apparatus and inspection method using the same | |
TW200421707A (en) | Circuit check device, circuit check method, resistance measurement device, and resistance measurement method | |
JP2008159641A (en) | Semiconductor substrate and inspection method of semiconductor device | |
JPH09191169A (en) | Printed wiring board | |
JP2006038459A (en) | Inspection implement and method for bga package | |
JP2003068809A (en) | Device and method for inspecting semiconductor wafer inspecting probe | |
JPH0474449A (en) | Probe board | |
JP2006112967A (en) | Semiconductor chip for measuring junction resistance value, and method for measuring junction resistance value of semiconductor chip | |
JPH06163650A (en) | Semiconductor device measuring device | |
JPH0845996A (en) | Tester for semiconductor device | |
JPH03284861A (en) | Probe card |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |