US20050059207A1 - Method for forming a deep trench capacitor buried plate - Google Patents
Method for forming a deep trench capacitor buried plate Download PDFInfo
- Publication number
- US20050059207A1 US20050059207A1 US10/605,234 US60523403A US2005059207A1 US 20050059207 A1 US20050059207 A1 US 20050059207A1 US 60523403 A US60523403 A US 60523403A US 2005059207 A1 US2005059207 A1 US 2005059207A1
- Authority
- US
- United States
- Prior art keywords
- deep trench
- silicate glass
- layer
- nitride layer
- glass film
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 64
- 239000003990 capacitor Substances 0.000 title claims abstract description 16
- 229910052581 Si3N4 Inorganic materials 0.000 claims abstract description 21
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims abstract description 21
- 238000005530 etching Methods 0.000 claims abstract description 19
- 239000000758 substrate Substances 0.000 claims abstract description 17
- 150000004767 nitrides Chemical class 0.000 claims abstract description 11
- 150000002500 ions Chemical group 0.000 claims abstract description 5
- 239000005368 silicate glass Substances 0.000 claims description 32
- 229910052785 arsenic Inorganic materials 0.000 claims description 22
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 claims description 15
- 230000004888 barrier function Effects 0.000 claims description 9
- 238000005229 chemical vapour deposition Methods 0.000 claims description 9
- 238000000151 deposition Methods 0.000 claims description 6
- 238000001312 dry etching Methods 0.000 claims description 4
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 abstract 5
- 230000003647 oxidation Effects 0.000 abstract 1
- 238000007254 oxidation reaction Methods 0.000 abstract 1
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 17
- -1 arsenic ions Chemical class 0.000 description 7
- LYCAIKOWRPUZTN-UHFFFAOYSA-N Ethylene glycol Chemical compound OCCO LYCAIKOWRPUZTN-UHFFFAOYSA-N 0.000 description 6
- 238000010586 diagram Methods 0.000 description 4
- 230000010354 integration Effects 0.000 description 4
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 239000011800 void material Substances 0.000 description 2
- 230000004075 alteration Effects 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- QPJSUIGXIBEQAC-UHFFFAOYSA-N n-(2,4-dichloro-5-propan-2-yloxyphenyl)acetamide Chemical compound CC(C)OC1=CC(NC(C)=O)=C(Cl)C=C1Cl QPJSUIGXIBEQAC-UHFFFAOYSA-N 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 239000002243 precursor Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/038—Making the capacitor or connections thereto the capacitor being in a trench in the substrate
- H10B12/0387—Making the trench
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Integrated Circuits (AREA)
- Semiconductor Memories (AREA)
Abstract
A method for forming a deep trench capacitor buried plate. A substrate having a pad oxide and a pad nitride is provided. A deep trench is formed in the substrate. A doped silicate film is deposited on a sidewall of the deep trench. A sacrificial layer is deposited in the deep trench, and etched back to expose parts of the doped silicate film. Then, an etching process is performed to remove the exposed doped silicate film and parts of the pad oxide for forming a recess. The sacrificial layer is removed. A silicon nitride layer is deposited to fill the recess and to cover the doped silicate film. Finally, a thermal oxidation process is performed to form a doped ion region. The silicon nitride layer is removed. The doped silicate film is removed.
Description
- 1. Field of the Invention
- The present invention relates to a method of forming a deep trench capacitor buried plate, and more particularly, to a method for preventing the doped ions from diffusing to the collar region and for avoiding increasing the critical dimension of the deep trench.
- 2. Description of the Prior Art
- As very large scale integration (VLSI) technologies develop, the dimension of the semiconductor elements becomes more and more tiny than before. However, the short channel effect is an obstacle to increase the semiconductor element integration. Before now, some methods are proposed to prevent the short channel effect, such as reducing the thickness of the gate oxide layer or increasing the doped concentration. But these methods lead to some disadvantages, such as lower reliability and lower rate. As a result, a vertical transistor design, which is able to increase the integration, is highly evaluated. Take dynamic random access memory (DRAM) as an example; a deep trench memory integrates the storage capacitor, or even the gate, source, and drain of the transistor into the trench, such that the integration is effectively increased.
- Refer to
FIG. 1 toFIG. 4 , which are schematic diagrams illustrating a method of forming a deep trench capacitor buried plate according to the prior art. As shown inFIG. 1 , first asubstrate 10 is provided, and apad oxide layer 12 and apad nitride layer 14 are deposited on thesubstrate 10 in turn. Then adeep trench 16 is formed in thesubstrate 10. - As shown in
FIG. 2 , an arsenic silicate glass (ASG)layer 18 is deposited on the inner wall of thedeep trench 16, and a sacrificial layer (not shown inFIG. 2 ) is deposited to fill up thedeep trench 16. Then the sacrificial layer (not shown) is etched back to expose a portion of the arsenicsilicate glass layer 18. Afterward, an etching process is performed to remove the exposed arsenicsilicate glass layer 18 such that acollar region 20 is formed in thedeep trench 16. Finally another etching process is performed to remove the remaining sacrificial layer (not shown). - As shown in
FIG. 3 , a deposition process is performed by use of TEOS (tetra-ethyl-ortho-silicate) as a precursor to form aTEOS layer 22 on the inner wall of thedeep trench 16. Then a thermal process is performed to diffuse the arsenic ions of the arsenicsilicate glass layer 18 into thesubstrate 10, such that adoped region 24, serving as a buried plate, is formed. - Finally as shown in
FIG. 4 , an etching process is performed to remove theTEOS layer 22 and the arsenicsilicate glass layer 18 as well to carry out the deep trench capacitor buried plate. - As has been pointed out, the prior art method of forming the deep trench capacitor buried plate utilizes a TEOS layer as a barrier layer, and a thermal process is performed to diffuse the arsenic ions into the substrate such that a doped region, serving as a buried plate, is formed.
- However, since TEOS has poor step coverage ability, a void will easily occur in the opening of the deep trench as the dimension decreases. In addition, as shown in
FIG. 3 , theTEOS layer 22 does not afford good results as a barrier layer, thus the arsenic ions will easily pass through theTEOS layer 22 and diffuse into thecollar region 22. The arsenic ions in thecollar region 22 will cause current leakages of the capacitor. - Moreover, the pad oxide layer and the TEOS layer are both composed of silicon oxide, as a consequence when an etching process is performed to remove the TEOS layer, some pad oxide layer will be removed as well. The removal of the pad oxide layer would increase the critical dimension of the deep trench, and further lead to a short circuit between neighboring deep trenches.
- It is therefore a primary objective of the claimed invention to provide a method of forming a deep trench capacitor buried plate for solving the above-mentioned problems.
- According to the claimed invention, a method forming a deep trench capacitor buried plate is disclosed. The method of the present invention comprises: providing a substrate having a pad oxide layer and a pad nitride layer thereon, the pad oxide layer and the pad nitride layer having at least an opening; performing a dry etching process for forming a deep trench in the substrate via the opening; depositing a doped silicate glass film on an inner wall of the deep trench; filling a sacrificial layer into the deep trench; removing a portion of the sacrificial layer for exposing parts of the doped silicate glass film; performing an etching process to remove the exposed doped silicate glass film and a portion of the pad nitride layer for forming a recess; removing the remaining sacrificial layer; depositing a silicon nitride layer on the inner wall of the deep trench; performing a diffusing process for forming a doped region at a bottom of the trench; removing the silicon nitride layer; and removing doped silicate glass film. The silicon nitride layer serves as a barrier layer for preventing ions of the doped silicate glass film from diffusing to a collar region of the deep trench.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after having read the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
-
FIG. 1 toFIG. 4 are schematic diagrams illustrating a method of forming a deep trench capacitor buried plate according to the prior art. -
FIG. 5 toFIG. 8 are schematic diagrams illustrating a method of forming a deep trench capacitor buried plate according to the present invention. - Refer to
FIG. 5 toFIG. 8 , which are schematic diagrams illustrating a method of forming a deep trench capacitor buried plate according to the present invention. As shown inFIG. 5 , asubstrate 50 is provided, and apad oxide layer 52 and apad nitride layer 54 are deposited on thesubstrate 50 in turn. Then a dry etching process is performed to form adeep trench 56 in thesubstrate 50. - As shown in
FIG. 6 , a chemical vapor deposition (CVD) process is performed to form an arsenicsilicate glass film 58 on the inner wall of thedeep trench 56. Then a sacrificial layer (not shown inFIG. 6 ) is deposited to fill up thedeep trench 56, and the sacrificial layer (not shown) is etched back to expose a portion of the arsenicsilicate glass film 58. Afterward, an anisotropic etching process is performed to remove the exposed arsenicsilicate glass film 58 such that acollar region 60 is formed in the inner wall of thedeep trench 56. At the same time, a portion of thepad oxide layer 52 is removed during the anisotropic etching process to form arecess 62. Finally another etching process is performed to remove the remaining sacrificial layer (not shown). - As shown in
FIG. 7 , a chemical vapor deposition process is performed to form asilicon nitride layer 64 on the inner wall of thedeep trench 56, and to fill up therecess 62 with thesilicon nitride layer 64 as well. Then a thermal process is performed to diffuse the arsenic ions of the arsenicsilicate glass film 58 into thesubstrate 50, such that adoped region 64 is formed. - As shown in
FIG. 8 , an anisotropic etching process is performed by use of hydrofluoric acid (HF) and ethylene glycol (EG) as an etching solution to remove thesilicon nitride layer 64 outside therecess 62. Finally, another etching process is performed to remove the arsenicsilicate glass film 58 to carry out the deep trench capacitor buried plate of the present invention. - It has been shown that the prior art method forms a TEOS layer on the inner wall of the deep trench as a barrier layer and performs a thermal process to form an arsenic doped region at the bottom of the deep trench. Nevertheless, TEOS has poor step coverage ability, therefore a void will easily occur in the opening of the deep trench. In addition, the TEOS layer is not able to afford good results as a barrier layer, thus the arsenic ions will easily pass through the TEOS layer and diffuse to the collar region.
- It also has to be noted that the pad oxide layer and the TEOS layer are both composed of silicon oxide, as a result parts of the pad oxide layer will be removed when the TEOS layer is etched. The removal of the pad oxide layer would increase the critical dimension of the deep trench, and further lead to a short circuit between neighboring deep trenches.
- Comparing to the prior art, the method of the present invention forms a silicon nitride layer on the inner wall of the deep trench as a barrier layer. Since silicon nitride has better step coverage ability and better barrier effect than TEOS, the arsenic ions will not diffuse into the collar region of the deep trench. Furthermore, it has to be noted that the method of the present invention forms a recess in the pad oxide layer and fills silicon nitride into the recess as a passivation layer, such that the problem of the deep trench enlargement is prevented.
- Those skilled in the art will readily observe that numerous modifications and alterations of the device may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (12)
1. A method for forming a deep trench capacitor buried plate comprising:
providing a substrate having a pad oxide layer and a pad nitride layer thereon, the pad oxide layer and the pad nitride layer having at least an opening;
performing a dry etching process for forming a deep trench in the substrate via the opening;
depositing a doped silicate glass film on an inner wall of the deep trench;
filling a sacrificial layer into the deep trench;
etching back the sacrificial layer for exposing parts of the doped silicate glass film;
removing the exposed doped silicate glass film;
removing the remaining sacrificial layer;
depositing a silicon nitride layer on the inner wall of the deep trench;
performing a thermal process for forming a doped region at a bottom of the trench;
removing the silicon nitride layer; and
removing the doped silicate glass film;
wherein the silicon nitride layer serves as a barrier layer for preventing ions of the doped silicate glass film from diffusing into a collar region of the deep trench.
2. The method of claim 1 wherein the doped silicate glass film is an arsenic silicate glass (ASG) film.
3. The method of claim 2 wherein the arsenic silicate glass film is formed by a chemical vapor deposition (CVD) process.
4. The method of claim 1 wherein the silicon nitride layer is formed by a chemical vapor deposition process.
5. The method of claim 1 wherein the doped silicate glass film is removed by an anisotropic etching process.
6. The method of claim 1 wherein the silicon nitride layer is removed by an anisotropic etching process.
7. A method for forming a deep trench capacitor buried plate comprising:
providing a substrate having a pad oxide layer and a pad nitride layer thereon, the pad oxide layer and the pad nitride layer having at least an opening;
performing a dry etching process for forming a deep trench in the substrate via the opening;
depositing a doped silicate glass film on an inner wall of the deep trench;
filling a sacrificial layer into the deep trench;
removing a portion of the sacrificial layer for exposing parts of the doped silicate glass film;
performing an etching process to remove the exposed doped silicate glass film and a portion of the pad nitride layer for forming a recess;
removing the remaining sacrificial layer;
depositing a silicon nitride layer on the inner wall of the deep trench;
performing a diffusing process for forming a doped region at a bottom of the trench;
removing the silicon nitride layer; and
removing the doped silicate glass film;
wherein the silicon nitride layer serves as a barrier layer for preventing ions of the doped silicate glass film from diffusing into a collar region of the deep trench.
8. The method of claim 7 wherein the doped silicate glass film is an arsenic silicate glass (ASG) film.
9. The method of claim 8 wherein the arsenic silicate glass film is formed by a chemical vapor deposition (CVD) process.
10. The method of claim 7 wherein the silicon nitride layer is formed by a chemical vapor deposition process.
11. The method of claim 7 wherein the etching process is an anisotropic etching process.
12. The method of claim 7 wherein the silicon nitride layer is removed by an anisotropic etching process.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/605,234 US7232718B2 (en) | 2003-09-17 | 2003-09-17 | Method for forming a deep trench capacitor buried plate |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/605,234 US7232718B2 (en) | 2003-09-17 | 2003-09-17 | Method for forming a deep trench capacitor buried plate |
Publications (2)
Publication Number | Publication Date |
---|---|
US20050059207A1 true US20050059207A1 (en) | 2005-03-17 |
US7232718B2 US7232718B2 (en) | 2007-06-19 |
Family
ID=34273189
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/605,234 Expired - Lifetime US7232718B2 (en) | 2003-09-17 | 2003-09-17 | Method for forming a deep trench capacitor buried plate |
Country Status (1)
Country | Link |
---|---|
US (1) | US7232718B2 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7232718B2 (en) * | 2003-09-17 | 2007-06-19 | Nanya Technology Corp. | Method for forming a deep trench capacitor buried plate |
US20090068834A1 (en) * | 2007-09-06 | 2009-03-12 | Hynix Semiconductor Inc. | Method of forming a contact plug of a semiconductor device |
US20110316061A1 (en) * | 2010-06-24 | 2011-12-29 | International Business Machines Corporation | Structure and method to control bottom corner threshold in an soi device |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8232162B2 (en) | 2010-09-13 | 2012-07-31 | International Business Machines Corporation | Forming implanted plates for high aspect ratio trenches using staged sacrificial layer removal |
US8299515B2 (en) | 2011-02-08 | 2012-10-30 | International Business Machines Corporation | Method of forming deep trench capacitor |
Citations (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5482883A (en) * | 1993-12-01 | 1996-01-09 | International Business Machines Corporation | Method for fabricating low leakage substrate plate trench DRAM cells and devices formed thereby |
US6034390A (en) * | 1999-06-25 | 2000-03-07 | Infineon Technologies North America Corp. | Multi-bit trench capacitor |
US6310375B1 (en) * | 1998-04-06 | 2001-10-30 | Siemens Aktiengesellschaft | Trench capacitor with isolation collar and corresponding manufacturing method |
US6316310B1 (en) * | 1998-11-26 | 2001-11-13 | Siemens Microelectronics Limited | Method of forming a buried plate |
US20020016035A1 (en) * | 2000-07-27 | 2002-02-07 | Promos Technologies, Inc. | Method for making deep trench capacitors for DRAMs with reduced faceting at the substrate edge and providing a more uniform pad Si3N4 layer across the substrate |
US6362040B1 (en) * | 2000-02-09 | 2002-03-26 | Infineon Technologies Ag | Reduction of orientation dependent oxidation for vertical sidewalls of semiconductor substrates |
US20020064913A1 (en) * | 2000-10-12 | 2002-05-30 | Adkisson James W. | Embedded dram on silicon-on-insulator substrate |
US20020089007A1 (en) * | 2001-01-10 | 2002-07-11 | Ramachandra Divakaruni | Vertical mosfet |
US20020090780A1 (en) * | 2001-01-10 | 2002-07-11 | Ramachandra Divakaruni | Vertical MOSFET |
US6486024B1 (en) * | 2000-05-24 | 2002-11-26 | Infineon Technologies Ag | Integrated circuit trench device with a dielectric collar stack, and method of forming thereof |
US20030045068A1 (en) * | 2001-08-31 | 2003-03-06 | Martin Gutsche | Method of fabricating a trench-structure capacitor device |
US6544856B2 (en) * | 2000-06-13 | 2003-04-08 | Infineon Technologies Ag | Method for increasing the trench capacitance |
US6605838B1 (en) * | 2002-09-30 | 2003-08-12 | International Business Machines Corporation | Process flow for thick isolation collar with reduced length |
US6638815B1 (en) * | 2002-10-25 | 2003-10-28 | International Business Machines Corporation | Formation of self-aligned vertical connector |
US6667503B2 (en) * | 2001-03-23 | 2003-12-23 | Kabushiki Kaisha Toshiba | Semiconductor trench capacitor |
US20040016951A1 (en) * | 2002-06-13 | 2004-01-29 | Ichiro Mizushima | Semiconductor device and manufacturing method thereof |
US20040048441A1 (en) * | 2002-09-10 | 2004-03-11 | International Business Machines Corporation | Vertical hard mask |
US20040219747A1 (en) * | 2003-04-29 | 2004-11-04 | Nanya Technology Corporation | Method for forming vertical transistor and trench capacitor |
US6821844B2 (en) * | 2003-04-10 | 2004-11-23 | Nanya Technology Corporation | Collar dielectric process for reducing a top width of a deep trench |
US20050009268A1 (en) * | 2003-06-25 | 2005-01-13 | International Business Machines Corporation | Method for forming buried plate of trench capacitor |
US6861312B2 (en) * | 2001-08-31 | 2005-03-01 | Infineon Technologies Ag | Method for fabricating a trench structure |
US6872621B1 (en) * | 2003-11-06 | 2005-03-29 | Promos Technologies Inc. | Method for removal of hemispherical grained silicon in a deep trench |
US6929998B2 (en) * | 2003-04-23 | 2005-08-16 | Nanya Technology Corporation | Method for forming bottle-shaped trench |
US20050181557A1 (en) * | 2002-07-30 | 2005-08-18 | Stefan Jakschik | Method for fabricating microchips using metal oxide masks |
US6987042B2 (en) * | 2003-05-30 | 2006-01-17 | International Business Machines Corporation | Method of forming a collar using selective SiGe/Amorphous Si Etch |
US7122439B2 (en) * | 2004-11-17 | 2006-10-17 | International Business Machines Corporation | Method of fabricating a bottle trench and a bottle trench capacitor |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7232718B2 (en) * | 2003-09-17 | 2007-06-19 | Nanya Technology Corp. | Method for forming a deep trench capacitor buried plate |
-
2003
- 2003-09-17 US US10/605,234 patent/US7232718B2/en not_active Expired - Lifetime
Patent Citations (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5482883A (en) * | 1993-12-01 | 1996-01-09 | International Business Machines Corporation | Method for fabricating low leakage substrate plate trench DRAM cells and devices formed thereby |
US6310375B1 (en) * | 1998-04-06 | 2001-10-30 | Siemens Aktiengesellschaft | Trench capacitor with isolation collar and corresponding manufacturing method |
US6316310B1 (en) * | 1998-11-26 | 2001-11-13 | Siemens Microelectronics Limited | Method of forming a buried plate |
US6034390A (en) * | 1999-06-25 | 2000-03-07 | Infineon Technologies North America Corp. | Multi-bit trench capacitor |
US6362040B1 (en) * | 2000-02-09 | 2002-03-26 | Infineon Technologies Ag | Reduction of orientation dependent oxidation for vertical sidewalls of semiconductor substrates |
US6486024B1 (en) * | 2000-05-24 | 2002-11-26 | Infineon Technologies Ag | Integrated circuit trench device with a dielectric collar stack, and method of forming thereof |
US6544856B2 (en) * | 2000-06-13 | 2003-04-08 | Infineon Technologies Ag | Method for increasing the trench capacitance |
US20020016035A1 (en) * | 2000-07-27 | 2002-02-07 | Promos Technologies, Inc. | Method for making deep trench capacitors for DRAMs with reduced faceting at the substrate edge and providing a more uniform pad Si3N4 layer across the substrate |
US20020064913A1 (en) * | 2000-10-12 | 2002-05-30 | Adkisson James W. | Embedded dram on silicon-on-insulator substrate |
US20020090780A1 (en) * | 2001-01-10 | 2002-07-11 | Ramachandra Divakaruni | Vertical MOSFET |
US20020089007A1 (en) * | 2001-01-10 | 2002-07-11 | Ramachandra Divakaruni | Vertical mosfet |
US6667503B2 (en) * | 2001-03-23 | 2003-12-23 | Kabushiki Kaisha Toshiba | Semiconductor trench capacitor |
US20030045068A1 (en) * | 2001-08-31 | 2003-03-06 | Martin Gutsche | Method of fabricating a trench-structure capacitor device |
US6861312B2 (en) * | 2001-08-31 | 2005-03-01 | Infineon Technologies Ag | Method for fabricating a trench structure |
US20040016951A1 (en) * | 2002-06-13 | 2004-01-29 | Ichiro Mizushima | Semiconductor device and manufacturing method thereof |
US20050181557A1 (en) * | 2002-07-30 | 2005-08-18 | Stefan Jakschik | Method for fabricating microchips using metal oxide masks |
US20040048441A1 (en) * | 2002-09-10 | 2004-03-11 | International Business Machines Corporation | Vertical hard mask |
US6723611B2 (en) * | 2002-09-10 | 2004-04-20 | International Business Machines Corporation | Vertical hard mask |
US6605838B1 (en) * | 2002-09-30 | 2003-08-12 | International Business Machines Corporation | Process flow for thick isolation collar with reduced length |
US6638815B1 (en) * | 2002-10-25 | 2003-10-28 | International Business Machines Corporation | Formation of self-aligned vertical connector |
US6821844B2 (en) * | 2003-04-10 | 2004-11-23 | Nanya Technology Corporation | Collar dielectric process for reducing a top width of a deep trench |
US6929998B2 (en) * | 2003-04-23 | 2005-08-16 | Nanya Technology Corporation | Method for forming bottle-shaped trench |
US20040219747A1 (en) * | 2003-04-29 | 2004-11-04 | Nanya Technology Corporation | Method for forming vertical transistor and trench capacitor |
US6987042B2 (en) * | 2003-05-30 | 2006-01-17 | International Business Machines Corporation | Method of forming a collar using selective SiGe/Amorphous Si Etch |
US20050009268A1 (en) * | 2003-06-25 | 2005-01-13 | International Business Machines Corporation | Method for forming buried plate of trench capacitor |
US6872621B1 (en) * | 2003-11-06 | 2005-03-29 | Promos Technologies Inc. | Method for removal of hemispherical grained silicon in a deep trench |
US7122439B2 (en) * | 2004-11-17 | 2006-10-17 | International Business Machines Corporation | Method of fabricating a bottle trench and a bottle trench capacitor |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7232718B2 (en) * | 2003-09-17 | 2007-06-19 | Nanya Technology Corp. | Method for forming a deep trench capacitor buried plate |
US20090068834A1 (en) * | 2007-09-06 | 2009-03-12 | Hynix Semiconductor Inc. | Method of forming a contact plug of a semiconductor device |
US8143160B2 (en) * | 2007-09-06 | 2012-03-27 | Hynix Semiconductor Inc. | Method of forming a contact plug of a semiconductor device |
US20110316061A1 (en) * | 2010-06-24 | 2011-12-29 | International Business Machines Corporation | Structure and method to control bottom corner threshold in an soi device |
US9484269B2 (en) * | 2010-06-24 | 2016-11-01 | Globalfoundries Inc. | Structure and method to control bottom corner threshold in an SOI device |
Also Published As
Publication number | Publication date |
---|---|
US7232718B2 (en) | 2007-06-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6204140B1 (en) | Dynamic random access memory | |
US6359299B1 (en) | Apparatus and method for forming controlled deep trench top isolation layers | |
US7791124B2 (en) | SOI deep trench capacitor employing a non-conformal inner spacer | |
US7332392B2 (en) | Trench-capacitor DRAM device and manufacture method thereof | |
US7592229B2 (en) | Method for fabricating a recessed-gate MOS transistor device | |
US7504296B2 (en) | Semiconductor memory device and method for fabricating the same | |
US20060127680A1 (en) | Multi-layer hard mask structure for etching deep trench in substrate | |
US8003488B2 (en) | Shallow trench isolation structure compatible with SOI embedded DRAM | |
US20060228864A1 (en) | Semiconductor devices having a bottle-shaped deep trench capacitor and methods for making the same using Epi-Si growth process | |
US7094659B2 (en) | Method of forming deep trench capacitors | |
US7232718B2 (en) | Method for forming a deep trench capacitor buried plate | |
US7241659B2 (en) | Volatile memory devices and methods for forming same | |
US7553737B2 (en) | Method for fabricating recessed-gate MOS transistor device | |
US20070218612A1 (en) | Method for fabricating a recessed-gate mos transistor device | |
US8835280B1 (en) | Semiconductor device and method for manufacturing the same | |
US6964898B1 (en) | Method for fabricating deep trench capacitor | |
US6917064B2 (en) | Trench capacitor and a method for manufacturing the same | |
JP2002026022A (en) | Method of manufacturing semiconductor device and semiconductor device | |
US7557012B2 (en) | Method for forming surface strap | |
US6762099B1 (en) | Method for fabricating buried strap out-diffusions of vertical transistor | |
US6797562B2 (en) | Method for manufacturing a buried strap contact in a memory cell | |
US7094658B2 (en) | 3-stage method for forming deep trench structure and deep trench capacitor | |
JP2008016636A (en) | Semiconductor device and manufacturing method thereof | |
EP0962972A1 (en) | DRAM trench capacitor and method of fabricating the same | |
US7696075B2 (en) | Method of fabricating semiconductor device having a recess channel structure therein |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NANYA TECHNOLOGY CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHANG, CHIH-HAN;HO, HSIN-JUNG;WU, CHANG-RONG;AND OTHERS;REEL/FRAME:013983/0715 Effective date: 20030915 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |