US20040135269A1 - Interconnect substrate, semiconductor device, methods of manufacturing the same, circuit board, and electronic equipment - Google Patents
Interconnect substrate, semiconductor device, methods of manufacturing the same, circuit board, and electronic equipment Download PDFInfo
- Publication number
- US20040135269A1 US20040135269A1 US10/624,680 US62468003A US2004135269A1 US 20040135269 A1 US20040135269 A1 US 20040135269A1 US 62468003 A US62468003 A US 62468003A US 2004135269 A1 US2004135269 A1 US 2004135269A1
- Authority
- US
- United States
- Prior art keywords
- conductive layer
- manufacturing
- semiconductor device
- layer
- insulating layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims description 316
- 239000000758 substrate Substances 0.000 title claims description 236
- 238000004519 manufacturing process Methods 0.000 title claims description 201
- 238000000034 method Methods 0.000 title claims description 34
- 238000007599 discharging Methods 0.000 claims abstract description 70
- 239000002904 solvent Substances 0.000 claims abstract description 70
- 239000010419 fine particle Substances 0.000 claims abstract description 68
- 239000004020 conductor Substances 0.000 claims abstract description 38
- 239000011810 insulating material Substances 0.000 claims abstract description 37
- 239000011347 resin Substances 0.000 claims description 26
- 229920005989 resin Polymers 0.000 claims description 26
- 239000000463 material Substances 0.000 claims description 24
- 239000003990 capacitor Substances 0.000 claims description 9
- 239000010410 layer Substances 0.000 description 558
- 239000002184 metal Substances 0.000 description 15
- 229910052751 metal Inorganic materials 0.000 description 15
- 230000015572 biosynthetic process Effects 0.000 description 12
- 229910000679 solder Inorganic materials 0.000 description 12
- 239000000945 filler Substances 0.000 description 7
- LYCAIKOWRPUZTN-UHFFFAOYSA-N Ethylene glycol Chemical compound OCCO LYCAIKOWRPUZTN-UHFFFAOYSA-N 0.000 description 6
- PEDCQBHIVMGVHV-UHFFFAOYSA-N Glycerine Chemical compound OCC(O)CO PEDCQBHIVMGVHV-UHFFFAOYSA-N 0.000 description 6
- MTHSVFCYNBDYFN-UHFFFAOYSA-N diethylene glycol Chemical compound OCCOCCO MTHSVFCYNBDYFN-UHFFFAOYSA-N 0.000 description 6
- 230000000694 effects Effects 0.000 description 6
- 239000012530 fluid Substances 0.000 description 5
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 5
- 229910052737 gold Inorganic materials 0.000 description 5
- 239000010931 gold Substances 0.000 description 5
- 229910052709 silver Inorganic materials 0.000 description 5
- 239000004332 silver Substances 0.000 description 5
- 239000000853 adhesive Substances 0.000 description 4
- 230000001070 adhesive effect Effects 0.000 description 4
- 229920001721 polyimide Polymers 0.000 description 4
- 238000005245 sintering Methods 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- 239000004642 Polyimide Substances 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 239000011521 glass Substances 0.000 description 3
- 238000007747 plating Methods 0.000 description 3
- FPZWZCWUIYYYBU-UHFFFAOYSA-N 2-(2-ethoxyethoxy)ethyl acetate Chemical compound CCOCCOCCOC(C)=O FPZWZCWUIYYYBU-UHFFFAOYSA-N 0.000 description 2
- XDTMQSROBMDMFD-UHFFFAOYSA-N Cyclohexane Chemical compound C1CCCCC1 XDTMQSROBMDMFD-UHFFFAOYSA-N 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 150000004703 alkoxides Chemical class 0.000 description 2
- 239000011230 binding agent Substances 0.000 description 2
- 239000000919 ceramic Substances 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 2
- 238000007796 conventional method Methods 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 230000000994 depressogenic effect Effects 0.000 description 2
- 239000003822 epoxy resin Substances 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 239000011159 matrix material Substances 0.000 description 2
- 229920000647 polyepoxide Polymers 0.000 description 2
- 229920001709 polysilazane Polymers 0.000 description 2
- 239000000843 powder Substances 0.000 description 2
- LLHKCFNBLRBOGN-UHFFFAOYSA-N propylene glycol methyl ether acetate Chemical compound COCC(C)OC(C)=O LLHKCFNBLRBOGN-UHFFFAOYSA-N 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 239000000080 wetting agent Substances 0.000 description 2
- 229910019878 Cr3Si Inorganic materials 0.000 description 1
- 229910018487 Ni—Cr Inorganic materials 0.000 description 1
- 229910020294 Pb(Zr,Ti)O3 Inorganic materials 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- 229910002370 SrTiO3 Inorganic materials 0.000 description 1
- 229910004217 TaSi2 Inorganic materials 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 229910002113 barium titanate Inorganic materials 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 239000011889 copper foil Substances 0.000 description 1
- 229910052593 corundum Inorganic materials 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- MDEGNXJQYYHASU-UHFFFAOYSA-N dioxosilane gold Chemical compound [Au].O=[Si]=O MDEGNXJQYYHASU-UHFFFAOYSA-N 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- -1 for example) Substances 0.000 description 1
- 230000008774 maternal effect Effects 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 239000009719 polyimide resin Substances 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
- 229910001845 yogo sapphire Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4857—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4867—Applying pastes or inks, e.g. screen printing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/13—Mountings, e.g. non-detachable insulating substrates characterised by the shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L24/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/4664—Adding a circuit layer by thick film methods, e.g. printing techniques or by other techniques for making conductive patterns by using pastes, inks or powders
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/4682—Manufacture of core-less build-up multilayer circuits on a temporary carrier or on a metal foil
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68345—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during the manufacture of self supporting substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/20—Structure, shape, material or disposition of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/24221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/24225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/24227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the HDI interconnect not connecting to the same level of the item at which the semiconductor or solid-state body is mounted, e.g. the semiconductor or solid-state body being mounted in a cavity or on a protrusion of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73267—Layer and HDI connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
- H01L2224/76—Apparatus for connecting with build-up interconnects
- H01L2224/7615—Means for depositing
- H01L2224/76151—Means for direct writing
- H01L2224/76155—Jetting means, e.g. ink jet
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/821—Forming a build-up interconnect
- H01L2224/82101—Forming a build-up interconnect by additive methods, e.g. direct writing
- H01L2224/82102—Forming a build-up interconnect by additive methods, e.g. direct writing using jetting, e.g. ink jet
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92244—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01004—Beryllium [Be]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01024—Chromium [Cr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01027—Cobalt [Co]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0104—Zirconium [Zr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01073—Tantalum [Ta]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
- H01L2924/15155—Shape the die mounting substrate comprising a recess for hosting the device the shape of the recess being other than a cuboid
- H01L2924/15157—Top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/15165—Monolayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2924/15787—Ceramics, e.g. crystalline carbides, nitrides or oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2924/15788—Glasses, e.g. amorphous oxides, nitrides or fluorides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19043—Component type being a resistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30105—Capacitance
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/182—Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
- H05K1/183—Components mounted in and supported by recessed areas of the printed circuit board
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/01—Tools for processing; Objects used during processing
- H05K2203/0104—Tools for processing; Objects used during processing for patterning or coating
- H05K2203/013—Inkjet printing, e.g. for printing insulating material or resist
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/01—Tools for processing; Objects used during processing
- H05K2203/0147—Carriers and holders
- H05K2203/016—Temporary inorganic, non-metallic carrier, e.g. for processing or transferring
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/12—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using thick film techniques, e.g. printing techniques to apply the conductive material or similar techniques for applying conductive paste or ink patterns
- H05K3/1241—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using thick film techniques, e.g. printing techniques to apply the conductive material or similar techniques for applying conductive paste or ink patterns by ink-jet printing or drawing by dispensing
- H05K3/125—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using thick film techniques, e.g. printing techniques to apply the conductive material or similar techniques for applying conductive paste or ink patterns by ink-jet printing or drawing by dispensing by ink-jet printing
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/20—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
- H05K3/207—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern using a prefabricated paste pattern, ink pattern or powder pattern
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4697—Manufacturing multilayer circuits having cavities, e.g. for mounting components
Definitions
- the present invention relates to an interconnect substrate, a semiconductor device, methods of manufacturing the same, a circuit board and electronic equipment.
- a multilayer substrate has been used in the case where a high-density interconnect structure is necessary.
- a multilayer substrate has been used as an interposer in a package capable of high density mounting such as ball grid array (BGA) and chip scale/size package (CSP).
- BGA ball grid array
- CSP chip scale/size package
- As a conventional method of manufacturing a multilayer substrate there is known a method of stacking substrates having an interconnect pattern formed by etching copper foil, and electrically connecting the upper and lower interconnect patterns by forming via holes in the substrates and filling or plating the via holes with a conductive material.
- a method of manufacturing an interconnect substrate according to one aspect of the present invention comprises:
- each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material
- the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- a method of manufacturing a semiconductor device according to another aspect of the present invention comprises:
- the manufacturing of an interconnect substrate including:
- each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material
- the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- a method of manufacturing a semiconductor device comprises:
- each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material
- the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- a method of manufacturing a semiconductor device comprises:
- each of the first and second conducive layers is formed by discharging drops of a solvent containing fine particles of a conductive material
- the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- a method of manufacturing a semiconductor device comprises:
- each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material
- the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- a substrate including a depression section
- a second conductive layer at least a part of the second conductive layer being disposed on the insulating layer over the first conductive layer;
- a first conductive layer formed over the substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
- an insulating layer at least a part of the insulating layer being disposed on the first conductive layer
- a second conductive layer at least a part of the second conductive layer being disposed on the insulating layer over the first conductive layer.
- a second substrate having a shape which avoids the semiconductor chip and being attached to the first substrate
- a second conductive layer at least a part of the second conductive layer being disposed on the insulating layer over the fit conductive layer.
- FIG. 1 is a view illustrating a method of manufacturing an interconnect substrate according to a first embodiment to which the present invention is applied.
- FIGS. 2A and 2B are views illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIGS. 3A and 3B are views illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIG. 4 is a view illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIG. 5 is a view illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIG. 7 is a view illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIGS. 9A and 9B are views illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIG. 11 is a view illustrating a method of manufacturing a semiconductor device according to the first embodiment to which the present invention is applied.
- FIG. 12 is a view illustrating a method of manufacturing a semiconductor device according to the first embodiment to which the present invention is applied.
- FIG. 13 is a view illustrating an interconnect substrate according to a second embodiment to which the present invention is applied.
- FIG. 14 is a view illustrating a semiconductor device according to the second embodiment to which the present invention is applied.
- FIGS. 15A and 15B are views illustrating a method of manufacturing an interconnect substrate according to the second embodiment to which the present invention is applied.
- FIGS. 16A and 16B are views illustrating a method of manufacturing an interconnect substrate according to the second embodiment to which the present invention is applied.
- FIGS. 17A and 17B are views illustrating a method of manufacturing an interconnect substrate according to the second embodiment to which the present invention is applied.
- FIGS. 18A and 18B art views illustrating a method of manufacturing an interconnect substrate according to the second embodiment to which the present invention is applied.
- FIG. 19 is a view illustrating a method of manufacturing an interconnect substrate according to the second embodiment to which the present invention is applied.
- FIG. 20 is a view illustrating a method of manufacturing an interconnect substrate according to the second embodiment to which the present invention is applied.
- FIGS. 21A to 21 C are views illustrating a method of manufacturing a semiconductor device according to a third embodiment to which the present invention is applied.
- FIGS. 22A to 22 C are views illustrating a method of manufacturing a semiconductor device according to a fourth embodiment to which the present invention is applied.
- FIG. 23 is a view illustrating an interconnect substrate according to a fifth embodiment to which the present invention is applied.
- FIG. 24 is a view illustrating a semiconductor device according to the fifth embodiment to which the present invention is applied.
- FIGS. 25A and 25B are views illustrating a method of manufacturing an interconnect substrate according to a sixth embodiment to which the present invention is applied.
- FIGS. 26A to 26 C are views illustrating a method of manufacturing a semiconductor device according to a seventh embodiment to which the present invention is applied.
- FIGS. 27A and 27B an views illustrating a method of manufacturing an electronic component according to an eighth embodiment to which the present invention is applied.
- FIG. 28 is a view showing a circuit board on which a semiconductor device according to an embodiment to which the present invention is applied is mounted.
- FIG. 29 is a view showing electronic equipment including a semiconductor device according to an embodiment to which the present invention is applied.
- FIG. 30 is a view showing another piece of electronic equipment including a semiconductor device according to an embodiment to which the present invention is applied.
- An objective of embodiments of the present invention is to achieve reduction of cost, an increase in density of an interconnect structure, an increase in reliability, and an increase in the degrees of Whom of manufacture for an interconnect substrate, a semiconductor device, methods of manufacturing the same, a circuit board, and electronic equipment.
- a method of manufacturing an interconnect substrate according to one embodiment of the present invention comprises:
- each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material
- the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- the second conductive layer may be, formed so that a part of the second conductive layer is electrically connected with a part of the first conductive layer.
- the insulating layer may be formed on the first conductive layer and in a region adjacent to the first conductive layer.
- the insulating layer may be formed of a plurality of layers
- a lower layer of the insulating layer may be formed in a region adjacent to a region in which the first conductive layer is formed, and
- an upper layer of the insulating layer may be formed on the first conductive layer and the lower layer of the insulating layer.
- the first conductive layer may be formed after forming the lower layer of the insulating layer.
- This method of manufacturing an interconnect substrate may further comprise forming one or more posts on the first conductive layer by discharging drops of a solvent containing fine particles of a conductive material,
- the insulating layer may be formed to avoid a region in which the posts are formed.
- the insulating layer may be formed so that a height of an upper surface of the insulating layer is substantially equal to a height of an upper surface of at least one of the posts.
- the second conductive layer may be formed to pass over at least one of the posts.
- the second conductive layer may be formed to avoid at least one of the posts.
- This method of manufacturing an interconnect substrate may further comprise:
- the third conductive layer may be formed by discharging drops of a solvent containing fine particles of a conductive material
- the second insulating layer may be formed by discharging drops of a solvent containing fine particles of an insulating maternal.
- the second insulating layer may be formed to avoid a region in which at least one of the posts is formed
- the third conductive layer may be formed to pass over at least one of the posts.
- At least one of the posts may be formed by a plurality of steps.
- This method of manufacturing an interconnect substrate may further comprise forming one or more electronic components
- each of a plurality of components forming one of the electronic components may be formed by discharging drops of a solvent containing fine particles of a material.
- each of the electronic components may be one of a capacitor, a resistor, a diode, and a transistor.
- At least one of the electronic components may be formed on a surface on which the first conductive layer is formed.
- At least one of the electronic components may be formed on the insulating layer.
- At least one of the electronic components may be formed on the second insulating layer.
- the first conductive layer may be formed on a substrate.
- the substrate may include a depression section
- the first conductive layer may be formed to pass through the depression section.
- At least a top surface of the substrate may be formed of an insulating material.
- the substrate may include an insulating section and a conductive section which is formed through the insulating section, and
- the first conductive layer may be formed over the insulating section and the conductive section so that the first conductive layer is electrically connected with the conductive section.
- This method of manufacturing an interconnect substrate may further comprise removing the substrate from the first conductive layer.
- a method of manufacturing a semiconductor device according to another embodiment of the present invention comprises:
- the manufacturing of an interconnect substrate including:
- each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material
- the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- the interconnect substrate may be manufactured with a part of the first conductive layer being exposed, and
- the exposed part of the first conductive layer may be electrically connected with the semiconductor chip.
- a conductive layer other than the first and second conductive layers may be electrically connected with the semiconductor chip.
- the first conductive layer may be formed over a substrate
- the substrate may include a depression section
- the first conductive layer may be formed to pass through the depression section
- the semiconductor chip may be mounted in the depression section.
- the substrate may include an insulating section and a conductive section which is formed through the insulating section, and
- the first conductive layer may be formed over the insulating section and the conductive section so that the first conductive layer is electrically connected with the conductive section.
- This method of manufacturing a semiconductor device may further comprise removing the substrate from the first conductive layer.
- a method of manufacturing a semiconductor device according to a further embodiment of the present invention comprises:
- each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material
- the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- the substrate may include a depression section
- the semiconductor chip may be mounted in the depression section.
- This method of manufacturing a semiconductor device may further comprise forming a resin layer by fig the depression section in which the semiconductor chip is mounted with a resin,
- the first conductive layer may be formed to pass over the resin layer.
- a method of manufacturing a semiconductor device according to still another embodiment of the present invention comprises:
- each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material
- the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- the second substrate may have a coefficient of thermal expansion closer to a coefficient of thermal expansion of the semiconductor chip than a coefficient of thermal expansion of the first substrate.
- a method of manufacturing a semiconductor device according to a still further embodiment of the present invention comprises:
- each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material
- the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- the second conductive layer may be formed so that a part of the second conductive layer is electrically connected with a part of the first conductive layer.
- the insulating layer may be formed on the first conductive layer and in a region adjacent to the first conductive layer.
- the insulating layer may be formed of a plurality of layers, a lower layer of the insulating layer may be formed in a region adjacent to a region in which the first conductive layer is formed, and an upper layer of the insulating layer may be formed on the first conductive layer and the lower layer of the insulating layer.
- the lower layer of the insulating layer may be formed after forming the first conductive layer.
- the first conductive layer may be formed after forming the lower layer of the insulating layer.
- This method of manufacturing a semiconductor device may further comprise forming one or more posts on the first conductive layer by discharging drops of a solvent containing fine particles of a conductive material,
- the insulating layer may be formed to avoid a region in which the posts are formed.
- the insulating layer may be formed so that a height of an upper surface of the insulating layer is substantially equal to a height of an upper surface of at least one of the posts.
- the second conductive; layer may be formed to pass over at least one of the posts.
- the second conductive layer may be formed to avoid at least one of the posts.
- This method of manufacturing a semiconductor device may further compose:
- the third conductive layer may be formed by discharging drops of a solvent containing fine particles of a conductive material
- the second insulating layer may be formed by discharging drops of a solvent containing fine particles of an insulating material.
- the second insulating layer may be formed to avoid a region kin which at least one of the posts is formed
- the third conductive layer may be formed to pass over at least one of the posts.
- At least one of the posts may be formed by a plurality of steps.
- his method of manufacturing a semiconductor device may further comprise forming one or more electronic components
- each of a plurality of components forming one of the electronic components may be formed by discharging drops of a solvent containing fine particles of a material.
- each of the electronic components may be one of a capacitor, a resistor, a diode, and a transistor.
- At least one of the electronic components may be formed on a surface on which the first conductive layer is formed.
- At least one of the electronic components may be formed on the insulating layer.
- At least one of the electronic components may be formed on the second insulating layer.
- An interconnect substrate according to yet another embodiment of the present invention is manufactured by any of the above methods.
- a semiconductor device according to a yet further embodiment of the present invention is manufactured by any of the above methods.
- a semiconductor device according to a yet further embodiment of the present invention comprises:
- a substrate including a depression section
- an insulating layer at least a part of the insulating layer being disposed on the first conductive layer
- a second conductive layer at least a part of the second conductive layer being disposed on the insulating layer over the first conductive layer;
- the semiconductor chip may be electrically connected with the first conductive layer.
- the semiconductor chip may be electrically connected with a conductive layer other than the first and second conductive layers.
- a substrate including a depression section
- a first conductive layer formed over the substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
- an insulating layer at least a part of the insulating layer being disposed on the first conductive layer
- a second conductive layer at least a part of the second conductive layer being disposed on the insulating layer over the first conductive layer.
- This semiconductor device may further comprise a resin layer formed in the depression section in which the semiconductor chip is mounted,
- the first conductive layer may be formed to pass over the resin layer.
- a semiconductor device according to a yet fitter embodiment of the present invention comprises:
- a second substrate having a shape which avoids the semiconductor chip and being attached to the first substrate
- a first conductive layer which is formed over the second substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
- an insulating layer at least a part of the insulating layer being disposed on the first conductive layer
- a second conductive layer at least a part of the second conductive layer being disposed on the insulating layer over the first conductive layer.
- the second substrate may have a coefficient of thermal expansion closer to a coefficient of thermal expansion of the semiconductor chip than that of the first substrate.
- a circuit board according to a yet further embodiment of the present invention is equipped with any of the above semiconductor devices.
- Electronic equipment according to a yet hither embodiment of the present invention comprises the any of above semiconductor devices.
- FIGS. 1 to 10 B are views illustrating a method of manufacturing an interconnect, substrate according to a first embodiment of the present invention.
- a substrate 10 is provided as shown in FIG. 1.
- the shape of the substrate 10 is not limited to that of a plate (rectangular plate, for example) insofar as the substrate 10 can support a product placed or formed on the substrate 10 .
- the substrate 10 may be formed of an insulating material (resin such as a polyimide or glass, for example), a conductor (metal such as copper, for example), or a semiconductor;
- the substrate 10 may be a radiator (heat sink, for example) formed of a heat radiating material such as a metal.
- the substrate 10 is formed of a conductor
- at least the surface of the substrate 10 may be formed of an insulating film 12 .
- the insulating film 12 may be formed by applying a resin such as a polyimide and sintering the resin at about 200-600° C. for about 1 to 5 hours.
- a depression section 14 may be formed in the substrate 10 .
- the shapes of the opening and the bottom of the depression section 14 may be rectangular.
- the inner wall surface of the depression section 14 may be inclined with respect to the upper side (surface surrounding the depression section 14 ) of the substrate 10 or the bottom of the depression section 14 .
- the inner wall surface of the depression section 14 may be a tapered surface.
- a connection section 16 which connects the inner wall surface of the depression section 14 with the upper side (surface surrounding the depression section 14 ) of the substrate 10 may be a curved surface (protruding surface),
- a connection section 18 which connects the inner wall surface of the depression section 14 with the bottom of the depression section 14 may be a curved surface (depressed surface). If the connection sections 16 and 18 have such shapes, occurrence of breakage of a first conductive layer 20 which passes over the connection sections 16 and 18 is reduced.
- the depression section 14 may be formed to have a depth of about 0.5 to several millimeters by etching, cutting, a stamping.
- the insulating film 12 may be formed on either the entire surface of the depression section 14 (inner wall surface and bottom of the depression section 14 ), or formed only on, a part of the depression section 14 (region in which the first conductive layer 20 is formed).
- the insulating film 12 maybe formed on the entire area of the upper side of the substrate 10 (surface surrounding the depression section 14 ), or formed only on a part of the upper side of the substrate 10 (region in which the fir conductive layer 20 is formed).
- the first conductive layer (interconnect pattern including a plurality of lines, for example) 20 is formed.
- the first conductive layer 20 is formed on the substrate 10 .
- the first conductive layer 20 may be formed to pass through the depression section 14 .
- the first conductive layer 20 is formed by discharging drops of a solvent containing fine particles of a conductive material (metal such as gold, silver, or copper, for example).
- An ink-jet method or a Bubble Jet (registered trademark) method may be used.
- a solvent containing fine particles of gold “Perfect Gold” (manufactured by Vacuum Metallurgical Co., Ltd.) may be used.
- the first conductive layer 20 may be formed by sintering the discharged solvent containing fine particles of a conductive material at about 200 to 600° C. for about 1 to 5 hours.
- An insulating layer 26 (see FIG. 3B) is formed.
- the insulating layer 26 is formed by discharging drops of a solvent containing fine particles of an insulating material (resin such as a polyimide, for example).
- a solvent containing fine particles of an insulating material for example, an inkjet method or a Bubble Jet (registered trademark) method may be used.
- the insulating layer 26 may be formed by a plurality of layers (lower layer 22 and upper layer 24 , for example). In this case, a solvent containing fine particles of an insulating material may be discharged a plurality of times.
- the insulating layer 26 may be formed by sintering a discharged solvent containing fine particles of an insulating material at about 200 to 600° C. for about 1 to 5 hours. The sintering may be performed each time the lower layer 22 and the upper layer 24 are formed.
- the lower layer 22 may be formed in a region adjacent to a region in which the first conductive layer 20 is formed.
- the lower layer 22 may be formed after forming the fist conductive layer 20 .
- the lower layer 22 may be formed to avoid the upper side of the first conductive layer 20 .
- the lower layer 22 may be formed to avoid the region in which the first conductive layer 20 is formed, and the first conductive layer 20 may be formed in the region in which the lower layer 22 is not formed.
- the lower layer 22 may be formed so that the upper side of the lower layer 22 has a height equal to the height of the upper side of the first conductive layer 20 .
- the lower layer 22 may be formed so that the height of the upper side of the lower layer 22 differs from the height of the upper side of the first conductive layer 20 .
- the upper layer 24 may be formed on the first conductive layer 20 and the lower layer 22 .
- the upper layer 24 may be formed after forming the first conductive layer 20 and the lower layer 22 .
- the lower layer 22 may be formed first, and a part of the upper layer 24 may be formed on the lower layer 22 so as to avoid the first conductive layer 20 .
- the first conductive layer 20 may be formed, and the remaining portion of the upper layer 24 may be formed on the first conductive layer 20 .
- the insulating layer 26 is formed in this manner so that at least a part (upper layer 24 , for example) of the insulating layer 26 is disposed on the first conductive layer 20 .
- the insulating layer 26 may be formed to avoid a part of the first conductive layer 20 .
- the insulating layer 26 may be formed on the first conductive layer 20 and in the region adjacent to the first conductive layer 20 .
- the insulating layer 26 may cover the surface of the first conductive layer 20 (surface excluding the contact area between the first conductive layer 20 and the substrate 10 , an area in which a post 30 is formed, and an electrical connection section with a semiconductor chip 80 (see FIG. 11), for example).
- the insulating layer 26 may be formed to avoid a region in which a semiconductor chip is mounted (at least a part of the bottom of the depression section 14 , for example).
- the insulating layer 26 is formed by a plurality of layers (a plurality of processes).
- the insulating layer 26 may be formed by a single layer (single process).
- the insulating layer 26 may be formed so that at least a part of the insulating layer 26 is disposed on the first conductive layer 20 .
- At least one post 30 may be formed on the first conductive layer 20 .
- the post 30 is a section which electrically connects upper and lower conductive layers.
- the post 30 may be larger than the first conductive layer 20 insofar as a part of the post 30 is placed on the first conductive layer 20 .
- the post 30 is formed by discharging drops of a solvent containing fine particles of a conductive material.
- the insulating layer 26 is formed to avoid a region in which the post 30 is formed.
- the insulating layer 26 (upper layer 24 , for example) may be formed so that the height of the upper surface of the insulating layer 26 is almost equal to the height of the upper side of at least one post 30 .
- the insulating layer 26 may be formed after forming the post 30 on the first conductive layer 20 .
- the post 30 may be formed on the first conductive layer 20 after forming at least a part (lower layer 22 , for example) of the insulating layer 26 .
- the post 30 shown in FIG. 3A consists only of a post 31 formed on the first conductive layer 20 .
- the post 30 shown in FIG. 5 consists of the post 31 formed on the first conductive layer 20 (see FIG. 3A), a post 32 formed on the post 31 (see FIG. 4), and a post 33 formed on the post 32 .
- the post 30 shown in FIG. 7 consists of the post 31 formed on the first conductive layer 20 (see FIG. 3A), the post 32 formed on the post 31 (see FIG. 4), the post 33 formed on the post 32 (see FIG. 5), a post 34 formed on the post 33 (see FIG. 6), and a post 35 formed on the post 34 .
- the post 30 may be formed of a single layer or a plurality of layers.
- Each of the posts 31 , 32 , 33 , 34 , and 35 which makes up the post 30 may be formed by discharging drops of a solvent containing fine particles of a conductive material.
- the posts 31 , 32 , 33 , 34 , and 35 may be sequentially formed. Specifically, at least one post 30 may be formed by a plurality of steps.
- a second conductive layer (interconnect pattern including a plurality of lines, for example) 40 is formed.
- the second conductive layer 40 is formed so that a part of the second conductive layer 40 is disposed on the insulating layer 26 over the first conductive layer 20 .
- the details of the first conductive layer 20 are applied to the second conductive layer 40 .
- the second conductive layer 40 may be formed so that a part of the second conductive layer 40 is electrically connected with a part of the first conductive layer 20 .
- the second conductive layer 40 may be formed to pass over at least one post 30 (post 30 consisting only of the post 31 , for example).
- the fist and second conductive layers 20 and 40 are electrically insulated from each other by the insulating layer 26 in the area other than the post 30 .
- the second conductive layer 40 may be formed to avoid at least one post 31 (post 31 on which the post 32 is formed (see FIG. 3A) in more detail).
- the first and second conductive layers 20 and 40 and the insulating layer 26 are formed by discharging drops, an increase in density of the interconnect structure can be achieved at low cost, whereby reliability and the degrees of freedom of manufacture can be increased.
- a second insulating layer 46 may be formed so that at least a part of the second insulating layer 46 is disposed on the second conductive layer 40 .
- the second insulating layer 46 may be formed to avoid a part of the second conductive layer 40 .
- the details of the insulating layer (first insulating layer) 26 are applied to the second insulating layer 46 .
- the second insulating layer 46 may be formed by a lower layer 42 shown in FIG. 4 and an upper layer 44 shown in FIG. 5.
- the details of the lower layer 22 and the upper layer 24 are applied to the lower layer 42 and the upper layer 44 .
- the second insulating layer 46 may be formed to avoid a region in which the semiconductor chip 80 (see FIG. 11) is mounted (at least a part of the bottom of the depression section 14 , for example).
- the post 32 may be formed on any of the posts 31 shown in FIG. 3A.
- the second insulating layer 46 is formed to avoid a region in which at least one post 32 is formed.
- the post 33 may be formed on the post 32 .
- a post 50 (see FIG. 9) may be formed on the second conductive layer 40 .
- the post 50 may consist of a post 51 shown in FIG. 5 formed on the second conductive layer 40 and posts 52 to 55 shown in FIGS. 6 to 9 A formed on the post 51 .
- the details of the post 30 are applied to the post 50 .
- a third conductive layer 60 may be formed so that at least a part of the third conductive layer 66 is disposed on the second insulating layer 46 over the second conductive layer 40 .
- the details of the first conductive layer 20 are applied to the third conductive layer 60 .
- the third conductive layer 60 may be formed so that a part of the third conductive layer 60 is electrically connected with a part of the first conductive layer 20 or the second conductive layer 40 .
- the third conductive layer 60 may be formed to pass over at least one post 30 (post 30 consisting of the posts 31 , 32 , and 33 , for example).
- the third conductive layer 60 may be formed to pass over at least one post 51 (this example is not illustrated). This allows a part of the second conductive layer 40 to be electrically connected with a part of the third conductive layer 60 through the post 51 .
- the first and second conductive layers 20 and 40 are electrically insulated from the third conductive section 60 by the second insulating layer 46 in the area other than the posts 30 and 51 .
- the third conductive layer 60 may be formed to avoid at least one post 34 and at least one post 52 .
- a conductive layer and an insulating layer are optionally stacked by repeating the above steps.
- an insulating layer 72 may be formed so that the upper sides of the posts 50 and 70 are exposed.
- the post 50 is formed on the second conductive layer 40 and the post 70 is formed on the conductive layer other than the second conductive layer 40 or the post (details are omitted).
- the posts 50 and 70 may be formed at positions at which external terminals are formed. The number and arrangement of the posts 50 and 70 are not limited to those shown in FIG. 9A.
- the posts 50 and 70 may be arranged in the shape of a matrix (in a plurality of rows and columns) or in the shape of an area array.
- lands 74 larger than the upper sides of the posts 50 and 70 may be formed on the posts 50 and 70 .
- the lands 74 are electrically connected with one of the conductive layers (first conductive layer 20 , for example) through the posts 50 and 70 .
- At least one land 74 is electrically connected with the conductive layer which is electrically connected with the semiconductor chip (first conductive layer 20 , for example).
- An insulating layer 76 may be formed so that at least a part of the lands 74 is exposed.
- the details of the first conductive layer 20 may be applied to the lands 74 .
- the details of the insulating layer 26 may be applied to the insulating layer 76 .
- An interconnect substrate is manufactured in this manner.
- the interconnect substrate has a configuration derived from the above description.
- a part of the first conductive layer 20 may be exposed.
- a part of the first conductive layer 20 may be exposed inside the depression section 14 of the substrate 10 .
- the exposed part of the first conductive layer 20 may be used for electrical connection with the semiconductor chip 80 .
- FIGS. 11 and 12 are views illustrating a method of manufacturing a semiconductor device.
- the semiconductor chip 80 is mounted on the above described interconnect substrate.
- the semiconductor chip 80 has a peripheral type pad arrangement in which pads are arranged on the periphery of the semiconductor chip 80 .
- the exposed part of the first conductive layer 20 may be electrically connected with the semiconductor chip 80 .
- the conductive layer other than the first conductive layer 20 (second conductive layer 40 or the conductive layer other than the first and second conductive layers 20 and 40 , for example) may be electrically connected with the semiconductor chip 80 .
- the semiconductor chip 80 may be mounted by applying face-down bonding as shown in FIG. 11, or applying face-up bonding in which the semiconductor chip 80 is electrically connected with the conductive layer through wires.
- the semiconductor chip 80 may be mounted in the depression section 14 of the substrate 10 .
- the depression section 14 in which the semiconductor chip 80 is mounted may be filled with a resin 84 such as an epoxy resin.
- a filler metal 82 such as solder (soft solder or hard solder) may be provided to the land 74 .
- the filler metal may be a solder ball or solder paste.
- a semiconductor device includes the substrate 10 in which the depression section 14 is formed.
- the first conductive layer 20 is formed to pass through the depression section 14 .
- At least a part of the insulating layer 26 is disposed on the first conductive layer 20 .
- At least a part of the second conductive layer 40 is disposed on the insulating layer 26 over the first conductive layer 20 .
- the semiconductor chip 80 is mounted in the depression section 14 .
- the semiconductor chip 80 may be electrically connected with the first conductive layer 20 .
- the semiconductor chip 80 may be electrically connected with the conductive layer other than the first and second conductive layers 20 and 40 .
- the first and second conductive layers and the insulating layers are formed by discharging drops, an increase in density of the interconnect structure can be achieved at low cost, whereby reliability and the degrees of freedom of manufacture can be increased.
- FIG. 13 is a plan view illustrating an interconnect substrate according to a second embodiment of the present invention.
- FIG. 14 is a cross-sectional view illustrating a semiconductor device using the interconnect substrate shown in FIG. 13.
- the substrate 10 described in the first embodiment is used.
- the depression section 14 is formed in the substrate 10 .
- the insulating film 12 is formed on the substrate 10 .
- the interconnect substrate shown in FIG. 13 includes a plurality of lands 100 .
- the lands 100 are formed in the uppermost layer of the interconnect substrate.
- the lands 100 may be disposed at the center (inside the depression section 14 , for example) of the interconnect substrate.
- the lands 100 are arranged in the shape of an area array (in a plurality of rows and columns (three or more rows and three or mow columns, for, example) in the shape of a matrix, for example).
- the lands 100 are bonded to a semiconductor chip 102 .
- the interconnect substrate may include lands 104 on which external terminals are formed in addition to the lands 100 bonded to the semiconductor chip 102 .
- the semiconductor device includes the semiconductor chip 102 .
- the semiconductor chip 102 has an area array type pad arrangement.
- the semiconductor chip 102 may be bonded face down to the interconnect substrate.
- Bumps may be formed on pads of the semiconductor chip 102 .
- the pads of the semiconductor chip 102 are electrically connected with the lands 100 .
- the depression section 14 is formed in the substrate 10 , and the lands 100 are formed over the bottom of the depression section 14 . Therefore, the region in which the lands 100 are formed (center of the interconnect substrate for example) is lower than the other region (end of the interconnect substrate, for example).
- the upper side (side opposite to the side on which the pads are formed) of the semiconductor chip 102 mounted on the interconnect substrate may be lower than the surface of the uppermost layer (land 104 , for example) of the interconnect substrate outside the depression section 14 .
- the semiconductor chip 102 may be covered with a resin 106 .
- the resin 106 may be provided to a depression which is formed corresponding to the depression section 14 .
- a filler metal 108 such as a solder (soft solder or hard solder) may be provided to the lands 104 .
- the filler metal may be a solder ball or solder paste.
- At least one land 104 is electrically connected with at least one land 100 .
- FIGS. 15A to 20 are views illustrating a method of manufacturing the interconnect substrate according to the second embodiment of the present invention.
- a fit conductive layer 120 is formed as shown in FIGS. 15A and 15B.
- the first conductive layer 120 may be formed on the insulating film 12 .
- the first conductive layer 120 may be the lowermost conductive layer among the conductive lays used for electrical connection.
- the first conductive layer 120 may be made up of a plurality of lines. A part (end, for example) of the line may be disposed to overlap a position at which one of the lands 100 (see FIG. 13) is formed. In more detail, a land 112 (see FIG.
- first conductive layer 120 among the plurality of lands 100 located on the inner side overlaps a pt (part 121 of the line, for example) of the first conductive layer 120 .
- the details (material, formation method, and the like) of the first conductive layer 20 described in the first embodiment are applied to the first conductive layer 120 .
- an insulating layer 126 and a post 131 are formed.
- the details (material, formation method, and the like) of the insulating layer 26 and the post 31 described in the first embodiment are applied to the insulating layer 126 and the post 131 .
- a post 141 is formed on a part (part 121 of the line shown in FIG. 15A, for example) of the first conductive layer 120 .
- the Post 141 is formed at a position corresponding to the pad of the semiconductor chip 102 (position at which the land 100 is formed).
- the post 141 may be formed only at a position corresponding to the land 112 (see FIG. 13) among the plurality of lands 100 located on the inner side.
- the details (material, formation method, and the like) of the post 141 may be the same as the details of the post 131 .
- a second conductive layer 150 is formed.
- the second conductive layer 150 is formed on the insulating layer 126 .
- the details (material, formation method, and the like) of the second conductive layer 40 described in the first embodiment are applied to the second conductive layer 150 .
- a part (end, for example) 151 of one of the plurality of lines which make up the second conductive layer 150 may be disposed at a position corresponding to the land 100 .
- the part 151 of the line is disposed at a position corresponding to the land 114 (see FIG. 13) located on the outer side of the part 121 (see FIG. 15A) of the line formed in advance.
- Posts 132 and 142 are respectively formed on the posts 131 and 141 .
- the details (material, formation method, and the like) of the posts 132 and 142 may be the same as the details of the posts 131 and 141 .
- the second conductive layer 150 may be formed to pass over at least one of the posts 141 and 131 (not shown in FIGS. 17A and 17B).
- a second insulating layer 156 is formed.
- a post 133 may be formed on the post 132 .
- the stacked posts 131 , 132 , and 133 may be referred to as one post 130 in the case where a post is not formed on the post 133 .
- a post 160 may be formed on the second conductive layer 150 .
- a post 143 may be formed on the post 142 .
- a post 171 may be formed on the second conductive layer 150 (end 151 of the line, for example).
- the details (material, formation method, and the like) of the second insulating layer 156 may be the same as the details of the second insulating layer 46 described in the first embodiment.
- the details (material, formation method, and the like) of the posts 133 , 160 , 143 , and 171 may be the same as the details of the post 131 .
- a third conductive layer 180 may be formed, The third conductive layer 180 is formed on the second insulating layer 156 . The third conductive layer 180 may be formed to pass over the post 130 . The details (material, formation method, and the like) of the second conductive layer 40 described in the first embodiment are applied to the third conductive layer 180 .
- Posts 144 and 172 are respectively formed on the posts 143 and 171 . The details (material, formation method, and the like) of the posts 144 and 172 may be the same as the details of the post 141 .
- a third insulating layer 186 may be formed.
- a post 135 may be formed on the post 134 .
- the stacked posts 131 to 135 may be referred to as one post 130 in the case where a post is not formed on the post 135 .
- a post 190 may be formed on the third conductive layer 180 .
- Posts 145 and 173 may be respectively formed on the posts 144 and 172 .
- the stacked posts 141 to 145 (or posts 171 to 173 ) may be referred to as one post 140 (or post 170 ) in the case where a post is not formed on the post 145 (or post 173 ).
- the details (material, formation method, and the like) of the third insulating layer 186 may be the same as the details of the second insulating layer 46 described in the first embodiment.
- the details (material, formation method, and the like) of the posts 135 , 190 , 145 , and 173 may be the same as the details of the post 131 .
- the lands 104 may be formed on the posts 130 and 190 .
- the surfaces of the posts 140 and 170 may be the lands 112 and 114 , or the lands may be formed by forming a conductive layer on the posts 140 and 170 .
- FIGS. 21A to 21 C are views illustrating a method of manufacturing a semiconductor device according to a third embodiment of the present invention.
- a semiconductor chip 210 is mounted on a substrate 200 so that the surface of the semiconductor chip 210 on which electrodes 212 are formed faces upward, as shown in FIG. 21A.
- An insulating layer 204 may be formed on the substrate 200 .
- the substrate 200 may include a depression section 202 .
- the inner wall surface of the depression section 202 may be formed perpendicularly to the substrate 200 or inclined with respect to the substrate 200 .
- the inner wall surface of the depression section 202 may be a curved surface (protruding surface or depressed surface).
- the semiconductor chip 210 may be mounted in the depression section 202 .
- the substrate 200 may be bonded to the semiconductor chip 210 through an adhesive 214 .
- the depression section 202 in which the semiconductor chip 210 is mounted may be filled with a resin 216 .
- a resin layer is formed in the depression section 202 in which the semiconductor chip 210 is mounted by using the resin 216 .
- a first conductive layer 220 is formed over the substrate 200 (region surrounding the depression section 202 , for example) and the semiconductor chip 210 .
- the first conductive layer 220 is formed to be electrically connected with the electrodes 212 of the semiconductor chip 210 .
- bumps 218 may be formed on the electrodes 212 , and the first conductive layer 220 may be formed to pass over the bumps 218 .
- the first conductive layer 220 may be formed to pass over the resin layer formed by the resin 216 .
- An insulating material (film or layer) may be interposed between the semiconductor chip 210 and the first conductive layer 220 .
- An insulating layer 226 is formed so that at least a part of the insulating layer 226 is disposed on the first conductive layer 220 .
- a second conductive layer 230 is formed so that at least a part of the second conductive layer 230 is disposed on the insulating layer 226 over the first conductive layer 220 .
- the first and second conductive layers 220 and 230 may be electrically connected (bonded) through posts 240 .
- the details (material, formation method, and the like) of the first and second conductive layers 20 and 40 and the insulating layer 26 described in the first embodiment are applied to the first and second conductive layers 220 and 230 and the insulating layer 226 .
- the bump 218 may be formed by using the same method as the first conductive layer 220 .
- An insulating layer, a conductive layer, and a post may be further stacked on the second conductive layer 230 .
- the details are the same as described in the first and second embodiments.
- a semiconductor device is manufactured in this manner.
- the semiconductor device has a configuration derived from the above manufacturing method.
- the effects described in the first embodiment can be achieved.
- the details described in other embodiments may be applied to the present embodiment.
- the details described in the present embodiment may be applied to other embodiments.
- FIGS. 22A to 22 C are views illustrating a method of manufacturing a semiconductor device according to a fourth embodiment of the present invention.
- a semiconductor chip 300 is mounted on a first substrate 310 so that the surface of the semiconductor chip 300 on which electrodes 302 are formed faces upward, as shown in FIG. 22A.
- the first substrate 310 may include a protruding section 312 .
- the semiconductor chip 300 may be mounted on the protruding section 312 .
- the first substrate 310 may be bonded to the semiconductor chip 300 through an adhesive 314 .
- an insulating film may be formed on the surface of the first substrate 310 , or the fist substrate 310 may be electrically insulated from the semiconductor chip 300 by the adhesive 314 .
- a second substrate 320 having a shape so as to avoid the semiconductor chip 300 (having a hole 322 , for example) is attached to the first substrate 310 .
- the protruding section 312 of the first substrate 310 may be disposed inside the hole 322 .
- the first and second substrates 310 and 320 may be bonded through the adhesive 314 .
- the second substrate (glass plate or ceramic substrate, for example) 320 may have a coefficient of thermal expansion closer to the coefficient of thermal expansion of the semiconductor chip 300 than that of the first substrate (metal plate, for example) 310 .
- the first substrate 310 may be a heat sink.
- the hole 322 may be filled with a resin 316 .
- a resin layer may be formed by the resin 316 inside the hole 322 , as shown in FIG. 22B.
- the first conductive layer 220 is formed over the second substrate 320 and the semiconductor chip 300 so that the first conductive layer 220 is electrically connected with the electrodes 302 of the semiconductor chip 300 . Since the subsequent steps are the same as the steps described in the third embodiment, further description is omitted.
- a semiconductor device is manufactured in this manner. The semiconductor device has a configuration derived from the above manufacturing method. In the present embodiment, the effects described in the first embodiment can also be achieved. The details described in other embodiments may be applied to the present embodiment. The details described in the present embodiment may be applied to other embodiments.
- FIG. 23 is a view illustrating an interconnect substrate according to a fifth embodiment of the present invention.
- a substrate 400 includes an insulating section (section formed of ceramic or a resin such as an epoxy resin or a polyimide resin, for example) 402 , and a conductive section (section formed of a metal, for example) 404 which is formed through the insulating section 402 .
- the surface of the conductive section 404 exposed from the insulating section 402 may be in the shape of a land.
- a first conductive layer 410 is formed over the insulating section 402 and the conductive section 404 so that the fist conductive layer 410 is electrically connected with the conductive section 404 .
- a post 412 may be formed on the conductive section 404
- the first conductive layer 410 may be formed to pass over the post 412 .
- the details described, in the first to fourth embodiments are applied to the subsequent steps. Specifically, insulating layers and conductive layers are stacked on the first conductive layer 410 to form a high-density interconnect structure.
- the semiconductor chip 420 is electrically connected with pads 430 .
- a semiconductor device is manufactured in this manner. If necessary, a heat sink 440 may be provided to the semiconductor chip 420 .
- a filler metal 450 such as a solder ball may be provided to the conductive section 404 .
- the effects described in the first embodiment can also be achieved.
- the details described in other embodiments may be applied to the present embodiment.
- the details described in the present embodiment may be applied to other embodiments.
- FIGS. 25A and 25B are views illustrating an interconnect substrate according to a sixth embodiment of the present invention.
- a first conductive layer 510 is formed on a substrate (metal plate, glass substrate, or resist film) 500 , and insulating layers and conductive layers are stacked on the first conductive layer 510 to form a high-density interconnect structure, as shown in FIG. 25A.
- the details are the same as described in the first to fifth embodiments.
- the substrate 500 is removed from the first conductive layer 510 (from the multilayer substrate including the first conductive layer 510 in more detail).
- An interconnect substrate is obtained in this manner.
- a semiconductor device can be manufactured by mounting a semiconductor chip on the interconnect substrate.
- the effects described in the first embodiment can also be achieved.
- the details described in other embodiments may be applied to the present embodiment.
- the details descried in the present embodiment may be applied to other embodiments.
- FIGS. 26A to 26 C are views illustrating a method of manufacturing a semiconductor device according to a seventh embodiment of the present invention.
- a first conductive layer 610 is formed on a semiconductor wafer 600 on which a plurality of integrated circuits 602 are formed so that the first conductive layer 610 is electrically connected with electrodes 604 of the integrated circuits 602 .
- Insulating layers and conductive layers are stacked on the first conductive layer 610 to form a high density interconnect structure, as shown in FIG. 26A.
- a filler metal 620 such as a solder ball is optionally provided.
- the semiconductor wafer 600 is cut as shown in FIG. 26B, whereby a semiconductor device is manufactured as shown in FIG. 26C.
- the semiconductor device includes a semiconductor chip 630 , a high-density interconnect structure which is formed by stacking insulating layers and conductive layers on the semiconductor chip 630 , and the filler metal 620 .
- the effects described in the first embodiment can also be achieved.
- the details described in other embodiments may be applied to the present embodiment.
- the details described in the present embodiment may be applied to other embodiments.
- FIGS. 27A and 27B are views illustrating a method of manufacturing an electronic component which can be applied to the embodiment of the present invention.
- An electronic component may be formed on the surface on which a first conductive layer is formed, an insulating layer, or a second insulating layer.
- the method of manufacturing an electronic component according to the present embodiment includes forming each of a plurality of parts which make up one electric part by discharging drops of a solvent containing fine particles of a material.
- fiat, second, and third layers 701 , 702 , and 703 are formed, for example.
- the first, second, and third layers 701 , 702 , and 703 may be stacked or formed to be adjacent to each other.
- the first and third layers 701 and 703 are formed, of a conductor and the second layer 702 is formed of an insulating material.
- “Perfect Gold” manufactured by Vacuum Metallurgical Co., Ltd.
- “Perfect Silver” manufactured by Vacuum Metallurgical Co., Ltd.
- insulating material for forming the second layer 702 SiO 2 , Al 2 O 3 , dielectrics such as SrTiO 3 , BaTiO 3 , and Pb(Zr,Ti)O 3 , and the like can be given.
- PGMEA cyclohexane, carbitol acetate, and the like can be given.
- Glycerol, diethylene glycol, ethylene glycol, or the like may optionally be added as a wetting agent or a binder.
- a fluid containing an insulating material a polysilazane or a metal alkoxide containing an insulating material may be used.
- an insulating material may be formed by heating or a chemical reaction.
- the width and length of the second layer 702 and the dielectric constant of the insulating material are determined depending on the capacitance of the capacitor to be formed.
- the capacitance of the capacitor is determined depending on the areas of the first and third layers 701 and 703 which become common electrodes, the distance between the first and third layers 701 and 703 , and the dielectric constant of the second layer 702 .
- layers may be stacked by forming a solidified layer of a fluid and discharging the same fluid onto the solidified layer and solidifying the fluid.
- At least one of the first, second, and third layers 701 , 702 , and 703 may be a resistor.
- a resistance material a mixture of conductive powder and insulating powder. Ni—Cr, Cr—SiO, Cr—MgF, Au—SiO 2 , AuGgF, PtTa 2 O 5 , AnTa 2 O 5 Ta 2 , Cr 3 Si, TaSi 2 , and the like can be given.
- As a solvent PGMEA cyclohexane, carbitol acetate, and the like can be given.
- Glycerol, diethylene glycol, ethylene glycol, or the like may optionally be added as a wetting agent or a binder.
- a polysilazane or a metal alkoxide containing an insulating material may be used as a fluid containing an insulating material.
- an insulating material may be formed by heating or a chemical reaction.
- the resistance material is determined depending on the resistance value of the resistor to be formed.
- the width, height, and length of the resistance film are determined depending on the resistance value of the resistor to be formed. This is because the resistance value of the resistor is in proportion to the length and is in inverse proportion to the cross-sectional area.
- a part of the first conductive layer 20 described in the first embodiment and the like may be formed by using a resistance material.
- a diode and a transistor may be formed.
- the first, second, and third layers 701 , 702 , and 703 are formed by discharging drops of a solvent containing fine particles of a semiconductor material.
- FIG. 28 shows a circuit board 1000 on which a semiconductor device 1 described in any of the above embodiments is mounted.
- FIGS. 29 and 30 respectively show a notebook-type personal computer 2000 and a portable telephone 3000 as examples of electronic equipment including the semiconductor device.
- the present invention is not limited to the above described embodiments.
- the present invention includes configurations essentially the same as the configurations described in the embodiments (for example, configurations having the same function, method, and results, or configurations having the same object and results).
- the present invention includes configurations in which any unessential part of the configuration described in the embodiments is replaced.
- the present invention includes configurations having the same effects or achieving the same object as the configurations described in the embodiments.
- the present invention includes configurations in which conventional technology is added to the configurations described in the embodiments.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Manufacturing Of Printed Wiring (AREA)
Abstract
A first conductive layer is formed. An insulating layer is formed so that at least a part of the insulating layer is disposed on the first conductive layer. A second conductive layer is formed so that at least a part of the second conductive layer is disposed on the insulating layer over the fist conductive layer. Each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material. The insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
Description
- Japanese Patent Application No. 2002-213606 filed on Jul. 23, 2002, is hereby incorporated by reference in its entirety.
- The present invention relates to an interconnect substrate, a semiconductor device, methods of manufacturing the same, a circuit board and electronic equipment.
- A multilayer substrate has been used in the case where a high-density interconnect structure is necessary. For example, a multilayer substrate has been used as an interposer in a package capable of high density mounting such as ball grid array (BGA) and chip scale/size package (CSP). As a conventional method of manufacturing a multilayer substrate, there is known a method of stacking substrates having an interconnect pattern formed by etching copper foil, and electrically connecting the upper and lower interconnect patterns by forming via holes in the substrates and filling or plating the via holes with a conductive material.
- According to the conventional method, since a photolithographic step must be performed for etching, a mask is necessary. The mask is expensive. Moreover, since the via holes must be formed larger for filling or plating the via holes with a conductive material, an increase in density of the interconnect structure is prevented. In the case of forming through holes by plating the via holes, since a space is formed inside the through holes, moisture removal must be taken into consideration. In the case of mechanically forming the via holes after stacking three or more substrates, the via holes cannot be formed in the substrate in the intermediate layer.
- A method of manufacturing an interconnect substrate according to one aspect of the present invention comprises:
- forming a first conductive layer; forming an insulating layer so that at least a part of the insulating layer is disposed on the first conductive layer; and
- forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the first conductive layer,
- wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
- wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- A method of manufacturing a semiconductor device according to another aspect of the present invention comprises:
- manufacturing an interconnect substrate; and
- mounting a semiconductor chip on the interconnect substrate,
- the manufacturing of an interconnect substrate including:
- forming a first conductive layer;
- forming an insulating layer so that at least a part of the insulating layer is disposed on the first conductive layer; and
- forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the lint conductive layer,
- wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
- wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- A method of manufacturing a semiconductor device according to a further aspect of the present invention comprises:
- mounting a semiconductor chip over a substrate with a surface of the semiconductor chip on which an electrode is formed facing upward;
- forming a first conductive layer over the substrate and the semiconductor chip so that the fist conductive layer is electrically connected with the electrode of the semiconductor chip;
- forming an insulating layer so that at least a part of the insulating layer is disposed on the first conductive layer; and
- forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the first conductive layer;
- wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
- wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- A method of manufacturing a semiconductor device according to still another aspect of the present invention comprises:
- mounting a semiconductor chip over a first substrate with a surface of the semiconductor chip on which an electrode is formed facing upward;
- attaching a second substrate to the first substrate, the second substrate having a shape which avoids the semiconductor chip;
- forming a first conductive layer over the second substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
- forming an insulating layer so that at least a part of the insulating layer is disposed on the first conductive layer; and
- forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the first conductive layer;
- wherein each of the first and second conducive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
- wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- A method of manufacturing a semiconductor device according to a still further aspect of the present invention comprises:
- forming a first conductive layer over a semiconductor wafer on which a plurality of integrated circuits are formed so that the first conductive layer is electrically connected with electrodes of the semiconductor wafer;
- forming an insulating layer so that at least a part of the insulating layer is disposed on the first conductive layer;
- forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the first conductive layer; and
- cutting the semiconductor wafer;
- wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
- wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- An interconnect substrate according to yet another aspect of the present invention is manufactured by any of the above methods.
- A semiconductor device according to a yet further aspect of the present invention is manufactured by any the above methods.
- A semiconductor device according to a yet further aspect of the present invention comprises:
- a substrate including a depression section;
- a first conductive layer formed to pass through the depression section;
- an insulating layer, at least a part of the insulating layer being disposed on the first conductive layer;
- a second conductive layer, at least a part of the second conductive layer being disposed on the insulating layer over the first conductive layer; and
- a semiconductor chip mounted in the depression section.
- A semiconductor device according to a yet further aspect of the present invention comprises:
- a substrate including a depression section;
- a semiconductor chip mounted in the depression section of the substrate with a surface of the semiconductor chip on which an electrode is formed facing upward;
- a first conductive layer formed over the substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
- an insulating layer, at least a part of the insulating layer being disposed on the first conductive layer; and
- a second conductive layer, at least a part of the second conductive layer being disposed on the insulating layer over the first conductive layer.
- A semiconductor device according to a yet further aspect of the present invention comprises:
- a first substrate;
- a semiconductor chip mounted over the first substrate with a surface of the semiconductor chip on which an electrode is formed facing upward;
- a second substrate having a shape which avoids the semiconductor chip and being attached to the first substrate;
- a fist conductive layer which is formed over the second substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
- an insulating layer, at least a part of the insulating layer being disposed on the first conductive layer; and
- a second conductive layer, at least a part of the second conductive layer being disposed on the insulating layer over the fit conductive layer.
- A circuit board according to a yet further aspect of the present invention is equipped with any of the above semiconductor devices.
- Electronic equipment according to a yet further aspect of the present invention comprises any of the above semiconductor devices.
- FIG. 1 is a view illustrating a method of manufacturing an interconnect substrate according to a first embodiment to which the present invention is applied.
- FIGS. 2A and 2B are views illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIGS. 3A and 3B are views illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIG. 4 is a view illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIG. 5 is a view illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIG. 6 is a view illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIG. 7 is a view illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIG. 7 is a view illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIGS. 9A and 9B are views illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIGS. 10A and 10B are views illustrating a method of manufacturing an interconnect substrate according to the first embodiment to which the present invention is applied.
- FIG. 11 is a view illustrating a method of manufacturing a semiconductor device according to the first embodiment to which the present invention is applied.
- FIG. 12 is a view illustrating a method of manufacturing a semiconductor device according to the first embodiment to which the present invention is applied.
- FIG. 13 is a view illustrating an interconnect substrate according to a second embodiment to which the present invention is applied.
- FIG. 14 is a view illustrating a semiconductor device according to the second embodiment to which the present invention is applied.
- FIGS. 15A and 15B are views illustrating a method of manufacturing an interconnect substrate according to the second embodiment to which the present invention is applied.
- FIGS. 16A and 16B are views illustrating a method of manufacturing an interconnect substrate according to the second embodiment to which the present invention is applied.
- FIGS. 17A and 17B are views illustrating a method of manufacturing an interconnect substrate according to the second embodiment to which the present invention is applied.
- FIGS. 18A and 18B art views illustrating a method of manufacturing an interconnect substrate according to the second embodiment to which the present invention is applied.
- FIG. 19 is a view illustrating a method of manufacturing an interconnect substrate according to the second embodiment to which the present invention is applied.
- FIG. 20 is a view illustrating a method of manufacturing an interconnect substrate according to the second embodiment to which the present invention is applied.
- FIGS. 21A to21C are views illustrating a method of manufacturing a semiconductor device according to a third embodiment to which the present invention is applied.
- FIGS. 22A to22C are views illustrating a method of manufacturing a semiconductor device according to a fourth embodiment to which the present invention is applied.
- FIG. 23 is a view illustrating an interconnect substrate according to a fifth embodiment to which the present invention is applied.
- FIG. 24 is a view illustrating a semiconductor device according to the fifth embodiment to which the present invention is applied.
- FIGS. 25A and 25B are views illustrating a method of manufacturing an interconnect substrate according to a sixth embodiment to which the present invention is applied.
- FIGS. 26A to26C are views illustrating a method of manufacturing a semiconductor device according to a seventh embodiment to which the present invention is applied.
- FIGS. 27A and 27B an views illustrating a method of manufacturing an electronic component according to an eighth embodiment to which the present invention is applied.
- FIG. 28 is a view showing a circuit board on which a semiconductor device according to an embodiment to which the present invention is applied is mounted.
- FIG. 29 is a view showing electronic equipment including a semiconductor device according to an embodiment to which the present invention is applied.
- FIG. 30 is a view showing another piece of electronic equipment including a semiconductor device according to an embodiment to which the present invention is applied.
- An objective of embodiments of the present invention is to achieve reduction of cost, an increase in density of an interconnect structure, an increase in reliability, and an increase in the degrees of Whom of manufacture for an interconnect substrate, a semiconductor device, methods of manufacturing the same, a circuit board, and electronic equipment.
- (1) A method of manufacturing an interconnect substrate according to one embodiment of the present invention comprises:
- forming a first conductive layer;
- forming an insulating layer so that at least a part of the insulating layer is disposed on the first conductive layer; and
- forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the first conductive layer;
- wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
- wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- According to this method of manufacturing an interconnect substrate, since the first and second conductive layers and the insulating layer are formed by discharging drops, an increase in density of the interconnect structure can be achieved at low cost, whereby reliability and the degrees of freedom of manufacture can be increased.
- (2) In this method of manufacturing an interconnect substrate, the second conductive layer may be, formed so that a part of the second conductive layer is electrically connected with a part of the first conductive layer.
- (3) In this method of manufacturing an interconnect substrate the insulating layer may be formed on the first conductive layer and in a region adjacent to the first conductive layer.
- (4) In this method of manufacturing an interconnect substrate, the insulating layer may be formed of a plurality of layers,
- a lower layer of the insulating layer may be formed in a region adjacent to a region in which the first conductive layer is formed, and
- an upper layer of the insulating layer may be formed on the first conductive layer and the lower layer of the insulating layer.
- (5) In this method of manufacturing an interconnect substrate, the lower layer of the insulating layer may be formed after forming the first conductive layer.
- (6) In this method of manufacturing an interconnect substrate the first conductive layer may be formed after forming the lower layer of the insulating layer.
- (7) This method of manufacturing an interconnect substrate may further comprise forming one or more posts on the first conductive layer by discharging drops of a solvent containing fine particles of a conductive material,
- wherein the insulating layer may be formed to avoid a region in which the posts are formed.
- (8) In this method of manufacturing an interconnect substrate, the insulating layer may be formed so that a height of an upper surface of the insulating layer is substantially equal to a height of an upper surface of at least one of the posts.
- (9) In this method of manufacturing an interconnect substrate, the second conductive layer may be formed to pass over at least one of the posts.
- (10) In this method of manufacturing an interconnect substrate, the second conductive layer may be formed to avoid at least one of the posts.
- (11) This method of manufacturing an interconnect substrate may further comprise:
- forming a second insulating layer so that at least a part of the second insulating layer is disposed on the second conductive layer; and
- forming a third conductive layer so that at least a part of the third conductive layer is disposed on the second insulating layer over the second conductive layer;
- wherein the third conductive layer may be formed by discharging drops of a solvent containing fine particles of a conductive material; and
- wherein the second insulating layer may be formed by discharging drops of a solvent containing fine particles of an insulating maternal.
- (12) In this method of manufacturing an interconnect substrate,
- the second insulating layer may be formed to avoid a region in which at least one of the posts is formed, and
- the third conductive layer may be formed to pass over at least one of the posts.
- (13) Id this method of manufacturing an interconnect substrate, at least one of the posts may be formed by a plurality of steps.
- (14) This method of manufacturing an interconnect substrate may further comprise forming one or more electronic components,
- wherein each of a plurality of components forming one of the electronic components may be formed by discharging drops of a solvent containing fine particles of a material.
- (15) In this method of manufacturing an interconnect substrate, each of the electronic components may be one of a capacitor, a resistor, a diode, and a transistor.
- (16) In this method of manufacturing an interconnect substrate, at least one of the electronic components may be formed on a surface on which the first conductive layer is formed.
- (17) In this method of manufacturing an interconnect substrate, at least one of the electronic components may be formed on the insulating layer.
- (18) In this method of manufacturing an interconnect substrate, at least one of the electronic components may be formed on the second insulating layer.
- (19) In this method of manufacturing an interconnect substrate, the first conductive layer may be formed on a substrate.
- (20) In this method of manufacturing an interconnect substrate,
- the substrate may include a depression section, and
- the first conductive layer may be formed to pass through the depression section.
- (21) In this method of manufacturing an interconnect substrate, at least a top surface of the substrate may be formed of an insulating material.
- (22) In this method of manufacturing an interconnect substrate,
- the substrate may include an insulating section and a conductive section which is formed through the insulating section, and
- the first conductive layer may be formed over the insulating section and the conductive section so that the first conductive layer is electrically connected with the conductive section.
- (23) This method of manufacturing an interconnect substrate may further comprise removing the substrate from the first conductive layer.
- (24) A method of manufacturing a semiconductor device according to another embodiment of the present invention comprises:
- manufacturing an interconnect substrate; and
- mounting a semiconductor chip on the interconnect substrate,
- the manufacturing of an interconnect substrate including:
- forming a first conductive layer;
- forming an insulating layer so that at least a part of the insulating layer is disposed on the first conductive layer, and
- forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the first conductive layer,
- wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
- wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- According to this method of manufacturing a semiconductor device, since the first and second conductive layers and the insulating layer are formed by discharging drops, an increase in density of the interconnect structure can be achieved at low cost, whereby reliability and the degrees of freedom of manufacture can be increased.
- (25) In this method of manufacturing a semiconductor device,
- the interconnect substrate may be manufactured with a part of the first conductive layer being exposed, and
- the exposed part of the first conductive layer may be electrically connected with the semiconductor chip.
- (26) In this method of manufacturing a semiconductor device, a conductive layer other than the first and second conductive layers may be electrically connected with the semiconductor chip.
- (27) In this method of manufacturing a semiconductor device, the first conductive layer may be formed over a substrate,
- (28) In this method of manufacturing a semiconductor device,
- the substrate may include a depression section,
- the first conductive layer may be formed to pass through the depression section, and
- the semiconductor chip may be mounted in the depression section.
- (29) In this method of manufacturing a semiconductor device,
- the substrate may include an insulating section and a conductive section which is formed through the insulating section, and
- the first conductive layer may be formed over the insulating section and the conductive section so that the first conductive layer is electrically connected with the conductive section.
- (30) This method of manufacturing a semiconductor device may further comprise removing the substrate from the first conductive layer.
- (31) A method of manufacturing a semiconductor device according to a further embodiment of the present invention comprises:
- mounting a semiconductor chip over a substrate with a surface of the semiconductor chip on which an electrode is formed facing upward;
- forming a first conductive layer over the substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
- forming an insulating layer so that at least a part of the insulating layer is disposed on the first conductive layer; and
- forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the first conductive layer,
- wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
- wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- According to this method of manufacturing a semiconductor device, since the first and second conductive layers and the insulating layer are formed by discharging drops, an increase in density of the interconnect structure can be achieved at low cost, whereby reliability and the degrees of freedom of manufacture can be increased.
- (32) In this method of manufacturing a semiconductor device,
- the substrate may include a depression section, and
- the semiconductor chip may be mounted in the depression section.
- (33) This method of manufacturing a semiconductor device may further comprise forming a resin layer by fig the depression section in which the semiconductor chip is mounted with a resin,
- wherein the first conductive layer may be formed to pass over the resin layer.
- (34) A method of manufacturing a semiconductor device according to still another embodiment of the present invention comprises:
- mounting a semiconductor chip over a first substrate with a surface of the semiconductor chip on which an electrode is formed facing upward;
- attaching a second substrate to the first substrate, the second substrate having a shape which avoids the semiconductor chip;
- forming a first conductive layer over the second substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
- forming an insulating layer so that at least a part of the insulating layer is disposed on the first conducive layer; and
- forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the first conductive layer,
- wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
- wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- According to this method of manufacturing a semiconductor device, since the first and second conductive layers and the insulating layer are formed by discharging drops, an increase in density of the interconnect structure can be achieved at low cost, whereby reliability and the degrees of freedom of manufacture can be increased
- (35) In this method of manufacture a semiconductor device, the second substrate may have a coefficient of thermal expansion closer to a coefficient of thermal expansion of the semiconductor chip than a coefficient of thermal expansion of the first substrate.
- (36) A method of manufacturing a semiconductor device according to a still further embodiment of the present invention comprises:
- forming a first conductive layer over a semiconductor wafer on which a plurality of integrated circuits are formed so that the first conductive layer is electrically connected with electrodes of the semiconductor wafer;
- forming an insulating layer so that at least a part of the insulating layer is disposed on the first conductive layer;
- forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the first conductive layer; and
- cutting the semiconductor wafer,
- wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
- wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
- According to this method of manufacturing a semiconductor device, since the first and second conductive layers and the insulating layer are formed by discharging drops, an increase in density of the interconnect structure can be achieved at low cost, whereby reliability and the degrees of freedom of manufacture can be increased.
- (37) In this method of manufacturing a semiconductor device, the second conductive layer may be formed so that a part of the second conductive layer is electrically connected with a part of the first conductive layer.
- (38) In this method of manufacturing a semiconductor device, the insulating layer may be formed on the first conductive layer and in a region adjacent to the first conductive layer.
- (39) In this method of manufacturing a semiconductor device, the insulating layer may be formed of a plurality of layers, a lower layer of the insulating layer may be formed in a region adjacent to a region in which the first conductive layer is formed, and an upper layer of the insulating layer may be formed on the first conductive layer and the lower layer of the insulating layer.
- (40) In this method of manufacturing a semiconductor device, the lower layer of the insulating layer may be formed after forming the first conductive layer.
- (41) In this method of manufacturing a semiconductor device, the first conductive layer may be formed after forming the lower layer of the insulating layer.
- (42) This method of manufacturing a semiconductor device may further comprise forming one or more posts on the first conductive layer by discharging drops of a solvent containing fine particles of a conductive material,
- wherein the insulating layer may be formed to avoid a region in which the posts are formed.
- (43) In this method of manufacturing a semiconductor device, the insulating layer may be formed so that a height of an upper surface of the insulating layer is substantially equal to a height of an upper surface of at least one of the posts.
- (44) In this method of manufacturing a semiconductor device, the second conductive; layer may be formed to pass over at least one of the posts.
- (45) In this method of manufacturing a semiconductor device, the second conductive layer may be formed to avoid at least one of the posts.
- (46) This method of manufacturing a semiconductor device may further compose:
- forming a second insulating layer so that at least a part of the second insulating layer is disposed on the second conductive layer; and forming a third conductive layer so that at least a part of the third conductive layer is disposed on the second insulating layer over the second conductive layer,
- wherein the third conductive layer may be formed by discharging drops of a solvent containing fine particles of a conductive material, and
- wherein the second insulating layer may be formed by discharging drops of a solvent containing fine particles of an insulating material.
- (47) In this method of manufacturing a semiconductor device,
- the second insulating layer may be formed to avoid a region kin which at least one of the posts is formed, and
- the third conductive layer may be formed to pass over at least one of the posts.
- (48) In this method of manufacturing a semiconductor device, at least one of the posts may be formed by a plurality of steps.
- (49) his method of manufacturing a semiconductor device may further comprise forming one or more electronic components,
- wherein each of a plurality of components forming one of the electronic components may be formed by discharging drops of a solvent containing fine particles of a material.
- (50) In this method of manufacturing a semiconductor device, each of the electronic components may be one of a capacitor, a resistor, a diode, and a transistor.
- (51) In this method of manufacturing a semiconductor device, at least one of the electronic components may be formed on a surface on which the first conductive layer is formed.
- (52) In this method of manufacturing a semiconductor device, at least one of the electronic components may be formed on the insulating layer.
- (53) In this method of manufacturing a semiconductor device, at least one of the electronic components may be formed on the second insulating layer.
- (54) An interconnect substrate according to yet another embodiment of the present invention is manufactured by any of the above methods.
- (55) A semiconductor device according to a yet further embodiment of the present invention is manufactured by any of the above methods.
- (56) A semiconductor device according to a yet further embodiment of the present invention comprises:
- a substrate including a depression section;
- a first conductive layer formed to pass through the depression section;
- an insulating layer, at least a part of the insulating layer being disposed on the first conductive layer;
- a second conductive layer, at least a part of the second conductive layer being disposed on the insulating layer over the first conductive layer; and
- a semiconductor chip mounted in the depression section.
- (57) In this semiconductor device, the semiconductor chip may be electrically connected with the first conductive layer.
- (58) In this semiconductor device, the semiconductor chip may be electrically connected with a conductive layer other than the first and second conductive layers.
- (59) A semiconductor device according to a yet further embodiment of the present invention comprises:
- a substrate including a depression section;
- a semiconductor chip mounted in the depression section of the substrate with a surface of the semiconductor chip on which an electrode is formed facing upward;
- a first conductive layer formed over the substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
- an insulating layer, at least a part of the insulating layer being disposed on the first conductive layer; and
- a second conductive layer, at least a part of the second conductive layer being disposed on the insulating layer over the first conductive layer.
- (60) This semiconductor device may further comprise a resin layer formed in the depression section in which the semiconductor chip is mounted,
- wherein the first conductive layer may be formed to pass over the resin layer.
- (61) A semiconductor device according to a yet fitter embodiment of the present invention comprises:
- a first substrate;
- a semiconductor chip mounted over the first substrate with a surface of the semiconductor chip on which an electrode is formed facing upward;
- a second substrate having a shape which avoids the semiconductor chip and being attached to the first substrate;
- a first conductive layer which is formed over the second substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
- an insulating layer, at least a part of the insulating layer being disposed on the first conductive layer; and
- a second conductive layer, at least a part of the second conductive layer being disposed on the insulating layer over the first conductive layer.
- (62) In this semiconductor device, the second substrate may have a coefficient of thermal expansion closer to a coefficient of thermal expansion of the semiconductor chip than that of the first substrate.
- (63) A circuit board according to a yet further embodiment of the present invention is equipped with any of the above semiconductor devices.
- (64) Electronic equipment according to a yet hither embodiment of the present invention comprises the any of above semiconductor devices.
- The embodiments of the present invention are described below with reference to the drawings.
- First Embodiment
- FIGS.1 to 10B are views illustrating a method of manufacturing an interconnect, substrate according to a first embodiment of the present invention. In the present embodiment, a
substrate 10 is provided as shown in FIG. 1. The shape of thesubstrate 10 is not limited to that of a plate (rectangular plate, for example) insofar as thesubstrate 10 can support a product placed or formed on thesubstrate 10. Thesubstrate 10 may be formed of an insulating material (resin such as a polyimide or glass, for example), a conductor (metal such as copper, for example), or a semiconductor; Thesubstrate 10 may be a radiator (heat sink, for example) formed of a heat radiating material such as a metal. In the case where thesubstrate 10 is formed of a conductor, at least the surface of thesubstrate 10 may be formed of an insulatingfilm 12. The insulatingfilm 12 may be formed by applying a resin such as a polyimide and sintering the resin at about 200-600° C. for about 1 to 5 hours. - A
depression section 14 may be formed in thesubstrate 10. There are no specific limitations to the shapes of the opening and the bottom of thedepression section 14. The shapes of the opening and the bottom of thedepression section 14 may be rectangular. The inner wall surface of thedepression section 14 may be inclined with respect to the upper side (surface surrounding the depression section 14) of thesubstrate 10 or the bottom of thedepression section 14. Specifically, the inner wall surface of thedepression section 14 may be a tapered surface. Aconnection section 16 which connects the inner wall surface of thedepression section 14 with the upper side (surface surrounding the depression section 14) of thesubstrate 10 may be a curved surface (protruding surface), Aconnection section 18 which connects the inner wall surface of thedepression section 14 with the bottom of thedepression section 14 may be a curved surface (depressed surface). If theconnection sections conductive layer 20 which passes over theconnection sections depression section 14 may be formed to have a depth of about 0.5 to several millimeters by etching, cutting, a stamping. The insulatingfilm 12 may be formed on either the entire surface of the depression section 14 (inner wall surface and bottom of the depression section 14), or formed only on, a part of the depression section 14 (region in which the firstconductive layer 20 is formed). The insulatingfilm 12 maybe formed on the entire area of the upper side of the substrate 10 (surface surrounding the depression section 14), or formed only on a part of the upper side of the substrate 10 (region in which the firconductive layer 20 is formed). - As shown in FIGS. 2A and 2B, the first conductive layer (interconnect pattern including a plurality of lines, for example)20 is formed. The first
conductive layer 20 is formed on thesubstrate 10. The firstconductive layer 20 may be formed to pass through thedepression section 14. The firstconductive layer 20 is formed by discharging drops of a solvent containing fine particles of a conductive material (metal such as gold, silver, or copper, for example). An ink-jet method or a Bubble Jet (registered trademark) method may be used. As a solvent containing fine particles of gold, “Perfect Gold” (manufactured by Vacuum Metallurgical Co., Ltd.) may be used. As a solvent containing fine particles of silver, “Perfect Silver” (manufactured by Vacuum Metallurgical Co., Ltd.) may be used. There are no specific limitations to the size of the fine particles. The fine particles used herein refer to particles which can be discharged together with a solvent. The firstconductive layer 20 may be formed by sintering the discharged solvent containing fine particles of a conductive material at about 200 to 600° C. for about 1 to 5 hours. - An insulating layer26 (see FIG. 3B) is formed. The insulating
layer 26 is formed by discharging drops of a solvent containing fine particles of an insulating material (resin such as a polyimide, for example). For example, an inkjet method or a Bubble Jet (registered trademark) method may be used. The insulatinglayer 26 may be formed by a plurality of layers (lower layer 22 andupper layer 24, for example). In this case, a solvent containing fine particles of an insulating material may be discharged a plurality of times. The insulatinglayer 26 may be formed by sintering a discharged solvent containing fine particles of an insulating material at about 200 to 600° C. for about 1 to 5 hours. The sintering may be performed each time thelower layer 22 and theupper layer 24 are formed. - As shown in FIGS. 2A and 2B, the
lower layer 22 may be formed in a region adjacent to a region in which the firstconductive layer 20 is formed. Thelower layer 22 may be formed after forming the fistconductive layer 20. In this case, thelower layer 22 may be formed to avoid the upper side of the firstconductive layer 20. Thelower layer 22 may be formed to avoid the region in which the firstconductive layer 20 is formed, and the firstconductive layer 20 may be formed in the region in which thelower layer 22 is not formed. Thelower layer 22 may be formed so that the upper side of thelower layer 22 has a height equal to the height of the upper side of the firstconductive layer 20. Thelower layer 22 may be formed so that the height of the upper side of thelower layer 22 differs from the height of the upper side of the firstconductive layer 20. - As shown in FIGS. 3A and 3B, the
upper layer 24 may be formed on the firstconductive layer 20 and thelower layer 22. Theupper layer 24 may be formed after forming the firstconductive layer 20 and thelower layer 22. Thelower layer 22 may be formed first, and a part of theupper layer 24 may be formed on thelower layer 22 so as to avoid the firstconductive layer 20. Then, the firstconductive layer 20 may be formed, and the remaining portion of theupper layer 24 may be formed on the firstconductive layer 20. - The insulating
layer 26 is formed in this manner so that at least a part (upper layer 24, for example) of the insulatinglayer 26 is disposed on the firstconductive layer 20. The insulatinglayer 26 may be formed to avoid a part of the firstconductive layer 20. The insulatinglayer 26 may be formed on the firstconductive layer 20 and in the region adjacent to the firstconductive layer 20. The insulatinglayer 26 may cover the surface of the first conductive layer 20 (surface excluding the contact area between the firstconductive layer 20 and thesubstrate 10, an area in which apost 30 is formed, and an electrical connection section with a semiconductor chip 80 (see FIG. 11), for example). The insulatinglayer 26 may be formed to avoid a region in which a semiconductor chip is mounted (at least a part of the bottom of thedepression section 14, for example). - The above description illustrates an example in which the insulating
layer 26 is formed by a plurality of layers (a plurality of processes). However the insulatinglayer 26 may be formed by a single layer (single process). For example, after forming the firstconductive layer 20, the insulatinglayer 26 may be formed so that at least a part of the insulatinglayer 26 is disposed on the firstconductive layer 20. - As shown in FIGS. 3A and 3B, at least one
post 30 may be formed on the firstconductive layer 20. Thepost 30 is a section which electrically connects upper and lower conductive layers. Thepost 30 may be larger than the firstconductive layer 20 insofar as a part of thepost 30 is placed on the firstconductive layer 20. Thepost 30 is formed by discharging drops of a solvent containing fine particles of a conductive material. The insulatinglayer 26 is formed to avoid a region in which thepost 30 is formed. The insulating layer 26 (upper layer 24, for example) may be formed so that the height of the upper surface of the insulatinglayer 26 is almost equal to the height of the upper side of at least onepost 30. - The insulating
layer 26 may be formed after forming thepost 30 on the firstconductive layer 20. Thepost 30 may be formed on the firstconductive layer 20 after forming at least a part (lower layer 22, for example) of the insulatinglayer 26. - Examples of the
post 30 formed on the firstconductive layer 20 are given below. Thepost 30 shown in FIG. 3A consists only of apost 31 formed on the firstconductive layer 20. Thepost 30 shown in FIG. 5 consists of thepost 31 formed on the first conductive layer 20 (see FIG. 3A), apost 32 formed on the post 31 (see FIG. 4), and apost 33 formed on thepost 32. Thepost 30 shown in FIG. 7 consists of thepost 31 formed on the first conductive layer 20 (see FIG. 3A), thepost 32 formed on the post 31 (see FIG. 4), thepost 33 formed on the post 32 (see FIG. 5), apost 34 formed on the post 33 (see FIG. 6), and apost 35 formed on thepost 34. Thepost 30 may be formed of a single layer or a plurality of layers. Each of theposts post 30 may be formed by discharging drops of a solvent containing fine particles of a conductive material. Theposts post 30 may be formed by a plurality of steps. - As shown in FIG. 4, a second conductive layer (interconnect pattern including a plurality of lines, for example)40 is formed. The second
conductive layer 40 is formed so that a part of the secondconductive layer 40 is disposed on the insulatinglayer 26 over the firstconductive layer 20. The details of the firstconductive layer 20 are applied to the secondconductive layer 40. The secondconductive layer 40 may be formed so that a part of the secondconductive layer 40 is electrically connected with a part of the firstconductive layer 20. For example, the secondconductive layer 40 may be formed to pass over at least one post 30 (post 30 consisting only of thepost 31, for example). This allows a part of the firstconductive layer 20 to be electrically connected with a part of the secondconductive layer 40 through thepost 30. The fist and secondconductive layers layer 26 in the area other than thepost 30. The secondconductive layer 40 may be formed to avoid at least one post 31 (post 31 on which thepost 32 is formed (see FIG. 3A) in more detail). - According to the present embodiment, since the first and second
conductive layers layer 26 are formed by discharging drops, an increase in density of the interconnect structure can be achieved at low cost, whereby reliability and the degrees of freedom of manufacture can be increased. - As shown in FIG. 5, a second insulating
layer 46 may be formed so that at least a part of the second insulatinglayer 46 is disposed on the secondconductive layer 40. The second insulatinglayer 46 may be formed to avoid a part of the secondconductive layer 40. The details of the insulating layer (first insulating layer) 26 are applied to the second insulatinglayer 46. For example, the second insulatinglayer 46 may be formed by a lower layer 42 shown in FIG. 4 and anupper layer 44 shown in FIG. 5. The details of thelower layer 22 and theupper layer 24 are applied to the lower layer 42 and theupper layer 44. The second insulatinglayer 46 may be formed to avoid a region in which the semiconductor chip 80 (see FIG. 11) is mounted (at least a part of the bottom of thedepression section 14, for example). - The
post 32 may be formed on any of theposts 31 shown in FIG. 3A. In this case, the second insulatinglayer 46 is formed to avoid a region in which at least onepost 32 is formed. As shown in FIG. 5, thepost 33 may be formed on thepost 32. A post 50 (see FIG. 9) may be formed on the secondconductive layer 40. Thepost 50 may consist of apost 51 shown in FIG. 5 formed on the secondconductive layer 40 andposts 52 to 55 shown in FIGS. 6 to 9A formed on thepost 51. The details of thepost 30 are applied to thepost 50. - As shown in FIG. 6, a third
conductive layer 60 may be formed so that at least a part of the third conductive layer 66 is disposed on the second insulatinglayer 46 over the secondconductive layer 40. The details of the firstconductive layer 20 are applied to the thirdconductive layer 60. The thirdconductive layer 60 may be formed so that a part of the thirdconductive layer 60 is electrically connected with a part of the firstconductive layer 20 or the secondconductive layer 40. For example, the thirdconductive layer 60 may be formed to pass over at least one post 30 (post 30 consisting of theposts conductive layer 20 to be electrically connected with a part of the tdconductive layer 60 through thepost 30. The thirdconductive layer 60 may be formed to pass over at least one post 51 (this example is not illustrated). This allows a part of the secondconductive layer 40 to be electrically connected with a part of the thirdconductive layer 60 through thepost 51. The first and secondconductive layers conductive section 60 by the second insulatinglayer 46 in the area other than theposts conductive layer 60 may be formed to avoid at least onepost 34 and at least onepost 52. - As shown in FIGS. 7 and 8, a conductive layer and an insulating layer are optionally stacked by repeating the above steps. As shown in FIGS. 9A and 9B, an insulating
layer 72 may be formed so that the upper sides of theposts post 50 is formed on the secondconductive layer 40 and thepost 70 is formed on the conductive layer other than the secondconductive layer 40 or the post (details are omitted). Theposts posts posts - As shown in FIGS. 10A and 10B, lands74 larger than the upper sides of the
posts posts lands 74 are electrically connected with one of the conductive layers (firstconductive layer 20, for example) through theposts land 74 is electrically connected with the conductive layer which is electrically connected with the semiconductor chip (firstconductive layer 20, for example). An insulatinglayer 76 may be formed so that at least a part of thelands 74 is exposed. The details of the firstconductive layer 20 may be applied to thelands 74. The details of the insulatinglayer 26 may be applied to the insulatinglayer 76. - An interconnect substrate is manufactured in this manner. The interconnect substrate has a configuration derived from the above description. As shown in FIGS. 10A and 10B, a part of the first
conductive layer 20 may be exposed. For example, a part of the firstconductive layer 20 may be exposed inside thedepression section 14 of thesubstrate 10. The exposed part of the firstconductive layer 20 may be used for electrical connection with thesemiconductor chip 80. - FIGS. 11 and 12 are views illustrating a method of manufacturing a semiconductor device. In the present embodiment, the
semiconductor chip 80 is mounted on the above described interconnect substrate. Thesemiconductor chip 80 has a peripheral type pad arrangement in which pads are arranged on the periphery of thesemiconductor chip 80. The exposed part of the firstconductive layer 20 may be electrically connected with thesemiconductor chip 80. The conductive layer other than the first conductive layer 20 (secondconductive layer 40 or the conductive layer other than the first and secondconductive layers semiconductor chip 80. Thesemiconductor chip 80 may be mounted by applying face-down bonding as shown in FIG. 11, or applying face-up bonding in which thesemiconductor chip 80 is electrically connected with the conductive layer through wires. Thesemiconductor chip 80 may be mounted in thedepression section 14 of thesubstrate 10. - As shown in FIG. 12, the
depression section 14 in which thesemiconductor chip 80 is mounted may be filled with aresin 84 such as an epoxy resin. Afiller metal 82 such as solder (soft solder or hard solder) may be provided to theland 74. The filler metal may be a solder ball or solder paste. - A semiconductor device according to the present embodiment includes the
substrate 10 in which thedepression section 14 is formed. The firstconductive layer 20 is formed to pass through thedepression section 14. At least a part of the insulatinglayer 26 is disposed on the firstconductive layer 20. At least a part of the secondconductive layer 40 is disposed on the insulatinglayer 26 over the firstconductive layer 20. Thesemiconductor chip 80 is mounted in thedepression section 14. Thesemiconductor chip 80 may be electrically connected with the firstconductive layer 20. Thesemiconductor chip 80 may be electrically connected with the conductive layer other than the first and secondconductive layers - According to the present embodiment, since the first and second conductive layers and the insulating layers are formed by discharging drops, an increase in density of the interconnect structure can be achieved at low cost, whereby reliability and the degrees of freedom of manufacture can be increased.
- Second Embodiment
- FIG. 13 is a plan view illustrating an interconnect substrate according to a second embodiment of the present invention. FIG. 14 is a cross-sectional view illustrating a semiconductor device using the interconnect substrate shown in FIG. 13. In the present embodiment, the
substrate 10 described in the first embodiment is used. Thedepression section 14 is formed in thesubstrate 10. The insulatingfilm 12 is formed on thesubstrate 10. - The interconnect substrate shown in FIG. 13 includes a plurality of
lands 100. Thelands 100 are formed in the uppermost layer of the interconnect substrate. Thelands 100 may be disposed at the center (inside thedepression section 14, for example) of the interconnect substrate. Thelands 100 are arranged in the shape of an area array (in a plurality of rows and columns (three or more rows and three or mow columns, for, example) in the shape of a matrix, for example). Thelands 100 are bonded to asemiconductor chip 102. The interconnect substrate may includelands 104 on which external terminals are formed in addition to thelands 100 bonded to thesemiconductor chip 102. - As shown in FIG. 14, the semiconductor device includes the
semiconductor chip 102. Thesemiconductor chip 102 has an area array type pad arrangement. Thesemiconductor chip 102 may be bonded face down to the interconnect substrate. Bumps may be formed on pads of thesemiconductor chip 102. The pads of thesemiconductor chip 102 are electrically connected with thelands 100. - The
depression section 14 is formed in thesubstrate 10, and thelands 100 are formed over the bottom of thedepression section 14. Therefore, the region in which thelands 100 are formed (center of the interconnect substrate for example) is lower than the other region (end of the interconnect substrate, for example). The upper side (side opposite to the side on which the pads are formed) of thesemiconductor chip 102 mounted on the interconnect substrate may be lower than the surface of the uppermost layer (land 104, for example) of the interconnect substrate outside thedepression section 14. Thesemiconductor chip 102 may be covered with aresin 106. For example, theresin 106 may be provided to a depression which is formed corresponding to thedepression section 14. - A
filler metal 108 such as a solder (soft solder or hard solder) may be provided to thelands 104. The filler metal may be a solder ball or solder paste. At least oneland 104 is electrically connected with at least oneland 100. - FIGS. 15A to20 are views illustrating a method of manufacturing the interconnect substrate according to the second embodiment of the present invention. In the present embodiment, a fit
conductive layer 120 is formed as shown in FIGS. 15A and 15B. The firstconductive layer 120 may be formed on the insulatingfilm 12. The firstconductive layer 120 may be the lowermost conductive layer among the conductive lays used for electrical connection. The firstconductive layer 120 may be made up of a plurality of lines. A part (end, for example) of the line may be disposed to overlap a position at which one of the lands 100 (see FIG. 13) is formed. In more detail, a land 112 (see FIG. 13) among the plurality oflands 100 located on the inner side overlaps a pt (part 121 of the line, for example) of the firstconductive layer 120. The details (material, formation method, and the like) of the firstconductive layer 20 described in the first embodiment are applied to the firstconductive layer 120. - As shown in FIGS. 16A and 16B, an insulating
layer 126 and apost 131 are formed. The details (material, formation method, and the like) of the insulatinglayer 26 and thepost 31 described in the first embodiment are applied to the insulatinglayer 126 and thepost 131. Apost 141 is formed on a part (part 121 of the line shown in FIG. 15A, for example) of the firstconductive layer 120. ThePost 141 is formed at a position corresponding to the pad of the semiconductor chip 102 (position at which theland 100 is formed). Thepost 141 may be formed only at a position corresponding to the land 112 (see FIG. 13) among the plurality oflands 100 located on the inner side. The details (material, formation method, and the like) of thepost 141 may be the same as the details of thepost 131. - As shown in FIGS. 17A and 17B, a second
conductive layer 150 is formed. The secondconductive layer 150 is formed on the insulatinglayer 126. The details (material, formation method, and the like) of the secondconductive layer 40 described in the first embodiment are applied to the secondconductive layer 150. A part (end, for example) 151 of one of the plurality of lines which make up the secondconductive layer 150 may be disposed at a position corresponding to theland 100. Thepart 151 of the line is disposed at a position corresponding to the land 114 (see FIG. 13) located on the outer side of the part 121 (see FIG. 15A) of the line formed in advance. -
Posts posts posts posts conductive layer 150 may be formed to pass over at least one of theposts 141 and 131 (not shown in FIGS. 17A and 17B). - As shown in FIGS. 18A and 18B, a second insulating
layer 156 is formed. Apost 133 may be formed on thepost 132. Thestacked posts post 130 in the case where a post is not formed on thepost 133. Apost 160 may be formed on the secondconductive layer 150. Apost 143 may be formed on thepost 142. Apost 171 may be formed on the second conductive layer 150 (end 151 of the line, for example). The details (material, formation method, and the like) of the second insulatinglayer 156 may be the same as the details of the second insulatinglayer 46 described in the first embodiment. The details (material, formation method, and the like) of theposts post 131. - As shown in FIG. 19, a third
conductive layer 180 may be formed, The thirdconductive layer 180 is formed on the second insulatinglayer 156. The thirdconductive layer 180 may be formed to pass over thepost 130. The details (material, formation method, and the like) of the secondconductive layer 40 described in the first embodiment are applied to the thirdconductive layer 180.Posts 144 and 172 are respectively formed on theposts posts 144 and 172 may be the same as the details of thepost 141. - As shown in FIG. 20, a third
insulating layer 186 may be formed. Apost 135 may be formed on thepost 134. Thestacked posts 131 to 135 may be referred to as onepost 130 in the case where a post is not formed on thepost 135. Apost 190 may be formed on the thirdconductive layer 180.Posts posts 144 and 172. Thestacked posts 141 to 145 (orposts 171 to 173) may be referred to as one post 140 (or post 170) in the case where a post is not formed on the post 145 (or post 173). The details (material, formation method, and the like) of the third insulatinglayer 186 may be the same as the details of the second insulatinglayer 46 described in the first embodiment. The details (material, formation method, and the like) of theposts post 131. - As shown in FIG. 13, the
lands 104 may be formed on theposts posts lands posts - The details described in other embodiments may be applied to the present embodiment. The details described in the present embodiment may be applied to other embodiments.
- Third Embodiment
- FIGS. 21A to21C are views illustrating a method of manufacturing a semiconductor device according to a third embodiment of the present invention. In the present embodiments a
semiconductor chip 210 is mounted on asubstrate 200 so that the surface of thesemiconductor chip 210 on whichelectrodes 212 are formed faces upward, as shown in FIG. 21A. An insulatinglayer 204 may be formed on thesubstrate 200. Thesubstrate 200 may include adepression section 202. The inner wall surface of thedepression section 202 may be formed perpendicularly to thesubstrate 200 or inclined with respect to thesubstrate 200. The inner wall surface of thedepression section 202 may be a curved surface (protruding surface or depressed surface). Thesemiconductor chip 210 may be mounted in thedepression section 202. Thesubstrate 200 may be bonded to thesemiconductor chip 210 through an adhesive 214. Thedepression section 202 in which thesemiconductor chip 210 is mounted may be filled with aresin 216. As shown in FIG. 21B, a resin layer is formed in thedepression section 202 in which thesemiconductor chip 210 is mounted by using theresin 216. - As shown in FIG. 21C, a first
conductive layer 220 is formed over the substrate 200 (region surrounding thedepression section 202, for example) and thesemiconductor chip 210. The firstconductive layer 220 is formed to be electrically connected with theelectrodes 212 of thesemiconductor chip 210. For example, bumps 218 may be formed on theelectrodes 212, and the firstconductive layer 220 may be formed to pass over thebumps 218. The firstconductive layer 220 may be formed to pass over the resin layer formed by theresin 216. An insulating material (film or layer) may be interposed between thesemiconductor chip 210 and the firstconductive layer 220. An insulatinglayer 226 is formed so that at least a part of the insulatinglayer 226 is disposed on the firstconductive layer 220. A secondconductive layer 230 is formed so that at least a part of the secondconductive layer 230 is disposed on the insulatinglayer 226 over the firstconductive layer 220. The first and secondconductive layers posts 240. - The details (material, formation method, and the like) of the first and second
conductive layers layer 26 described in the first embodiment are applied to the first and secondconductive layers layer 226. Thebump 218 may be formed by using the same method as the firstconductive layer 220. An insulating layer, a conductive layer, and a post may be further stacked on the secondconductive layer 230. The details are the same as described in the first and second embodiments. - A semiconductor device is manufactured in this manner. The semiconductor device has a configuration derived from the above manufacturing method. In the present embodiment, the effects described in the first embodiment can be achieved. The details described in other embodiments may be applied to the present embodiment. The details described in the present embodiment may be applied to other embodiments.
- Fourth Embodiment
- FIGS. 22A to22C are views illustrating a method of manufacturing a semiconductor device according to a fourth embodiment of the present invention. In the present embodiment, a
semiconductor chip 300 is mounted on afirst substrate 310 so that the surface of thesemiconductor chip 300 on whichelectrodes 302 are formed faces upward, as shown in FIG. 22A. Thefirst substrate 310 may include a protrudingsection 312. In this case, thesemiconductor chip 300 may be mounted on the protrudingsection 312. Thefirst substrate 310 may be bonded to thesemiconductor chip 300 through an adhesive 314. In the case where thefist substrate 310 is a conductor, an insulating film may be formed on the surface of thefirst substrate 310, or thefist substrate 310 may be electrically insulated from thesemiconductor chip 300 by the adhesive 314. - A
second substrate 320 having a shape so as to avoid the semiconductor chip 300 (having ahole 322, for example) is attached to thefirst substrate 310. The protrudingsection 312 of thefirst substrate 310 may be disposed inside thehole 322. The first andsecond substrates semiconductor chip 300 than that of the first substrate (metal plate, for example) 310. Thefirst substrate 310 may be a heat sink. - The
hole 322 may be filled with aresin 316. A resin layer may be formed by theresin 316 inside thehole 322, as shown in FIG. 22B. - As shown in FIG. 22C, the first
conductive layer 220 is formed over thesecond substrate 320 and thesemiconductor chip 300 so that the firstconductive layer 220 is electrically connected with theelectrodes 302 of thesemiconductor chip 300. Since the subsequent steps are the same as the steps described in the third embodiment, further description is omitted. A semiconductor device is manufactured in this manner. The semiconductor device has a configuration derived from the above manufacturing method. In the present embodiment, the effects described in the first embodiment can also be achieved. The details described in other embodiments may be applied to the present embodiment. The details described in the present embodiment may be applied to other embodiments. - Fifth Embodiment
- FIG. 23 is a view illustrating an interconnect substrate according to a fifth embodiment of the present invention. In the present embodiment, a
substrate 400 includes an insulating section (section formed of ceramic or a resin such as an epoxy resin or a polyimide resin, for example) 402, and a conductive section (section formed of a metal, for example) 404 which is formed through the insulatingsection 402. The surface of theconductive section 404 exposed from the insulatingsection 402 may be in the shape of a land. - A first
conductive layer 410 is formed over the insulatingsection 402 and theconductive section 404 so that the fistconductive layer 410 is electrically connected with theconductive section 404. For example, apost 412 may be formed on theconductive section 404, and the firstconductive layer 410 may be formed to pass over thepost 412. The details described, in the first to fourth embodiments are applied to the subsequent steps. Specifically, insulating layers and conductive layers are stacked on the firstconductive layer 410 to form a high-density interconnect structure. - As shown in FIG. 24, the
semiconductor chip 420 is electrically connected withpads 430. A semiconductor device is manufactured in this manner. If necessary, aheat sink 440 may be provided to thesemiconductor chip 420. Afiller metal 450 such as a solder ball may be provided to theconductive section 404. In the present embodiment, the effects described in the first embodiment can also be achieved. The details described in other embodiments may be applied to the present embodiment. The details described in the present embodiment may be applied to other embodiments. - Sixth Embodiment
- FIGS. 25A and 25B are views illustrating an interconnect substrate according to a sixth embodiment of the present invention. In the present embodiment, a first
conductive layer 510 is formed on a substrate (metal plate, glass substrate, or resist film) 500, and insulating layers and conductive layers are stacked on the firstconductive layer 510 to form a high-density interconnect structure, as shown in FIG. 25A. The details are the same as described in the first to fifth embodiments. - As shown in FIG. 25B, the
substrate 500 is removed from the first conductive layer 510 (from the multilayer substrate including the firstconductive layer 510 in more detail). An interconnect substrate is obtained in this manner. A semiconductor device can be manufactured by mounting a semiconductor chip on the interconnect substrate. In the present embodiment, the effects described in the first embodiment can also be achieved. The details described in other embodiments may be applied to the present embodiment. The details descried in the present embodiment may be applied to other embodiments. - Seventh Embodiment
- FIGS. 26A to26C are views illustrating a method of manufacturing a semiconductor device according to a seventh embodiment of the present invention. In the present embodiment, a first
conductive layer 610 is formed on asemiconductor wafer 600 on which a plurality ofintegrated circuits 602 are formed so that the firstconductive layer 610 is electrically connected withelectrodes 604 of theintegrated circuits 602. Insulating layers and conductive layers are stacked on the firstconductive layer 610 to form a high density interconnect structure, as shown in FIG. 26A. The details are the same as described in the first to sixth embodiments. Afiller metal 620 such as a solder ball is optionally provided. - The
semiconductor wafer 600 is cut as shown in FIG. 26B, whereby a semiconductor device is manufactured as shown in FIG. 26C. The semiconductor device includes asemiconductor chip 630, a high-density interconnect structure which is formed by stacking insulating layers and conductive layers on thesemiconductor chip 630, and thefiller metal 620. In the present embodiment, the effects described in the first embodiment can also be achieved. The details described in other embodiments may be applied to the present embodiment. The details described in the present embodiment may be applied to other embodiments. - Eighth Embodiment
- FIGS. 27A and 27B are views illustrating a method of manufacturing an electronic component which can be applied to the embodiment of the present invention. An electronic component may be formed on the surface on which a first conductive layer is formed, an insulating layer, or a second insulating layer.
- The method of manufacturing an electronic component according to the present embodiment includes forming each of a plurality of parts which make up one electric part by discharging drops of a solvent containing fine particles of a material. As shown in FIGS. 27A and 27B, fiat, second, and
third layers third layers - In the case of forming a capacitor, the first and
third layers second layer 702 is formed of an insulating material. In the case of forming the first andthird layers third layers second layer 702, SiO2, Al2O3, dielectrics such as SrTiO3, BaTiO3, and Pb(Zr,Ti)O3, and the like can be given. As a solvent, PGMEA, cyclohexane, carbitol acetate, and the like can be given. Glycerol, diethylene glycol, ethylene glycol, or the like may optionally be added as a wetting agent or a binder. As a fluid containing an insulating material, a polysilazane or a metal alkoxide containing an insulating material may be used. In his case, an insulating material may be formed by heating or a chemical reaction. The width and length of thesecond layer 702 and the dielectric constant of the insulating material are determined depending on the capacitance of the capacitor to be formed. The capacitance of the capacitor is determined depending on the areas of the first andthird layers third layers second layer 702. In the case of increasing the thickness of thefirst layer 701,second layer 702, orthird layer 703, layers may be stacked by forming a solidified layer of a fluid and discharging the same fluid onto the solidified layer and solidifying the fluid. - At least one of the first, second, and
third layers - A part of the first
conductive layer 20 described in the first embodiment and the like may be formed by using a resistance material. A diode and a transistor may be formed. In this case, the first, second, andthird layers - FIG. 28 shows a
circuit board 1000 on which a semiconductor device 1 described in any of the above embodiments is mounted. FIGS. 29 and 30 respectively show a notebook-typepersonal computer 2000 and aportable telephone 3000 as examples of electronic equipment including the semiconductor device. - The present invention is not limited to the above described embodiments. Various modifications and variations are possible. For example, the present invention includes configurations essentially the same as the configurations described in the embodiments (for example, configurations having the same function, method, and results, or configurations having the same object and results). The present invention includes configurations in which any unessential part of the configuration described in the embodiments is replaced. The present invention includes configurations having the same effects or achieving the same object as the configurations described in the embodiments. The present invention includes configurations in which conventional technology is added to the configurations described in the embodiments.
Claims (113)
1. A method of manufacturing an interconnect substrate comprising:
forming a first conductive layer;
forming an insulating layer so that at least a part of the insulating layer is disposed on the fins conductive layer; and
forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the first conductive layer,
wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
2. The method of manufacturing an interconnect substrate as defined in claim 1 ,
wherein the second conductive layer is formed so that a part of the second conductive layer is electrically connected with a part of the first conductive layer.
3. The method of manufacturing an interconnect substrate as defined in claim 1 ,
wherein the insulating layer is formed on the first conductive layer and in a region adjacent to the first conductive layer.
4. The method of manufacturing an interconnect substrate as defined in claim 3 ,
wherein the insulating layer is formed of a plurality of layers,
wherein a lower layer of the insulating layer is formed in a region adjacent to a region in which the first conductive layer is formed, and
wherein an upper layer of the insulating layer is formed on the first conductive layer and the lower layer of the insulating layer.
5. The method of manufacturing an interconnect substrate as defined in claim 4 ,
wherein the lower layer of the insulating layer is formed after forming the first conductive layer.
6. The method of manufacturing an interconnect substrate as defined in claim 4 ,
wherein the first conductive layer is formed after forming the lower layer of the insulating layer.
7. The method of manufacturing an interconnect substrate as defined in claim 1 , further comprising:
forming one or more posts on the first conductive layer by discharging drops of a solvent containing fine particles of a conductive material,
wherein the insulating layer is formed to avoid a region in which the posts are formed.
8. The method of manufacturing an interconnect substrate as defined in claim 7 ,
wherein the insulating layer is formed so that a height of an upper surface of the insulating layer is substantially equal to a height of an upper surface of at least one of the posts.
9. The method of manufacturing an interconnect substrate as defined in claim 7 ,
wherein the second conductive layer is formed to pass over at least one of the posts.
10. The method of manufacturing an interconnect substrate as defined in claim 7 ,
wherein the second conductive layer is formed to avoid at least one of the posts.
11. The method of manufacturing an interconnect substrate as defined in claim 10 , further comprising:
forming a second insulating layer so that at least a part of the second insulating layer is disposed on the second conductive layer, and
forming a third conductive layer so that at least a pant of the third conductive layer is disposed on the second insulating layer over the second conductive layer,
wherein the third conductive layer is formed by discharging drops of a solvent containing fine particles of a conductive material, and
wherein the second insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
12. The method of manufacturing an interconnect substrate as defined in claim, 11,
wherein the second insulating layer is formed to avoid a region in which at least one of the posts is formed, and
wherein the third conductive layer is formed to pass over at least one of the posts.
13. The method of manufacturing an interconnect substrate as defined in claim 12 ,
wherein at least one of the posts is formed by a plurality of steps.
14. The method of manufacturing an interconnect substrate as defined in claim 11 , further comprising:
forming one or more electronic components,
wherein each of a plurality of components forming one of the electronic components is formed by discharging drops of a solvent containing fine particles of a material.
15. The method of manufacturing an interconnect substrate as defined in claim 14 ,
wherein each of the electronic components is one of a capacitor, a resistor, a diode, and a transistor.
16. The method of manufacturing an interconnect substrate as defined in claim 14 ,
wherein at least one of the electronic components is formed on a surface on which the first conductive layer is formed.
17. The method of manufacturing an interconnect substrate as defined in claim 14 ,
wherein at least one of the electronic components is formed on the insulating layer.
18. The method of manufacturing an interconnect substrate as defined in claim 14 ,
wherein at least one of the electronic components is formed on the second insulating layer.
19. The method of manufacturing an interconnect substrate as defined in claim 1 , wherein the first conductive layer is formed on a substrate.
20. The method of manufacturing an interconnect substrate as defined in claim
wherein the substrate includes a depression section, and
wherein the first conductive layer is formed to pass through the depression section.
21. The method of manufacturing an interconnect substrate as defined in claim 19 ,
wherein at least a top surface of the substrate is formed of an insulating material.
22. The method of manufacturing an interconnect substrate as defined in claim 19 ,
wherein the substrate includes an insulating section and a conductive section which is formed through the insulating section, and
wherein the first conductive layer is formed over the insulating section and the conductive section so that the first conductive layer is electrically connected with the conductive section.
23. The method of manufacturing an interconnect substrate as defined in claim 19 , further comprising removing the substrate from the first conductive layer.
24. A method of manufacturing a semiconductor device comprising:
manufacturing an interconnect substrate; and
mounting a semiconductor chip on the interconnect substrate,
the manufacturing of an interconnect substrate including:
forming a first conductive layer,
forming an insulating layer so that at least a part of the insulating layer is disposed on the first conductive layer; and
forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the first conductive layer,
wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
wherein the insulating layer is formed by discharging drops of a solvent containing fine panicles of an insulating material.
25. The method of manufacturing a semiconductor device as defined in claim 24 ,
wherein the interconnect substrate is manufactured with a part of the first conductive layer being exposed, and
wherein the exposed part of the first conductive layer is electrically connected with the semiconductor chip.
26. The method of manufacturing a semiconductor device as defined in claim 24 ,
wherein a conductive layer other than the first and second conductive layers is electrically connected with the semiconductor chip.
27. The method of manufacturing a semiconductor device as defined in claim 24 ,
wherein the fit conductive layer is formed over a substrate.
28. The method of manufacturing a semiconductor device as defined in claim 27 ,
wherein the substrate includes a depression section,
wherein the first conductive layer is formed to pass through the depression section, and
wherein the semiconductor chip is mounted in the depression section.
29. The method of manufacturing a semiconductor device as defined in claim 27 ,
wherein the substrate includes an insulating section and a conductive section which is formed through the insulating section, and
wherein the first conductive layer is formed over the insulating section and the conductive section so that the first conductive layer is electrically connected with the conductive section.
30. The method of manufacturing a semiconductor device as defined in claim 27 , further comprising removing the substrate from the first conductive layer.
31. A method of manufacturing a semiconductor device comprising:
mounting a semiconductor chip over a substrate with a surface of the semiconductor chip on which an electrode is formed facing upward;
forming a first conductive layer over the substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
forming an insulating layer so that at least a part of the insulating layer is disposed on the first conductive layer; and
forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the first conductive layer,
wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
32. The method of manufacturing a semiconductor device as defined in claim 31 ,
wherein the substrate includes a depression section, and
wherein the semiconductor chip is mounted in the depression section.
33. The method of manufacturing a semiconductor device as defined in claim 32 , further comprising:
forming a resin layer by filling the depression section in which the semiconductor chip is mounted with a resin,
wherein the first conductive layer is formed to pass over the resin layer.
34. The method of manufacturing a semiconductor device as defined in claim 31 ,
wherein the second conductive layer is formed so that a part of the second conductive layer is electrically connected with a part of the first conductive layer.
35. The method of manufacturing a semiconductor device as defined in claim 31 ,
wherein the insulating layer is formed on the first conductive layer and in a region adjacent to the first conductive layer.
36. The method of manufacturing a semiconductor device as defined in claim 35 ,
wherein the insulating layer is formed of a plurality of layers,
wherein a lower layer of the insulating layer is formed in a region adjacent to a region in which the first conductive layer is formed, and
wherein an upper layer of the insulating layer is formed on their fist conductive layer and the lower layer of the insulating layer.
37. The method of manufacturing a semiconductor device as defined in claim 36 , wherein the lower layer of the insulating layer is formed after forming the first conductive layer.
38. The method of manufacturing a semiconductor device as defined in claim 36 , wherein the first conductive layer is formed after forming the lower layer of the insulating layer.
39. The method of manufacturing a semiconductor device as defined in claim 31 , further comprising:
forming one or more posts on the first conductive layer by discharging drops of a solvent containing fine particles of a conductive material,
wherein the insulating layer is formed to avoid a region in which the posts are formed.
40. The method of manufacturing a semiconductor device as defined in claim 39 ,
wherein the insulating layer is formed so that a height of an upper surface of the insulating layer is substantially equal to a height of an upper surface of at least one of the posts.
41. The method of manufacturing a semiconductor device as defined in claim 39,
wherein the second conductive layer is formed to pass over at least one of the posts.
42. The method of manufacturing a semiconductor device as defined in claim 39 ,
wherein the second conductive layer is formed to avoid at least one of the posts.
43. The method of manufacturing a semiconductor device as defined in claim 42 , further comprising:
forming a second insulating layer so that at least a part of the second insulating layer is disposed on the second conductive layer; and
forming a third conductive layer so that at least a part of the third conductive layer is disposed on the second insulating layer over the second conductive layer,
wherein the third conductive layer is formed by discharging drops of a solvent containing fine particles of a conductive material, and
wherein the second insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
44. The method of manufacturing a semiconductor device as defined in claim 43 ,
wherein the second insulating layer is formed to avoid a region in which at least one of the posts is formed, and
wherein the third conductive layer is formed to pass over at least one of the posts.
45. The method of manufacturing a semiconductor device as defined in claim 44,
wherein at least one of the posts is formed by a plurality of steps.
46. The method of manufacturing a semiconductor device as defined in claim 43 , further comprising:
forming one or more electronic components,
wherein each of a plurality of components forming one of the electronic components is formed by discharging drops of a solvent containing fine particles of a material.
47. The method of manufacturing a semiconductor device as defined in claim 46 , wherein each of the electronic components is one of a capacitor, a resistor, a diode, and a transistor.
48. The method of manufacturing a semiconductor device as defined in claim 46 , wherein at least one of the electronic components is formed on a surface on which the first conductive layer is formed.
49. The method of manufacturing a semiconductor device as defined in claim 46 , wherein at least one of the electronic components is formed on the insulating layer.
50. The method of manufacturing a semiconductor device as defined in claim 46 , wherein at least one of the electronic components is formed on the second insulating layer.
51. A method of manufacturing a semiconductor device comprising:
mounting a semiconductor chip over a first substrate with a surface of the semiconductor chip on which an electrode is formed facing upward;
attaching a second substrate to the first substrate, the second substrate having a shape which avoids the semiconductor chip;
forming a first conductive layer over the second substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
forming an insulating layer so that at least a part of the insulating layer is disposed on the fist conductive layer; and
forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the first conductive layer,
wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
52. The method of manufacturing a semiconductor device as defined in claim 51 , wherein the second substrate has a coefficient of thermal expansion closer to a coefficient of thermal expansion of the semiconductor chip than a coefficient of thermal expansion or the first substrate.
53. The method of manufacturing a semiconductor device as defined in claim 51 , wherein the second conductive layer is formed so that a part of the second conductive layer is electrically connected with a part of the first conductive layer.
54. The method of manufacturing a semiconductor device as defined in claim 51 , wherein the insulating layer is formed on the first conductive layer and in a region adjacent to the first conductive layer.
55. The method of manufacturing a semiconductor device as defined in claim 54 ,
wherein the insulating layer is formed of a plurality of layers,
wherein a lower layer of the insulating layer is formed in a region adjacent to a region in which the first conductive layer is formed, and
wherein an upper layer of the insulating layer is formed on the first conductive layer and the lower layer of the insulating layer.
56. The method of manufacturing a semiconductor device as defined in claim 55 , wherein the lower layer of the insulating layer is formed after forming the first conductive layer.
57. The method of manufacturing a semiconductor device as defined in claim 55 , wherein the first conductive layer is formed after forming the lower layer of the insulating layer.
58. The method of manufacturing a semiconductor device as defined in claim 51 , further comprising:
forming one or more posts on the first conductive layer by discharging drops of a solvent containing fine particles of a conductive material,
wherein the insulating layer is formed to avoid a region in which the posts are formed.
59. The method of manufacturing a semiconductor device as defined in claim 58 , wherein the insulating layer is formed so that a height of an upper surface of the insulating layer is substantially equal to a height of an upper surface of at least one of the posts.
60. The method of manufacturing a semiconductor device as defined in claim 58 , wherein the second conductive layer is formed to pass over at least one of the posts.
61. The method of manufacturing a semiconductor device as defined in claim 58 , wherein the second conductive layer is formed to avoid at least one of the posts.
62. The method of manufacturing a semiconductor device as defined in claim 61 , further comprising:
forming a second insulating layer so that at least a part of the second insulating layer is disposed on the second conductive layer; and
forming a third conductive layer so that at least a part of the third conductive layer is disposed on the second insulating layer over the second conductive layer,
wherein the third conductive layer is formed by discharging drops of a solvent containing fine particles of a conductive material, and
wherein the second insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
63. The method of manufacturing a semiconductor device as defined in claim 62 ,
wherein the second insulating layer is formed to avoid a region in which at least one of the posts is formed, and
wherein the third conductive layer is formed to pass over at least one of the posts.
64. The method of manufacturing a semiconductor device as defined in claim 63 , wherein at least one of the posts is formed by a plurality of steps.
65. The method of manufacturing a semiconductor device as defined in claim 62 , further comprising:
forming one or more electronic components,
wherein each of a plurality of components forming one of the electronic components is formed by discharging drops of a solvent containing fine particles of a material.
66. The method of manufacturing a semiconductor device as defined in claim 65 , wherein each of the electronic components is one of a capacitor, a resistor a diode, and a transistor.
67. The method of manufacturing a semiconductor device as defined in claim 65 , wherein at least one of the electronic components is formed on a surface on which the first conductive layer is formed.
68. The method of manufacturing a semiconductor device as defined in claim 65 , wherein at least one of the electronic components is formed on the insulating layer.
69. The method of manufacturing a semiconductor device as defined in claim 65 , wherein at least one of the electronic components is formed on the second insulating layer.
70. A method of manufacturing a semiconductor device comprising:
forming a first conductive layer over a semiconductor wafer on which a plurality of integrated circuits are formed so that the first conductive layer is electrically connected with electrodes of the semiconductor wafer;
forming an insulating layer so that at lest a part of the insulating layer is disposed on the first conductive layer;
forming a second conductive layer so that at least a part of the second conductive layer is disposed on the insulating layer over the fir conductive layer; and
cutting the semiconductor wafer,
wherein each of the first and second conductive layers is formed by discharging drops of a solvent containing fine particles of a conductive material, and
wherein the insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
71. The method of manufacturing a semiconductor device as defined in claim 70 ,
wherein the second conductive layer is formed so that a part of the second conductive layer is electrically connected with a part of the first conductive layer.
72. The method of manufacturing a semiconductor device as defined in Claim 70 ,
wherein the insulating layer is formed on the first conductive layer and in a region adjacent to the first conductive layer.
73. The method of manufacturing a semiconductor device as defined in claim 72 ,
wherein the insulating layer is formed of a plurality of layers,
wherein a lower layer of the insulating layer is formed in a region adjacent to a region in which the first conductive layer is formed, and
wherein an upper layer of the insulating layer is formed on the first conductive layer and the lower layer of the insulating layer.
74. The method of manufacturing a semiconductor device as defined in claim 73 ,
wherein the lower layer of the insulating layer is formed after forming the first conductive layer.
75. The method of manufacturing a semiconductor device as defined in claim 73 ,
wherein the first conductive layer is formed after forming the lower layer of the insulating layer.
76. The method of manufacturing a semiconductor device as defined in claim 70 , further comprising:
forming one or more posts on the first conductive layer by discharging drops of a solvent containing fine particles of a conductive material,
wherein the insulating layer is formed to avoid a region in which the posts are formed.
77. The method of manufacturing a semiconductor device as defined in claim 76 ,
wherein the insulating layer is formed so that a height of an upper surface of the insulating layer is substantially equal to a height of an upper surface of at least one of the posts.
78. The method of manufacturing a semiconductor device as defined in claim 76 ,
wherein the second conductive layer is formed to pass over at least one of the posts.
79. The method of manufacturing a semiconductor device as defined in claim 76 ,
wherein the second conductive layer is formed to avoid at least one of the posts.
80. The method of manufacturing a semiconductor device as defined in claim 79 , further comprising:
forming a second insulating layer so that at least a part of the second insulating layer is disposed on the second conductive layer; and
forming a third conductive layer so that at least a part of the third conductive layer is disposed on the second insulating layer over the second conductive layer,
wherein the third conductive layer is formed by discharging drops of a solvent containing fine particles of a conductive material, and
wherein the second insulating layer is formed by discharging drops of a solvent containing fine particles of an insulating material.
81. The method of manufacturing a semiconductor device as defined in claim 80 ,
wherein the second insulating layer is formed to avoid a region in which at least one of the posts is formed, and
wherein the third conductive layer is formed to pass over at least one of the posts.
82. The method of manufacturing a semiconductor device as defined in claim 81 ,
wherein at least one of the posts is formed by a plurality of steps.
83. The method of manufacturing a semiconductor device as defined in claim 80 , further comprising:
forming one or more electronic components,
wherein each of a plurality of components forming one of the electronic components is formed by discharging drops of a solvent containing fine particles of a material.
84. The method of manufacturing a semiconductor device as defined in claim 83 , wherein each of the demonic components is one of a capacitor, a resistor, a diode and a transistor.
85. The method of manufacturing a semiconductor device as defined in claim 83 , wherein at least one of the electronic components is formed on a surface on which the first conductive layer is formed.
86. The method of manufacturing a semiconductor device as defined in claim 83 , wherein at least one of the electronic components is formed on the insulating layer.
87. The method of manufacturing a semiconductor device as defined in claim 83 , wherein at least one of the electronic components is formed on the second insulating layer.
88. An interconnect substrate manufactured by the method as defined in claim 1 .
89. A semiconductor device manufactured by the method as defined in claim 24 .
90. A semiconductor device manufactured by the method as defined in claim 31 .
91. A semiconductor device manufactured by the method as defined in claim 51 .
92. A semiconductor device manufactured by the method as defined in claim 70 .
93. A semiconductor device comprising:
a substrate including a depression section;
a first conductive layer formed to pass through the depression section;
an insulating layer, at least a part of the insulating layer being disposed on the first conductive layer;
a second conductive layer, at least a part of the second conductive layer being disposed on the insulating layer over the first conductive layer; and
a semiconductor chip mounted in the depression section.
94. The semiconductor device as defined in claim 93 ,
wherein the semiconductor chip is electrically connected with the first conductive layer.
95. The semiconductor device as defined in claim 93 ,
wherein the semiconductor chip is electrically connected with a conductive layer other than the fit and second conductive layers.
96. A semiconductor device comprising:
a substrate including a depression section;
a semiconductor chip mounted in the depression section of the substrate with a surface of the semiconductor chip on which an electrode is formed facing upward;
a first conductive layer formed over the substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
an insulating layer, at least a part of the insulating layer being disposed on the first conductive layer; and
a second conductive layer, at least a part of the second conductive layer being disposed on the insulating layer over the first conductive layer.
97. The semiconductor device as defined in claim 96 , further comprising:
a resin layer formed in the depression section in which the semiconductor chip is mounted,
wherein the first conductive layer is formed to pas over the resin layer.
98. A semiconductor device comprising:
a first substrate;
a semiconductor chip mounted over the first substrate with a surface of the semiconductor chip on which an electrode is formed facing upward;
a second substrate having a shape which avoids the semiconductor chip and being attached to the first substrate;
a first conductive layer which is formed over the second substrate and the semiconductor chip so that the first conductive layer is electrically connected with the electrode of the semiconductor chip;
an insulating layer, at least a part of the insulating layer being disposed on the first conductive layer; and
a second conductive layer, at least a part of the second conductive layer being disposed on the insulating layer over the first conductive layer.
99. The semiconductor device as defined in claim 98 ,
wherein the second substrate has a coefficient of thermal expansion closer to a coefficient of thermal expansion of the semiconductor chip than a coefficient of thermal expansion of the first substrate.
100. A circuit board on which the semiconductor device as defined in claim 89 is mounted.
101. A circuit board on which the semiconductor device as defined in claim 90 is mounted.
102. A circuit board on which the semiconductor device as defined in claim 91 is mounted.
103. A circuit board on which the semiconductor device as defined in claimed 92 is mounted.
104. A circuit board on which the semiconductor device as defined in claim 93 is mounted.
105. A circuit board on which the semiconductor device as defined in claim 96 is mounted.
106. A circuit board on which the semiconductor device as defined in claim 98 is mounted.
107. Electronic equipment comprising the semiconductor device as defined in claim 89 .
108. Electronic equipment comprising the semiconductor device as defined in claim 90 .
109. Electronic equipment comprising the semiconductor device as defined in claim 91 .
110. Electronic equipment comprising the semiconductor device as defined in claim 92 .
111. Electronic equipment comprising the, semiconductor device as defined in claim 93 .
112. Electronic equipment comprising the semiconductor device as defined in claim 96 .
113. Electronic equipment comprising the semiconductor device as defined in claim 98.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/279,078 US7413975B2 (en) | 2002-07-23 | 2006-04-07 | Interconnect substrate, semiconductor device, methods of manufacturing the same, circuit board, and electronic equipment |
US12/219,210 US7541278B2 (en) | 2002-07-23 | 2008-07-17 | Interconnect substrate, semiconductor device, methods of manufacturing the same, circuit board, and electronic equipment |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2002-213606 | 2002-07-23 | ||
JP2002213606A JP2004055965A (en) | 2002-07-23 | 2002-07-23 | Wiring board, semiconductor device, manufacturing method thereof, circuit board, and electronic equipment |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/279,078 Division US7413975B2 (en) | 2002-07-23 | 2006-04-07 | Interconnect substrate, semiconductor device, methods of manufacturing the same, circuit board, and electronic equipment |
Publications (1)
Publication Number | Publication Date |
---|---|
US20040135269A1 true US20040135269A1 (en) | 2004-07-15 |
Family
ID=31936161
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/624,680 Abandoned US20040135269A1 (en) | 2002-07-23 | 2003-07-23 | Interconnect substrate, semiconductor device, methods of manufacturing the same, circuit board, and electronic equipment |
US11/279,078 Expired - Fee Related US7413975B2 (en) | 2002-07-23 | 2006-04-07 | Interconnect substrate, semiconductor device, methods of manufacturing the same, circuit board, and electronic equipment |
US12/219,210 Expired - Fee Related US7541278B2 (en) | 2002-07-23 | 2008-07-17 | Interconnect substrate, semiconductor device, methods of manufacturing the same, circuit board, and electronic equipment |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/279,078 Expired - Fee Related US7413975B2 (en) | 2002-07-23 | 2006-04-07 | Interconnect substrate, semiconductor device, methods of manufacturing the same, circuit board, and electronic equipment |
US12/219,210 Expired - Fee Related US7541278B2 (en) | 2002-07-23 | 2008-07-17 | Interconnect substrate, semiconductor device, methods of manufacturing the same, circuit board, and electronic equipment |
Country Status (3)
Country | Link |
---|---|
US (3) | US20040135269A1 (en) |
JP (1) | JP2004055965A (en) |
CN (3) | CN1261005C (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040214373A1 (en) * | 2003-04-22 | 2004-10-28 | Tongbi Jiang | Packaged microelectronic devices and methods for packaging microelectronic devices |
US20050161783A1 (en) * | 2003-12-24 | 2005-07-28 | Nobuaki Hashimoto | Method for manufacturing circuit board, circuit board, and electronic equipment |
US20060113671A1 (en) * | 2004-11-30 | 2006-06-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
US20060115983A1 (en) * | 2004-11-30 | 2006-06-01 | Semiconductor Energy Laboratory Co., Ltd. | Method of manufacturing semiconductor device |
US20060240664A1 (en) * | 2005-04-01 | 2006-10-26 | Kenji Wada | Method of manufacturing multi-layered substrate |
US20100066779A1 (en) * | 2006-11-28 | 2010-03-18 | Hanan Gothait | Method and system for nozzle compensation in non-contact material deposition |
US20140085840A1 (en) * | 2012-09-24 | 2014-03-27 | Electronics And Telecommunications Research Institute | Electronic circuit and method of fabricating the same |
US11090858B2 (en) | 2014-03-25 | 2021-08-17 | Stratasys Ltd. | Method and system for fabricating cross-layer pattern |
US11191167B2 (en) | 2015-03-25 | 2021-11-30 | Stratasys Ltd. | Method and system for in situ sintering of conductive ink |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2004186395A (en) * | 2002-12-03 | 2004-07-02 | Fujitsu Ltd | Manufacturing method of ceramic substrate |
JP4100385B2 (en) | 2004-09-22 | 2008-06-11 | セイコーエプソン株式会社 | Multilayer structure forming method, wiring board manufacturing method, and electronic device manufacturing method |
JP3976043B2 (en) * | 2004-10-25 | 2007-09-12 | セイコーエプソン株式会社 | Semiconductor device and manufacturing method thereof |
US7858451B2 (en) * | 2005-02-03 | 2010-12-28 | Semiconductor Energy Laboratory Co., Ltd. | Electronic device, semiconductor device and manufacturing method thereof |
CN102574396B (en) * | 2008-06-19 | 2015-05-20 | 迅捷有限公司 | Method and system for nozzle compensation in non-contact material deposition |
WO2013136896A1 (en) * | 2012-03-15 | 2013-09-19 | 富士電機株式会社 | Semiconductor device and method for manufacturing same |
CN103021893B (en) * | 2012-12-30 | 2015-06-03 | 深圳中科系统集成技术有限公司 | Processing method for multi-way electrostatic discharge protection device |
US9704809B2 (en) * | 2013-03-05 | 2017-07-11 | Maxim Integrated Products, Inc. | Fan-out and heterogeneous packaging of electronic components |
WO2018138755A1 (en) * | 2017-01-24 | 2018-08-02 | 株式会社Fuji | Circuit forming method and circuit forming device |
JP6967138B2 (en) * | 2018-03-16 | 2021-11-17 | 株式会社Fuji | How to form a cavity |
JP7455953B2 (en) * | 2020-03-02 | 2024-03-26 | 株式会社Fuji | Wiring formation method |
EP4429412A4 (en) * | 2021-11-04 | 2025-03-05 | Fuji Corp | CIRCUIT MANUFACTURING METHOD AND CIRCUIT MANUFACTURING APPARATUS |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5331203A (en) * | 1990-04-05 | 1994-07-19 | General Electric Company | High density interconnect structure including a chamber |
US5524339A (en) * | 1994-09-19 | 1996-06-11 | Martin Marietta Corporation | Method for protecting gallium arsenide mmic air bridge structures |
US6274391B1 (en) * | 1992-10-26 | 2001-08-14 | Texas Instruments Incorporated | HDI land grid array packaged device having electrical and optical interconnects |
US6403463B1 (en) * | 1998-11-16 | 2002-06-11 | Nec Corporation | Method for fabricating a multichip module to improve signal transmission |
US6538210B2 (en) * | 1999-12-20 | 2003-03-25 | Matsushita Electric Industrial Co., Ltd. | Circuit component built-in module, radio device having the same, and method for producing the same |
US6555906B2 (en) * | 2000-12-15 | 2003-04-29 | Intel Corporation | Microelectronic package having a bumpless laminated interconnection layer |
US6709898B1 (en) * | 2000-10-04 | 2004-03-23 | Intel Corporation | Die-in-heat spreader microelectronic package |
US6861737B1 (en) * | 1996-12-30 | 2005-03-01 | Samsung Electronics Co., Ltd. | Semiconductor device packages having semiconductor chips attached to circuit boards, and stack packages using the same |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5910021A (en) * | 1994-07-04 | 1999-06-08 | Yamaha Corporation | Manufacture of semiconductor device with fine pattens |
JP3787181B2 (en) | 1995-09-01 | 2006-06-21 | 大日本印刷株式会社 | Multilayer printed wiring board and manufacturing method thereof |
JP3241613B2 (en) * | 1995-10-12 | 2001-12-25 | キヤノン株式会社 | Electron emitting element, electron source, and method of manufacturing image forming apparatus |
JP2001127207A (en) | 1997-04-30 | 2001-05-11 | Hitachi Chem Co Ltd | Substrate for mounting semiconductor element, manufacturing method thereof and semiconductor device |
US6617193B1 (en) | 1997-04-30 | 2003-09-09 | Hitachi Chemical Company, Ltd. | Semiconductor device, semiconductor device substrate, and methods of fabricating the same |
JPH11163499A (en) * | 1997-11-28 | 1999-06-18 | Nitto Boseki Co Ltd | Manufacturing method of printed wiring board and printed wiring board by this manufacturing method |
JP4741045B2 (en) * | 1998-03-25 | 2011-08-03 | セイコーエプソン株式会社 | Electric circuit, manufacturing method thereof and electric circuit manufacturing apparatus |
JPH11345894A (en) * | 1998-06-01 | 1999-12-14 | Mitsubishi Electric Corp | High frequency transistor device and substrate mounted with the high frequency transistor device |
JP2000012996A (en) * | 1998-06-17 | 2000-01-14 | Hitachi Cable Ltd | Multichip module base and method for manufacturing multichip module using the same |
JP2000349416A (en) | 1999-06-08 | 2000-12-15 | Sony Corp | Machining method for board |
JP2001319567A (en) * | 2000-02-28 | 2001-11-16 | Ricoh Co Ltd | Electron source substrate and picture display device using this electron source substrate |
JP2001274324A (en) | 2000-03-24 | 2001-10-05 | Hitachi Chem Co Ltd | Semiconductor mounting substrate for multilayer semiconductor device, and semiconductor device and multilayer semiconductor device |
CN1543298A (en) * | 2000-06-27 | 2004-11-03 | ���µ�����ҵ��ʽ���� | Ceramic laminated device |
JP2002111218A (en) * | 2000-06-27 | 2002-04-12 | Matsushita Electric Ind Co Ltd | Laminated ceramic device |
JP2002198638A (en) | 2000-12-27 | 2002-07-12 | Shinko Electric Ind Co Ltd | Mounting board for chip component, manufacturing method therefor, mounting board and mounting method |
US6458686B1 (en) * | 2001-04-30 | 2002-10-01 | Advanced Micro Devices, Inc. | Inverse integrated circuit fabrication process |
-
2002
- 2002-07-23 JP JP2002213606A patent/JP2004055965A/en active Pending
-
2003
- 2003-07-22 CN CNB031475450A patent/CN1261005C/en not_active Expired - Fee Related
- 2003-07-22 CN CNB2006100827236A patent/CN100431120C/en not_active Expired - Fee Related
- 2003-07-22 CN CNA2008102128964A patent/CN101369547A/en active Pending
- 2003-07-23 US US10/624,680 patent/US20040135269A1/en not_active Abandoned
-
2006
- 2006-04-07 US US11/279,078 patent/US7413975B2/en not_active Expired - Fee Related
-
2008
- 2008-07-17 US US12/219,210 patent/US7541278B2/en not_active Expired - Fee Related
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5331203A (en) * | 1990-04-05 | 1994-07-19 | General Electric Company | High density interconnect structure including a chamber |
US6274391B1 (en) * | 1992-10-26 | 2001-08-14 | Texas Instruments Incorporated | HDI land grid array packaged device having electrical and optical interconnects |
US5524339A (en) * | 1994-09-19 | 1996-06-11 | Martin Marietta Corporation | Method for protecting gallium arsenide mmic air bridge structures |
US6861737B1 (en) * | 1996-12-30 | 2005-03-01 | Samsung Electronics Co., Ltd. | Semiconductor device packages having semiconductor chips attached to circuit boards, and stack packages using the same |
US6403463B1 (en) * | 1998-11-16 | 2002-06-11 | Nec Corporation | Method for fabricating a multichip module to improve signal transmission |
US6538210B2 (en) * | 1999-12-20 | 2003-03-25 | Matsushita Electric Industrial Co., Ltd. | Circuit component built-in module, radio device having the same, and method for producing the same |
US6709898B1 (en) * | 2000-10-04 | 2004-03-23 | Intel Corporation | Die-in-heat spreader microelectronic package |
US6555906B2 (en) * | 2000-12-15 | 2003-04-29 | Intel Corporation | Microelectronic package having a bumpless laminated interconnection layer |
Cited By (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080132006A1 (en) * | 2003-04-22 | 2008-06-05 | Micron Technology, Inc. | Packaged microelectronic devices and methods for packaging microelectronic devices |
US20060030150A1 (en) * | 2003-04-22 | 2006-02-09 | Micron Technology, Inc. | Packaged microelectronic devices and methods for packaging microelectronic devices |
US20040214373A1 (en) * | 2003-04-22 | 2004-10-28 | Tongbi Jiang | Packaged microelectronic devices and methods for packaging microelectronic devices |
US7655500B2 (en) | 2003-04-22 | 2010-02-02 | Micron Technology | Packaged microelectronic devices and methods for packaging microelectronic devices |
US7550847B2 (en) | 2003-04-22 | 2009-06-23 | Micron Technology, Inc. | Packaged microelectronic devices and methods for packaging microelectronic devices |
US7312101B2 (en) | 2003-04-22 | 2007-12-25 | Micron Technology, Inc. | Packaged microelectronic devices and methods for packaging microelectronic devices |
US7329949B2 (en) * | 2003-04-22 | 2008-02-12 | Micron Technology, Inc. | Packaged microelectronic devices and methods for packaging microelectronic devices |
US20080099917A1 (en) * | 2003-04-22 | 2008-05-01 | Micron Technology, Inc. | Packaged microelectronic devices and methods for packaging microelectronic devices |
US20050161783A1 (en) * | 2003-12-24 | 2005-07-28 | Nobuaki Hashimoto | Method for manufacturing circuit board, circuit board, and electronic equipment |
US7935626B2 (en) | 2004-11-30 | 2011-05-03 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
US7985677B2 (en) | 2004-11-30 | 2011-07-26 | Semiconductor Energy Laboratory Co., Ltd. | Method of manufacturing semiconductor device |
US20060115983A1 (en) * | 2004-11-30 | 2006-06-01 | Semiconductor Energy Laboratory Co., Ltd. | Method of manufacturing semiconductor device |
US20060113671A1 (en) * | 2004-11-30 | 2006-06-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
US7696625B2 (en) | 2004-11-30 | 2010-04-13 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
US20100136782A1 (en) * | 2004-11-30 | 2010-06-03 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
US20060240664A1 (en) * | 2005-04-01 | 2006-10-26 | Kenji Wada | Method of manufacturing multi-layered substrate |
US20100066779A1 (en) * | 2006-11-28 | 2010-03-18 | Hanan Gothait | Method and system for nozzle compensation in non-contact material deposition |
US10034392B2 (en) | 2006-11-28 | 2018-07-24 | Xjet Ltd | Method and system for nozzle compensation in non-contact material deposition |
US20140085840A1 (en) * | 2012-09-24 | 2014-03-27 | Electronics And Telecommunications Research Institute | Electronic circuit and method of fabricating the same |
US9807886B2 (en) * | 2012-09-24 | 2017-10-31 | Electronics And Telecommunications Research Institute | Electronic circuit and method of fabricating the same |
US11090858B2 (en) | 2014-03-25 | 2021-08-17 | Stratasys Ltd. | Method and system for fabricating cross-layer pattern |
US11904525B2 (en) | 2014-03-25 | 2024-02-20 | Stratasys Ltd. | Method and system for fabricating cross-layer pattern |
US11191167B2 (en) | 2015-03-25 | 2021-11-30 | Stratasys Ltd. | Method and system for in situ sintering of conductive ink |
Also Published As
Publication number | Publication date |
---|---|
CN1479567A (en) | 2004-03-03 |
US20060165875A1 (en) | 2006-07-27 |
JP2004055965A (en) | 2004-02-19 |
US20080293239A1 (en) | 2008-11-27 |
US7413975B2 (en) | 2008-08-19 |
CN100431120C (en) | 2008-11-05 |
US7541278B2 (en) | 2009-06-02 |
CN1855400A (en) | 2006-11-01 |
CN101369547A (en) | 2009-02-18 |
CN1261005C (en) | 2006-06-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7413975B2 (en) | Interconnect substrate, semiconductor device, methods of manufacturing the same, circuit board, and electronic equipment | |
JP4606849B2 (en) | Semiconductor chip package having decoupling capacitor and manufacturing method thereof | |
JP3351706B2 (en) | Semiconductor device and method of manufacturing the same | |
US8835221B2 (en) | Integrated chip package structure using ceramic substrate and method of manufacturing the same | |
JP3994262B2 (en) | Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus | |
US6489687B1 (en) | Semiconductor device and method of manufacturing the same, manufacturing device, circuit board, and electronic equipment | |
KR100533673B1 (en) | Semiconductor device, method of manufacture thereof, circuit board, and electronic device | |
EP1636842B1 (en) | Stackable semiconductor device and method of manufacturing the same | |
JP4790297B2 (en) | Semiconductor device and manufacturing method thereof | |
JP6027966B2 (en) | Stackable mold microelectronic package with area array unit connector | |
US7405486B2 (en) | Circuit device | |
US7482202B2 (en) | Semiconductor device including a plurality of circuit element chips and a manufacturing method thereof | |
JP2005294451A (en) | Semiconductor integrated circuit, method for manufacturing the same, and semiconductor integrated circuit device | |
US20050224934A1 (en) | Circuit device | |
JP4056360B2 (en) | Semiconductor device and manufacturing method thereof | |
JP2005150344A (en) | Semiconductor device and manufacturing method thereof | |
JP2005268701A (en) | Semiconductor device, manufacturing method thereof, laminated module using the same and manufacturing method thereof | |
US20040159913A1 (en) | Circuit device and method of manufacture thereof | |
JP2001291838A (en) | Semiconductor chip and its manufacturing method, semiconductor device and its manufacturing method, circuit board, and electronic equipment | |
JP3614099B2 (en) | Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus | |
JP2001127245A (en) | Semiconductor device and its manufacturing method, circuit board, and electronic equipment | |
JP2004063567A (en) | Semiconductor device and its manufacturing method, circuit board, and electronic equipment | |
JP4073305B2 (en) | Circuit equipment | |
JP2004281723A (en) | Wiring module and its manufacturing method | |
JP2005268717A (en) | Semiconductor device and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SEIKO EPSON CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:OTSUKI, TETSUYA;REEL/FRAME:014264/0899 Effective date: 20030901 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |