US20040119546A1 - Bifet voltage controlled oscillator - Google Patents
Bifet voltage controlled oscillator Download PDFInfo
- Publication number
- US20040119546A1 US20040119546A1 US10/324,341 US32434102A US2004119546A1 US 20040119546 A1 US20040119546 A1 US 20040119546A1 US 32434102 A US32434102 A US 32434102A US 2004119546 A1 US2004119546 A1 US 2004119546A1
- Authority
- US
- United States
- Prior art keywords
- node
- circuit
- fet
- bifet
- drain
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03B—GENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
- H03B5/00—Generation of oscillations using amplifier with regenerative feedback from output to input
- H03B5/08—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance
- H03B5/12—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device
- H03B5/1231—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device the amplifier comprising one or more bipolar transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03B—GENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
- H03B5/00—Generation of oscillations using amplifier with regenerative feedback from output to input
- H03B5/08—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance
- H03B5/12—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device
- H03B5/1206—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device using multiple transistors for amplification
- H03B5/1212—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device using multiple transistors for amplification the amplifier comprising a pair of transistors, wherein an output terminal of each being connected to an input terminal of the other, e.g. a cross coupled pair
- H03B5/1215—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device using multiple transistors for amplification the amplifier comprising a pair of transistors, wherein an output terminal of each being connected to an input terminal of the other, e.g. a cross coupled pair the current source or degeneration circuit being in common to both transistors of the pair, e.g. a cross-coupled long-tailed pair
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03B—GENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
- H03B5/00—Generation of oscillations using amplifier with regenerative feedback from output to input
- H03B5/08—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance
- H03B5/12—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device
- H03B5/1237—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device comprising means for varying the frequency of the generator
- H03B5/124—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device comprising means for varying the frequency of the generator the means comprising a voltage dependent capacitance
- H03B5/1243—Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising lumped inductance and capacitance active element in amplifier being semiconductor device comprising means for varying the frequency of the generator the means comprising a voltage dependent capacitance the means comprising voltage variable capacitance diodes
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03B—GENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
- H03B2200/00—Indexing scheme relating to details of oscillators covered by H03B
- H03B2200/003—Circuit elements of oscillators
- H03B2200/0038—Circuit elements of oscillators including a current mirror
Definitions
- the present invention is generally in the field of semiconductors. More specifically, the invention is in the field of semiconductor voltage controlled oscillators.
- RF radio frequency
- A is the magnitude of the signal
- ⁇ is the frequency of the signal
- ⁇ is the phase of the signal
- the carrier signal (or sine wave) is generated by an oscillator.
- a typical oscillator used to generate a sine wave for RF communication is a voltage controlled oscillator (“VCO”).
- VCO voltage controlled oscillator
- phase modulation the data signals are “encoded” into the sine wave by varying the phase component of the sine wave in accordance with the data signals.
- various noise sources can alter the phase component of the sine wave, e.g., by causing fluctuations in the phase. This disturbance upon the phase of the sine wave is commonly referred to as “phase noise.”
- phase noise is undesirable because it deteriorates the data signals which are encoded into the sine wave.
- the phase noise becomes intolerable, when, for example, the signal-to-noise ratio (“S/N”) becomes so small that demodulation of the data from sine wave signal becomes difficult or impossible.
- S/N signal-to-noise ratio
- phase noise Three primary sources of phase noise include supply voltage fluctuations, ground fluctuations, and component noise due to thermal variations and/or due to frequency variations (“flicker” noise) in active and passive components. While component noise has been addressed to some degree with current devices employing active and passive components, noise due to supply voltage fluctuations and noise due to ground fluctuations remain as problems which must be addressed in any VCO implementation.
- a common disadvantage shared by conventional VCOs is the limited driving capabilities at their output nodes.
- complex and expensive buffer circuits connected to the output nodes of conventional VCOs are typically used for driving large loads.
- Use of such complex and expensive buffer circuits increases manufacturing costs and device size, both of which are undesirable.
- Another disadvantage with the use of complex buffer circuits in conventional VCOs is the large amount of current drawn by these complex buffer circuits.
- the present invention is directed to a BiFET voltage controlled oscillator (“VCO”).
- VCO voltage controlled oscillator
- the invention overcomes the need in the art for a VCO which reduces the effects of noise due to supply voltage fluctuations and to ground fluctuations while also overcoming the need in the art for driving a large load with reduced current consumption.
- a BiFET VCO circuit comprises a VCO core circuit, first and second bipolar transistors, and first and second FETs.
- the VCO core circuit is connected across a first node and a second node.
- the VCO core circuit may, for example, comprise first and second varactors, and an inductor.
- the anode of the first varactor is connected to the first node while the anode of the second varactor is connected to the second node, and the cathode of the first varactor is tied to the cathode of the second varactor.
- a tuning voltage is also connected to the cathode of the first varactor and the cathode of the second varactor.
- the inductor is connected across the first node and the second node.
- the first and second bipolar transistors are configured as a differential pair where the base of the first bipolar transistor is connected to the second node, the collector of the first bipolar transistor is connected to the first node, the base of the second bipolar transistor is connected to the first node, and the collector of the second bipolar transistor is connected to the second node.
- the emitters of the first and second bipolar transistors are also coupled to ground.
- the first and second FETs are configured in a common-gate configuration where the gate of the first FET is connected to the gate of the second FET, the source of the first FET is connected to the first node, and the source of the second FET is connected to the second node.
- a reference voltage is supplied to the gates of the first and second FETs.
- the drain of the first FET comprises a first output of the BiFET VCO circuit, while the drain of the second FET comprises a second output of the BiFET VCO circuit.
- FIG. 1 illustrates a schematic diagram of a known voltage controlled oscillator circuit.
- FIG. 2 illustrates a schematic diagram of an exemplary BiFET voltage controlled oscillator circuit in accordance with one embodiment of the present invention.
- the present invention is directed to a BiFET voltage controlled oscillator.
- the following description contains specific information pertaining to the implementation of the present invention.
- One skilled in the art will recognize that the present invention may be implemented in a manner different from that specifically discussed in the present application. Moreover, some of the specific details of the invention are not discussed in order to not obscure the invention. The specific details not described in the present application are within the knowledge of a person of ordinary skill in the art.
- FIG. 1 illustrates a schematic diagram of known VCO circuit 100 comprising VCO core circuit 102 , current mirror circuit 104 , buffer circuit 106 and buffer circuit 108 .
- VCO core circuit 102 comprises bipolar transistors 112 and 114 , inductors 116 and 118 , and varactor diodes (“varactors”) 120 and 122 .
- VCO core circuit 102 is provided supply voltage (“VCC”) 110 and tuning voltage (“VTUNE”) 150 and generates output voltage VOUT 1 154 at node 124 and output voltage VOUT 2 156 at node 126 .
- Bipolar transistor 112 has a base connected to a collector of bipolar transistor 114 at node 126 .
- Bipolar transistor 112 also has a collector connected to a base of bipolar transistor 114 at node 124 .
- Bipolar transistor 112 further has an emitter connected to an emitter of bipolar transistor 114 at node 128 .
- VCC 110 is connected to one terminal of inductor 116 and to one terminal of inductor 118 .
- Inductors 116 and 118 have their second respective terminals connected to nodes 124 and 126 .
- Anodes of varactors 120 and 122 are connected back-to-back at node 152 .
- VTUNE 150 is supplied to node 152 .
- the cathode of varactor 120 is connected to node 124 while the cathode of varactor 122 is connected to node 126 .
- VCO core circuit 102 is configured to generate an output signal at node 124 (corresponding to VOUT 1 154 ).
- VCO core circuit 102 also generates an output signal at node 126 (corresponding to VOUT 2 156 ).
- the frequency of these output signals produced at nodes 124 and 126 are dependent upon the capacitance of varactors 120 and 122 , respectively.
- the capacitance of each varactor 120 and 122 is, in turn, dependent upon the voltage supplied at node 152 by VTUNE 150 and the voltages at nodes 124 and 126 , respectively.
- VOUT 1 154 and VOUT 2 156 it is desirable to maintain stable voltages for VOUT 1 154 and VOUT 2 156 for purposes of stabilizing the capacitance of each varactor 120 and 122 , and hence stabilizing the frequency of the output signals generated by VCO core circuit 102 .
- current mirror circuit 104 is connected to VCO core circuit 102 at node 128 .
- current mirror circuit 104 operates as a current source such that constant current 113 is drawn by current mirror circuit 104 so that the effect of ground fluctuations and supply voltage fluctuations upon the VOUT 1 154 and VOUT 2 156 are somewhat reduced.
- Current mirror circuit 104 comprises bipolar transistor 132 having a base connected to a base of bipolar transistor 134 at node 142 .
- a collector of bipolar transistor 132 is coupled to node 128 , while an emitter of bipolar transistor 132 is coupled to ground 111 through resistor 136 .
- An emitter of bipolar transistor 134 is also coupled to ground 111 through resistor 138 .
- Reference voltage (“VREF”) 140 is supplied to the base of each bipolar transistor 132 and 134 at node 142 to bias bipolar transistors 132 and 134 and also to assist in maintaining a somewhat constant base-to-emitter voltage (“V BE ”) for each bipolar transistor 132 and 134 .
- V BE base-to-emitter voltage
- VOUT 1 154 and VOUT 2 156 are incapable of driving a large load, and therefore, VOUT 1 154 and VOUT 2 156 still remain susceptible to voltage fluctuations under certain circumstances.
- any large load applied to VOUT 1 154 would significantly change the voltage at VOUT 1 154 and would alter the capacitance of varactor 120 .
- the frequency of the output signal at node 124 is altered, and the output signal at node 124 is significantly impaired.
- buffer circuits 106 and 108 are coupled to nodes 124 and 126 , respectively, in known VCO circuit 100 to prevent a large load from compromising VOUT 1 154 and VOUT 2 156 , respectively.
- buffer circuits 106 and 108 are associated with buffer circuits 106 and 108 in known VCO circuit 100 .
- buffer circuits 106 and 108 although represented in FIG. 1 as transistors 120 and 122 for simplicity, comprise complex circuitry for providing strong driving capabilities and, as a result, increase manufacturing costs and device size of known VCO circuit 100 , both of which are undesirable.
- buffer circuits 106 and 108 increase the total current consumption during operation by drawing additional large amounts of current, e.g., current 158 and 159 through buffer circuits 106 and 108 , respectively.
- the total current drawn by known VCO circuit 100 is significantly increased due to buffer circuits 106 and 108 .
- BiFET VCO circuit 200 may be utilized in an RF module (not shown) for generating sine wave signals for RF communication.
- BiFET VCO circuit 200 is supplied supply voltage (“VCC”) 210 , reference voltage (“VREF”) 240 , and tuning voltage (“VTUNE”) 250 and generates output voltage VOUT 1 254 at node 264 and output voltage VOUT 2 256 at node 266 .
- VCC supply voltage
- VREF reference voltage
- VTUNE tuning voltage
- BiFET VCO circuit 200 As described below, due to the particular configuration of BiFET VCO circuit 200 , the effects of supply voltage fluctuations and ground fluctuations upon the operation of BiFET VCO circuit 200 are significantly reduced or eliminated. Furthermore, output voltages, VOUT 1 254 and VOUT 2 256 , generated by BiFET VCO circuit 200 are capable of driving a large load with reduced current consumption.
- BiFET VCO circuit 200 comprises VCO core circuit 202 , bipolar transistors 212 and 214 , and n-channel FETs (NFETs) 260 and 262 .
- VCO core circuit 202 comprises varactors 220 and 222 , where the cathodes of varactor 220 and 222 are tied together at node 252 .
- VTUNE 250 is supplied to node 252 .
- the anode of varactor 220 is connected to node 224
- the anode of varactor 222 is connected to node 226 .
- FIG. 1 In the particular embodiment shown in FIG.
- VCO core circuit 202 further includes inductor 216 connected across node 224 and node 226 .
- Inductor 216 can be any “inductive means” such as an electronic inductor as well as a conventional inductor as shown in FIG. 2.
- Bipolar transistor 212 and 214 are configured as a differential pair, where the base of bipolar transistor 212 is connected to the collector of bipolar transistor 214 at node 226 ; the collector of bipolar transistor 212 is connected to the base of bipolar transistor 214 at node 224 ; and the emitter of bipolar transistor 212 and the emitter of bipolar transistor 214 are each connected to a reference voltage such as ground 211 .
- the gate of NFET 260 is coupled to the gate of NFET 262 at node 263 in a common-gate configuration.
- VREF 240 provides a stable and constant bias and reference voltage which is supplied to the gates of NFETS 260 and 262 at node 263 and, thus, the gate voltage (V G ) of each NFET 260 and 262 is constant.
- the source of NFET 260 is connected to node 224 , and the source of NFET 262 is connected to node 226 .
- One terminal of resistor 268 is coupled to VCC 210 while the other terminal of resistor 268 is coupled to the drain of NFET 260 .
- one terminal of resistor 269 is coupled to VCC 210 while the other terminal of resistor 269 is coupled to the drain of NFET 262 .
- VCC 210 provides a supply voltage of approximately 3 V.
- VOUT 2 254 is generated at node 264 connected to the drain of NFET 260
- VOUT 2 256 is generated at node 266 connected to the drain of NFET 262 .
- BiFET VCO circuit 200 achieves stable voltages at nodes 224 and 226 of VCO core circuit 202 while providing strong driving capabilities at VOUT 1 254 and VOUT 2 256 .
- This benefit is achieved because the voltages at nodes 224 and 226 of VCO core circuit 202 are amplified by NFETS 260 and 262 , respectively, for generating VOUT 1 254 and VOUT 2 256 , respectively.
- each of VOUT 1 254 and VOUT 2 256 is capable of driving a large load, and yet the voltages at nodes 224 and 226 of VCO core circuit 202 remain substantially stable and are not loaded down. Furthermore, with sufficient driving capabilities provided at VOUT 1 254 and VOUT 2 256 , the need for complex and expensive buffer circuits no longer exists. Instead, less complex and less expensive buffer circuits may be used at VOUT 1 254 and VOUT 2 256 or, in some cases, the driving capabilities at VOUT 1 254 and VOUT 2 256 are sufficiently strong such that buffer circuits are not required altogether at VOUT 1 254 and VOUT 2 256 .
- the total current drawn by BiFET VCO circuit 200 is likewise reduced.
- the complex buffer circuits eliminated or reduced the large current normally drawn through these complex buffer circuits are likewise eliminated or greatly reduced. Instead, the current drawn through each NFETs 260 and 262 has sufficient drive capabilities for driving a large load connected to nodes 264 and 266 , respectively. With the large current drawn by the complex buffer circuits eliminated or greatly reduced, the total current drawn by BiFET VCO circuit 200 is therefore significantly reduced.
Landscapes
- Inductance-Capacitance Distribution Constants And Capacitance-Resistance Oscillators (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention is generally in the field of semiconductors. More specifically, the invention is in the field of semiconductor voltage controlled oscillators.
- 2. Related Art
- In the field of wireless communication, such as radio frequency (“RF”) communication, data signals are modulated over a carrier signal prior to transmission. Typically, the carrier signal used for RF communication is a sine wave. Thus, an RF signal can generally be represented by the following equation:
- A sin(ωt+φ) (Equation 1)
- where A is the magnitude of the signal, ω is the frequency of the signal, and φ is the phase of the signal.
- The carrier signal (or sine wave) is generated by an oscillator. For example, a typical oscillator used to generate a sine wave for RF communication is a voltage controlled oscillator (“VCO”). In phase modulation, the data signals are “encoded” into the sine wave by varying the phase component of the sine wave in accordance with the data signals. However, various noise sources can alter the phase component of the sine wave, e.g., by causing fluctuations in the phase. This disturbance upon the phase of the sine wave is commonly referred to as “phase noise.” Such phase noise is undesirable because it deteriorates the data signals which are encoded into the sine wave. In some cases, the phase noise becomes intolerable, when, for example, the signal-to-noise ratio (“S/N”) becomes so small that demodulation of the data from sine wave signal becomes difficult or impossible.
- Three primary sources of phase noise include supply voltage fluctuations, ground fluctuations, and component noise due to thermal variations and/or due to frequency variations (“flicker” noise) in active and passive components. While component noise has been addressed to some degree with current devices employing active and passive components, noise due to supply voltage fluctuations and noise due to ground fluctuations remain as problems which must be addressed in any VCO implementation.
- A common disadvantage shared by conventional VCOs is the limited driving capabilities at their output nodes. As a result, complex and expensive buffer circuits connected to the output nodes of conventional VCOs are typically used for driving large loads. Use of such complex and expensive buffer circuits, however, increases manufacturing costs and device size, both of which are undesirable. Another disadvantage with the use of complex buffer circuits in conventional VCOs is the large amount of current drawn by these complex buffer circuits.
- Accordingly, there is a need in the art for a voltage controlled oscillator which reduces the effects of noise due to supply voltage fluctuations and ground fluctuations. Furthermore, there is a need in the art for a voltage controlled oscillator capable of driving a large load and having reduced current consumption.
- The present invention is directed to a BiFET voltage controlled oscillator (“VCO”). The invention overcomes the need in the art for a VCO which reduces the effects of noise due to supply voltage fluctuations and to ground fluctuations while also overcoming the need in the art for driving a large load with reduced current consumption.
- According to one exemplary embodiment, a BiFET VCO circuit comprises a VCO core circuit, first and second bipolar transistors, and first and second FETs. The VCO core circuit is connected across a first node and a second node. The VCO core circuit may, for example, comprise first and second varactors, and an inductor. The anode of the first varactor is connected to the first node while the anode of the second varactor is connected to the second node, and the cathode of the first varactor is tied to the cathode of the second varactor. A tuning voltage is also connected to the cathode of the first varactor and the cathode of the second varactor. The inductor is connected across the first node and the second node.
- The first and second bipolar transistors are configured as a differential pair where the base of the first bipolar transistor is connected to the second node, the collector of the first bipolar transistor is connected to the first node, the base of the second bipolar transistor is connected to the first node, and the collector of the second bipolar transistor is connected to the second node. The emitters of the first and second bipolar transistors are also coupled to ground. The first and second FETs are configured in a common-gate configuration where the gate of the first FET is connected to the gate of the second FET, the source of the first FET is connected to the first node, and the source of the second FET is connected to the second node. A reference voltage is supplied to the gates of the first and second FETs. The drain of the first FET comprises a first output of the BiFET VCO circuit, while the drain of the second FET comprises a second output of the BiFET VCO circuit.
- With this configuration, the effects of fluctuations in the supply voltage and fluctuations in the ground upon the operation of BiFET VCO circuit is significantly reduced or eliminated, and thus the voltages at the first and second nodes are stable. Furthermore, each of the first and second outputs generated by BiFET VCO circuit is capable of driving a large load without loading down the voltages at the first and second nodes, further increasing the stability of the first and second nodes. Moreover, the total current drawn by BiFET VCO circuit in operation is significantly reduced over conventional solutions because complex and expensive buffer circuits are not required to drive large loads at the first and second outputs. Other features and advantages of the present invention will become more readily apparent to those of ordinary skill in the art after reviewing the following detailed description and accompanying drawings.
- FIG. 1 illustrates a schematic diagram of a known voltage controlled oscillator circuit.
- FIG. 2 illustrates a schematic diagram of an exemplary BiFET voltage controlled oscillator circuit in accordance with one embodiment of the present invention.
- The present invention is directed to a BiFET voltage controlled oscillator. The following description contains specific information pertaining to the implementation of the present invention. One skilled in the art will recognize that the present invention may be implemented in a manner different from that specifically discussed in the present application. Moreover, some of the specific details of the invention are not discussed in order to not obscure the invention. The specific details not described in the present application are within the knowledge of a person of ordinary skill in the art.
- The drawings in the present application and their accompanying detailed description are directed to merely exemplary embodiments of the invention. To maintain brevity, other embodiments of the invention which use the principles of the present invention are not specifically described in the present application and are not specifically illustrated by the present drawings.
- To illustrate the features and advantages of the present invention by way of contrast, a brief description of known voltage controlled oscillator (“VCO”)
circuit 100 used in RF communication is provided with reference to FIG. 1. FIG. 1 illustrates a schematic diagram of knownVCO circuit 100 comprisingVCO core circuit 102,current mirror circuit 104,buffer circuit 106 andbuffer circuit 108. -
VCO core circuit 102 comprisesbipolar transistors inductors VCO core circuit 102 is provided supply voltage (“VCC”) 110 and tuning voltage (“VTUNE”) 150 and generatesoutput voltage VOUT1 154 atnode 124 andoutput voltage VOUT2 156 atnode 126.Bipolar transistor 112 has a base connected to a collector ofbipolar transistor 114 atnode 126.Bipolar transistor 112 also has a collector connected to a base ofbipolar transistor 114 atnode 124.Bipolar transistor 112 further has an emitter connected to an emitter ofbipolar transistor 114 atnode 128. - VCC110 is connected to one terminal of
inductor 116 and to one terminal ofinductor 118.Inductors nodes varactors node 152.VTUNE 150 is supplied tonode 152. The cathode ofvaractor 120 is connected tonode 124 while the cathode ofvaractor 122 is connected tonode 126. With this configuration,VCO core circuit 102 is configured to generate an output signal at node 124 (corresponding to VOUT1 154).VCO core circuit 102 also generates an output signal at node 126 (corresponding to VOUT2 156). The frequency of these output signals produced atnodes varactors varactor node 152 byVTUNE 150 and the voltages atnodes VOUT1 154 andVOUT2 156 for purposes of stabilizing the capacitance of eachvaractor VCO core circuit 102. - In
known VCO circuit 100,current mirror circuit 104 is connected toVCO core circuit 102 atnode 128. In general,current mirror circuit 104 operates as a current source such that constant current 113 is drawn bycurrent mirror circuit 104 so that the effect of ground fluctuations and supply voltage fluctuations upon theVOUT1 154 andVOUT2 156 are somewhat reduced. -
Current mirror circuit 104 comprisesbipolar transistor 132 having a base connected to a base ofbipolar transistor 134 atnode 142. A collector ofbipolar transistor 132 is coupled tonode 128, while an emitter ofbipolar transistor 132 is coupled toground 111 throughresistor 136. An emitter ofbipolar transistor 134 is also coupled toground 111 throughresistor 138. Reference voltage (“VREF”) 140 is supplied to the base of eachbipolar transistor node 142 to biasbipolar transistors bipolar transistor bipolar transistor 134, and the somewhat constant VBE forbipolar transistors bipolar transistor 134, regardless of any fluctuations atground 111. With substantially constant current 113 drawn fromnode 128 ofVCO core circuit 102, the operation ofVCO core circuit 102 is largely isolated from effects of fluctuations atground 111. Also as a further result of the substantially constant current 113 drawn fromnode 128, the effects of fluctuations inVCC 110 upon the operation ofVCO core circuit 102 are also significantly reduced. - Nevertheless, due to the particular configuration of
known VCO circuit 100, each of VOUT1 154 andVOUT2 156 is incapable of driving a large load, and therefore,VOUT1 154 andVOUT2 156 still remain susceptible to voltage fluctuations under certain circumstances. For example, in the absence ofbuffer circuits 106, any large load applied to VOUT1 154 would significantly change the voltage atVOUT1 154 and would alter the capacitance ofvaractor 120. As a consequence, the frequency of the output signal atnode 124 is altered, and the output signal atnode 124 is significantly impaired. The same problem exists atnode 126 withVOUT2 156. In an attempt to address this problem,buffer circuits nodes known VCO circuit 100 to prevent a large load from compromisingVOUT1 154 andVOUT2 156, respectively. - However, several drawbacks are associated with
buffer circuits known VCO circuit 100. First,buffer circuits transistors VCO circuit 100, both of which are undesirable. Second,buffer circuits buffer circuits VCO circuit 100 is significantly increased due tobuffer circuits - Referring now to FIG. 2, there is shown a schematic diagram of bipolar-FET (“BiFET”) voltage controlled oscillator (“VCO”)
circuit 200 in accordance with one embodiment of the present invention. By way of example,BiFET VCO circuit 200 may be utilized in an RF module (not shown) for generating sine wave signals for RF communication.BiFET VCO circuit 200 is supplied supply voltage (“VCC”) 210, reference voltage (“VREF”) 240, and tuning voltage (“VTUNE”) 250 and generatesoutput voltage VOUT1 254 atnode 264 andoutput voltage VOUT2 256 atnode 266. As described below, due to the particular configuration ofBiFET VCO circuit 200, the effects of supply voltage fluctuations and ground fluctuations upon the operation ofBiFET VCO circuit 200 are significantly reduced or eliminated. Furthermore, output voltages,VOUT1 254 andVOUT2 256, generated byBiFET VCO circuit 200 are capable of driving a large load with reduced current consumption. - In the present exemplary embodiment shown in FIG. 2,
BiFET VCO circuit 200 comprisesVCO core circuit 202,bipolar transistors VCO core circuit 202 comprisesvaractors varactor node 252.VTUNE 250 is supplied tonode 252. The anode ofvaractor 220 is connected tonode 224, and the anode ofvaractor 222 is connected tonode 226. In the particular embodiment shown in FIG. 2, the voltage supplied atnode 252 byVTUNE 250 is greater than the voltages atnodes varactors varactors BiFET VCO circuit 200, are dependent upon the magnitude of the voltage supplied byVTUNE 250 atnode 252 and the voltages atnodes present application varactors VCO core circuit 202 further includesinductor 216 connected acrossnode 224 andnode 226.Inductor 216 can be any “inductive means” such as an electronic inductor as well as a conventional inductor as shown in FIG. 2. -
Bipolar transistor bipolar transistor 212 is connected to the collector ofbipolar transistor 214 atnode 226; the collector ofbipolar transistor 212 is connected to the base ofbipolar transistor 214 atnode 224; and the emitter ofbipolar transistor 212 and the emitter ofbipolar transistor 214 are each connected to a reference voltage such asground 211. - The gate of
NFET 260 is coupled to the gate ofNFET 262 atnode 263 in a common-gate configuration.VREF 240 provides a stable and constant bias and reference voltage which is supplied to the gates ofNFETS node 263 and, thus, the gate voltage (VG) of each NFET 260 and 262 is constant. The source ofNFET 260 is connected tonode 224, and the source ofNFET 262 is connected tonode 226. One terminal ofresistor 268 is coupled toVCC 210 while the other terminal ofresistor 268 is coupled to the drain ofNFET 260. Similarly, one terminal ofresistor 269 is coupled toVCC 210 while the other terminal ofresistor 269 is coupled to the drain ofNFET 262. In the present exemplary embodiment,VCC 210 provides a supply voltage of approximately 3 V. - Due to the high impedance at each drain of
NFET NFET NFET VREF 240, any fluctuations inVCC 210 will have little or no impact upon the current throughNFETs nodes NFET ground 211 upon the operation ofVCO core circuit 202 are also significantly reduced. Thus, the effects of fluctuations inVCC 210 and fluctuations inground 211 uponnodes BiFET VCO circuit 200. - According to the exemplary embodiment of the invention shown in FIG. 2,
VOUT2 254 is generated atnode 264 connected to the drain ofNFET 260, andVOUT2 256 is generated atnode 266 connected to the drain ofNFET 262. With this configuration,BiFET VCO circuit 200 achieves stable voltages atnodes VCO core circuit 202 while providing strong driving capabilities atVOUT1 254 andVOUT2 256. This benefit is achieved because the voltages atnodes VCO core circuit 202 are amplified byNFETS VOUT1 254 andVOUT2 256, respectively. Therefore, due to the configuration ofBiFET VCO circuit 200, each of VOUT1 254 andVOUT2 256 is capable of driving a large load, and yet the voltages atnodes VCO core circuit 202 remain substantially stable and are not loaded down. Furthermore, with sufficient driving capabilities provided atVOUT1 254 andVOUT2 256, the need for complex and expensive buffer circuits no longer exists. Instead, less complex and less expensive buffer circuits may be used at VOUT1 254 andVOUT2 256 or, in some cases, the driving capabilities atVOUT1 254 andVOUT2 256 are sufficiently strong such that buffer circuits are not required altogether atVOUT1 254 andVOUT2 256. - Moreover, according to the present embodiment, since the need for complex buffer circuits have been eliminated or greatly reduced, the total current drawn by
BiFET VCO circuit 200 is likewise reduced. The reason is that, with the complex buffer circuits eliminated or reduced, the large current normally drawn through these complex buffer circuits are likewise eliminated or greatly reduced. Instead, the current drawn through eachNFETs nodes BiFET VCO circuit 200 is therefore significantly reduced. - In sum, due to the configuration of
BiFET VCO circuit 200, the effects ofVCC 210 fluctuations andground 211 fluctuations upon the operation ofBiFET VCO circuit 200 are significantly reduced or eliminated while the voltages atnodes VCO core circuit 202 are stable. As a result, capacitance ofvaractors BiFET VCO circuit 200 is also stable. As described above, each of VOUT1 254 andVOUT2 256 generated byBiFET VCO circuit 200 is further capable of driving a large load without loading downnodes nodes BiFET VCO circuit 200 has been significantly reduced since complex and expensive buffer circuits are not required to drive large loads at each of VOUT1 254 andVOUT2 256. - From the above description of exemplary embodiments of the invention it is manifest that various techniques can be used for implementing the concepts of the present invention without departing from its scope. Moreover, while the invention has been described with specific reference to certain embodiments, a person of ordinary skill in the art would recognize that changes could be made in form and detail without departing from the spirit and the scope of the invention. The described exemplary embodiments are to be considered in all respects as illustrative and not restrictive. It should also be understood that the invention is not limited to the particular exemplary embodiments described herein, but is capable of many rearrangements, modifications, and substitutions without departing from the scope of the invention.
- Thus, a BiFET voltage controlled oscillator has been described.
Claims (20)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/324,341 US6747523B1 (en) | 2002-12-19 | 2002-12-19 | BiFET voltage controlled oscillator |
PCT/US2003/029256 WO2004062083A1 (en) | 2002-12-19 | 2003-09-17 | BiFET VOLTAGE CONTROLLED OSCILLATOR |
TW092127212A TWI239138B (en) | 2002-12-19 | 2003-10-01 | BiFET voltage controlled oscillator |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/324,341 US6747523B1 (en) | 2002-12-19 | 2002-12-19 | BiFET voltage controlled oscillator |
Publications (2)
Publication Number | Publication Date |
---|---|
US6747523B1 US6747523B1 (en) | 2004-06-08 |
US20040119546A1 true US20040119546A1 (en) | 2004-06-24 |
Family
ID=32326016
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/324,341 Expired - Lifetime US6747523B1 (en) | 2002-12-19 | 2002-12-19 | BiFET voltage controlled oscillator |
Country Status (3)
Country | Link |
---|---|
US (1) | US6747523B1 (en) |
TW (1) | TWI239138B (en) |
WO (1) | WO2004062083A1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9444400B2 (en) * | 2015-01-09 | 2016-09-13 | Qualcomm Incorporated | System and method for dynamically biasing oscillators for optimum phase noise |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6317008B1 (en) * | 1998-01-26 | 2001-11-13 | Agere Systems Guardian Corp. | Clock recovery using an injection tuned resonant circuit |
US20020014925A1 (en) * | 2000-07-26 | 2002-02-07 | Toshiyuki Ochiai | LC resonance circuit and voltage-controlled oscillation circuit |
US6411171B2 (en) * | 2000-02-25 | 2002-06-25 | Kabushiki Kaisha Toshiba | Voltage controlled oscillator |
-
2002
- 2002-12-19 US US10/324,341 patent/US6747523B1/en not_active Expired - Lifetime
-
2003
- 2003-09-17 WO PCT/US2003/029256 patent/WO2004062083A1/en not_active Application Discontinuation
- 2003-10-01 TW TW092127212A patent/TWI239138B/en not_active IP Right Cessation
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6317008B1 (en) * | 1998-01-26 | 2001-11-13 | Agere Systems Guardian Corp. | Clock recovery using an injection tuned resonant circuit |
US6411171B2 (en) * | 2000-02-25 | 2002-06-25 | Kabushiki Kaisha Toshiba | Voltage controlled oscillator |
US20020014925A1 (en) * | 2000-07-26 | 2002-02-07 | Toshiyuki Ochiai | LC resonance circuit and voltage-controlled oscillation circuit |
Also Published As
Publication number | Publication date |
---|---|
TW200425637A (en) | 2004-11-16 |
US6747523B1 (en) | 2004-06-08 |
WO2004062083A1 (en) | 2004-07-22 |
TWI239138B (en) | 2005-09-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7321271B2 (en) | Voltage-controlled oscillator, radio communication apparatus and voltage-controlled oscillation method for reducing degradation of phase noise characteristic | |
US6509805B2 (en) | LC resonance circuit and voltage-controlled oscillation circuit | |
KR101071599B1 (en) | - self-biased voltage controlled oscillator | |
US7301407B2 (en) | Capacitor bank and voltage controlled oscillator having the same | |
US6292065B1 (en) | Differential control topology for LC VCO | |
US7375596B2 (en) | Quadrature voltage controlled oscillator | |
US20060220754A1 (en) | Voltage controlled oscillator | |
US7132901B2 (en) | Voltage controlled oscillator with varactor-less tuning | |
US20020093385A1 (en) | Oscillation circuit with voltage-controlled oscillators | |
US8222963B2 (en) | Voltage-controlled oscillator | |
US6927643B2 (en) | Oscillator topology for very low phase noise operation | |
US6411171B2 (en) | Voltage controlled oscillator | |
JP3921362B2 (en) | Temperature compensated crystal oscillator | |
US6853262B2 (en) | Voltage-controlled oscillator circuit which compensates for supply voltage fluctuations | |
US7755440B2 (en) | Voltage controlled oscillator for controlling phase noise and method using the same | |
US7098751B1 (en) | Tunable capacitance circuit for voltage control oscillator | |
US5889395A (en) | Integrated low voltage regulator for high capacitive loads | |
US6747523B1 (en) | BiFET voltage controlled oscillator | |
JP4545737B2 (en) | Oscillator circuit | |
US6724273B1 (en) | Filter circuitry for voltage controlled oscillator | |
US6606008B2 (en) | Oscillator circuit | |
US10530298B2 (en) | Semiconductor device, voltage controlled oscillator, low pass filter, and band pass filter | |
US20050219005A1 (en) | Oscillator with tunable diffusion capacitance as resonant circuit capacitance | |
US9503017B1 (en) | Infrastructure-grade integrated voltage controlled oscillator (VCO) with linear tuning characteristics and low phase noise | |
JP3778596B2 (en) | Tuning amplifier circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NEWPORT FAB, LLC DBA JAZZ SEMICONDUCTOR, CALIFORNI Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MA, PINGXI;RACANELLI, MARCO;REEL/FRAME:013594/0236 Effective date: 20021216 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: WACHOVIA CAPITAL FINANCE CORPORATION (WESTERN), CA Free format text: SECURITY AGREEMENT;ASSIGNOR:NEWPORT FAB, LLC;REEL/FRAME:017223/0083 Effective date: 20060106 |
|
AS | Assignment |
Owner name: WACHOVIA CAPITAL FINANCE CORPORATION (WESTERN), CA Free format text: SECURITY AGREEMENT;ASSIGNOR:NEWPORT FAB, LLC;REEL/FRAME:017586/0081 Effective date: 20060106 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: NEWPORT FAB, LLC DBA JAZZ SEMICONDUCTOR OPERATING COMPANY, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO CAPITAL FINANCE, LLC, AS SUCCESSOR BY MERGER TO WACHOVIA CAPITAL FINANCE CORPORATION (WESTERN);REEL/FRAME:065284/0123 Effective date: 20230929 |