US20040110358A1 - Method for forming isolation film for semiconductor devices - Google Patents
Method for forming isolation film for semiconductor devices Download PDFInfo
- Publication number
- US20040110358A1 US20040110358A1 US10/622,351 US62235103A US2004110358A1 US 20040110358 A1 US20040110358 A1 US 20040110358A1 US 62235103 A US62235103 A US 62235103A US 2004110358 A1 US2004110358 A1 US 2004110358A1
- Authority
- US
- United States
- Prior art keywords
- oxide film
- trench
- film
- ion
- spacer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 64
- 239000004065 semiconductor Substances 0.000 title claims abstract description 36
- 238000002955 isolation Methods 0.000 title claims abstract description 32
- 239000000758 substrate Substances 0.000 claims abstract description 42
- 150000004767 nitrides Chemical class 0.000 claims abstract description 33
- 125000006850 spacer group Chemical group 0.000 claims abstract description 29
- 238000005530 etching Methods 0.000 claims abstract description 14
- 239000012535 impurity Substances 0.000 claims abstract description 14
- 238000000137 annealing Methods 0.000 claims abstract description 9
- 150000002500 ions Chemical class 0.000 claims abstract description 9
- 238000005498 polishing Methods 0.000 claims abstract description 8
- 238000000151 deposition Methods 0.000 claims abstract description 7
- 239000000126 substance Substances 0.000 claims abstract description 7
- 238000000059 patterning Methods 0.000 claims abstract description 5
- 238000001312 dry etching Methods 0.000 claims description 28
- 239000000203 mixture Substances 0.000 claims description 11
- PXGOKWXKJXAPGV-UHFFFAOYSA-N Fluorine Chemical compound FF PXGOKWXKJXAPGV-UHFFFAOYSA-N 0.000 claims description 9
- 238000004140 cleaning Methods 0.000 claims description 9
- 229910052731 fluorine Inorganic materials 0.000 claims description 9
- 239000011737 fluorine Substances 0.000 claims description 9
- XPDWGBQVDMORPB-UHFFFAOYSA-N Fluoroform Chemical compound FC(F)F XPDWGBQVDMORPB-UHFFFAOYSA-N 0.000 claims description 8
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 claims description 4
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 claims description 4
- 229910052796 boron Inorganic materials 0.000 claims description 4
- 229910052698 phosphorus Inorganic materials 0.000 claims description 4
- 239000011574 phosphorus Substances 0.000 claims description 4
- 229920000642 polymer Polymers 0.000 claims description 4
- QAOWNCQODCNURD-UHFFFAOYSA-N Sulfuric acid Chemical compound OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 claims description 2
- 229910000147 aluminium phosphate Inorganic materials 0.000 claims description 2
- 238000007598 dipping method Methods 0.000 claims description 2
- -1 boron ions Chemical class 0.000 claims 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 10
- 229910052710 silicon Inorganic materials 0.000 description 10
- 239000010703 silicon Substances 0.000 description 10
- 229910052739 hydrogen Inorganic materials 0.000 description 8
- 239000001257 hydrogen Substances 0.000 description 8
- 230000003647 oxidation Effects 0.000 description 8
- 238000007254 oxidation reaction Methods 0.000 description 8
- 239000007789 gas Substances 0.000 description 6
- 230000015572 biosynthetic process Effects 0.000 description 5
- 230000008021 deposition Effects 0.000 description 4
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 3
- 229920002120 photoresistant polymer Polymers 0.000 description 3
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 2
- 229910008423 Si—B Inorganic materials 0.000 description 2
- 229910006367 Si—P Inorganic materials 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 241000293849 Cordylanthus Species 0.000 description 1
- 229910008045 Si-Si Inorganic materials 0.000 description 1
- 229910006411 Si—Si Inorganic materials 0.000 description 1
- 230000002159 abnormal effect Effects 0.000 description 1
- 238000007792 addition Methods 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 238000011049 filling Methods 0.000 description 1
- 150000002431 hydrogen Chemical class 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
- H01L21/76232—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials of trenches having a shape other than rectangular or V-shape, e.g. rounded corners, oblique or rounded trench walls
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
- H01L21/26513—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors of electrically active species
Definitions
- the present invention relates to a method for forming an isolation film for semiconductor devices, and more particularly, to a method for forming an isolation film for semiconductor devices, which prevents the formation of an edge moat.
- LOCOS oxide film As an isolation film providing the isolation between semiconductor devices, there is generally used a LOCOS oxide film. This LOCOS isolation film is formed by local oxidation of silicon (LOCOS).
- LOCOS isolation film is formed by local oxidation of silicon (LOCOS).
- the LOCOS isolation film is disadvantageous in hat a bird's beak is formed at the edge of the isolation film such that the area of the isolation film is increased and leakage current is induced.
- FIG. 1 is a cross-sectional view illustrating a method for forming an isolation film for semiconductor devices according to a general STI technology.
- a pad oxide film and a pad nitride film are formed on a semiconductor substrate and patterned to expose a portion of the substrate, which corresponds to a field region. Then, the exposed portion of the substrate is etched to a given depth to form a trench 17 .
- the resulting substrate is subjected to sacrificial sidewall oxidation and liner oxidation, after which a high-density plasma oxide film as a field oxide film is formed on the substrate in such a manner as to fill the trench. Thereafter, the resulting substrate is subjected to chemical mechanical polishing (CMP) to complete the formation of a field oxide film 20 filling the trench, and then the pad nitride film is removed.
- CMP chemical mechanical polishing
- the surface of the substrate is cleaned with a cleaning solution containing HF, HF/H 2 O, buffer oxide etchant (BOE) or the like, before deposition of a gate oxide film.
- a cleaning solution containing HF, HF/H 2 O, buffer oxide etchant (BOE) or the like before deposition of a gate oxide film.
- an object of the present invention is to provide a method for forming an isolation film for semiconductor devices, which can maximize the corner rounding of a trench and improve device characteristics, such as Hump and INWE.
- the present invention provides a method for forming an isolation film for semiconductor devices, which comprises the steps of: successively forming a first oxide film and a nitride film on a semiconductor substrate; patterning the nitride film and the first oxide film to expose a portion of the semiconductor substrate, which corresponds to an isolation region; implanting impurity ions into the exposed portion of the semiconductor substrate to form an impurity ion-implanted layer; forming a spacer at the sidewall of the patterned nitride film, and at the same time, etching the ion-implanted layer using the spacer as a mask; etching a portion of the semiconductor substrate exposed by the etching of the ion-implanted layer, using the spacer as a mask, thereby forming a trench; removing the spacer; annealing the trench; forming a second oxide film at the inner wall of the trench; depositing a polarizing oxide film on the entire surface of the semiconductor substrate
- FIG. 1 is a cross-sectional view illustrating a method for forming an isolation film for semiconductor devices according to prior art
- FIGS. 2A to 2 J are cross-sectional views illustrating a method for forming an isolation film for semiconductor devices according to the present invention.
- a pad oxide film 120 , a pad nitride film 140 and a photoresist film are formed on a semiconductor substrate 100 , after which the photoresist film is patterned to form a photoresist pattern 150 defining an isolation region.
- the nitride film 140 and the pad oxide film 120 are dry-etched to expose a portion of the semiconductor substrate 100 , which corresponds to the isolation region.
- the nitride film 140 and the pad oxide film 120 are dry-etched with an activated plasma of a gas mixture consisting of CHF 3 , CF 4 , Ar and O 2 .
- the nitride film 140 and the pad oxide film 120 may also be dry-etched with an activated plasma consisting of a gas mixture of CHF 3 , CF 4 , Ar, O 2 and C x F y
- impurity ions are implanted into the exposed portion of the semiconductor substrate 100 to form an impurity ion-implanted layer 180 .
- pentavalent phosphorus (P) or trivalent boron (B) is preferably used as the impurity ions.
- the semiconductor substrate 100 has Si—P bonds or Si—B bonds such that the oxidation rate of the substrate in the subsequent oxidation process is more increased.
- a silicon substrate containing impurity is easily oxidized as compared to a silicon substrate containing no impurity.
- Impurity ions which can be used to accelerate the oxidation of the semiconductor substrate 100 , are not limited only to pentavalent phosphorus or trivalent boron.
- a spacer 200 is formed on a sidewall of the nitride film 140 , and at the same time, the ion-implanted layer 180 is dry-etched using the spacer 200 as a mask, thereby forming an ion-implanted residual layer 180 a .
- the spacer 200 is made of polymer, and the ion-implanted layer 180 is dry-etched with an activated plasma consisting of a gas mixture of CHF 3 , CF 4 , Ar and C x F y .
- the ion-implanted layer 180 may also be dry-etched with an activated plasma consisting of a gas mixture of CHF 3 , CF 4 , Ar, C x F y , N 2 and H 2 .
- the ion-implanted residual layer 180 a remains below the spacer 200 .
- silicon in the ion-implanted residual layer 180 a flows at a larger amount than silicon in a portion of the substrate, which was not implanted with impurity ions. This makes a corner of the trench round. This corner rounding becomes an important factor of preventing an edge moat.
- TCP top corner rounding
- the ion-implanted residual layer 180 a may be formed by a single-step TCR dry etching process using the spacer 200 as a mask, this layer 180 a is preferably formed by a multi-step TCR dry etching process using a gas containing a given amount of fluorine as a main component. This is because the multi-step TCR dry etching process is more effective in making the trench corner round in the subsequent annealing process.
- first TCR dry etching step of etching the ion-implanted layer 180 using the first spacer as a mask is carried out.
- This first TCR dry etching step is carried out using a given flow rate of fluorine (F).
- polymer is deposited on the sidewall of the spacer to form a second spacer, and at the same time, a second TCR dry etching step of the ion-implanted layer 180 is carried out.
- This second TCR dry etching step is carried out using fluorine (F) having an increased flow rate as compared to the first TCR dry etching process.
- the multi-step TCR dry etching process is carried out at gradually increasing flow rates of fluorine as described above, a portion of the semiconductor substrate, which was not masked, is etched to a given thickness together with the ion-implanted layer 180 in a final TCR dry etching step.
- the ion-implanted residual layer 180 a remaining after dry-etching the ion-implanted layer 180 is slightly rounded.
- the thickness of the spacer is gradually increased and the etch rate of the ion-implanted layer 180 at the trench corner is finely controlled, so that an effect of rounding the trench corner is increased.
- the semiconductor substrate 100 is etched to a given depth to form a trench 220 .
- the trench 220 is formed by dry-etching the substrate 100 with an activated plasma consisting of a gas mixture of HBr, Cl 2 , O 2 and H 2 .
- the spacer 200 acts as an etch barrier.
- a portion of the ion-implanted layer 180 below the spacer 200 i.e., the ion-implanted residual layer 180 a
- the surface portion A of the ion-implanted residual layer 180 a and the lower corner B of the trench 220 are rounded.
- a cleaning process of removing the spacer 200 is carried out.
- a solution containing HF or H 2 SO 4 is used as a cleaning solution.
- the upper corner A having Si—B or Si—P bonds which corresponds to the surface of the ion-implanted residual layer 180 a , is more unstable than a region having Si—Si bonds.
- the upper corner A has more unstable energy conditions so that the flow phenomenon more rapidly occurs and the upper corner A of the trench 240 is more effectively rounded. This becomes a critical factor to prevent the formation of an edge moat in the subsequent process.
- the upper portion of the resulting substrate is subjected to a sacrificial oxidation process to form a sacrificial oxide film 240 within the trench 220 .
- This sacrificial oxide film 240 acts to compensate for the damage of the trench inner wall damaged by the etching process and the vacuum-hydrogen annealing process.
- a polarizing oxide film 260 is deposited on the upper portion of the resulting substrate in such a manner that the trench 220 is filled with the polarizing oxide film 260 .
- the nitride film 140 and the polarizing oxide film 260 are polarized by a CMP process using the nitride film as a polishing stopper film.
- an isolation film 260 a and a nitride film 140 a are formed.
- the remaining pad oxide 120 and the remaining nitride film 140 a are removed by phosphoric acid dipping, so that an isolation film 260 a is formed within the trench along the rounded portion A of the trench corner.
- the silicon substrate is subjected to a HF cleaning process before deposition of a gate oxide film.
- a HF cleaning process before deposition of a gate oxide film.
- the corner of the trench is rounded and the isolation film is formed along the rounded corner.
- the formation of an edge moat caused by the cleaning process is prevented to improve device characteristics, such as Hump, INWE and the like, thereby securing the reliability of devices.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Element Separation (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a method for forming an isolation film for semiconductor devices, and more particularly, to a method for forming an isolation film for semiconductor devices, which prevents the formation of an edge moat.
- 2. Description of the Prior Art
- With the advancement of semiconductor technology, the high speed and high integration level of semiconductor devices are rapidly increased, and at the same time, requirements for a fine pattern are gradually increased. These requirements are also applied to an isolation region, which occupies a relatively large area in a semiconductor substrate.
- Currently, as an isolation film providing the isolation between semiconductor devices, there is generally used a LOCOS oxide film. This LOCOS isolation film is formed by local oxidation of silicon (LOCOS).
- However, the LOCOS isolation film is disadvantageous in hat a bird's beak is formed at the edge of the isolation film such that the area of the isolation film is increased and leakage current is induced.
- Thus, in an attempt to solve the problem occurring in the LOCOS isolation film, there was proposed a method wherein an isolation film having reduced width and excellent isolation characteristics is formed using shallow trench isolation (STI).
- FIG. 1 is a cross-sectional view illustrating a method for forming an isolation film for semiconductor devices according to a general STI technology. As shown in FIG. 1, a pad oxide film and a pad nitride film are formed on a semiconductor substrate and patterned to expose a portion of the substrate, which corresponds to a field region. Then, the exposed portion of the substrate is etched to a given depth to form a trench17. Next, the resulting substrate is subjected to sacrificial sidewall oxidation and liner oxidation, after which a high-density plasma oxide film as a field oxide film is formed on the substrate in such a manner as to fill the trench. Thereafter, the resulting substrate is subjected to chemical mechanical polishing (CMP) to complete the formation of a field oxide film 20 filling the trench, and then the pad nitride film is removed.
- Then, the surface of the substrate is cleaned with a cleaning solution containing HF, HF/H2O, buffer oxide etchant (BOE) or the like, before deposition of a gate oxide film.
- In other words, since the deposition of the gate oxide film is very critical to the characteristics of semiconductor transistors, the remaining foreign substances are removed with HF or a mixture of HF and other substances, before deposition of the gate oxide film.
- However, during this cleaning process, an edge moat can be formed. If this edge moat occurs, sub-threshold current (Hump) and inverse narrow width effect (INWE) will occur to cause the abnormal operation of semiconductor devices.
- Accordingly, the present invention has been made to solve the above-mentioned problems occurring in the prior art, and an object of the present invention is to provide a method for forming an isolation film for semiconductor devices, which can maximize the corner rounding of a trench and improve device characteristics, such as Hump and INWE.
- To achieve the above object, the present invention provides a method for forming an isolation film for semiconductor devices, which comprises the steps of: successively forming a first oxide film and a nitride film on a semiconductor substrate; patterning the nitride film and the first oxide film to expose a portion of the semiconductor substrate, which corresponds to an isolation region; implanting impurity ions into the exposed portion of the semiconductor substrate to form an impurity ion-implanted layer; forming a spacer at the sidewall of the patterned nitride film, and at the same time, etching the ion-implanted layer using the spacer as a mask; etching a portion of the semiconductor substrate exposed by the etching of the ion-implanted layer, using the spacer as a mask, thereby forming a trench; removing the spacer; annealing the trench; forming a second oxide film at the inner wall of the trench; depositing a polarizing oxide film on the entire surface of the resulting substrate in such a manner as to gap fill the trench; subjecting the polarizing oxide film to chemical mechanical polishing (CMP) using the nitride film as a polishing stopper film, thereby polarizing the polarizing oxide film; and removing the nitride and first nitride films remaining after the polarizing step.
- The above and other objects, features and advantages of the present invention will be more apparent from the following detailed description taken in conjunction with the accompanying drawings, in which:
- FIG. 1 is a cross-sectional view illustrating a method for forming an isolation film for semiconductor devices according to prior art; and
- FIGS. 2A to2J are cross-sectional views illustrating a method for forming an isolation film for semiconductor devices according to the present invention.
- Hereinafter, a preferred embodiment of the present invention will be described in detail with reference to the accompanying drawings.
- As shown in FIG. 2A, a
pad oxide film 120, apad nitride film 140 and a photoresist film are formed on asemiconductor substrate 100, after which the photoresist film is patterned to form aphotoresist pattern 150 defining an isolation region. - Then, as shown in FIG. 2B, the
nitride film 140 and thepad oxide film 120 are dry-etched to expose a portion of thesemiconductor substrate 100, which corresponds to the isolation region. In this case, thenitride film 140 and thepad oxide film 120 are dry-etched with an activated plasma of a gas mixture consisting of CHF3, CF4, Ar and O2. Alternatively, thenitride film 140 and thepad oxide film 120 may also be dry-etched with an activated plasma consisting of a gas mixture of CHF3, CF4, Ar, O2 and CxFy - Next, as shown in FIG. 2C, impurity ions are implanted into the exposed portion of the
semiconductor substrate 100 to form an impurity ion-implantedlayer 180. In this case, pentavalent phosphorus (P) or trivalent boron (B) is preferably used as the impurity ions. - By this implantation of phosphorus (P) or boron (B) ions, the
semiconductor substrate 100 has Si—P bonds or Si—B bonds such that the oxidation rate of the substrate in the subsequent oxidation process is more increased. Generally, in an oxidation process, a silicon substrate containing impurity is easily oxidized as compared to a silicon substrate containing no impurity. - Impurity ions, which can be used to accelerate the oxidation of the
semiconductor substrate 100, are not limited only to pentavalent phosphorus or trivalent boron. - Next, as shown in FIG. 2D, a
spacer 200 is formed on a sidewall of thenitride film 140, and at the same time, the ion-implantedlayer 180 is dry-etched using thespacer 200 as a mask, thereby forming an ion-implantedresidual layer 180 a. In this case, thespacer 200 is made of polymer, and the ion-implantedlayer 180 is dry-etched with an activated plasma consisting of a gas mixture of CHF3, CF4, Ar and CxFy. Alternatively, the ion-implantedlayer 180 may also be dry-etched with an activated plasma consisting of a gas mixture of CHF3, CF4, Ar, CxFy, N2 and H2. - As a result of the dry-etching of the ion-implanted
layer 180, the ion-implantedresidual layer 180 a remains below thespacer 200. By the formation of the ion-implantedresidual layer 180 a, in the subsequent vacuum-hydrogen annealing process, silicon in the ion-implantedresidual layer 180 a flows at a larger amount than silicon in a portion of the substrate, which was not implanted with impurity ions. This makes a corner of the trench round. This corner rounding becomes an important factor of preventing an edge moat. Hereinafter, the process of dry-etching the ion-implantedlayer 180, including forming thespacer 200, is referred to as top corner rounding (TCP) dry etching process. - Although the ion-implanted
residual layer 180 a may be formed by a single-step TCR dry etching process using thespacer 200 as a mask, thislayer 180 a is preferably formed by a multi-step TCR dry etching process using a gas containing a given amount of fluorine as a main component. This is because the multi-step TCR dry etching process is more effective in making the trench corner round in the subsequent annealing process. - Hereinafter, the multi-step TCR dry etching process will be described in more detail.
- First, polymer is deposited on the sidewall of the
nitride film 140 to form a first spacer, and at the same time, a first TCR dry etching step of etching the ion-implantedlayer 180 using the first spacer as a mask is carried out. This first TCR dry etching step is carried out using a given flow rate of fluorine (F). - Then, polymer is deposited on the sidewall of the spacer to form a second spacer, and at the same time, a second TCR dry etching step of the ion-implanted
layer 180 is carried out. This second TCR dry etching step is carried out using fluorine (F) having an increased flow rate as compared to the first TCR dry etching process. - When the multi-step TCR dry etching process is carried out at gradually increasing flow rates of fluorine as described above, a portion of the semiconductor substrate, which was not masked, is etched to a given thickness together with the ion-implanted
layer 180 in a final TCR dry etching step. Thus, the ion-implantedresidual layer 180 a remaining after dry-etching the ion-implantedlayer 180 is slightly rounded. - As described above, in order to increase an efficiency of rounding the trench corner, there can be used a method wherein the flow rate of fluorine is gradually increased as the multi-step TCR dry etching process is progressed. On the contrary, there may also be used a method wherein the flow rate of fluorine is gradually reduced as the multi-step TCR dry etching process is progressed. The latter method attributes to a facet phenomenon.
- Although not shown in the drawings, it is understood that, as the multi-step TCR dry etching process is progressed, the thickness of the spacer is gradually increased and the etch rate of the ion-implanted
layer 180 at the trench corner is finely controlled, so that an effect of rounding the trench corner is increased. - Thereafter, as shown in FIG. 2E, the
semiconductor substrate 100 is etched to a given depth to form atrench 220. Thetrench 220 is formed by dry-etching thesubstrate 100 with an activated plasma consisting of a gas mixture of HBr, Cl2, O2 and H2. - In forming the
trench 220, thespacer 200 acts as an etch barrier. Thus, a portion of the ion-implantedlayer 180 below thespacer 200, i.e., the ion-implantedresidual layer 180 a, is not etched, and the surface portion A of the ion-implantedresidual layer 180 a and the lower corner B of thetrench 220 are rounded. - Then, a cleaning process of removing the
spacer 200 is carried out. In this cleaning process, a solution containing HF or H2SO4 is used as a cleaning solution. - Thereafter, as shown in FIG. 2F, the entire upper surface of the resulting substrate is subjected to a vacuum-hydrogen annealing process at high temperature.
- By this vacuum-hydrogen annealing process, silicon (Si) reacts with hydrogen (H), so that the bonding force between silicon atoms is reduced and unstable hydrogen (H)-silicon (Si) bonds are formed. Thus, the substrate has unstable energy conditions where the bonding between hydrogen and silicon is easily cleaved.
- By a tendency to convert from unstable energy conditions into stable energy conditions, the flow phenomenon of the upper corner A and the lower corner B of the
trench 220 occurs so that the upper corner A and the lower corner B are rounded. Such unstable energy conditions mainly occur at the upper corner A and lower corner B. - Furthermore, the upper corner A having Si—B or Si—P bonds, which corresponds to the surface of the ion-implanted
residual layer 180 a, is more unstable than a region having Si—Si bonds. Thus, when the vacuum-hydrogen annealing process is carried out, the upper corner A has more unstable energy conditions so that the flow phenomenon more rapidly occurs and the upper corner A of thetrench 240 is more effectively rounded. This becomes a critical factor to prevent the formation of an edge moat in the subsequent process. - Next, as shown in FIG. 2G, the upper portion of the resulting substrate is subjected to a sacrificial oxidation process to form a
sacrificial oxide film 240 within thetrench 220. Thissacrificial oxide film 240 acts to compensate for the damage of the trench inner wall damaged by the etching process and the vacuum-hydrogen annealing process. - Then, as shown in FIG. 2H, a
polarizing oxide film 260 is deposited on the upper portion of the resulting substrate in such a manner that thetrench 220 is filled with thepolarizing oxide film 260. - Thereafter, as shown in FIG. 2I, the
nitride film 140 and thepolarizing oxide film 260 are polarized by a CMP process using the nitride film as a polishing stopper film. Thus, anisolation film 260 a and anitride film 140 a are formed. - After this, as shown in FIG. 2J, the remaining
pad oxide 120 and the remainingnitride film 140 a are removed by phosphoric acid dipping, so that anisolation film 260 a is formed within the trench along the rounded portion A of the trench corner. - Then, in order to remove foreign substances remaining on the surface of the silicon substrate, the silicon substrate is subjected to a HF cleaning process before deposition of a gate oxide film. In this cleaning process, even if the loss of the
isolation film 260 a occurs, afinal isolation film 260 b having no edge moat region can be obtained. - As described above, according to the present invention, the corner of the trench is rounded and the isolation film is formed along the rounded corner. Thus, the formation of an edge moat caused by the cleaning process is prevented to improve device characteristics, such as Hump, INWE and the like, thereby securing the reliability of devices.
- Although a preferred embodiment of the present invention has been described for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as disclosed in the accompanying claims.
Claims (17)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR2002-77969 | 2002-12-09 | ||
KR10-2002-0077969 | 2002-12-09 | ||
KR10-2002-0077969A KR100480897B1 (en) | 2002-12-09 | 2002-12-09 | Method for manufacturing STI of semiconductor device |
Publications (2)
Publication Number | Publication Date |
---|---|
US6746936B1 US6746936B1 (en) | 2004-06-08 |
US20040110358A1 true US20040110358A1 (en) | 2004-06-10 |
Family
ID=32322359
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/622,351 Expired - Lifetime US6746936B1 (en) | 2002-12-09 | 2003-07-18 | Method for forming isolation film for semiconductor devices |
Country Status (2)
Country | Link |
---|---|
US (1) | US6746936B1 (en) |
KR (1) | KR100480897B1 (en) |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050009292A1 (en) * | 2003-07-09 | 2005-01-13 | Myung Gyu Choi | Method for forming isolation layer of semiconductor device |
US20060240636A1 (en) * | 2005-02-21 | 2006-10-26 | Ryu Hyuk-Ju | Trench isolation methods of semiconductor device |
US20060292787A1 (en) * | 2005-06-28 | 2006-12-28 | Hongmei Wang | Semiconductor processing methods, and semiconductor constructions |
US20070072437A1 (en) * | 2005-09-27 | 2007-03-29 | Michael Brennan | Method for forming narrow structures in a semiconductor device |
US20080048298A1 (en) * | 2006-08-28 | 2008-02-28 | Micron Technology, Inc. | Semiconductor devices, assemblies and constructions, and methods of forming semiconductor devices, assemblies and constructions |
US20080119020A1 (en) * | 2006-11-17 | 2008-05-22 | Micron Technology, Inc. | Methods of forming a field effect transistors, pluralities of field effect transistors, and DRAM circuitry comprising a plurality of individual memory cells |
US20080211037A1 (en) * | 2007-01-04 | 2008-09-04 | Hynix Semiconductor Inc. | Semiconductor Device and Method of Forming Isolation Layer Thereof |
US20080233758A1 (en) * | 2007-03-19 | 2008-09-25 | Hynix Semiconductor Inc. | Method for forming trench and method for fabricating semiconductor device using the same |
US20130012004A1 (en) * | 2011-07-10 | 2013-01-10 | Denso Corporation | Manufacturing method of semiconductor substrate |
US20140080285A1 (en) * | 2007-07-13 | 2014-03-20 | Marvell World Trade Ltd. | Method and apparatus for forming shallow trench isolation structures having rounded corners |
US8742483B2 (en) | 2006-05-17 | 2014-06-03 | Micron Technology, Inc. | DRAM arrays |
US9263455B2 (en) | 2013-07-23 | 2016-02-16 | Micron Technology, Inc. | Methods of forming an array of conductive lines and methods of forming an array of recessed access gate lines |
CN106876320A (en) * | 2015-12-11 | 2017-06-20 | 中芯国际集成电路制造(上海)有限公司 | A kind of semiconductor devices and its manufacture method |
CN114121613A (en) * | 2022-01-27 | 2022-03-01 | 广东省大湾区集成电路与系统应用研究院 | A thin-film process optimization method for improving FDSOI epitaxial growth |
Families Citing this family (41)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100842883B1 (en) * | 2002-05-16 | 2008-07-02 | 매그나칩 반도체 유한회사 | Device isolation region formation method of semiconductor device |
JP4836416B2 (en) * | 2004-07-05 | 2011-12-14 | 富士通セミコンダクター株式会社 | Manufacturing method of semiconductor device |
US7045410B2 (en) * | 2004-07-27 | 2006-05-16 | Texas Instruments Incorporated | Method to design for or modulate the CMOS transistor threshold voltage using shallow trench isolation (STI) |
US7148120B2 (en) * | 2004-09-23 | 2006-12-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming improved rounded corners in STI features |
US7238564B2 (en) * | 2005-03-10 | 2007-07-03 | Taiwan Semiconductor Manufacturing Company | Method of forming a shallow trench isolation structure |
KR100885791B1 (en) * | 2005-11-18 | 2009-02-26 | 주식회사 하이닉스반도체 | Manufacturing method of NAND flash memory device |
US20080057612A1 (en) * | 2006-09-01 | 2008-03-06 | Doan Hung Q | Method for adding an implant at the shallow trench isolation corner in a semiconductor substrate |
US7648921B2 (en) * | 2006-09-22 | 2010-01-19 | Macronix International Co., Ltd. | Method of forming dielectric layer |
KR100831260B1 (en) * | 2006-12-29 | 2008-05-22 | 동부일렉트로닉스 주식회사 | How to Form Corner Roundings in Trench Isolators |
JP2008192803A (en) * | 2007-02-05 | 2008-08-21 | Spansion Llc | Semiconductor device and manufacturing method thereof |
KR20080087416A (en) * | 2007-03-27 | 2008-10-01 | 주식회사 하이닉스반도체 | Device Separation Method of Semiconductor Memory Device |
US7794614B2 (en) * | 2007-05-29 | 2010-09-14 | Qimonda Ag | Methods for generating sublithographic structures |
US20080299740A1 (en) * | 2007-05-29 | 2008-12-04 | Macronix International Co., Ltd. | Method for forming sti structure |
KR100854928B1 (en) * | 2007-06-22 | 2008-08-27 | 주식회사 동부하이텍 | Manufacturing Method of Semiconductor Device |
EP2073256A1 (en) * | 2007-12-20 | 2009-06-24 | Interuniversitair Microelektronica Centrum vzw ( IMEC) | Method for fabricating a semiconductor device and the semiconductor device made thereof |
KR101057652B1 (en) * | 2008-11-07 | 2011-08-18 | 주식회사 동부하이텍 | Manufacturing Method of Semiconductor Device |
US20110084332A1 (en) * | 2009-10-08 | 2011-04-14 | Vishay General Semiconductor, Llc. | Trench termination structure |
US8481425B2 (en) | 2011-05-16 | 2013-07-09 | United Microelectronics Corp. | Method for fabricating through-silicon via structure |
US8518823B2 (en) | 2011-12-23 | 2013-08-27 | United Microelectronics Corp. | Through silicon via and method of forming the same |
US8609529B2 (en) | 2012-02-01 | 2013-12-17 | United Microelectronics Corp. | Fabrication method and structure of through silicon via |
US8691600B2 (en) | 2012-05-02 | 2014-04-08 | United Microelectronics Corp. | Method for testing through-silicon-via (TSV) structures |
US8691688B2 (en) | 2012-06-18 | 2014-04-08 | United Microelectronics Corp. | Method of manufacturing semiconductor structure |
US9275933B2 (en) | 2012-06-19 | 2016-03-01 | United Microelectronics Corp. | Semiconductor device |
US8900996B2 (en) | 2012-06-21 | 2014-12-02 | United Microelectronics Corp. | Through silicon via structure and method of fabricating the same |
US8525296B1 (en) | 2012-06-26 | 2013-09-03 | United Microelectronics Corp. | Capacitor structure and method of forming the same |
US8912844B2 (en) | 2012-10-09 | 2014-12-16 | United Microelectronics Corp. | Semiconductor structure and method for reducing noise therein |
US9035457B2 (en) | 2012-11-29 | 2015-05-19 | United Microelectronics Corp. | Substrate with integrated passive devices and method of manufacturing the same |
US8716104B1 (en) | 2012-12-20 | 2014-05-06 | United Microelectronics Corp. | Method of fabricating isolation structure |
US8884398B2 (en) | 2013-04-01 | 2014-11-11 | United Microelectronics Corp. | Anti-fuse structure and programming method thereof |
US9287173B2 (en) | 2013-05-23 | 2016-03-15 | United Microelectronics Corp. | Through silicon via and process thereof |
US9123730B2 (en) | 2013-07-11 | 2015-09-01 | United Microelectronics Corp. | Semiconductor device having through silicon trench shielding structure surrounding RF circuit |
US9024416B2 (en) | 2013-08-12 | 2015-05-05 | United Microelectronics Corp. | Semiconductor structure |
US8916471B1 (en) | 2013-08-26 | 2014-12-23 | United Microelectronics Corp. | Method for forming semiconductor structure having through silicon via for signal and shielding structure |
US9048223B2 (en) | 2013-09-03 | 2015-06-02 | United Microelectronics Corp. | Package structure having silicon through vias connected to ground potential |
US9117804B2 (en) | 2013-09-13 | 2015-08-25 | United Microelectronics Corporation | Interposer structure and manufacturing method thereof |
US9343359B2 (en) | 2013-12-25 | 2016-05-17 | United Microelectronics Corp. | Integrated structure and method for fabricating the same |
US10340203B2 (en) | 2014-02-07 | 2019-07-02 | United Microelectronics Corp. | Semiconductor structure with through silicon via and method for fabricating and testing the same |
US9123773B1 (en) * | 2014-08-15 | 2015-09-01 | Globalfoundries Inc. | T-shaped single diffusion barrier with single mask approach process flow |
CN112053945B (en) * | 2020-08-26 | 2022-06-21 | 上海华虹宏力半导体制造有限公司 | Manufacturing method of trench gate |
CN117558618A (en) * | 2023-08-17 | 2024-02-13 | 成都高投芯未半导体有限公司 | Micro processor for processing wafer with protective layer and wafer thereof |
CN118841373B (en) * | 2024-09-24 | 2024-12-24 | 合肥晶合集成电路股份有限公司 | Manufacturing method of semiconductor device |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5801083A (en) * | 1997-10-20 | 1998-09-01 | Chartered Semiconductor Manufacturing, Ltd. | Use of polymer spacers for the fabrication of shallow trench isolation regions with rounded top corners |
US5904538A (en) * | 1997-03-24 | 1999-05-18 | Lg Semicon Co., Ltd | Method for developing shallow trench isolation in a semiconductor memory device |
US6001707A (en) * | 1998-12-07 | 1999-12-14 | United Semiconductor Corp. | Method for forming shallow trench isolation structure |
US6099647A (en) * | 1996-11-13 | 2000-08-08 | Applied Materials, Inc. | Methods and apparatus for forming ultra-shallow doped regions using doped silicon oxide films |
US6165870A (en) * | 1998-06-30 | 2000-12-26 | Hyundai Electronics Industries Co., Ltd. | Element isolation method for semiconductor devices including etching implanted region under said spacer to form a stepped trench structure |
US6228727B1 (en) * | 1999-09-27 | 2001-05-08 | Chartered Semiconductor Manufacturing, Ltd. | Method to form shallow trench isolations with rounded corners and reduced trench oxide recess |
US6265282B1 (en) * | 1998-08-17 | 2001-07-24 | Micron Technology, Inc. | Process for making an isolation structure |
US6274500B1 (en) * | 1999-10-12 | 2001-08-14 | Chartered Semiconductor Manufacturing Ltd. | Single wafer in-situ dry clean and seasoning for plasma etching process |
US6437417B1 (en) * | 2000-08-16 | 2002-08-20 | Micron Technology, Inc. | Method for making shallow trenches for isolation |
US6495424B2 (en) * | 1999-11-11 | 2002-12-17 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device |
US20030045079A1 (en) * | 2001-09-05 | 2003-03-06 | Chang Hun Han | Method for manufacturing mask ROM |
US6562696B1 (en) * | 2002-03-06 | 2003-05-13 | Taiwan Semiconductor Manufacturing Co., Ltd | Method for forming an STI feature to avoid acidic etching of trench sidewalls |
US6569750B2 (en) * | 1999-12-30 | 2003-05-27 | Hyundai Electronics Industries Co., Ltd. | Method for forming device isolation film for semiconductor device |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6358960A (en) * | 1986-08-29 | 1988-03-14 | Mitsubishi Electric Corp | Semiconductor storage device |
JPH10214888A (en) * | 1997-01-30 | 1998-08-11 | Nec Yamagata Ltd | Manufacture of semiconductor device |
KR20000044560A (en) * | 1998-12-30 | 2000-07-15 | 김영환 | Method for forming trench isolation film of semiconductor device |
JP2001023120A (en) | 1999-07-09 | 2001-01-26 | Sony Corp | Magnetic head and magnetic tape apparatus |
JP3534001B2 (en) | 1999-07-30 | 2004-06-07 | 信越半導体株式会社 | Method for forming silicon oxide film and silicon oxynitride film, and silicon wafer |
JP2002076287A (en) * | 2000-08-28 | 2002-03-15 | Nec Kansai Ltd | Semiconductor device and method of manufacturing the same |
-
2002
- 2002-12-09 KR KR10-2002-0077969A patent/KR100480897B1/en not_active Expired - Fee Related
-
2003
- 2003-07-18 US US10/622,351 patent/US6746936B1/en not_active Expired - Lifetime
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6099647A (en) * | 1996-11-13 | 2000-08-08 | Applied Materials, Inc. | Methods and apparatus for forming ultra-shallow doped regions using doped silicon oxide films |
US5904538A (en) * | 1997-03-24 | 1999-05-18 | Lg Semicon Co., Ltd | Method for developing shallow trench isolation in a semiconductor memory device |
US5801083A (en) * | 1997-10-20 | 1998-09-01 | Chartered Semiconductor Manufacturing, Ltd. | Use of polymer spacers for the fabrication of shallow trench isolation regions with rounded top corners |
US6165870A (en) * | 1998-06-30 | 2000-12-26 | Hyundai Electronics Industries Co., Ltd. | Element isolation method for semiconductor devices including etching implanted region under said spacer to form a stepped trench structure |
US6265282B1 (en) * | 1998-08-17 | 2001-07-24 | Micron Technology, Inc. | Process for making an isolation structure |
US6414364B2 (en) * | 1998-08-17 | 2002-07-02 | Micron Technology, Inc. | Isolation structure and process therefor |
US6001707A (en) * | 1998-12-07 | 1999-12-14 | United Semiconductor Corp. | Method for forming shallow trench isolation structure |
US6228727B1 (en) * | 1999-09-27 | 2001-05-08 | Chartered Semiconductor Manufacturing, Ltd. | Method to form shallow trench isolations with rounded corners and reduced trench oxide recess |
US6274500B1 (en) * | 1999-10-12 | 2001-08-14 | Chartered Semiconductor Manufacturing Ltd. | Single wafer in-situ dry clean and seasoning for plasma etching process |
US6495424B2 (en) * | 1999-11-11 | 2002-12-17 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device |
US6569750B2 (en) * | 1999-12-30 | 2003-05-27 | Hyundai Electronics Industries Co., Ltd. | Method for forming device isolation film for semiconductor device |
US6437417B1 (en) * | 2000-08-16 | 2002-08-20 | Micron Technology, Inc. | Method for making shallow trenches for isolation |
US20030045079A1 (en) * | 2001-09-05 | 2003-03-06 | Chang Hun Han | Method for manufacturing mask ROM |
US6562696B1 (en) * | 2002-03-06 | 2003-05-13 | Taiwan Semiconductor Manufacturing Co., Ltd | Method for forming an STI feature to avoid acidic etching of trench sidewalls |
Cited By (35)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6921705B2 (en) * | 2003-07-09 | 2005-07-26 | Hynix Semiconductor Inc. | Method for forming isolation layer of semiconductor device |
US20050009292A1 (en) * | 2003-07-09 | 2005-01-13 | Myung Gyu Choi | Method for forming isolation layer of semiconductor device |
US20080032483A1 (en) * | 2005-02-21 | 2008-02-07 | Samsung Electronics Co., Ltd. | Trench isolation methods of semiconductor device |
US20060240636A1 (en) * | 2005-02-21 | 2006-10-26 | Ryu Hyuk-Ju | Trench isolation methods of semiconductor device |
US20070117347A1 (en) * | 2005-06-28 | 2007-05-24 | Hongmei Wang | Semiconductor constructions |
WO2007001722A1 (en) * | 2005-06-28 | 2007-01-04 | Micron Technology, Inc. | Semiconductor processing methods, and semiconductor constructions |
US20060292787A1 (en) * | 2005-06-28 | 2006-12-28 | Hongmei Wang | Semiconductor processing methods, and semiconductor constructions |
US7935602B2 (en) | 2005-06-28 | 2011-05-03 | Micron Technology, Inc. | Semiconductor processing methods |
US20070072437A1 (en) * | 2005-09-27 | 2007-03-29 | Michael Brennan | Method for forming narrow structures in a semiconductor device |
US7928005B2 (en) * | 2005-09-27 | 2011-04-19 | Advanced Micro Devices, Inc. | Method for forming narrow structures in a semiconductor device |
US8901720B2 (en) | 2005-09-27 | 2014-12-02 | Advanced Micro Devices, Inc. | Method for forming narrow structures in a semiconductor device |
US20110156130A1 (en) * | 2005-09-27 | 2011-06-30 | Advanced Micro Devices, Inc. | Method for forming narrow structures in a semiconductor device |
US8742483B2 (en) | 2006-05-17 | 2014-06-03 | Micron Technology, Inc. | DRAM arrays |
US8921909B2 (en) | 2006-05-17 | 2014-12-30 | Micron Technology, Inc. | Semiconductor constructions, DRAM arrays, and methods of forming semiconductor constructions |
US20080048298A1 (en) * | 2006-08-28 | 2008-02-28 | Micron Technology, Inc. | Semiconductor devices, assemblies and constructions, and methods of forming semiconductor devices, assemblies and constructions |
US20090200614A1 (en) * | 2006-08-28 | 2009-08-13 | Micron Technology, Inc. | Transistors, Semiconductor Devices, Assemblies And Constructions |
US7537994B2 (en) | 2006-08-28 | 2009-05-26 | Micron Technology, Inc. | Methods of forming semiconductor devices, assemblies and constructions |
US8791506B2 (en) | 2006-08-28 | 2014-07-29 | Micron Technology, Inc. | Semiconductor devices, assemblies and constructions |
US8044479B2 (en) | 2006-08-28 | 2011-10-25 | Micron Technology, Inc. | Transistors, semiconductor devices, assemblies and constructions |
US7939403B2 (en) | 2006-11-17 | 2011-05-10 | Micron Technology, Inc. | Methods of forming a field effect transistors, pluralities of field effect transistors, and DRAM circuitry comprising a plurality of individual memory cells |
US20080119020A1 (en) * | 2006-11-17 | 2008-05-22 | Micron Technology, Inc. | Methods of forming a field effect transistors, pluralities of field effect transistors, and DRAM circuitry comprising a plurality of individual memory cells |
US8222102B2 (en) | 2006-11-17 | 2012-07-17 | Micron Technology, Inc. | Methods of forming field effect transistors, pluralities of field effect transistors, and DRAM circuitry comprising a plurality of individual memory cells |
US20110169086A1 (en) * | 2006-11-17 | 2011-07-14 | Micron Technology, Inc. | Methods of Forming Field Effect Transistors, Pluralities of Field Effect Transistors, and DRAM Circuitry Comprising a Plurality of Individual Memory Cells |
US8409946B2 (en) | 2006-11-17 | 2013-04-02 | Micron Technology, Inc. | Methods of forming field effect transistors, pluralities of field effect transistors, and DRAM circuitry comprising a plurality of individual memory cells |
US20080211037A1 (en) * | 2007-01-04 | 2008-09-04 | Hynix Semiconductor Inc. | Semiconductor Device and Method of Forming Isolation Layer Thereof |
US20080233758A1 (en) * | 2007-03-19 | 2008-09-25 | Hynix Semiconductor Inc. | Method for forming trench and method for fabricating semiconductor device using the same |
US7981806B2 (en) * | 2007-03-19 | 2011-07-19 | Hynix Semiconductor Inc. | Method for forming trench and method for fabricating semiconductor device using the same |
US20140080285A1 (en) * | 2007-07-13 | 2014-03-20 | Marvell World Trade Ltd. | Method and apparatus for forming shallow trench isolation structures having rounded corners |
US9142445B2 (en) * | 2007-07-13 | 2015-09-22 | Marvell World Trade Ltd. | Method and apparatus for forming shallow trench isolation structures having rounded corners |
US20130012004A1 (en) * | 2011-07-10 | 2013-01-10 | Denso Corporation | Manufacturing method of semiconductor substrate |
US8853089B2 (en) * | 2011-07-10 | 2014-10-07 | Denso Corporation | Manufacturing method of semiconductor substrate |
US9263455B2 (en) | 2013-07-23 | 2016-02-16 | Micron Technology, Inc. | Methods of forming an array of conductive lines and methods of forming an array of recessed access gate lines |
US10163908B2 (en) | 2013-07-23 | 2018-12-25 | Micron Technology, Inc. | Array of conductive lines individually extending transversally across and elevationally over a mid-portion of individual active area regions |
CN106876320A (en) * | 2015-12-11 | 2017-06-20 | 中芯国际集成电路制造(上海)有限公司 | A kind of semiconductor devices and its manufacture method |
CN114121613A (en) * | 2022-01-27 | 2022-03-01 | 广东省大湾区集成电路与系统应用研究院 | A thin-film process optimization method for improving FDSOI epitaxial growth |
Also Published As
Publication number | Publication date |
---|---|
KR100480897B1 (en) | 2005-04-07 |
US6746936B1 (en) | 2004-06-08 |
KR20040050789A (en) | 2004-06-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6746936B1 (en) | Method for forming isolation film for semiconductor devices | |
US5747377A (en) | Process for forming shallow trench isolation | |
JPS6340337A (en) | Method of isolating integrated circuit | |
US5371036A (en) | Locos technology with narrow silicon trench | |
US5686346A (en) | Method for enhancing field oxide thickness at field oxide perimeters | |
JPH1041291A (en) | Element isolation film forming method of semiconductor device | |
KR100950749B1 (en) | Method of forming device isolation film of semiconductor device | |
US7018927B2 (en) | Method for forming isolation film for semiconductor devices | |
US9831113B2 (en) | Semiconductor device having element separation region formed from a recess-free trench | |
US6444539B1 (en) | Method for producing a shallow trench isolation filled with thermal oxide | |
KR100319186B1 (en) | Method for fabricating a trench isolation | |
KR100895824B1 (en) | Device Separating Method of Semiconductor Device | |
KR100500943B1 (en) | Method for protecting moat in semiconductor device with selective silicon recess | |
KR100567026B1 (en) | How to Improve Moat in Shallow Trench Isolation Corners | |
KR100480896B1 (en) | Method for manufacturing STI of semiconductor device | |
KR100446279B1 (en) | Trench Etching Method of Semiconductor Device | |
KR930010096B1 (en) | Isolation method of semiconductor device | |
JP2004200267A (en) | Method for manufacturing semiconductor device | |
KR100561974B1 (en) | Manufacturing method of semiconductor device | |
KR20050012584A (en) | Method for forming isolation layer of semiconductor device | |
KR20060063304A (en) | Method of forming a ST-type isolation layer for a semiconductor device | |
KR20020010806A (en) | Method of forming isolation in semiconductor device | |
KR20040036798A (en) | Method of forming a isolation layer in a semiconductor device | |
KR20040038138A (en) | Reverse etchback method to improve STI process | |
KR20050009873A (en) | Method for forming isolation layer of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HYNIX SEMICONDUCTOR INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LEE, JOON HYEON;REEL/FRAME:014316/0189 Effective date: 20030702 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: MAGNACHIP SEMICONDUCTOR, LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HYNIX SEMICONDUCTOR, INC.;REEL/FRAME:016216/0649 Effective date: 20041004 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL TRUS Free format text: AFTER-ACQUIRED INTELLECTUAL PROPERTY KUN-PLEDGE AGREEMENT;ASSIGNOR:MAGNACHIP SEMICONDUCTOR, LTD.;REEL/FRAME:022277/0133 Effective date: 20090217 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: MAGNACHIP SEMICONDUCTOR LTD.,KOREA, DEMOCRATIC PEO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION;REEL/FRAME:024563/0807 Effective date: 20100527 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: MAGNACHIP SEMICONDUCTOR LTD., KOREA, REPUBLIC OF Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE RECEIVING PARTY ADDRESS PREVIOUSLY RECORDED AT REEL: 024563 FRAME: 0807. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE BY SECURED PARTY;ASSIGNOR:US BANK NATIONAL ASSOCIATION;REEL/FRAME:034469/0001 Effective date: 20100527 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: KEY FOUNDRY CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MAGNACHIP SEMICONDUCTOR, LTD.;REEL/FRAME:053703/0227 Effective date: 20200828 |