US20040101667A1 - Adhesion between dielectric materials - Google Patents
Adhesion between dielectric materials Download PDFInfo
- Publication number
- US20040101667A1 US20040101667A1 US10/703,246 US70324603A US2004101667A1 US 20040101667 A1 US20040101667 A1 US 20040101667A1 US 70324603 A US70324603 A US 70324603A US 2004101667 A1 US2004101667 A1 US 2004101667A1
- Authority
- US
- United States
- Prior art keywords
- layer
- present
- ild
- adhesion promoter
- metal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000003989 dielectric material Substances 0.000 title description 21
- 239000010410 layer Substances 0.000 claims abstract description 292
- 238000000034 method Methods 0.000 claims abstract description 76
- 239000002318 adhesion promoter Substances 0.000 claims abstract description 71
- 239000000758 substrate Substances 0.000 claims abstract description 40
- 229910052751 metal Inorganic materials 0.000 claims abstract description 29
- 239000002184 metal Substances 0.000 claims abstract description 29
- 230000003213 activating effect Effects 0.000 claims abstract description 12
- 239000011229 interlayer Substances 0.000 claims abstract description 10
- 238000000231 atomic layer deposition Methods 0.000 claims description 11
- 239000002356 single layer Substances 0.000 claims description 9
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 8
- 125000004435 hydrogen atom Chemical class [H]* 0.000 claims description 7
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical group N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 7
- 239000010936 titanium Substances 0.000 claims description 7
- 229910052739 hydrogen Inorganic materials 0.000 claims description 6
- 239000001257 hydrogen Substances 0.000 claims description 6
- 229910052715 tantalum Inorganic materials 0.000 claims description 6
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 claims description 6
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 claims description 6
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 5
- 229910052782 aluminium Inorganic materials 0.000 claims description 5
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 5
- 230000015572 biosynthetic process Effects 0.000 claims description 5
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 5
- 229910052719 titanium Inorganic materials 0.000 claims description 5
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 4
- 238000006243 chemical reaction Methods 0.000 description 56
- 239000002243 precursor Substances 0.000 description 53
- 239000007789 gas Substances 0.000 description 52
- 230000008569 process Effects 0.000 description 50
- 239000004020 conductor Substances 0.000 description 37
- 150000002736 metal compounds Chemical class 0.000 description 34
- 239000011148 porous material Substances 0.000 description 30
- 230000004888 barrier function Effects 0.000 description 28
- 239000000463 material Substances 0.000 description 28
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 14
- 229920002120 photoresistant polymer Polymers 0.000 description 14
- 238000010926 purge Methods 0.000 description 14
- 229910052814 silicon oxide Inorganic materials 0.000 description 13
- 125000004429 atom Chemical group 0.000 description 12
- 229910044991 metal oxide Inorganic materials 0.000 description 12
- 150000004706 metal oxides Chemical class 0.000 description 12
- 229910052755 nonmetal Inorganic materials 0.000 description 12
- 125000000524 functional group Chemical group 0.000 description 10
- 239000011159 matrix material Substances 0.000 description 10
- 238000000151 deposition Methods 0.000 description 9
- 230000008021 deposition Effects 0.000 description 9
- 238000009792 diffusion process Methods 0.000 description 9
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 8
- 238000013461 design Methods 0.000 description 8
- 238000005530 etching Methods 0.000 description 8
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 8
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 7
- 239000013590 bulk material Substances 0.000 description 7
- 229910052802 copper Inorganic materials 0.000 description 7
- 239000010949 copper Substances 0.000 description 7
- 230000002829 reductive effect Effects 0.000 description 7
- 239000004065 semiconductor Substances 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 6
- 230000004913 activation Effects 0.000 description 6
- 239000011248 coating agent Substances 0.000 description 6
- 238000000576 coating method Methods 0.000 description 6
- 239000003361 porogen Substances 0.000 description 6
- 239000002002 slurry Substances 0.000 description 6
- 229910052796 boron Inorganic materials 0.000 description 5
- 238000009713 electroplating Methods 0.000 description 5
- 238000005516 engineering process Methods 0.000 description 5
- 239000000203 mixture Substances 0.000 description 5
- 230000003647 oxidation Effects 0.000 description 5
- 238000007254 oxidation reaction Methods 0.000 description 5
- 238000005240 physical vapour deposition Methods 0.000 description 5
- 229920006395 saturated elastomer Polymers 0.000 description 5
- 239000000126 substance Substances 0.000 description 5
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 4
- PXGOKWXKJXAPGV-UHFFFAOYSA-N Fluorine Chemical compound FF PXGOKWXKJXAPGV-UHFFFAOYSA-N 0.000 description 4
- 229910052799 carbon Inorganic materials 0.000 description 4
- 238000000354 decomposition reaction Methods 0.000 description 4
- 229910052731 fluorine Inorganic materials 0.000 description 4
- 239000011737 fluorine Substances 0.000 description 4
- 125000002496 methyl group Chemical group [H]C([H])([H])* 0.000 description 4
- 238000000206 photolithography Methods 0.000 description 4
- 230000000379 polymerizing effect Effects 0.000 description 4
- 238000005086 pumping Methods 0.000 description 4
- 238000007669 thermal treatment Methods 0.000 description 4
- 229920001187 thermosetting polymer Polymers 0.000 description 4
- 238000012876 topography Methods 0.000 description 4
- JLTRXTDYQLMHGR-UHFFFAOYSA-N trimethylaluminium Chemical group C[Al](C)C JLTRXTDYQLMHGR-UHFFFAOYSA-N 0.000 description 4
- 229910045601 alloy Inorganic materials 0.000 description 3
- 239000000956 alloy Substances 0.000 description 3
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 3
- 239000006227 byproduct Substances 0.000 description 3
- 239000011203 carbon fibre reinforced carbon Substances 0.000 description 3
- 230000003247 decreasing effect Effects 0.000 description 3
- 230000032798 delamination Effects 0.000 description 3
- 230000009977 dual effect Effects 0.000 description 3
- 238000005259 measurement Methods 0.000 description 3
- 229910052760 oxygen Inorganic materials 0.000 description 3
- 239000001301 oxygen Substances 0.000 description 3
- 239000002245 particle Substances 0.000 description 3
- 239000000047 product Substances 0.000 description 3
- 230000005855 radiation Effects 0.000 description 3
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 2
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 2
- XPDWGBQVDMORPB-UHFFFAOYSA-N Fluoroform Chemical compound FC(F)F XPDWGBQVDMORPB-UHFFFAOYSA-N 0.000 description 2
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 2
- 229910018540 Si C Inorganic materials 0.000 description 2
- 229910018557 Si O Inorganic materials 0.000 description 2
- 229910008051 Si-OH Inorganic materials 0.000 description 2
- 229910006358 Si—OH Inorganic materials 0.000 description 2
- 238000005299 abrasion Methods 0.000 description 2
- 238000010521 absorption reaction Methods 0.000 description 2
- 239000000654 additive Substances 0.000 description 2
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 2
- 229910021529 ammonia Inorganic materials 0.000 description 2
- 229910052801 chlorine Inorganic materials 0.000 description 2
- 239000000460 chlorine Substances 0.000 description 2
- 238000005336 cracking Methods 0.000 description 2
- 238000004132 cross linking Methods 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- RWRIWBAIICGTTQ-UHFFFAOYSA-N difluoromethane Chemical compound FCF RWRIWBAIICGTTQ-UHFFFAOYSA-N 0.000 description 2
- 238000004090 dissolution Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000003628 erosive effect Effects 0.000 description 2
- 238000011049 filling Methods 0.000 description 2
- 230000009477 glass transition Effects 0.000 description 2
- 229910052736 halogen Inorganic materials 0.000 description 2
- 150000002367 halogens Chemical class 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 125000001183 hydrocarbyl group Chemical group 0.000 description 2
- 238000003384 imaging method Methods 0.000 description 2
- 238000009616 inductively coupled plasma Methods 0.000 description 2
- 229910010272 inorganic material Inorganic materials 0.000 description 2
- 239000011147 inorganic material Substances 0.000 description 2
- 239000007788 liquid Substances 0.000 description 2
- 230000014759 maintenance of location Effects 0.000 description 2
- 229910000069 nitrogen hydride Inorganic materials 0.000 description 2
- 238000005457 optimization Methods 0.000 description 2
- 125000000962 organic group Chemical group 0.000 description 2
- 239000013110 organic ligand Substances 0.000 description 2
- 238000004806 packaging method and process Methods 0.000 description 2
- 238000005191 phase separation Methods 0.000 description 2
- 238000009832 plasma treatment Methods 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 238000000197 pyrolysis Methods 0.000 description 2
- 230000007420 reactivation Effects 0.000 description 2
- 239000012713 reactive precursor Substances 0.000 description 2
- LIVNPJMFVYWSIS-UHFFFAOYSA-N silicon monoxide Inorganic materials [Si-]#[O+] LIVNPJMFVYWSIS-UHFFFAOYSA-N 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 238000006557 surface reaction Methods 0.000 description 2
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 2
- 239000004634 thermosetting polymer Substances 0.000 description 2
- 230000007704 transition Effects 0.000 description 2
- WZJUBBHODHNQPW-UHFFFAOYSA-N 2,4,6,8-tetramethyl-1,3,5,7,2$l^{3},4$l^{3},6$l^{3},8$l^{3}-tetraoxatetrasilocane Chemical compound C[Si]1O[Si](C)O[Si](C)O[Si](C)O1 WZJUBBHODHNQPW-UHFFFAOYSA-N 0.000 description 1
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 229910007991 Si-N Inorganic materials 0.000 description 1
- 229910020177 SiOF Inorganic materials 0.000 description 1
- 229910006294 Si—N Inorganic materials 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- 230000000996 additive effect Effects 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 239000006117 anti-reflective coating Substances 0.000 description 1
- 229910052786 argon Inorganic materials 0.000 description 1
- 238000000149 argon plasma sintering Methods 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- IVHJCRXBQPGLOV-UHFFFAOYSA-N azanylidynetungsten Chemical compound [W]#N IVHJCRXBQPGLOV-UHFFFAOYSA-N 0.000 description 1
- 125000004432 carbon atom Chemical group C* 0.000 description 1
- CREMABGTGYGIQB-UHFFFAOYSA-N carbon carbon Chemical compound C.C CREMABGTGYGIQB-UHFFFAOYSA-N 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 238000005260 corrosion Methods 0.000 description 1
- 230000007797 corrosion Effects 0.000 description 1
- 229910052593 corundum Inorganic materials 0.000 description 1
- 230000000593 degrading effect Effects 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 125000001495 ethyl group Chemical group [H]C([H])([H])C([H])([H])* 0.000 description 1
- NBVXSUQYWXRMNV-UHFFFAOYSA-N fluoromethane Chemical compound FC NBVXSUQYWXRMNV-UHFFFAOYSA-N 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000003112 inhibitor Substances 0.000 description 1
- 238000010406 interfacial reaction Methods 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 230000000670 limiting effect Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 239000007800 oxidant agent Substances 0.000 description 1
- 125000004430 oxygen atom Chemical group O* 0.000 description 1
- 125000001997 phenyl group Chemical group [H]C1=C([H])C([H])=C(*)C([H])=C1[H] 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 239000005368 silicate glass Substances 0.000 description 1
- 150000004760 silicates Chemical class 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- CZDYPVPMEAXLPK-UHFFFAOYSA-N tetramethylsilane Chemical compound C[Si](C)(C)C CZDYPVPMEAXLPK-UHFFFAOYSA-N 0.000 description 1
- MAKDTFFYCIMFQP-UHFFFAOYSA-N titanium tungsten Chemical compound [Ti].[W] MAKDTFFYCIMFQP-UHFFFAOYSA-N 0.000 description 1
- PQDJYEQOELDLCP-UHFFFAOYSA-N trimethylsilane Chemical compound C[SiH](C)C PQDJYEQOELDLCP-UHFFFAOYSA-N 0.000 description 1
- 239000011800 void material Substances 0.000 description 1
- 229910001845 yogo sapphire Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02296—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
- H01L21/02299—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer pre-treatment
- H01L21/02304—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer pre-treatment formation of intermediate layers, e.g. buffer layers, layers to improve adhesion, lattice match or diffusion barriers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/314—Inorganic layers
- H01L21/3141—Deposition using atomic layer deposition techniques [ALD]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76808—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving intermediate temporary filling with material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76813—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving a partial via etch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76832—Multiple layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02126—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02167—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon carbide not containing oxygen, e.g. SiC, SiC:H or silicon carbonitrides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02172—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides
- H01L21/02175—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal
- H01L21/02178—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal the material containing aluminium, e.g. Al2O3
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02203—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being porous
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02205—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
- H01L21/02208—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
- H01L21/02211—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound being a silane, e.g. disilane, methylsilane or chlorosilane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02205—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
- H01L21/02208—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
- H01L21/02214—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and oxygen
- H01L21/02216—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and oxygen the compound being a molecule comprising at least one silicon-oxygen bond and the compound having hydrogen or an organic group attached to the silicon or oxygen, e.g. a siloxane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/02274—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/0228—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition deposition by cyclic CVD, e.g. ALD, ALE, pulsed CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02282—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process liquid deposition, e.g. spin-coating, sol-gel techniques, spray coating
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/24—Structurally defined web or sheet [e.g., overall dimension, etc.]
- Y10T428/24802—Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.]
- Y10T428/24917—Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.] including metal layer
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/24—Structurally defined web or sheet [e.g., overall dimension, etc.]
- Y10T428/24802—Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.]
- Y10T428/24926—Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.] including ceramic, glass, porcelain or quartz layer
Definitions
- the present invention relates to the field of semiconductor integrated circuit (IC) manufacturing, and, more specifically, to a method of improving adhesion at an interface between dielectric materials, as well as, a structure including an adhesion promoter layer at the interface between dielectric materials.
- IC semiconductor integrated circuit
- CMP chemical-mechanical polish
- the scaling down of transistors and wiring to comply with Moore's Law may degrade the performance and reliability of the chip if it is not accomplished properly.
- the switching speed of the transistors may be adversely impacted if the resistance-capacitance (RC) product delay in the wiring is too large.
- Resistance may be reduced by using a conductive material with a low resistivity while capacitance may be reduced by using a dielectric material with a low dielectric constant (k).
- k dielectric constant
- adhesion at an interface between two dielectric materials may be inadequate, resulting in poor yield at assembly and packaging from cracking and delamination.
- FIG. 1 is a flow chart of a method of activating a surface of a dielectric material and reacting the surface with a metal to improve adhesion according to the present invention.
- FIGS. 2 A- 2 G are illustrations of a cross-sectional view of an embodiment of a method of improving adhesion at an interface between dielectric materials according to the present invention.
- FIG. 2G is also an illustration of a cross-sectional view of an embodiment of a structure that includes a very thin adhesion promoter layer, such as a metal oxide, at an interface between an interlayer dielectric (ILD) and an etch stop layer or a hard mask according to the present invention.
- a very thin adhesion promoter layer such as a metal oxide
- the present invention discloses a method of activating a surface of a dielectric material and reacting the surface with a metal to improve adhesion.
- the present invention also discloses a method of improving adhesion at an interface between dielectric materials.
- the present invention further discloses a structure that includes a very thin adhesion promoter layer, such as a metal oxide, at an interface between an interlayer dielectric (ILD) and an etch stop layer or a hard mask.
- a very thin adhesion promoter layer such as a metal oxide
- a method 1000 of activating a surface of a dielectric material and reacting the surface with a metal to improve adhesion will be described first, as shown in an embodiment of the present invention in FIG. 1.
- a metal-organic chemical vapor deposition (MOCVD) process or an atomic layer deposition (ALD) process may be used.
- MOCVD metal-organic chemical vapor deposition
- ALD atomic layer deposition
- the method 1000 may involve multiple cycles of a reaction sequence, such as a binary reaction sequence, to form a very thin layer of an adhesion promoter, such as a metal oxide, over a first dielectric layer.
- a half-reaction B may be needed, as shown in 300 .
- the half-reaction B involves activating the surface, such as by forming a hydroxyl bond with Hydrogen (H 2 ) or water (H 2 O), to form an activated layer.
- each cycle would include a half-reaction A, as shown in 400 , followed by a half-reaction B, as shown in 500 .
- the half-reaction A as shown in 400 , involves reacting the surface with a metal, such as Titanium, Tantalum, or Aluminum, to form a buffer layer.
- the half-reaction B, as shown in 500 involves activating the metal, such as by forming a hydroxyl bond with H 2 or H 2 O, to form another activated layer.
- one cycle may form about 1/3-1/2 of a monolayer of the adhesion promoter, such as metal oxide.
- one cycle may form the adhesion promoter, such as metal oxide, with a thickness of about 1.1-1.3 Angstroms.
- more cycles of the reaction sequence may be repeated to increase the coverage and thickness of the adhesion promoter.
- the very thin layer of the adhesion promoter such as metal oxide, should have appropriate coverage and thickness to result in sufficient adhesion.
- an excessive thickness of unoxidized metal in the very thin layer of the adhesion promoter may increase leakage current.
- an excessive thickness of oxidized metal in the very thin layer of the adhesion promoter may increase dielectric constant and capacitance.
- multiple cycles alternating between the half-reaction A, as shown in 400 , and the half-reaction B, as shown in 500 , may be performed to achieve the appropriate coverage and thickness for the adhesion promoter, such as metal oxide.
- a total of about 3-15 cycles may be performed.
- a total of about 5-10 cycles may be performed.
- the first dielectric layer may be covered by the very thin layer of the adhesion promoter.
- the first dielectric layer may be covered by about one monolayer (saturated) of the very thin layer of the adhesion promoter.
- the coverage of the very thin layer of the adhesion promoter over the first dielectric layer may be about 1-5 ⁇ 10 ⁇ 4 atoms/cm 2 .
- the very thin layer of the adhesion promoter may have a thickness of about 1-3 atoms. In another embodiment of the present invention, the very thin layer of the adhesion promoter may have a thickness of about 3-9 Angstroms. In still another embodiment of the present invention, the very thin layer of the adhesion promoter may have a thickness of about 4-20 Angstroms.
- a second dielectric material is formed over the very thin layer of the adhesion promoter, as shown in 700 .
- a layer may include a conductor 50 which is embedded or inlaid in the ILD 100 that is located over a wafer 90 .
- the layer may be part of a stack of layers which forms an interconnect system to route signals, power, and ground to and from a device, such as a transistor, formed in the wafer 90 .
- the wafer 90 may include regions of a semiconductor material, such as Silicon, or an amorphous material, such as polysilicon, which may be isolated laterally and vertically with a dielectric material, such as Silicon Oxide or Silicon Nitride.
- the regions of the wafer 90 may include topography and patterned features. Certain portions of the topography and patterned features may be doped with other materials, such as Boron, Arsenic, Phosphorus, Fluorine, Carbon, Silicon, Oxygen, or Argon.
- An equivalent dielectric constant, or k eff may be defined for the stack of the interconnect system.
- Each layer in the stack may include dielectric material, such as the etch stop layer 200 , the ILD 300 , and the hard mask 420 , as shown in an embodiment of the present invention in FIG. 2C.
- the k eff for the stack of the interconnect system depends on the k values of all the dielectric materials in the stack, weighted by the size (lateral extent) and the thickness (vertical extent) of each dielectric material.
- the ILD 100 may have a thickness selected from a range of about 0.1-2.0 microns (um).
- the ILD 100 may be thicker in a layer that is located higher up in the stack of the interconnect system.
- the conductor 50 may be thicker, wider, and longer in a layer that is located higher up in the stack of the interconnect system.
- the k eff value for the stack of the interconnect system should be minimized. Otherwise, excessive intralayer and interlayer capacitance may contribute to cross-talk and increase resistance-capacitance (RC) product delay of the interconnect system. Such an increase in the RC product delay will degrade switching speed of the device in the wafer 90 that is connected to the conductor 50 in the ILD 100 .
- RC resistance-capacitance
- the k eff value should be further reduced as the minimum permitted spacing between adjacent conductors 50 within the same layer is decreased.
- CD critical dimension
- k eff For a device design rule of about 180 nanometers (nm), the k eff value should be about 4.0 or lower. For a device design rule of about 130 nm, the k eff value should be about 3.5 or lower. For a device design rule of about 90 nm, the k eff value should be about 3.0 or lower. For a device design rule of about 65 nm, the k eff value should be about 2.5 or lower. For a device design rule of about 45-nm, the k eff value should be about 2.0 or lower.
- the ILD 100 may be formed in various ways.
- the ILD 100 may be formed by applying, or coating, a spin-on dielectric (SOD).
- the ILD 100 may be formed by plasma-enhanced chemical vapor deposition (PECVD).
- PECVD plasma-enhanced chemical vapor deposition
- Typical conditions for PECVD of the ILD 100 may include a power of about 300-3,500 Watts (W), a pressure of about 100-1,000 Pascals (Pa), a temperature of about 300-425 degrees Centigrade, and a gas flow rate of about 50-1,000 standard cubic feet per minute (scfm).
- a material is considered to have a low k value if its k value is lower than the k value of undoped Silicon Oxide (SiO 2 ) which is about 4.0.
- the k value may be reduced by decreasing the polarizability of the bonds in the SiO 2 network.
- Carbon-Carbon double bonds and Carbon-Carbon triple bonds have higher electronic polarizability because of the increased mobility of the p electrons.
- Carbon-Carbon single bonds and Carbon-Fluorine single bonds have lower electronic polarizability.
- Fluorine may be added to SiO 2 , to form a Fluorinated Silicate Glass (FSG or SiOF) with a k value of about 3.5.
- Carbon may be added to SiO 2 to form an Organosilicate Glass (OSG) or a Carbon-doped Oxide (CDO or SiOC) with a k value of about 2.0-3.0.
- OSG Organosilicate Glass
- CDO or SiOC Carbon-doped Oxide
- single bonds also have lower bond strength so thermal stability may be lower.
- the k value may be reduced by lowering the density of the SiO 2 network.
- lighter atoms may be substituted into SiO 2 , such as by replacing some of the Silicon atoms with lighter Carbon atoms to form CDO.
- Some of the Oxygen atoms may also be replaced with lighter Hydrogen atoms.
- CDO may include about 5-20 percent by atom of Carbon.
- the k value may be reduced by disrupting the structure of the SiO 2 network.
- some non-polar and space-occupying groups such as methyl, ethyl, and phenyl groups, may be incorporated into the SiO 2 film.
- the CDO may be formed by PECVD with a precursor, such as trimethylsilane, tetramethylsilane, or tetramethylcyclotetrasiloxane.
- a precursor having more methyl groups may incorporate more Carbon into the film, but such a precursor is also more difficult to dissociate so the deposition rate may be lower.
- the k value may be reduced by increasing free volume in the SiO 2 network.
- the free volume may be increased by forming pores.
- the pores may have a diameter that is selected from a range of about 50-200 Angstroms. Smaller pores may reduce the potential for cracking and delamination under stress, such as during assembly and packaging.
- a porous ILD 100 may be formed by coating of a SOD that includes a thermally degradable material, or porogen, within a host thermosetting matrix. Subsequent heating to a temperature below the glass transition temperature, T g , of the host matrix will result in cross-linking of the matrix and phase-separation of the porogen from the matrix, followed by decomposition of the porogen, and diffusion of volatile byproducts out of the matrix to form pores.
- T g glass transition temperature
- the porous ILD 100 may be formed by coating of a SOD that includes a thermally decomposable pendant group covalently attached to a thermosetting polymer backbone having a high T g .
- the porous ILD 100 may be formed by PECVD of a material that includes labile organic groups, followed by chemical or thermal oxidation of the organic side-chains to form pores.
- a material is considered to have a pore fraction by volume, or porosity, of zero if it has no pores.
- the porosity of the ILD 100 may be selected from a range of about 0.02-0.75. A lower porosity will usually result in greater retention of the mechanical strength and the thermal conductivity of the bulk material.
- pores may transition from small, closed pores to larger, interconnected pores at a porosity of about 0.20-0.30. Interconnected pores may become open pores at a surface if enough of the bulk material is removed. Open pores are usually less desirable due to higher susceptibility to absorption and diffusion of process chemicals.
- the k value of the porous ILD 100 will depend upon both the k value of the bulk material forming the ILD 100 and the k value of the material filling the pores, as weighted by the porosity of the ILD 100 .
- the pores may be filled with air, which has a k value of 1.0, or another gas.
- the ILD 100 with pores filled with air, may have a k value of about 2.5 or lower.
- a lower adhesion promoter layer 156 may be formed, as needed, to improve adhesion between the underlying ILD 100 and the etch stop layer 200 , as shown in an embodiment of the present invention in FIG. 2B.
- a self-limiting or self-terminating surface reaction may be used to provide atomic-layer control of the thickness of the lower adhesion promoter layer 156 .
- the lower adhesion promoter layer 156 may be formed from multiple precursors with a MOCVD process that exposes a substrate, such as the ILD 100 , to two or more precursors at a time in the gas phase. The thickness formed depends on the deposition rate and the deposition time.
- the lower adhesion promoter layer 156 may be formed from multiple precursors with an ALD process that exposes the substrate, such as the ILD 100 , to one precursor at a time in the gas phase, separated by purges.
- the thickness formed depends on the thickness per exposure and the number of exposures. If the reaction sequence is binary, each exposure to a precursor will involve a half-reaction.
- An embodiment of the present invention may involve a binary reaction sequence, in which case ALD exposes the substrate, first, to one precursor, and then, to the other precursor, with a purge in between.
- the surface of the substrate is not reactive enough and cannot react directly, such as with a metal compound precursor.
- the substrate must first be activated, as needed, by exposure to a pulse of a non-metal compound precursor that is a reactive gas, such as Hydrogen (H 2 ) or water (H 2 O), to form a lower activated layer 106 with a reaction, such as:
- Formation of the lower activated layer 106 may include conversion of an Si-O bond (in SiO 2 or CDO) or an Si-C bond (in CDO) at the surface of the ILD 100 to an Si-OH bond or an Si-H bond.
- oxidation of the conductor 50 or the ILD 100 should be minimized so the k eff value of the stack of the interconnect will not be increased.
- a plasma or a thermal treatment may be used to assist in the activation of the substrate.
- any residual non-metal compound precursor is removed by purging.
- Purging may involve pumping away a precursor that is reactive.
- purging may involve pumping in a non-reactive gas to flush and replace the reactive precursor.
- the lower activated layer 106 is treated by exposure to a pulse of the metal compound precursor, MX n , to form a lower buffer layer 150 with a reaction, that may be called a half-reaction A, such as:
- the surface of the substrate is reactive enough and can react directly with the metal compound precursor.
- a substrate does not require activation and may be treated directly by exposure to a pulse of a metal compound precursor, MX n , to form the lower buffer layer 150 with another reaction, that may be called an alternative half-reaction A, such as:
- the metal compound precursor, MX n typically has a stoichiometry where n is 2-4.
- the M ⁇ may include a metal, such as Titanium (Ti), Tantalum (Ta), or Aluminum (Al).
- the functional group, ⁇ X may include a halogen, such as Chlorine.
- the functional group, ⁇ X may include an organic ligand or a hydrocarbon moiety, such as a Methyl group.
- the metal compound precursor should be a liquid with a high vapor pressure so that the process temperature will not exceed the pyrolysis, or decomposition, temperature of the metal compound precursor.
- the metal compound precursor is trimethylaluminum, (Al(CH 3 ) 3 ). Then, the surface functionality will alternate between a methylated surface and a hydroxylated surface for the two half-reactions of the binary reaction sequence.
- reaction conditions are chosen such that the reaction to form the lower buffer layer 150 , called half-reaction A, is completed at the surface of the substrate.
- the functional group, ⁇ X is attached to the surface of the substrate (to passivate the surface of the substrate) to prevent any further reaction with the metal compound precursor in the gas phase.
- Typical process parameters for providing a self-limiting or self-terminating reaction may include a pressure of about 10 ⁇ 5 -10 1 Torr, a temperature of about 200-550 degrees Centigrade, and a pulse duration of about 0.5-25 seconds.
- the functional group, ⁇ X is removed from the surface of the substrate (to reactivate the surface of the substrate) by exposure to a non-metal compound precursor that is a reactive gas, such as Hydrogen (H 2 ) or water (H 2 O), with a reaction, that may be called a half-reaction B, such as:
- a plasma or thermal treatment may be used to assist in removal of the functional group, ⁇ X, from the surface of the substrate and reactivation of the surface of the substrate.
- the non-metal compound precursor may include Oxygen (O 2 ), Hydrogen Peroxide (H 2 O 2 ), or Ammonia (NH 3 ).
- any residual non-metal compound precursor may be removed by purging.
- the lower adhesion promoter layer 156 should have just enough coverage and thickness to improve adhesion.
- an excessive thickness of unoxidized metal in the lower adhesion promoter layer 156 may increase leakage current, such as between conductors 50 (such as in FIG. 2B) in the same layer of the stack in the interconnect.
- an excessive thickness of oxidized metal in the lower adhesion promoter layer 156 may increase the k eff value of the stack in the interconnect.
- One cycle includes a half-reaction A, with the metal compound precursor, followed by a half-reaction B, with the non-metal compound precursor.
- one cycle may form about 1/3-1/2 of a monolayer for the lower buffer layer 150 over the lower activated layer 106 .
- one cycle may form a thickness of about 1.1-1.3 Angstroms for the lower buffer layer 150 over the lower activated layer 106 . Consequently, multiple cycles, alternating between the half-reaction A and the half-reaction B, may be performed to achieve the desired coverage and thickness for the lower adhesion promoter layer 156 .
- a total of about 3-15 cycles may be performed.
- a total of about 5-10 cycles may be performed.
- the lower activated layer 106 is covered by the lower buffer layer 150 .
- about 20-100% of the lower activated layer 106 is covered by the lower buffer layer 150 .
- the lower activated layer 106 is covered by about one monolayer (saturated) of the lower buffer layer 150 .
- the coverage of the metal oxide in the lower buffer layer 150 over the lower activated layer 106 may be about 1-5 ⁇ 10 ⁇ 4 atoms/cm 2 .
- the lower adhesion promoter layer 156 may have a thickness of about 1-3 atoms. In another embodiment of the present invention, the lower adhesion promoter layer 156 may have a thickness of about 3-9 Angstroms. In still another embodiment of the present invention, the lower adhesion promoter layer 156 may have a thickness of about 4-20 Angstroms.
- etch stop layer 200 is then formed over the lower adhesion promoter layer 156 , as shown in an embodiment of the present invention in FIG. 2B.
- Materials that may be used for the etch stop layer 200 include Silicon Nitride (Si 3 N 4 ), which has a k value of about 6.5-9.0, and Silicon Carbide (SiC), which has a k value of about 4.0-6.0.
- Silicon Oxynitride (SiON) which has a k value intermediate between SiO2 and Si 3 N 4 , or about 5.0-7.0, may also be used for the etch stop layer 200 .
- the k value may be determined by measuring capacitance on a parallel-plate electrical structure.
- the k value of the etch stop layer 200 is usually larger than the k value of the underlying ILD 100 . As a result, the thickness of the etch stop layer 200 should be minimized so as to reduce the k eff value of the stack in the interconnect system.
- the etch stop layer 200 may have a thickness selected from a range of about 200-1,500 Angstroms. The etch stop layer 200 may be thicker in a layer that is located higher up in the stack of the interconnect system.
- An upper adhesion promoter layer 256 may be formed, as needed, to improve adhesion between the etch stop layer 200 and an overlying ILD 300 , as shown in an embodiment of the present invention in FIG. 2C.
- a self-limiting or self-terminating surface reaction may be used to provide atomic-layer control of the thickness of the upper adhesion promoter layer 256 .
- the upper adhesion promoter layer 256 may be formed from multiple precursors with a MOCVD process that exposes a substrate, such as the etch stop layer 200 , to two or more precursors at a time in the gas phase. The thickness formed depends on the deposition rate and the deposition time.
- the upper adhesion promoter layer 256 may be formed from multiple precursors with an ALD process that exposes the substrate, such as the etch stop layer 200 , to one precursor at a time in the gas phase, separated by purges.
- the thickness formed depends on the thickness per exposure and the number of exposures. If the reaction sequence is binary, each exposure to a precursor will involve a half-reaction.
- An embodiment of the present invention may involve a binary reaction sequence, in which case ALD exposes the substrate, first, to one precursor, and then, to the other precursor, with a purge in between.
- the surface of the substrate is not reactive enough and cannot react directly, such as with a metal compound precursor.
- the substrate must first be activated, as needed, by exposure to a pulse of a non-metal compound precursor that is a reactive gas, such as Hydrogen (H 2 ) or water (H 2 O), to form an upper activated layer 206 with a reaction, such as:
- Formation of the upper activated layer 206 may include conversion of an Si-O bond (in Silicon Oxynitride) or an Si-C bond (in Silicon Carbide) or an Si-N bond (in Silicon Nitride or Silicon Oxynitride) at the surface of the etch stop layer 200 to an Si-OH bond or an Si-H bond.
- oxidation of the etch stop layer 200 should be minimized so the k eff value of the stack of the interconnect will not be increased.
- a plasma or a thermal treatment may be used to assist in the activation of the substrate.
- any residual non-metal compound precursor is removed by purging.
- Purging may involve pumping away a precursor that is reactive.
- purging may involve pumping in a non-reactive gas to flush and replace the reactive precursor.
- the upper activated layer 206 is treated by exposure to a pulse of the metal compound precursor, MX n , to form an upper buffer layer 250 with a reaction, that may be called a half-reaction A, such as:
- the surface of the substrate is reactive enough and can react directly with the metal compound precursor.
- a substrate does not require activation and may be treated directly by exposure to a pulse of a metal compound precursor, MX n , to form the upper buffer layer 250 with another reaction, that may be called an alternative half-reaction A, such as:
- the metal compound precursor, MX n typically has a stoichiometry where n is 2-4.
- the M ⁇ may include a metal, such as Titanium (Ti), Tantalum (Ta), or Aluminum (Al).
- the functional group, ⁇ X may include a halogen, such as Chlorine.
- the functional group, ⁇ X may include an organic ligand or a hydrocarbon moiety, such as a Methyl group.
- the metal compound precursor should be a liquid with a high vapor pressure so that the process temperature will not exceed the pyrolysis, or decomposition, temperature of the metal compound precursor.
- the metal compound precursor is trimethylaluminum, (Al(CH 3 ) 3 ). Then, the surface functionality will alternate between a methylated surface and a hydroxylated surface for the two half-reactions of the binary reaction sequence.
- reaction conditions are chosen such that the reaction to form the upper buffer layer 250 , called half-reaction A, is completed at the surface of the substrate.
- the functional group, ⁇ X is attached to the surface of the substrate (to passivate the surface of the substrate) to prevent any further reaction with the metal compound precursor in the gas phase.
- Typical process parameters for providing a self-limiting or self-terminating reaction may include a pressure of about 10 ⁇ 5 -10 1 Torr, a temperature of about 200-550 degrees Centigrade, and a pulse duration of about 0.5-25 seconds.
- the functional group, ⁇ X is removed from the surface of the substrate (to reactivate the surface of the substrate) by exposure to a non-metal compound precursor that is a reactive gas, such as Hydrogen (H 2 ) or water (H 2 O), with a reaction, that may be called a half-reaction B, such as:
- a plasma or thermal treatment may be used to assist in removal of the functional group, ⁇ X, from the surface of the substrate and reactivation of the surface of the substrate.
- the non-metal compound precursor may include Oxygen (O 2 ), Hydrogen Peroxide (H 2 O 2 ), or Ammonia (NH 3 ).
- any residual non-metal compound precursor may be removed by purging.
- the upper adhesion promoter layer 256 should have just enough coverage and thickness to improve adhesion.
- an excessive thickness of unoxidized metal in the upper adhesion promoter layer 256 may increase leakage current, such as between inlaid interconnect 750 (such as in FIG. 2G) in the same layer of the stack in the interconnect.
- an excessive thickness of oxidized metal in the upper adhesion promoter layer 256 may increase the k eff value of the stack in the interconnect.
- One cycle includes a half-reaction A, with the metal compound precursor, followed by a half-reaction B, with the non-metal compound precursor.
- one cycle may form about 1/3-1/2 of a monolayer for the upper buffer layer 250 over the upper activated layer 206 .
- one cycle may form a thickness of about 1.1-1.3 Angstroms for the upper buffer layer 250 over the upper activated layer 206 . Consequently, multiple cycles, alternating between the half-reaction A and the half-reaction B, may be performed to achieve the desired coverage and thickness for the upper adhesion promoter layer 256 .
- a total of about 3-15 cycles may be performed. In another embodiment of the present invention, a total of about 5-10 cycles may be performed.
- the upper activated layer 206 is covered by the upper buffer layer 250 .
- about 20-100% of the upper activated layer 206 is covered by the upper buffer layer 250 .
- the upper activated layer 206 is covered by about one monolayer (saturated) of the upper buffer layer 250 .
- the coverage of the metal oxide in the upper buffer layer 250 over the upper activated layer 206 may be about 1-5 ⁇ 10 14 atoms/cm 2 .
- the upper adhesion promoter layer 256 may have a thickness of about 1-3 atoms. In another embodiment of the present invention, the upper adhesion promoter layer 256 may have a thickness of about 3-9 Angstroms. In still another embodiment of the present invention, the upper adhesion promoter layer 256 may have a thickness of about 4-20 Angstroms.
- An overlying ILD 300 is then formed over the upper adhesion layer 256 , as shown in an embodiment of the present invention in FIG. 2C.
- the ILD 300 may have a thickness selected from a range of about 0.1-2.0 um.
- the ILD 300 may be thicker in a layer that is located higher up in the stack of the interconnect system.
- the ILD 300 may be formed in various ways. In one embodiment of the present invention, the ILD 300 may be formed by applying, or coating, a SOD. In another embodiment of the present invention, the ILD 300 may be formed by PECVD. Typical conditions for PECVD of the ILD 300 may include a power of about 300-3,500 W, a pressure of about 100-1,000 Pa, a temperature of about 300-425 degrees Centigrade, and a gas flow rate of about 50-1,000 scfm.
- a porous ILD 300 may be formed by coating of a SOD that includes a thermally degradable material, or porogen, within a host thermosetting matrix. Subsequent heating to a temperature below the glass transition temperature, T g , of the host matrix will result in cross-linking of the matrix and phase-separation of the porogen from the matrix, followed by decomposition of the porogen, and diffusion of volatile byproducts out of the matrix to form pores.
- T g glass transition temperature
- a porous ILD 300 may be formed by coating of a SOD that includes a thermally decomposable pendant group covalently attached to a thermosetting polymer backbone having a high T g .
- a porous ILD 300 may be formed by PECVD of a material that includes labile organic groups, followed by chemical or thermal oxidation of the organic side-chains to form pores.
- the porosity of the ILD 300 may be selected from a range of about 0.02-0.75. A lower porosity will usually result in greater retention of the mechanical strength and the thermal conductivity of the bulk material.
- pores may transition from small, closed pores to larger, interconnected pores at a porosity of about 0.20-0.30. Interconnected pores may become open pores at a surface if enough of the bulk material is removed. Open pores are usually less desirable due to higher susceptibility to absorption and diffusion of process chemicals.
- the k value of a porous ILD 300 will depend upon both the k value of the bulk material forming the ILD 300 and the k value of the material filling the pores, as weighted by the porosity of the ILD 300 .
- the pores may be filled with air, which has a k value of 1.0, or another gas.
- the ILD 300 with pores filled with air, may have a k value of about 2.5 or lower.
- a hard mask 420 is formed over the ILD 300 , as shown in an embodiment in FIG. 2C.
- the hard mask 420 may have a thickness selected from a range of about 200-1,800 Angstroms.
- the processes of photolithography and etch are used to pattern a via opening 527 .
- a radiation-sensistive material such as a via-layer photoresist 520
- a portion of the via-layer photoresist 520 is exposed to radiation of the appropriate wavelength, energy, and dose. The exposure is performed in an imaging tool, such as a stepper or a scanner.
- a via-layer reticle may be placed in the path of the radiation to determine the portion of the via-layer photoresist 520 that is to be exposed. Exposure is followed by development of the via-layer photoresist 520 to create a via-layer mask.
- the via-layer mask includes a via feature 525 that corresponds to the exposed portion of the via-layer photoresist 520 , as shown in an embodiment of the present invention in FIG. 2C.
- the shape and CD of the via feature 525 in the via-layer photoresist 520 is derived from a design on the via-layer reticle.
- the via feature 525 that has been patterned in the via-layer photoresist 520 may be transferred into the hard mask 420 by a dry etch process, such as a plasma etch process or a reactive ion etch (RIE) process.
- RIE reactive ion etch
- the via-layer photoresist 520 is then stripped off, leaving the hard mask 420 in place.
- Another dry etch process may be used to etch a via opening 527 through the ILD 300 .
- High directionality is desired for the via opening 527 etch when the narrowest portion of the via opening 527 has a large aspect ratio (depth: width), such as about 7:1 or greater.
- a high-density plasma such as a radio frequency (RF) inductively-coupled plasma (ICP), may be used.
- RF radio frequency
- ICP inductively-coupled plasma
- the dry etch of the ILD 300 to form the via opening 527 may be performed with a gas mixture.
- the gas mixture for etching an ILD 300 formed from an inorganic material may include an etching gas, such as CF 4 , and a polymerizing gas, such as CH 2 F 2 .
- the etching gas serves as the principal source of Fluorine for etching the ILD 300 while the polymerizing gas improves selectivity by passivating the sidewalls of the via opening 527 during the etch.
- the etch selectivity of the ILD 300 relative to the hard mask 420 may be about 20:1 or greater.
- Other gases that may be used for via opening 527 etch include CHF 3 and C 3 F 6 .
- the etch rate of the ILD 300 may be selected from a range of about 1,500-12,000 Angstroms per minute.
- etch stop layer 200 underneath the ILD 300 allows a longer over etch to clean out the bottom of the via opening 527 without damaging the underlying conductor 50 connected to the device in the wafer 90 .
- the etch stop layer 200 should be thick enough to prevent breakthrough during via opening 527 etch, as shown in an embodiment of the present invention in FIG. 2D.
- the etch selectivity of the ILD 300 relative to the etch stop layer 200 should be about 20:1 or greater.
- the upper adhesion promoter layer 256 is very thin and does not interfere with the etch of the ILD 300 to form the via opening 527 .
- the very thin upper adhesion promoter layer 256 also does not interfere with the subsequent over etch to clean out the bottom of the via opening 527 .
- a bottom anti-reflective coating (BARC) 530 may be formed over the hard mask 420 (located over the ILD 300 ) and in the via opening 527 , as shown in an embodiment of the present invention in FIG. 2D.
- the BARC 530 will minimize potential exposure problems in the vicinity of the upper corners, sidewalls, and bottom corners of the via opening 527 , relating to a combination of swing curve effects/light scattering effects caused by the thickness/step change in the hard mask 420 /ILD 300 as well as the surface curvature/thickness variation in the trench-layer photoresist 540 .
- a trench-layer photoresist 540 is applied over the BARC 530 .
- the trench-layer photoresist 540 is exposed using radiation of the appropriate wavelength, energy, and dose.
- the exposure is performed in an imaging tool, such as a stepper or a scanner, and modulated by a trench-layer reticle. Exposure is followed by development of a trench feature 545 in the trench-layer photoresist 540 .
- the trench feature 545 in the trench-layer photoresist 540 is superimposed over the via opening 527 etched into the ILD 300 .
- the shape and CD of the trench feature 545 is derived from a design on the trench-layer reticle.
- a dry etch process such as a plasma etch process or an RIE process, may be used to etch the BARC 530 and the hard mask 420 .
- the BARC 530 minimizes further etch of the via opening 527 , during the etch of the trench, that may alter the width, depth, or sidewall profile of the via opening 527 .
- the trench-layer photoresist 540 is stripped off, leaving the hard mask 420 in place over the ILD 300 and the remaining portion of the BARC 530 in the via opening 527 .
- Another dry etch process is used to etch partially into the ILD 300 to form a trench over the via opening 527 , as shown in an embodiment of the present invention in FIG. 2E.
- High directionality is desired for the trench etch when the narrowest portion of the trench-via opening 547 has a large aspect ratio (depth: width), such as about 7:1 or greater.
- a high density plasma such as an RF ICP, may be used for the trench etch.
- the dry etch of the ILD 300 to form the trench-via opening 547 may be performed with a gas mixture.
- the gas mixture for etching an ILD 300 formed from an inorganic material may include an etching gas, such as CF 4 , and a polymerizing gas, such as CH 2 F 2 .
- the etching gas serves as the principal source of Fluorine for etching the ILD 300 while the polymerizing gas improves selectivity by passivating the sidewalls of the trench-via opening 547 .
- the etch selectivity of the ILD 300 relative to the hard mask 420 may be about 20:1 or greater.
- Other gases that may be used for trench etch include CHF 3 and C 3 F 6 .
- the etch rate of the ILD 300 may be selected from a range of about 1,500-12,000 Angstroms per minute.
- the BARC 530 minimizes further etch of the via opening 527 , during the etch of the trench, that may alter the width, depth, or sidewall profile of the portion of the via opening 527 below the superimposed trench opening.
- any remnant of the BARC 530 is removed from the via opening 527 .
- a portion of the etch stop layer 200 underlying the trench-via opening 547 is removed after completion of the etch of the trench opening, as shown in an embodiment in FIG. 2E.
- the underlying conductor 50 should not be damaged by the removal of the portion of the etch stop layer 200 below the trench-via opening 547 .
- the portion of the etch stop layer 200 underlying the trench-via opening 547 may be removed earlier in the process sequence, such as after completion of the etch of the via opening 527 .
- the upper adhesion promoter layer 256 and the lower adhesion promoter layer 156 are both very thin and will not interfere with the removal of the portion of the etch stop layer 200 underlying the trench-via opening 547 .
- the hard mask 420 is then removed.
- the trench etch, the removal of the portion of the etch stop layer 200 underlying the trench-via opening 547 , and the hard mask 420 removal may be performed sequentially in an integrated tool.
- the trench-via opening 547 will be filled later with a conductor layer 700 to make electrical contact with the device connected to the underlying conductor 50 , as shown in an embodiment in FIG. 2F.
- the conductor layer 700 may be formed from Copper which has a high diffusivity in Silicon.
- a barrier layer 630 is first formed over the ILD 300 and in the trench-via opening 547 .
- the barrier layer 630 must encapsulate the sides and the bottom of the trench-via opening 547 to prevent diffusion of Copper into the ILD 300 and other underlying layers in the stack of the interconnect system. Otherwise, Copper may introduce mid-gap states into semiconductor material, such as Silicon, in the wafer 90 and degrade carrier lifetime.
- the barrier layer 630 may be formed from a metal, including a refractive metal, such as Tantalum (Ta), or an alloy, such as Titanium-Tungsten (TiW), or a ceramic, such as Tantalum-Nitride (TaN), Tantalum-Silicon-Nitride (TaSiN), Titanium-Nitride (TiN), or Tungsten-Nitride (WN).
- the barrier layer 630 may have a thickness selected from a range of about 80-600 Angstroms.
- the barrier layer 630 may include a lower layer of TaN to adhere to the underlying ILD 300 and an upper layer of Ta to adhere to the overlying seed layer 650 .
- a barrier layer 630 formed as a bilayer may have a total thickness selected from a range of about 75-350 Angstroms.
- High directionality is desired for forming the barrier layer 630 , especially when the narrowest portion of the trench-via opening 547 has a large aspect ratio (depth: width), such as 7:1 or greater.
- the technique of ionized physical vapor deposition (I-PVD) may be used to form the barrier layer 630 with better step coverage than other techniques, such as collimation sputtering or long-throw sputtering (LTS).
- the barrier layer 630 may be formed using ALD, especially for a thickness of about 100 Angstroms or less. ALD may provide good step coverage and good thickness uniformity even while permitting the use of a low deposition temperature of about 200-400 degrees Centigrade.
- a seed layer 650 should first be formed over the barrier layer 630 , as shown in an embodiment in FIG. 2F.
- the seed layer 650 In order to serve as a base for electroplating, the seed layer 650 must be electrically conductive and continuous over the barrier layer 630 . Adhesion loss of the seed layer 650 from the underlying barrier layer 630 should be prevented. Interfacial reaction of the seed layer 650 with the underlying barrier layer 630 should also be prevented.
- the seed layer 650 may be formed from the same or different material as the conductor layer 700 to be formed later.
- the seed layer 650 may include a metal, such as Copper, or an alloy.
- the seed layer 650 may have a thickness selected from a range of about 400-2,000 Angstroms.
- the seed layer 650 may be formed by I-PVD, especially when the conductor layer 700 is to be formed later by electroplating. If desired, the barrier layer 630 and the seed layer 600 may be sequentially deposited in a tool, without breaking vacuum, so as to prevent formation of an interfacial layer between the barrier layer 630 and the seed layer 650 .
- the conductor layer 700 is to be subsequently formed by PVD, better material properties and surface characteristics may be achieved for the conductor layer 700 if the seed layer 650 is formed using CVD.
- the seed layer 650 may also be formed with ALD or electroless plating.
- the conductor layer 700 such as a metal, may be formed over the seed layer 650 by an electrochemical process, such as electroplating.
- the conductor layer 700 may have a thickness that provides an overburden of about 1,000-4,000 Angstroms above the ILD 300 .
- the conductor layer 700 may be formed with a PVD or CVD process.
- a PVD or CVD process may be particularly advantageous when forming the conductor layer 700 over a trench-via opening 547 that has a large aspect ratio (depth: width), such as about 7:1 or greater.
- a PVD process usually has a lower Cost-of-Ownership (CoO) than a CVD process.
- a MOCVD process may be used.
- the conductor layer 700 may be treated after being formed to modify its material properties or surface characteristics.
- the treatment may include a rapid thermal anneal (RTA) process after deposition to modify or stabilize grain size.
- RTA rapid thermal anneal
- Copper that is formed by electroplating may have a grain size of about 0.05-10.0 um, depending on the thickness, deposition conditions, and anneal conditions. A larger grain size usually corresponds to a lower resistivity which may be more desirable. Copper may have a resistivity of about 1.7-2.5 micro-ohm-centimeter (uohm-cm) at 20 degrees Centigrade.
- a chemical-mechanical polishing (CMP) process may be used to remove the overburden of the conductor layer 700 and the portions of the seed layer 650 and the barrier layer 630 over an upper surface 457 of the ILD 300 to create an inlaid interconnect 750 in the trench-via opening 547 , as shown in an embodiment in FIGS. 2 F- 2 G.
- CMP chemical-mechanical polishing
- Abrasion occurs when a polish pad and abrasive particles, suspended in a polish slurry, apply mechanical forces to flatten and smoothen higher portions of the surface.
- Dissolution occurs when chemicals in the slurry react with certain materials at the surface to form soluble byproducts.
- the CMP process to create an inlaid interconnect 750 in the trench-via opening 547 includes optimization of the polish selectivity for different materials at the surface.
- Polish selectivity may be optimized by changing the polish rates of the different materials. The polish rates may depend on selection of the pad, the slurry, and the polishing conditions. A harder pad may planarize more effectively, but a softer pad may generate fewer defects.
- the slurry composition may include abrasive particles, an oxidizer, a corrosion inhibitor, and various other additives.
- the abrasive particles may include Alumina (Al 2 O 3 ) or Silica (SiO 2 ).
- the pH of the slurry may be adjusted to produce a desired polish rate and polish selectivity.
- the tool parameters may include a polish pressure of about 1-5 pounds per square inch (psi) and platen speed and carrier speed of about 20-125 revolutions per minute (rpm).
- the CMP process involves three polishes. Each polish includes optimization of the polish rates and the polish selectivity by using a different combination of slurry, pad, and polish tool parameters.
- the first polish removes most of the overburden of the conductor layer 700 .
- the second polish planarizes the remaining conductor layer 700 and the portion of the seed layer 650 that is located over the barrier layer 630 .
- the polish rate of the conductor layer 700 in the first polish and the second polish may be selected from a range of about 900-13,000 Angstroms per minute.
- the third polish removes the portion of the barrier layer 630 that is located over the upper surface 547 of the ILD 300 .
- the polish rate of the barrier layer 630 may be selected from a range of about 100-1,000 Angstroms per minute.
- the polish of the barrier layer 630 may be highly selective relative to the ILD 300 .
- a selective process preserves most of the thickness of the conductor layer 700 and the ILD 300 , but may result in excessive dishing and erosion. Dishing is the recessing of the conductor layer 700 in large open features. Erosion is the recessing of both the conductor layer 700 and the ILD 300 towards the center of clusters of small-pitch, high-density lines which tend to clear quickly.
- the polish of the barrier layer 630 may be relatively non-selective relative to the conductor layer 700 and the ILD 300 .
- a non-selective process provides good planarity, but may result in excessive thinning of the conductor layer 700 and the ILD 300 .
- the CMP process involves two polishes.
- the first polish removes all of the overburden of the conductor layer 700 and planarizes the conductor layer 700 and the portion of the seed layer 650 that is located over the barrier layer 630 .
- the second polish removes the portion of the barrier layer 630 over the upper surface 547 of the ILD 300 .
- the CMP process involves one polish to remove all of the overburden of the conductor layer 700 , as well as the portions of the seed layer 630 and the barrier layer 650 that are located over the ILD 300 .
- the material and mechanical properties of the ILD 300 must be sufficient to prevent any deformation, fracture, or delamination of the ILD 300 during the CMP process that is used to planarize the conductor layer 700 . Otherwise, electrical shorts and other polish-induced defects may occur, thus degrading yield.
- the mechanical strength of the ILD 300 depends on the mechanical strength of the bulk material forming the ILD 300 . If the ILD 300 is porous, the mechanical strength of the ILD 300 also depends on the porosity and the pore size, shape, and distribution. Young's modulus of elasticity is a measurement of mechanical strength of a material. In a first embodiment, the ILD 300 is porous with a Young's modulus of elasticity of about 3 GigaPascals (GPa) or higher. Shear strength is another measurement of mechanical strength of a material. In a second embodiment, the ILD 300 is porous with a shear strength of about 1 GPa or higher. Fracture toughness is still another measurement of mechanical strength of a material.
- the upper surface 757 of the inlaid interconnect 750 should be approximately flat and level with the upper surface 547 of the ILD 300 .
- another etch stop layer may be formed over an upper surface 757 of the inlaid interconnect 750 and the upper surface 457 of the ILD 300 .
- the etch stop layer may also serve as a capping layer to prevent diffusion, intermixing, or reaction of the inlaid interconnect 757 with the surrounding materials.
- each layer includes a via and an overlying trench.
- the total number of layers may depend on the device design rule. In one embodiment, a total of 7-10 layers may be formed.
- a structure 2000 that includes a very thin adhesion promoter layer, such as a metal oxide, at an interface between an ILD and an etch stop layer or a hard mask will be described next.
- the structure 2000 includes a lower conductor 50 that is embedded or inlaid in a lower ILD 100 located over a wafer 90 , as well as an upper inlaid interconnect 750 that is embedded or inlaid in an upper ILD 300 .
- the lower conductor 50 and the upper inlaid interconnect 750 may each include a metal, such as Copper, or an alloy.
- the lower ILD 100 and the upper ILD 300 may each have a thickness selected from a range of about 0.1-2.0 um. Although they need not be formed from the same material, both the lower ILD 100 and the upper ILD 300 should have a low dielectric constant, such as a k value of 2.5 or lower, as well as good mechanical strength, such as a Young's modulus of elasticity of about 3 GPa or higher and a shear strength of about 1 GPa or higher.
- the lower ILD 100 and the upper ILD 300 may each be formed from a dielectric material, such as a SOD or a CDO.
- the lower ILD 100 and the upper ILD 300 may each have pores, with a void fraction by volume, or porosity, of about 0.02-0.75.
- the pores may have a diameter selected from a range of about 50-200 Angstroms.
- the upper surface 757 of the upper inlaid interconnect 750 should be approximately flat and level with the upper surface 547 of the upper ILD 300 .
- the upper inlaid interconnect 750 that is located within the upper ILD 300 is further encapsulated by a diffusion barrier layer 630 .
- the diffusion barrier layer 630 may have a thickness selected from a range of about 80-600 Angstroms.
- a seed layer 650 is also located between the diffusion barrier layer 630 and the upper inlaid interconnect 750 .
- the seed layer 650 may have a thickness selected from a range of about 400-2,000 Angstroms.
- a lower adhesion promoter layer 156 is located between the lower ILD 100 and an etch stop layer 200 .
- the lower adhesion promoter layer 156 may have a thickness of about 1-3 atoms.
- the lower adhesion promoter layer 156 may have a thickness of about 3-9 Angstroms.
- the lower adhesion promoter layer 156 may have a thickness of about 4-20 Angstroms.
- the lower adhesion promoter layer 156 may include a lower activated layer 106 and a lower buffer layer 150 .
- about 20-100% of the lower activated layer 106 is covered by the lower buffer layer 150 .
- the lower activated layer 106 is covered by about one monolayer (saturated) of the lower buffer layer 150 .
- the coverage of the metal oxide in the lower buffer layer 150 over the lower activated layer 106 is about 1-5 ⁇ 10 ⁇ 14 atoms/cm 2 .
- an upper adhesion promoter layer 256 is located between the etch stop layer 200 and the upper ILD 300 .
- the upper adhesion promoter layer 256 may have a thickness of about 1-3 atoms. In another embodiment of the present invention, the upper adhesion promoter layer 256 may have a thickness of about 3-9 Angstroms. In still another embodiment of the present invention, the upper adhesion promoter layer 256 may have a thickness of about 4-20 Angstroms.
- the upper adhesion promoter layer 256 may include an upper activated layer 206 and an upper buffer layer 250 .
- about 20-100% of the upper activated layer 206 is covered by the upper buffer layer 250 .
- the upper activated layer 206 is covered by about one monolayer (saturated) of the upper buffer layer 250 .
- the coverage of the metal oxide in the upper buffer layer 250 over the upper activated layer 206 is about 1-5 ⁇ 10 14 atoms/cm 2 .
- both the lower adhesion promoter layer 156 , as described earlier, and the upper adhesion promoter layer 256 , as described earlier, are included in the structure 2000 , as shown in FIG. 2G.,
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
The present invention discloses a method including: determining whether a surface of a dielectric layer is reactive; activating the surface if the surface is not reactive; performing a cycle on the surface, the cycle including: reacting the surface with a metal; and activating the metal.
The present invention also discloses a structure including: a substrate; a first interlayer dielectric located over the substrate; a first adhesion promoter layer located over the first interlayer dielectric; an etch stop layer located over the first adhesion promoter layer; a second adhesion promoter layer located over the etch stop layer; and a second interlayer dielectric located over the second adhesion promoter layer.
Description
- 1. Field of the Invention
- The present invention relates to the field of semiconductor integrated circuit (IC) manufacturing, and, more specifically, to a method of improving adhesion at an interface between dielectric materials, as well as, a structure including an adhesion promoter layer at the interface between dielectric materials.
- 2. Discussion of Related Art
- Gordon Moore first suggested in 1965 that the pace of technology innovation would double the number of transistors per unit area on a chip every 18 months. Over the ensuing decades, the semiconductor industry has adhered closely to Moore's Law in improving device density.
- Maintaining such an aggressive schedule for each device generation has required continual enhancements at the corresponding technology node. Additive processes using ion implantation, annealing, oxidation, and deposition had to be enhanced to deliver the requisite doping profiles and film stacks. Subtractive processes using photolithography and etch also had to be improved to shrink the features on the chip while maintaining pattern fidelity.
- Improving resolution in photolithography to produce a smaller critical dimension (CD) for the features usually decreased the depth of focus (DOF) that was available. However, the smaller DOF could be tolerated if variations in topography were minimized across the chip. Thus, chemical-mechanical polish (CMP) became an enabling technology for both the front-end and the back-end of semiconductor processing.
- The scaling down of transistors and wiring to comply with Moore's Law may degrade the performance and reliability of the chip if it is not accomplished properly. For example, the switching speed of the transistors may be adversely impacted if the resistance-capacitance (RC) product delay in the wiring is too large. Resistance may be reduced by using a conductive material with a low resistivity while capacitance may be reduced by using a dielectric material with a low dielectric constant (k). However, adhesion at an interface between two dielectric materials may be inadequate, resulting in poor yield at assembly and packaging from cracking and delamination.
- Thus, what is needed is a method of improving adhesion at an interface between dielectric materials, as well as, a structure including an adhesion promoter layer at the interface between dielectric materials.
- FIG. 1 is a flow chart of a method of activating a surface of a dielectric material and reacting the surface with a metal to improve adhesion according to the present invention.
- FIGS.2A-2G are illustrations of a cross-sectional view of an embodiment of a method of improving adhesion at an interface between dielectric materials according to the present invention.
- FIG. 2G is also an illustration of a cross-sectional view of an embodiment of a structure that includes a very thin adhesion promoter layer, such as a metal oxide, at an interface between an interlayer dielectric (ILD) and an etch stop layer or a hard mask according to the present invention.
- In the following description, numerous details, such as specific materials, dimensions, and processes, are set forth in order to provide a thorough understanding of the present invention. However, one skilled in the art will realize that the invention may be practiced without these particular details. In other instances, well-known semiconductor equipment and processes have not been described in particular detail so as to avoid obscuring the present invention.
- The present invention discloses a method of activating a surface of a dielectric material and reacting the surface with a metal to improve adhesion. The present invention also discloses a method of improving adhesion at an interface between dielectric materials. The present invention further discloses a structure that includes a very thin adhesion promoter layer, such as a metal oxide, at an interface between an interlayer dielectric (ILD) and an etch stop layer or a hard mask.
- A
method 1000 of activating a surface of a dielectric material and reacting the surface with a metal to improve adhesion will be described first, as shown in an embodiment of the present invention in FIG. 1. A metal-organic chemical vapor deposition (MOCVD) process or an atomic layer deposition (ALD) process may be used. After forming a first dielectric layer, as shown in 100, themethod 1000 may involve multiple cycles of a reaction sequence, such as a binary reaction sequence, to form a very thin layer of an adhesion promoter, such as a metal oxide, over a first dielectric layer. - Depending on whether a surface of the first dielectric layer provided is initially reactive enough, as shown in200, a half-reaction B may be needed, as shown in 300. The half-reaction B, as shown in 300, involves activating the surface, such as by forming a hydroxyl bond with Hydrogen (H2) or water (H2O), to form an activated layer. Then, each cycle would include a half-reaction A, as shown in 400, followed by a half-reaction B, as shown in 500. The half-reaction A, as shown in 400, involves reacting the surface with a metal, such as Titanium, Tantalum, or Aluminum, to form a buffer layer. The half-reaction B, as shown in 500, involves activating the metal, such as by forming a hydroxyl bond with H2 or H2O, to form another activated layer.
- In an embodiment of the present invention, one cycle may form about 1/3-1/2 of a monolayer of the adhesion promoter, such as metal oxide. In another embodiment of the present invention, one cycle may form the adhesion promoter, such as metal oxide, with a thickness of about 1.1-1.3 Angstroms. Depending on whether the adhesion after each cycle is sufficient, as shown in600, more cycles of the reaction sequence may be repeated to increase the coverage and thickness of the adhesion promoter.
- The very thin layer of the adhesion promoter, such as metal oxide, should have appropriate coverage and thickness to result in sufficient adhesion. On the one hand, an excessive thickness of unoxidized metal in the very thin layer of the adhesion promoter may increase leakage current. On the other hand, an excessive thickness of oxidized metal in the very thin layer of the adhesion promoter may increase dielectric constant and capacitance.
- Consequently, multiple cycles, alternating between the half-reaction A, as shown in400, and the half-reaction B, as shown in 500, may be performed to achieve the appropriate coverage and thickness for the adhesion promoter, such as metal oxide. In an embodiment of the present invention, a total of about 3-15 cycles may be performed. In another embodiment of the present invention, a total of about 5-10 cycles may be performed.
- In an embodiment of the present invention, about 20-100% of the first dielectric layer may be covered by the very thin layer of the adhesion promoter. In another embodiment of the present invention, the first dielectric layer may be covered by about one monolayer (saturated) of the very thin layer of the adhesion promoter. In still another embodiment of the present invention, the coverage of the very thin layer of the adhesion promoter over the first dielectric layer may be about 1-5×10−4 atoms/cm2.
- In an embodiment of the present invention, the very thin layer of the adhesion promoter may have a thickness of about 1-3 atoms. In another embodiment of the present invention, the very thin layer of the adhesion promoter may have a thickness of about 3-9 Angstroms. In still another embodiment of the present invention, the very thin layer of the adhesion promoter may have a thickness of about 4-20 Angstroms.
- After the appropriate number of cycles has been performed, a second dielectric material is formed over the very thin layer of the adhesion promoter, as shown in700.
- A method of improving adhesion at an interface between dielectric materials will be described next. As shown in an embodiment of the present invention in FIG. 2A, a layer may include a
conductor 50 which is embedded or inlaid in the ILD 100 that is located over awafer 90. The layer may be part of a stack of layers which forms an interconnect system to route signals, power, and ground to and from a device, such as a transistor, formed in thewafer 90. - The
wafer 90 may include regions of a semiconductor material, such as Silicon, or an amorphous material, such as polysilicon, which may be isolated laterally and vertically with a dielectric material, such as Silicon Oxide or Silicon Nitride. The regions of thewafer 90 may include topography and patterned features. Certain portions of the topography and patterned features may be doped with other materials, such as Boron, Arsenic, Phosphorus, Fluorine, Carbon, Silicon, Oxygen, or Argon. - An equivalent dielectric constant, or keff, may be defined for the stack of the interconnect system. Each layer in the stack may include dielectric material, such as the
etch stop layer 200, the ILD 300, and thehard mask 420, as shown in an embodiment of the present invention in FIG. 2C. The keff for the stack of the interconnect system depends on the k values of all the dielectric materials in the stack, weighted by the size (lateral extent) and the thickness (vertical extent) of each dielectric material. TheILD 100 may have a thickness selected from a range of about 0.1-2.0 microns (um). TheILD 100 may be thicker in a layer that is located higher up in the stack of the interconnect system. Likewise, theconductor 50 may be thicker, wider, and longer in a layer that is located higher up in the stack of the interconnect system. - In general, the keff value for the stack of the interconnect system should be minimized. Otherwise, excessive intralayer and interlayer capacitance may contribute to cross-talk and increase resistance-capacitance (RC) product delay of the interconnect system. Such an increase in the RC product delay will degrade switching speed of the device in the
wafer 90 that is connected to theconductor 50 in theILD 100. - The keff value should be further reduced as the minimum permitted spacing between
adjacent conductors 50 within the same layer is decreased. Most road maps of semiconductor technology project that the critical dimension (CD) of the minimum feature of a device will shrink by about 30% for each technology node. - Some typical values of keff will be described next for illustrative purposes. For a device design rule of about 180 nanometers (nm), the keff value should be about 4.0 or lower. For a device design rule of about 130 nm, the keff value should be about 3.5 or lower. For a device design rule of about 90 nm, the keff value should be about 3.0 or lower. For a device design rule of about 65 nm, the keff value should be about 2.5 or lower. For a device design rule of about 45-nm, the keff value should be about 2.0 or lower.
- The
ILD 100 may be formed in various ways. In one embodiment of the present invention, theILD 100 may be formed by applying, or coating, a spin-on dielectric (SOD). In another embodiment of the present invention, theILD 100 may be formed by plasma-enhanced chemical vapor deposition (PECVD). Typical conditions for PECVD of theILD 100 may include a power of about 300-3,500 Watts (W), a pressure of about 100-1,000 Pascals (Pa), a temperature of about 300-425 degrees Centigrade, and a gas flow rate of about 50-1,000 standard cubic feet per minute (scfm). - A material is considered to have a low k value if its k value is lower than the k value of undoped Silicon Oxide (SiO2) which is about 4.0. The k value may be reduced by decreasing the polarizability of the bonds in the SiO2 network. For example, Carbon-Carbon double bonds and Carbon-Carbon triple bonds have higher electronic polarizability because of the increased mobility of the p electrons. On the other hand, Carbon-Carbon single bonds and Carbon-Fluorine single bonds have lower electronic polarizability. Thus, Fluorine may be added to SiO2, to form a Fluorinated Silicate Glass (FSG or SiOF) with a k value of about 3.5. Alternatively, Carbon may be added to SiO2 to form an Organosilicate Glass (OSG) or a Carbon-doped Oxide (CDO or SiOC) with a k value of about 2.0-3.0. However, single bonds also have lower bond strength so thermal stability may be lower.
- The k value may be reduced by lowering the density of the SiO2 network. In an embodiment of the present invention, lighter atoms may be substituted into SiO2, such as by replacing some of the Silicon atoms with lighter Carbon atoms to form CDO. Some of the Oxygen atoms may also be replaced with lighter Hydrogen atoms. In one embodiment of the present invention, CDO may include about 5-20 percent by atom of Carbon.
- The k value may be reduced by disrupting the structure of the SiO2 network. In an embodiment of the present invention, some non-polar and space-occupying groups, such as methyl, ethyl, and phenyl groups, may be incorporated into the SiO2 film. The CDO may be formed by PECVD with a precursor, such as trimethylsilane, tetramethylsilane, or tetramethylcyclotetrasiloxane. A precursor having more methyl groups may incorporate more Carbon into the film, but such a precursor is also more difficult to dissociate so the deposition rate may be lower.
- The k value may be reduced by increasing free volume in the SiO2 network. The free volume may be increased by forming pores. The pores may have a diameter that is selected from a range of about 50-200 Angstroms. Smaller pores may reduce the potential for cracking and delamination under stress, such as during assembly and packaging.
- In one embodiment of the present invention, a
porous ILD 100 may be formed by coating of a SOD that includes a thermally degradable material, or porogen, within a host thermosetting matrix. Subsequent heating to a temperature below the glass transition temperature, Tg, of the host matrix will result in cross-linking of the matrix and phase-separation of the porogen from the matrix, followed by decomposition of the porogen, and diffusion of volatile byproducts out of the matrix to form pores. - In another embodiment of the present invention, the
porous ILD 100 may be formed by coating of a SOD that includes a thermally decomposable pendant group covalently attached to a thermosetting polymer backbone having a high Tg. - In still another embodiment of the present invention, the
porous ILD 100 may be formed by PECVD of a material that includes labile organic groups, followed by chemical or thermal oxidation of the organic side-chains to form pores. - A material is considered to have a pore fraction by volume, or porosity, of zero if it has no pores. In one embodiment of the present invention, the porosity of the
ILD 100 may be selected from a range of about 0.02-0.75. A lower porosity will usually result in greater retention of the mechanical strength and the thermal conductivity of the bulk material. - In an embodiment of the present invention, pores may transition from small, closed pores to larger, interconnected pores at a porosity of about 0.20-0.30. Interconnected pores may become open pores at a surface if enough of the bulk material is removed. Open pores are usually less desirable due to higher susceptibility to absorption and diffusion of process chemicals.
- The k value of the
porous ILD 100 will depend upon both the k value of the bulk material forming theILD 100 and the k value of the material filling the pores, as weighted by the porosity of theILD 100. The pores may be filled with air, which has a k value of 1.0, or another gas. In one embodiment of the present invention, theILD 100, with pores filled with air, may have a k value of about 2.5 or lower. - A lower
adhesion promoter layer 156 may be formed, as needed, to improve adhesion between theunderlying ILD 100 and theetch stop layer 200, as shown in an embodiment of the present invention in FIG. 2B. A self-limiting or self-terminating surface reaction may be used to provide atomic-layer control of the thickness of the loweradhesion promoter layer 156. - In an embodiment of the present invention, the lower
adhesion promoter layer 156 may be formed from multiple precursors with a MOCVD process that exposes a substrate, such as theILD 100, to two or more precursors at a time in the gas phase. The thickness formed depends on the deposition rate and the deposition time. - In another embodiment of the present invention, the lower
adhesion promoter layer 156 may be formed from multiple precursors with an ALD process that exposes the substrate, such as theILD 100, to one precursor at a time in the gas phase, separated by purges. The thickness formed depends on the thickness per exposure and the number of exposures. If the reaction sequence is binary, each exposure to a precursor will involve a half-reaction. - An embodiment of the present invention may involve a binary reaction sequence, in which case ALD exposes the substrate, first, to one precursor, and then, to the other precursor, with a purge in between.
- In an embodiment of the present invention, the surface of the substrate is not reactive enough and cannot react directly, such as with a metal compound precursor. As a result, the substrate must first be activated, as needed, by exposure to a pulse of a non-metal compound precursor that is a reactive gas, such as Hydrogen (H2) or water (H2O), to form a lower activated
layer 106 with a reaction, such as: - 2 substrate+H2 (gas)→2 substrate−H
- or
- 2 substrate+H2O (gas)→substrate−OH+substrate−H
- Formation of the lower activated
layer 106 may include conversion of an Si-O bond (in SiO2 or CDO) or an Si-C bond (in CDO) at the surface of theILD 100 to an Si-OH bond or an Si-H bond. During activation of the surface of theILD 100, oxidation of theconductor 50 or theILD 100 should be minimized so the keff value of the stack of the interconnect will not be increased. In an embodiment of the present invention, a plasma or a thermal treatment may be used to assist in the activation of the substrate. - Next, any residual non-metal compound precursor is removed by purging. Purging may involve pumping away a precursor that is reactive. Alternatively, purging may involve pumping in a non-reactive gas to flush and replace the reactive precursor.
- Then, the lower activated
layer 106 is treated by exposure to a pulse of the metal compound precursor, MXn, to form alower buffer layer 150 with a reaction, that may be called a half-reaction A, such as: - substrate−H+MXn(gas)→substrate−MXn−1+HX(gas)
- or
- substrate−OH+MXn(gas)→substrate−OMXn-1+HX(gas)
- In another embodiment of the present invention, the surface of the substrate is reactive enough and can react directly with the metal compound precursor. Such a substrate does not require activation and may be treated directly by exposure to a pulse of a metal compound precursor, MXn, to form the
lower buffer layer 150 with another reaction, that may be called an alternative half-reaction A, such as: - 2 substrate+MXn(gas)→substrate−MXn-1+substrate−X
- The metal compound precursor, MXn typically has a stoichiometry where n is 2-4. The M− may include a metal, such as Titanium (Ti), Tantalum (Ta), or Aluminum (Al). In one embodiment of the present invention, the functional group, −X, may include a halogen, such as Chlorine. In another embodiment of the present invention, the functional group, −X, may include an organic ligand or a hydrocarbon moiety, such as a Methyl group.
- The metal compound precursor should be a liquid with a high vapor pressure so that the process temperature will not exceed the pyrolysis, or decomposition, temperature of the metal compound precursor. In one embodiment of the present invention, the metal compound precursor is trimethylaluminum, (Al(CH3)3). Then, the surface functionality will alternate between a methylated surface and a hydroxylated surface for the two half-reactions of the binary reaction sequence.
- The reaction conditions are chosen such that the reaction to form the
lower buffer layer 150, called half-reaction A, is completed at the surface of the substrate. The functional group, −X, is attached to the surface of the substrate (to passivate the surface of the substrate) to prevent any further reaction with the metal compound precursor in the gas phase. Typical process parameters for providing a self-limiting or self-terminating reaction may include a pressure of about 10−5-101 Torr, a temperature of about 200-550 degrees Centigrade, and a pulse duration of about 0.5-25 seconds. - Next, any residual metal compound precursor is removed by purging.
- Then, the functional group, −X, is removed from the surface of the substrate (to reactivate the surface of the substrate) by exposure to a non-metal compound precursor that is a reactive gas, such as Hydrogen (H2) or water (H2O), with a reaction, that may be called a half-reaction B, such as:
- substrate−M−Xn−1+H2(gas)→substrate−M−H+HXn−1(gas)
- or
- substrate−M−Xn-1+H2O (gas)→substrate−M−OH+HXn−1(gas)
- In an embodiment of the present invention, a plasma or thermal treatment may be used to assist in removal of the functional group, −X, from the surface of the substrate and reactivation of the surface of the substrate.
- In another embodiment of the present invention, the non-metal compound precursor may include Oxygen (O2), Hydrogen Peroxide (H2O2), or Ammonia (NH3).
- Next, any residual non-metal compound precursor may be removed by purging.
- The lower
adhesion promoter layer 156 should have just enough coverage and thickness to improve adhesion. On the one hand, an excessive thickness of unoxidized metal in the loweradhesion promoter layer 156 may increase leakage current, such as between conductors 50 (such as in FIG. 2B) in the same layer of the stack in the interconnect. On the other hand, an excessive thickness of oxidized metal in the loweradhesion promoter layer 156 may increase the keff value of the stack in the interconnect. - One cycle includes a half-reaction A, with the metal compound precursor, followed by a half-reaction B, with the non-metal compound precursor. In an embodiment of the present invention, one cycle may form about 1/3-1/2 of a monolayer for the
lower buffer layer 150 over the lower activatedlayer 106. In another embodiment of the present invention, one cycle may form a thickness of about 1.1-1.3 Angstroms for thelower buffer layer 150 over the lower activatedlayer 106. Consequently, multiple cycles, alternating between the half-reaction A and the half-reaction B, may be performed to achieve the desired coverage and thickness for the loweradhesion promoter layer 156. In an embodiment of the present invention, a total of about 3-15 cycles may be performed. In another embodiment of the present invention, a total of about 5-10 cycles may be performed. - In a first embodiment of the present invention as shown in FIG. 2B, the lower activated
layer 106 is covered by thelower buffer layer 150. In a second embodiment of the present invention, about 20-100% of the lower activatedlayer 106 is covered by thelower buffer layer 150. In a third embodiment of the present invention, the lower activatedlayer 106 is covered by about one monolayer (saturated) of thelower buffer layer 150. In a fourth embodiment of the present invention, the coverage of the metal oxide in thelower buffer layer 150 over the lower activatedlayer 106 may be about 1-5×10−4 atoms/cm2. - In one embodiment of the present invention, the lower
adhesion promoter layer 156 may have a thickness of about 1-3 atoms. In another embodiment of the present invention, the loweradhesion promoter layer 156 may have a thickness of about 3-9 Angstroms. In still another embodiment of the present invention, the loweradhesion promoter layer 156 may have a thickness of about 4-20 Angstroms. - An
etch stop layer 200 is then formed over the loweradhesion promoter layer 156, as shown in an embodiment of the present invention in FIG. 2B. Materials that may be used for theetch stop layer 200 include Silicon Nitride (Si3N4), which has a k value of about 6.5-9.0, and Silicon Carbide (SiC), which has a k value of about 4.0-6.0. Silicon Oxynitride (SiON), which has a k value intermediate between SiO2 and Si3N4, or about 5.0-7.0, may also be used for theetch stop layer 200. The k value may be determined by measuring capacitance on a parallel-plate electrical structure. - The k value of the
etch stop layer 200 is usually larger than the k value of theunderlying ILD 100. As a result, the thickness of theetch stop layer 200 should be minimized so as to reduce the keff value of the stack in the interconnect system. Theetch stop layer 200 may have a thickness selected from a range of about 200-1,500 Angstroms. Theetch stop layer 200 may be thicker in a layer that is located higher up in the stack of the interconnect system. - An upper
adhesion promoter layer 256 may be formed, as needed, to improve adhesion between theetch stop layer 200 and anoverlying ILD 300, as shown in an embodiment of the present invention in FIG. 2C. A self-limiting or self-terminating surface reaction may be used to provide atomic-layer control of the thickness of the upperadhesion promoter layer 256. - In an embodiment of the present invention, the upper
adhesion promoter layer 256 may be formed from multiple precursors with a MOCVD process that exposes a substrate, such as theetch stop layer 200, to two or more precursors at a time in the gas phase. The thickness formed depends on the deposition rate and the deposition time. - In another embodiment of the present invention, the upper
adhesion promoter layer 256 may be formed from multiple precursors with an ALD process that exposes the substrate, such as theetch stop layer 200, to one precursor at a time in the gas phase, separated by purges. The thickness formed depends on the thickness per exposure and the number of exposures. If the reaction sequence is binary, each exposure to a precursor will involve a half-reaction. - An embodiment of the present invention may involve a binary reaction sequence, in which case ALD exposes the substrate, first, to one precursor, and then, to the other precursor, with a purge in between.
- In an embodiment of the present invention, the surface of the substrate is not reactive enough and cannot react directly, such as with a metal compound precursor. As a result, the substrate must first be activated, as needed, by exposure to a pulse of a non-metal compound precursor that is a reactive gas, such as Hydrogen (H2) or water (H2O), to form an upper activated
layer 206 with a reaction, such as: - 2 substrate+H2(gas)→2 substrate−H
- or
- 2 substrate+H2O(gas)→substrate−OH+substrate−H
- Formation of the upper activated
layer 206 may include conversion of an Si-O bond (in Silicon Oxynitride) or an Si-C bond (in Silicon Carbide) or an Si-N bond (in Silicon Nitride or Silicon Oxynitride) at the surface of theetch stop layer 200 to an Si-OH bond or an Si-H bond. During activation of the surface of theetch stop layer 200, oxidation of theetch stop layer 200 should be minimized so the keff value of the stack of the interconnect will not be increased. In an embodiment of the present invention, a plasma or a thermal treatment may be used to assist in the activation of the substrate. - Next, any residual non-metal compound precursor is removed by purging. Purging may involve pumping away a precursor that is reactive. Alternatively, purging may involve pumping in a non-reactive gas to flush and replace the reactive precursor.
- Then, the upper activated
layer 206 is treated by exposure to a pulse of the metal compound precursor, MXn, to form anupper buffer layer 250 with a reaction, that may be called a half-reaction A, such as: - substrate−H+MXn(gas)→substrate−MXn−1+HX(gas)
- or
- substrate−OH+MXn(gas)→substrate−OMXn−1+HX(gas)
- In another embodiment of the present invention, the surface of the substrate is reactive enough and can react directly with the metal compound precursor. Such a substrate does not require activation and may be treated directly by exposure to a pulse of a metal compound precursor, MXn, to form the
upper buffer layer 250 with another reaction, that may be called an alternative half-reaction A, such as: - 2 substrate+MXn(gas)→substrate−MXn-1+substrate−X
- The metal compound precursor, MXn typically has a stoichiometry where n is 2-4. The M− may include a metal, such as Titanium (Ti), Tantalum (Ta), or Aluminum (Al). In one embodiment of the present invention, the functional group, −X, may include a halogen, such as Chlorine. In another embodiment of the present invention, the functional group, −X, may include an organic ligand or a hydrocarbon moiety, such as a Methyl group.
- The metal compound precursor should be a liquid with a high vapor pressure so that the process temperature will not exceed the pyrolysis, or decomposition, temperature of the metal compound precursor. In one embodiment of the present invention, the metal compound precursor is trimethylaluminum, (Al(CH3)3). Then, the surface functionality will alternate between a methylated surface and a hydroxylated surface for the two half-reactions of the binary reaction sequence.
- The reaction conditions are chosen such that the reaction to form the
upper buffer layer 250, called half-reaction A, is completed at the surface of the substrate. The functional group, −X, is attached to the surface of the substrate (to passivate the surface of the substrate) to prevent any further reaction with the metal compound precursor in the gas phase. Typical process parameters for providing a self-limiting or self-terminating reaction may include a pressure of about 10−5-101 Torr, a temperature of about 200-550 degrees Centigrade, and a pulse duration of about 0.5-25 seconds. - Next, any residual metal compound precursor is removed by purging.
- Then, the functional group, −X, is removed from the surface of the substrate (to reactivate the surface of the substrate) by exposure to a non-metal compound precursor that is a reactive gas, such as Hydrogen (H2) or water (H2O), with a reaction, that may be called a half-reaction B, such as:
- substrate−M−Xn−1+H2(gas)→substrate−M−H+HXn−1(gas)
- or
- substrate−M−Xn-1+H2O(gas)→substrate−M−OH+HXn-1(gas)
- In an embodiment of the present invention, a plasma or thermal treatment may be used to assist in removal of the functional group, −X, from the surface of the substrate and reactivation of the surface of the substrate.
- In another embodiment of the present invention, the non-metal compound precursor may include Oxygen (O2), Hydrogen Peroxide (H2O2), or Ammonia (NH3).
- Next, any residual non-metal compound precursor may be removed by purging.
- The upper
adhesion promoter layer 256 should have just enough coverage and thickness to improve adhesion. On the one hand, an excessive thickness of unoxidized metal in the upperadhesion promoter layer 256 may increase leakage current, such as between inlaid interconnect 750 (such as in FIG. 2G) in the same layer of the stack in the interconnect. On the other hand, an excessive thickness of oxidized metal in the upperadhesion promoter layer 256 may increase the keff value of the stack in the interconnect. - One cycle includes a half-reaction A, with the metal compound precursor, followed by a half-reaction B, with the non-metal compound precursor. In an embodiment of the present invention, one cycle may form about 1/3-1/2 of a monolayer for the
upper buffer layer 250 over the upper activatedlayer 206. In another embodiment of the present invention, one cycle may form a thickness of about 1.1-1.3 Angstroms for theupper buffer layer 250 over the upper activatedlayer 206. Consequently, multiple cycles, alternating between the half-reaction A and the half-reaction B, may be performed to achieve the desired coverage and thickness for the upperadhesion promoter layer 256. In an embodiment of the present invention, a total of about 3-15 cycles may be performed. In another embodiment of the present invention, a total of about 5-10 cycles may be performed. - In a first embodiment of the present invention as shown in FIG. 2C, the upper activated
layer 206 is covered by theupper buffer layer 250. In a second embodiment of the present invention, about 20-100% of the upper activatedlayer 206 is covered by theupper buffer layer 250. In a third embodiment of the present invention, the upper activatedlayer 206 is covered by about one monolayer (saturated) of theupper buffer layer 250. In a fourth embodiment of the present invention, the coverage of the metal oxide in theupper buffer layer 250 over the upper activatedlayer 206 may be about 1-5×1014 atoms/cm2. - In one embodiment of the present invention, the upper
adhesion promoter layer 256 may have a thickness of about 1-3 atoms. In another embodiment of the present invention, the upperadhesion promoter layer 256 may have a thickness of about 3-9 Angstroms. In still another embodiment of the present invention, the upperadhesion promoter layer 256 may have a thickness of about 4-20 Angstroms. - An
overlying ILD 300 is then formed over theupper adhesion layer 256, as shown in an embodiment of the present invention in FIG. 2C. TheILD 300 may have a thickness selected from a range of about 0.1-2.0 um. TheILD 300 may be thicker in a layer that is located higher up in the stack of the interconnect system. - The
ILD 300 may be formed in various ways. In one embodiment of the present invention, theILD 300 may be formed by applying, or coating, a SOD. In another embodiment of the present invention, theILD 300 may be formed by PECVD. Typical conditions for PECVD of theILD 300 may include a power of about 300-3,500 W, a pressure of about 100-1,000 Pa, a temperature of about 300-425 degrees Centigrade, and a gas flow rate of about 50-1,000 scfm. - In one embodiment of the present invention, a
porous ILD 300 may be formed by coating of a SOD that includes a thermally degradable material, or porogen, within a host thermosetting matrix. Subsequent heating to a temperature below the glass transition temperature, Tg, of the host matrix will result in cross-linking of the matrix and phase-separation of the porogen from the matrix, followed by decomposition of the porogen, and diffusion of volatile byproducts out of the matrix to form pores. - In another embodiment of the present invention, a
porous ILD 300 may be formed by coating of a SOD that includes a thermally decomposable pendant group covalently attached to a thermosetting polymer backbone having a high Tg. - In still another embodiment of the present invention, a
porous ILD 300 may be formed by PECVD of a material that includes labile organic groups, followed by chemical or thermal oxidation of the organic side-chains to form pores. - In one embodiment of the present invention, the porosity of the
ILD 300 may be selected from a range of about 0.02-0.75. A lower porosity will usually result in greater retention of the mechanical strength and the thermal conductivity of the bulk material. - In an embodiment of the present invention, pores may transition from small, closed pores to larger, interconnected pores at a porosity of about 0.20-0.30. Interconnected pores may become open pores at a surface if enough of the bulk material is removed. Open pores are usually less desirable due to higher susceptibility to absorption and diffusion of process chemicals.
- The k value of a
porous ILD 300 will depend upon both the k value of the bulk material forming theILD 300 and the k value of the material filling the pores, as weighted by the porosity of theILD 300. The pores may be filled with air, which has a k value of 1.0, or another gas. In one embodiment of the present invention, theILD 300, with pores filled with air, may have a k value of about 2.5 or lower. - An embodiment of a variation of a via-first process flow for a dual Damascene scheme will be described next. However, different embodiments of the present invention are compatible with other process flows, such as a variation of a trench-first process flow for a dual Damascene scheme. Other embodiments of the present invention are compatible with other schemes, such as a single Damascene scheme.
- A
hard mask 420 is formed over theILD 300, as shown in an embodiment in FIG. 2C. Thehard mask 420 may have a thickness selected from a range of about 200-1,800 Angstroms. Then, the processes of photolithography and etch are used to pattern a viaopening 527. First, a radiation-sensistive material, such as a via-layer photoresist 520, may be applied over thehard mask 420. Next, a portion of the via-layer photoresist 520 is exposed to radiation of the appropriate wavelength, energy, and dose. The exposure is performed in an imaging tool, such as a stepper or a scanner. A via-layer reticle may be placed in the path of the radiation to determine the portion of the via-layer photoresist 520 that is to be exposed. Exposure is followed by development of the via-layer photoresist 520 to create a via-layer mask. The via-layer mask includes a viafeature 525 that corresponds to the exposed portion of the via-layer photoresist 520, as shown in an embodiment of the present invention in FIG. 2C. - The shape and CD of the via
feature 525 in the via-layer photoresist 520 is derived from a design on the via-layer reticle. The viafeature 525 that has been patterned in the via-layer photoresist 520 may be transferred into thehard mask 420 by a dry etch process, such as a plasma etch process or a reactive ion etch (RIE) process. - The via-
layer photoresist 520 is then stripped off, leaving thehard mask 420 in place. Another dry etch process may be used to etch a viaopening 527 through theILD 300. High directionality is desired for the viaopening 527 etch when the narrowest portion of the viaopening 527 has a large aspect ratio (depth: width), such as about 7:1 or greater. In one embodiment of the present invention, a high-density plasma, such as a radio frequency (RF) inductively-coupled plasma (ICP), may be used. - The dry etch of the
ILD 300 to form the viaopening 527 may be performed with a gas mixture. The gas mixture for etching anILD 300 formed from an inorganic material may include an etching gas, such as CF4, and a polymerizing gas, such as CH2F2. The etching gas serves as the principal source of Fluorine for etching theILD 300 while the polymerizing gas improves selectivity by passivating the sidewalls of the viaopening 527 during the etch. The etch selectivity of theILD 300 relative to thehard mask 420 may be about 20:1 or greater. Other gases that may be used for viaopening 527 etch include CHF3 and C3F6. The etch rate of theILD 300 may be selected from a range of about 1,500-12,000 Angstroms per minute. - Using the
etch stop layer 200 underneath theILD 300 allows a longer over etch to clean out the bottom of the viaopening 527 without damaging theunderlying conductor 50 connected to the device in thewafer 90. Theetch stop layer 200 should be thick enough to prevent breakthrough during viaopening 527 etch, as shown in an embodiment of the present invention in FIG. 2D. The etch selectivity of theILD 300 relative to theetch stop layer 200 should be about 20:1 or greater. - The upper
adhesion promoter layer 256 is very thin and does not interfere with the etch of theILD 300 to form the viaopening 527. The very thin upperadhesion promoter layer 256 also does not interfere with the subsequent over etch to clean out the bottom of the viaopening 527. - After formation of the via opening527 (over the etch stop layer 200), the processes of photolithography and etch are used again to pattern a trench. A bottom anti-reflective coating (BARC) 530 may be formed over the hard mask 420 (located over the ILD 300) and in the via
opening 527, as shown in an embodiment of the present invention in FIG. 2D. - The
BARC 530 will minimize potential exposure problems in the vicinity of the upper corners, sidewalls, and bottom corners of the viaopening 527, relating to a combination of swing curve effects/light scattering effects caused by the thickness/step change in thehard mask 420/ILD 300 as well as the surface curvature/thickness variation in the trench-layer photoresist 540. - Then, a trench-
layer photoresist 540, is applied over theBARC 530. - The trench-
layer photoresist 540 is exposed using radiation of the appropriate wavelength, energy, and dose. The exposure is performed in an imaging tool, such as a stepper or a scanner, and modulated by a trench-layer reticle. Exposure is followed by development of atrench feature 545 in the trench-layer photoresist 540. Thetrench feature 545 in the trench-layer photoresist 540 is superimposed over the viaopening 527 etched into theILD 300. The shape and CD of thetrench feature 545 is derived from a design on the trench-layer reticle. - A dry etch process, such as a plasma etch process or an RIE process, may be used to etch the
BARC 530 and thehard mask 420. TheBARC 530 minimizes further etch of the viaopening 527, during the etch of the trench, that may alter the width, depth, or sidewall profile of the viaopening 527. - Then, the trench-
layer photoresist 540 is stripped off, leaving thehard mask 420 in place over theILD 300 and the remaining portion of theBARC 530 in the viaopening 527. - Another dry etch process is used to etch partially into the
ILD 300 to form a trench over the viaopening 527, as shown in an embodiment of the present invention in FIG. 2E. High directionality is desired for the trench etch when the narrowest portion of the trench-viaopening 547 has a large aspect ratio (depth: width), such as about 7:1 or greater. In one embodiment, a high density plasma, such as an RF ICP, may be used for the trench etch. - The dry etch of the
ILD 300 to form the trench-viaopening 547 may be performed with a gas mixture. The gas mixture for etching anILD 300 formed from an inorganic material may include an etching gas, such as CF4, and a polymerizing gas, such as CH2F2. The etching gas serves as the principal source of Fluorine for etching theILD 300 while the polymerizing gas improves selectivity by passivating the sidewalls of the trench-viaopening 547. The etch selectivity of theILD 300 relative to thehard mask 420 may be about 20:1 or greater. Other gases that may be used for trench etch include CHF3 and C3F6. The etch rate of theILD 300 may be selected from a range of about 1,500-12,000 Angstroms per minute. - The
BARC 530 minimizes further etch of the viaopening 527, during the etch of the trench, that may alter the width, depth, or sidewall profile of the portion of the viaopening 527 below the superimposed trench opening. - Then, any remnant of the
BARC 530 is removed from the viaopening 527. - Next, a portion of the
etch stop layer 200 underlying the trench-viaopening 547 is removed after completion of the etch of the trench opening, as shown in an embodiment in FIG. 2E. Theunderlying conductor 50 should not be damaged by the removal of the portion of theetch stop layer 200 below the trench-viaopening 547. - In another embodiment of the present invention, the portion of the
etch stop layer 200 underlying the trench-viaopening 547 may be removed earlier in the process sequence, such as after completion of the etch of the viaopening 527. - The upper
adhesion promoter layer 256 and the loweradhesion promoter layer 156 are both very thin and will not interfere with the removal of the portion of theetch stop layer 200 underlying the trench-viaopening 547. - The
hard mask 420 is then removed. In one embodiment of the present invention, the trench etch, the removal of the portion of theetch stop layer 200 underlying the trench-viaopening 547, and thehard mask 420 removal may be performed sequentially in an integrated tool. - The trench-via
opening 547 will be filled later with aconductor layer 700 to make electrical contact with the device connected to theunderlying conductor 50, as shown in an embodiment in FIG. 2F. Theconductor layer 700 may be formed from Copper which has a high diffusivity in Silicon. Thus, abarrier layer 630 is first formed over theILD 300 and in the trench-viaopening 547. Thebarrier layer 630 must encapsulate the sides and the bottom of the trench-viaopening 547 to prevent diffusion of Copper into theILD 300 and other underlying layers in the stack of the interconnect system. Otherwise, Copper may introduce mid-gap states into semiconductor material, such as Silicon, in thewafer 90 and degrade carrier lifetime. - The
barrier layer 630 may be formed from a metal, including a refractive metal, such as Tantalum (Ta), or an alloy, such as Titanium-Tungsten (TiW), or a ceramic, such as Tantalum-Nitride (TaN), Tantalum-Silicon-Nitride (TaSiN), Titanium-Nitride (TiN), or Tungsten-Nitride (WN). Thebarrier layer 630 may have a thickness selected from a range of about 80-600 Angstroms. - In one embodiment, the
barrier layer 630 may include a lower layer of TaN to adhere to theunderlying ILD 300 and an upper layer of Ta to adhere to theoverlying seed layer 650. Abarrier layer 630 formed as a bilayer may have a total thickness selected from a range of about 75-350 Angstroms. - High directionality is desired for forming the
barrier layer 630, especially when the narrowest portion of the trench-viaopening 547 has a large aspect ratio (depth: width), such as 7:1 or greater. The technique of ionized physical vapor deposition (I-PVD) may be used to form thebarrier layer 630 with better step coverage than other techniques, such as collimation sputtering or long-throw sputtering (LTS). - In certain cases, a MOCVD process may be used to form the
barrier layer 630. Alternatively, thebarrier layer 630 may be formed using ALD, especially for a thickness of about 100 Angstroms or less. ALD may provide good step coverage and good thickness uniformity even while permitting the use of a low deposition temperature of about 200-400 degrees Centigrade. - When the trench-via
opening 547 is to be filled later by electroplating aconductor layer 700, aseed layer 650 should first be formed over thebarrier layer 630, as shown in an embodiment in FIG. 2F. In order to serve as a base for electroplating, theseed layer 650 must be electrically conductive and continuous over thebarrier layer 630. Adhesion loss of theseed layer 650 from theunderlying barrier layer 630 should be prevented. Interfacial reaction of theseed layer 650 with theunderlying barrier layer 630 should also be prevented. - The
seed layer 650 may be formed from the same or different material as theconductor layer 700 to be formed later. Theseed layer 650 may include a metal, such as Copper, or an alloy. In one embodiment of the present invention, theseed layer 650 may have a thickness selected from a range of about 400-2,000 Angstroms. - The
seed layer 650 may be formed by I-PVD, especially when theconductor layer 700 is to be formed later by electroplating. If desired, thebarrier layer 630 and theseed layer 600 may be sequentially deposited in a tool, without breaking vacuum, so as to prevent formation of an interfacial layer between thebarrier layer 630 and theseed layer 650. - When the
conductor layer 700 is to be subsequently formed by PVD, better material properties and surface characteristics may be achieved for theconductor layer 700 if theseed layer 650 is formed using CVD. Theseed layer 650 may also be formed with ALD or electroless plating. - The
conductor layer 700, such as a metal, may be formed over theseed layer 650 by an electrochemical process, such as electroplating. Theconductor layer 700 may have a thickness that provides an overburden of about 1,000-4,000 Angstroms above theILD 300. - In other embodiments, the
conductor layer 700 may be formed with a PVD or CVD process. A PVD or CVD process may be particularly advantageous when forming theconductor layer 700 over a trench-viaopening 547 that has a large aspect ratio (depth: width), such as about 7:1 or greater. A PVD process usually has a lower Cost-of-Ownership (CoO) than a CVD process. In certain cases, a MOCVD process may be used. - The
conductor layer 700 may be treated after being formed to modify its material properties or surface characteristics. The treatment may include a rapid thermal anneal (RTA) process after deposition to modify or stabilize grain size. For example, Copper that is formed by electroplating may have a grain size of about 0.05-10.0 um, depending on the thickness, deposition conditions, and anneal conditions. A larger grain size usually corresponds to a lower resistivity which may be more desirable. Copper may have a resistivity of about 1.7-2.5 micro-ohm-centimeter (uohm-cm) at 20 degrees Centigrade. - A chemical-mechanical polishing (CMP) process may be used to remove the overburden of the
conductor layer 700 and the portions of theseed layer 650 and thebarrier layer 630 over anupper surface 457 of theILD 300 to create aninlaid interconnect 750 in the trench-viaopening 547, as shown in an embodiment in FIGS. 2F-2G. - The process of CMP combines abrasion and dissolution to planarize topography or relief at a surface. Abrasion occurs when a polish pad and abrasive particles, suspended in a polish slurry, apply mechanical forces to flatten and smoothen higher portions of the surface. Dissolution occurs when chemicals in the slurry react with certain materials at the surface to form soluble byproducts.
- The CMP process to create an
inlaid interconnect 750 in the trench-viaopening 547 includes optimization of the polish selectivity for different materials at the surface. Polish selectivity may be optimized by changing the polish rates of the different materials. The polish rates may depend on selection of the pad, the slurry, and the polishing conditions. A harder pad may planarize more effectively, but a softer pad may generate fewer defects. The slurry composition may include abrasive particles, an oxidizer, a corrosion inhibitor, and various other additives. The abrasive particles may include Alumina (Al2O3) or Silica (SiO2). The pH of the slurry may be adjusted to produce a desired polish rate and polish selectivity. The tool parameters may include a polish pressure of about 1-5 pounds per square inch (psi) and platen speed and carrier speed of about 20-125 revolutions per minute (rpm). - In a first embodiment of the present invention, the CMP process involves three polishes. Each polish includes optimization of the polish rates and the polish selectivity by using a different combination of slurry, pad, and polish tool parameters. The first polish removes most of the overburden of the
conductor layer 700. The second polish planarizes the remainingconductor layer 700 and the portion of theseed layer 650 that is located over thebarrier layer 630. The polish rate of theconductor layer 700 in the first polish and the second polish may be selected from a range of about 900-13,000 Angstroms per minute. The third polish removes the portion of thebarrier layer 630 that is located over theupper surface 547 of theILD 300. - The polish rate of the
barrier layer 630 may be selected from a range of about 100-1,000 Angstroms per minute. In an embodiment of the present invention, the polish of thebarrier layer 630 may be highly selective relative to theILD 300. A selective process preserves most of the thickness of theconductor layer 700 and theILD 300, but may result in excessive dishing and erosion. Dishing is the recessing of theconductor layer 700 in large open features. Erosion is the recessing of both theconductor layer 700 and theILD 300 towards the center of clusters of small-pitch, high-density lines which tend to clear quickly. - In another embodiment of the present invention, the polish of the
barrier layer 630 may be relatively non-selective relative to theconductor layer 700 and theILD 300. A non-selective process provides good planarity, but may result in excessive thinning of theconductor layer 700 and theILD 300. - In a second embodiment of the present invention, the CMP process involves two polishes. The first polish removes all of the overburden of the
conductor layer 700 and planarizes theconductor layer 700 and the portion of theseed layer 650 that is located over thebarrier layer 630. The second polish removes the portion of thebarrier layer 630 over theupper surface 547 of theILD 300. - In a third embodiment of the present invention, the CMP process involves one polish to remove all of the overburden of the
conductor layer 700, as well as the portions of theseed layer 630 and thebarrier layer 650 that are located over theILD 300. - The material and mechanical properties of the
ILD 300 must be sufficient to prevent any deformation, fracture, or delamination of theILD 300 during the CMP process that is used to planarize theconductor layer 700. Otherwise, electrical shorts and other polish-induced defects may occur, thus degrading yield. - The mechanical strength of the
ILD 300 depends on the mechanical strength of the bulk material forming theILD 300. If theILD 300 is porous, the mechanical strength of theILD 300 also depends on the porosity and the pore size, shape, and distribution. Young's modulus of elasticity is a measurement of mechanical strength of a material. In a first embodiment, theILD 300 is porous with a Young's modulus of elasticity of about 3 GigaPascals (GPa) or higher. Shear strength is another measurement of mechanical strength of a material. In a second embodiment, theILD 300 is porous with a shear strength of about 1 GPa or higher. Fracture toughness is still another measurement of mechanical strength of a material. - After the CMP process, the
upper surface 757 of the inlaidinterconnect 750 should be approximately flat and level with theupper surface 547 of theILD 300. - After planarization with CMP, another etch stop layer may be formed over an
upper surface 757 of the inlaidinterconnect 750 and theupper surface 457 of theILD 300. In some cases, the etch stop layer may also serve as a capping layer to prevent diffusion, intermixing, or reaction of the inlaidinterconnect 757 with the surrounding materials. - A process sequence similar to the embodiment of the present invention shown in FIGS.2A-2G may be repeated to form the next higher layer in the stack of the interconnect system. In a dual Damascene scheme, each layer includes a via and an overlying trench. The total number of layers may depend on the device design rule. In one embodiment, a total of 7-10 layers may be formed.
- A
structure 2000 that includes a very thin adhesion promoter layer, such as a metal oxide, at an interface between an ILD and an etch stop layer or a hard mask will be described next. As shown in an embodiment of the present invention in FIG. 2G, thestructure 2000 includes alower conductor 50 that is embedded or inlaid in alower ILD 100 located over awafer 90, as well as an upperinlaid interconnect 750 that is embedded or inlaid in anupper ILD 300. Thelower conductor 50 and the upperinlaid interconnect 750 may each include a metal, such as Copper, or an alloy. - The
lower ILD 100 and theupper ILD 300 may each have a thickness selected from a range of about 0.1-2.0 um. Although they need not be formed from the same material, both thelower ILD 100 and theupper ILD 300 should have a low dielectric constant, such as a k value of 2.5 or lower, as well as good mechanical strength, such as a Young's modulus of elasticity of about 3 GPa or higher and a shear strength of about 1 GPa or higher. - The
lower ILD 100 and theupper ILD 300 may each be formed from a dielectric material, such as a SOD or a CDO. In an embodiment of the present invention, thelower ILD 100 and theupper ILD 300 may each have pores, with a void fraction by volume, or porosity, of about 0.02-0.75. The pores may have a diameter selected from a range of about 50-200 Angstroms. - The
upper surface 757 of the upperinlaid interconnect 750 should be approximately flat and level with theupper surface 547 of theupper ILD 300. In an embodiment of the present invention, the upperinlaid interconnect 750 that is located within theupper ILD 300 is further encapsulated by adiffusion barrier layer 630. Thediffusion barrier layer 630 may have a thickness selected from a range of about 80-600 Angstroms. In another embodiment of the present invention, aseed layer 650 is also located between thediffusion barrier layer 630 and the upperinlaid interconnect 750. Theseed layer 650 may have a thickness selected from a range of about 400-2,000 Angstroms. - In a first embodiment of the present invention, a lower
adhesion promoter layer 156 is located between thelower ILD 100 and anetch stop layer 200. In one embodiment of the present invention, the loweradhesion promoter layer 156 may have a thickness of about 1-3 atoms. In another embodiment of the present invention, the loweradhesion promoter layer 156 may have a thickness of about 3-9 Angstroms. In still another embodiment of the present invention, the loweradhesion promoter layer 156 may have a thickness of about 4-20 Angstroms. - The lower
adhesion promoter layer 156 may include a lower activatedlayer 106 and alower buffer layer 150. In an embodiment of the present invention, about 20-100% of the lower activatedlayer 106 is covered by thelower buffer layer 150. In another embodiment of the present invention, the lower activatedlayer 106 is covered by about one monolayer (saturated) of thelower buffer layer 150. In still another embodiment of the present invention, the coverage of the metal oxide in thelower buffer layer 150 over the lower activatedlayer 106 is about 1-5×10−14 atoms/cm2. - In a second embodiment of the present invention, an upper
adhesion promoter layer 256 is located between theetch stop layer 200 and theupper ILD 300. In one embodiment of the present invention, the upperadhesion promoter layer 256 may have a thickness of about 1-3 atoms. In another embodiment of the present invention, the upperadhesion promoter layer 256 may have a thickness of about 3-9 Angstroms. In still another embodiment of the present invention, the upperadhesion promoter layer 256 may have a thickness of about 4-20 Angstroms. - The upper
adhesion promoter layer 256 may include an upper activatedlayer 206 and anupper buffer layer 250. In an embodiment of the present invention, about 20-100% of the upper activatedlayer 206 is covered by theupper buffer layer 250. In another embodiment of the present invention, the upper activatedlayer 206 is covered by about one monolayer (saturated) of theupper buffer layer 250. In still another embodiment of the present invention, the coverage of the metal oxide in theupper buffer layer 250 over the upper activatedlayer 206 is about 1-5×1014 atoms/cm2. - In a third embodiment of the present invention, both the lower
adhesion promoter layer 156, as described earlier, and the upperadhesion promoter layer 256, as described earlier, are included in thestructure 2000, as shown in FIG. 2G., - Many embodiments and numerous details have been set forth above in order to provide a thorough understanding of the present invention. One skilled in the art will appreciate that many of the features in one embodiment are equally applicable to other embodiments. One skilled in the art will also appreciate the ability to make various equivalent substitutions for those specific materials, processes, dimensions, concentrations, etc. described herein. It is to be understood that the detailed description of the present invention should be taken as illustrative and not limiting, wherein the scope of the present invention should be determined by the claims that follow.
- Thus, we have described a method of improving adhesion at an interface between dielectric materials, as well as, a structure including an adhesion promoter layer at the interface between dielectric materials.
Claims (19)
1. A method comprising:
determining whether a surface of a dielectric layer is reactive;
activating said surface if said surface is not reactive;
performing a cycle on said surface, said cycle comprising:
reacting said surface with a metal; and
activating said metal.
2. The method of claim 1 wherein activating involves formation of a hydroxyl bond.
3. The method of claim 1 wherein activating is done with Hydrogen (H2).
4. The method of claim 1 wherein activating is done with water (H2O).
5. The method of claim 1 wherein said metal is Titanium.
6. The method of claim 1 wherein said metal is Tantalum.
7. The method of claim 1 wherein said metal is Aluminum.
8. The method of claim 1 wherein said cycle is performed with Atomic Layer Deposition (ALD).
9. The method of claim 1 further comprising repeating said cycle until a total of 5-10 cycles has been performed.
10. A method comprising:
providing a first dielectric layer;
forming a first hydroxyl bond at a surface of said first dielectric layer;
reacting said first hydroxyl bond with a metal;
forming a second hydroxyl bond at a surface of said metal; and
forming a second dielectric layer over said second hydroxyl bond.
11. The method of claim 10 wherein said first dielectric layer is Carbon-doped Oxide (CDO) and said second dielectric layer is Silicon Nitride or Silicon Carbide.
12. The method of claim 10 wherein said first dielectric layer is Silicon Nitride or Silicon Carbide and said second dielectric layer is Carbon-doped Oxide (CDO).
13. The method of claim 10 wherein said metal is Titanium, Tantalum, or Aluminum.
14. A structure comprising:
a substrate;
a first interlayer dielectric disposed over said substrate;
a first adhesion promoter layer disposed over said first interlayer dielectric;
an etch stop layer disposed over said first adhesion promoter layer;
a second adhesion promoter layer disposed over said etch stop layer; and
a second interlayer dielectric disposed over said second adhesion promoter layer.
15. The structure of claim 14 wherein said first and second interlayer dielectric layers each comprises Carbon-doped Oxide (CDO).
16. The structure of claim 14 wherein said first and second adhesion promoter layers each comprises an activated layer and a buffer layer.
17. The structure of claim 14 wherein said first and second adhesion promoter layers each comprises about one monolayer.
18. The structure of claim 14 wherein said first and second adhesion layers each comprises a thickness of about 4-20 Angstroms.
19. The structure of claim 14 wherein said first and second adhesion promoter layers each comprises a metal.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/703,246 US20040101667A1 (en) | 2002-11-27 | 2003-11-06 | Adhesion between dielectric materials |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/306,642 US6713873B1 (en) | 2002-11-27 | 2002-11-27 | Adhesion between dielectric materials |
US10/703,246 US20040101667A1 (en) | 2002-11-27 | 2003-11-06 | Adhesion between dielectric materials |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/306,642 Division US6713873B1 (en) | 2002-11-27 | 2002-11-27 | Adhesion between dielectric materials |
Publications (1)
Publication Number | Publication Date |
---|---|
US20040101667A1 true US20040101667A1 (en) | 2004-05-27 |
Family
ID=31993669
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/306,642 Expired - Lifetime US6713873B1 (en) | 2002-11-27 | 2002-11-27 | Adhesion between dielectric materials |
US10/703,246 Abandoned US20040101667A1 (en) | 2002-11-27 | 2003-11-06 | Adhesion between dielectric materials |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/306,642 Expired - Lifetime US6713873B1 (en) | 2002-11-27 | 2002-11-27 | Adhesion between dielectric materials |
Country Status (1)
Country | Link |
---|---|
US (2) | US6713873B1 (en) |
Cited By (163)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050087876A1 (en) * | 2003-01-29 | 2005-04-28 | International Business Machines Corporation | Interconnect structures incorporating low-k dielectric barrier films |
US20060051966A1 (en) * | 2004-02-26 | 2006-03-09 | Applied Materials, Inc. | In-situ chamber clean process to remove by-product deposits from chemical vapor etch chamber |
US20060154493A1 (en) * | 2005-01-10 | 2006-07-13 | Reza Arghavani | Method for producing gate stack sidewall spacers |
US20070023746A1 (en) * | 2005-07-26 | 2007-02-01 | Xerox Corporation | Encapsulation layer for electronic devices |
US20070249179A1 (en) * | 2006-04-21 | 2007-10-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming a low-k dielectric layer with improved damage resistance and chemical integrity |
US7368393B2 (en) * | 2006-04-20 | 2008-05-06 | International Business Machines Corporation | Chemical oxide removal of plasma damaged SiCOH low k dielectrics |
US20080116481A1 (en) * | 2006-11-21 | 2008-05-22 | Sharma Ajay K | Selective deposition of a dielectric on a self-assembled monolayer-adsorbed metal |
US20080157365A1 (en) * | 2006-12-27 | 2008-07-03 | Andrew Ott | Transistor having an etch stop layer including a metal compound that is selectively formed over a metal gate, and method therefor |
US20090095621A1 (en) * | 2004-02-26 | 2009-04-16 | Chien-Teh Kao | Support assembly |
US20120156872A1 (en) * | 2010-12-21 | 2012-06-21 | Applied Materials, Inc. | Methods for depositing materials in high aspect ratio features |
US8679982B2 (en) | 2011-08-26 | 2014-03-25 | Applied Materials, Inc. | Selective suppression of dry-etch rate of materials containing both silicon and oxygen |
US8679983B2 (en) | 2011-09-01 | 2014-03-25 | Applied Materials, Inc. | Selective suppression of dry-etch rate of materials containing both silicon and nitrogen |
US8765574B2 (en) | 2012-11-09 | 2014-07-01 | Applied Materials, Inc. | Dry etch process |
US8771539B2 (en) | 2011-02-22 | 2014-07-08 | Applied Materials, Inc. | Remotely-excited fluorine and water vapor etch |
US8801952B1 (en) | 2013-03-07 | 2014-08-12 | Applied Materials, Inc. | Conformal oxide dry etch |
US8808563B2 (en) | 2011-10-07 | 2014-08-19 | Applied Materials, Inc. | Selective etch of silicon by way of metastable hydrogen termination |
US8895449B1 (en) | 2013-05-16 | 2014-11-25 | Applied Materials, Inc. | Delicate dry clean |
US8921234B2 (en) | 2012-12-21 | 2014-12-30 | Applied Materials, Inc. | Selective titanium nitride etching |
US8927390B2 (en) | 2011-09-26 | 2015-01-06 | Applied Materials, Inc. | Intrench profile |
US8951429B1 (en) | 2013-10-29 | 2015-02-10 | Applied Materials, Inc. | Tungsten oxide processing |
US8956980B1 (en) | 2013-09-16 | 2015-02-17 | Applied Materials, Inc. | Selective etch of silicon nitride |
US8969212B2 (en) | 2012-11-20 | 2015-03-03 | Applied Materials, Inc. | Dry-etch selectivity |
US8975152B2 (en) | 2011-11-08 | 2015-03-10 | Applied Materials, Inc. | Methods of reducing substrate dislocation during gapfill processing |
US8980763B2 (en) | 2012-11-30 | 2015-03-17 | Applied Materials, Inc. | Dry-etch for selective tungsten removal |
US8999856B2 (en) | 2011-03-14 | 2015-04-07 | Applied Materials, Inc. | Methods for etch of sin films |
US9023732B2 (en) | 2013-03-15 | 2015-05-05 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9023734B2 (en) | 2012-09-18 | 2015-05-05 | Applied Materials, Inc. | Radical-component oxide etch |
US9034770B2 (en) | 2012-09-17 | 2015-05-19 | Applied Materials, Inc. | Differential silicon oxide etch |
US9040422B2 (en) | 2013-03-05 | 2015-05-26 | Applied Materials, Inc. | Selective titanium nitride removal |
US9064815B2 (en) | 2011-03-14 | 2015-06-23 | Applied Materials, Inc. | Methods for etch of metal and metal-oxide films |
US9064816B2 (en) | 2012-11-30 | 2015-06-23 | Applied Materials, Inc. | Dry-etch for selective oxidation removal |
US9111877B2 (en) | 2012-12-18 | 2015-08-18 | Applied Materials, Inc. | Non-local plasma oxide etch |
US9114438B2 (en) | 2013-05-21 | 2015-08-25 | Applied Materials, Inc. | Copper residue chamber clean |
US9117855B2 (en) | 2013-12-04 | 2015-08-25 | Applied Materials, Inc. | Polarity control for remote plasma |
US9132436B2 (en) | 2012-09-21 | 2015-09-15 | Applied Materials, Inc. | Chemical control features in wafer process equipment |
US9136273B1 (en) | 2014-03-21 | 2015-09-15 | Applied Materials, Inc. | Flash gate air gap |
US9159606B1 (en) | 2014-07-31 | 2015-10-13 | Applied Materials, Inc. | Metal air gap |
US9165786B1 (en) | 2014-08-05 | 2015-10-20 | Applied Materials, Inc. | Integrated oxide and nitride recess for better channel contact in 3D architectures |
US9190293B2 (en) | 2013-12-18 | 2015-11-17 | Applied Materials, Inc. | Even tungsten etch for high aspect ratio trenches |
US9236266B2 (en) | 2011-08-01 | 2016-01-12 | Applied Materials, Inc. | Dry-etch for silicon-and-carbon-containing films |
US9236265B2 (en) | 2013-11-04 | 2016-01-12 | Applied Materials, Inc. | Silicon germanium processing |
US9245762B2 (en) | 2013-12-02 | 2016-01-26 | Applied Materials, Inc. | Procedure for etch rate consistency |
US9263278B2 (en) | 2013-12-17 | 2016-02-16 | Applied Materials, Inc. | Dopant etch selectivity control |
US9269590B2 (en) | 2014-04-07 | 2016-02-23 | Applied Materials, Inc. | Spacer formation |
US9287095B2 (en) | 2013-12-17 | 2016-03-15 | Applied Materials, Inc. | Semiconductor system assemblies and methods of operation |
US9287134B2 (en) | 2014-01-17 | 2016-03-15 | Applied Materials, Inc. | Titanium oxide etch |
US9293568B2 (en) | 2014-01-27 | 2016-03-22 | Applied Materials, Inc. | Method of fin patterning |
US9299575B2 (en) | 2014-03-17 | 2016-03-29 | Applied Materials, Inc. | Gas-phase tungsten etch |
US9299537B2 (en) | 2014-03-20 | 2016-03-29 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9299583B1 (en) | 2014-12-05 | 2016-03-29 | Applied Materials, Inc. | Aluminum oxide selective etch |
US9299538B2 (en) | 2014-03-20 | 2016-03-29 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9309598B2 (en) | 2014-05-28 | 2016-04-12 | Applied Materials, Inc. | Oxide and metal removal |
US9324576B2 (en) | 2010-05-27 | 2016-04-26 | Applied Materials, Inc. | Selective etch for silicon films |
US9343272B1 (en) | 2015-01-08 | 2016-05-17 | Applied Materials, Inc. | Self-aligned process |
US9349605B1 (en) | 2015-08-07 | 2016-05-24 | Applied Materials, Inc. | Oxide etch selectivity systems and methods |
US9355862B2 (en) | 2014-09-24 | 2016-05-31 | Applied Materials, Inc. | Fluorine-based hardmask removal |
US9355856B2 (en) | 2014-09-12 | 2016-05-31 | Applied Materials, Inc. | V trench dry etch |
US9362130B2 (en) | 2013-03-01 | 2016-06-07 | Applied Materials, Inc. | Enhanced etching processes using remote plasma sources |
US9368364B2 (en) | 2014-09-24 | 2016-06-14 | Applied Materials, Inc. | Silicon etch process with tunable selectivity to SiO2 and other materials |
US9373517B2 (en) | 2012-08-02 | 2016-06-21 | Applied Materials, Inc. | Semiconductor processing with DC assisted RF power for improved control |
US9373522B1 (en) | 2015-01-22 | 2016-06-21 | Applied Mateials, Inc. | Titanium nitride removal |
US9378978B2 (en) | 2014-07-31 | 2016-06-28 | Applied Materials, Inc. | Integrated oxide recess and floating gate fin trimming |
US9378969B2 (en) | 2014-06-19 | 2016-06-28 | Applied Materials, Inc. | Low temperature gas-phase carbon removal |
US9385028B2 (en) | 2014-02-03 | 2016-07-05 | Applied Materials, Inc. | Air gap process |
US9390937B2 (en) | 2012-09-20 | 2016-07-12 | Applied Materials, Inc. | Silicon-carbon-nitride selective etch |
US9396989B2 (en) | 2014-01-27 | 2016-07-19 | Applied Materials, Inc. | Air gaps between copper lines |
US9406523B2 (en) | 2014-06-19 | 2016-08-02 | Applied Materials, Inc. | Highly selective doped oxide removal method |
US9425058B2 (en) | 2014-07-24 | 2016-08-23 | Applied Materials, Inc. | Simplified litho-etch-litho-etch process |
US9449846B2 (en) | 2015-01-28 | 2016-09-20 | Applied Materials, Inc. | Vertical gate separation |
US9472417B2 (en) | 2013-11-12 | 2016-10-18 | Applied Materials, Inc. | Plasma-free metal etch |
US9478432B2 (en) | 2014-09-25 | 2016-10-25 | Applied Materials, Inc. | Silicon oxide selective removal |
US9493879B2 (en) | 2013-07-12 | 2016-11-15 | Applied Materials, Inc. | Selective sputtering for pattern transfer |
US9496167B2 (en) | 2014-07-31 | 2016-11-15 | Applied Materials, Inc. | Integrated bit-line airgap formation and gate stack post clean |
US9502258B2 (en) | 2014-12-23 | 2016-11-22 | Applied Materials, Inc. | Anisotropic gap etch |
US9499898B2 (en) | 2014-03-03 | 2016-11-22 | Applied Materials, Inc. | Layered thin film heater and method of fabrication |
US9553102B2 (en) | 2014-08-19 | 2017-01-24 | Applied Materials, Inc. | Tungsten separation |
US9576809B2 (en) | 2013-11-04 | 2017-02-21 | Applied Materials, Inc. | Etch suppression with germanium |
US9659753B2 (en) | 2014-08-07 | 2017-05-23 | Applied Materials, Inc. | Grooved insulator to reduce leakage current |
US9691645B2 (en) | 2015-08-06 | 2017-06-27 | Applied Materials, Inc. | Bolted wafer chuck thermal management systems and methods for wafer processing systems |
US9721789B1 (en) | 2016-10-04 | 2017-08-01 | Applied Materials, Inc. | Saving ion-damaged spacers |
US9728437B2 (en) | 2015-02-03 | 2017-08-08 | Applied Materials, Inc. | High temperature chuck for plasma processing systems |
US9741593B2 (en) | 2015-08-06 | 2017-08-22 | Applied Materials, Inc. | Thermal management systems and methods for wafer processing systems |
US9768034B1 (en) | 2016-11-11 | 2017-09-19 | Applied Materials, Inc. | Removal methods for high aspect ratio structures |
US9773648B2 (en) | 2013-08-30 | 2017-09-26 | Applied Materials, Inc. | Dual discharge modes operation for remote plasma |
US9847289B2 (en) | 2014-05-30 | 2017-12-19 | Applied Materials, Inc. | Protective via cap for improved interconnect performance |
US9865484B1 (en) | 2016-06-29 | 2018-01-09 | Applied Materials, Inc. | Selective etch using material modification and RF pulsing |
US9881805B2 (en) | 2015-03-02 | 2018-01-30 | Applied Materials, Inc. | Silicon selective removal |
US9885117B2 (en) | 2014-03-31 | 2018-02-06 | Applied Materials, Inc. | Conditioned semiconductor system parts |
WO2018057040A1 (en) * | 2016-09-26 | 2018-03-29 | Brown Andrew J | Semiconductor device and method of making |
US9934942B1 (en) | 2016-10-04 | 2018-04-03 | Applied Materials, Inc. | Chamber with flow-through source |
US9947549B1 (en) | 2016-10-10 | 2018-04-17 | Applied Materials, Inc. | Cobalt-containing material removal |
US10026621B2 (en) | 2016-11-14 | 2018-07-17 | Applied Materials, Inc. | SiN spacer profile patterning |
US10043684B1 (en) | 2017-02-06 | 2018-08-07 | Applied Materials, Inc. | Self-limiting atomic thermal etching systems and methods |
US10043674B1 (en) | 2017-08-04 | 2018-08-07 | Applied Materials, Inc. | Germanium etching systems and methods |
US10049891B1 (en) | 2017-05-31 | 2018-08-14 | Applied Materials, Inc. | Selective in situ cobalt residue removal |
US10062579B2 (en) | 2016-10-07 | 2018-08-28 | Applied Materials, Inc. | Selective SiN lateral recess |
US10062585B2 (en) | 2016-10-04 | 2018-08-28 | Applied Materials, Inc. | Oxygen compatible plasma source |
US10062587B2 (en) | 2012-07-18 | 2018-08-28 | Applied Materials, Inc. | Pedestal with multi-zone temperature control and multiple purge capabilities |
US10062575B2 (en) | 2016-09-09 | 2018-08-28 | Applied Materials, Inc. | Poly directional etch by oxidation |
US20180301505A1 (en) * | 2017-04-13 | 2018-10-18 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and method of manufacturing the same |
US10128086B1 (en) | 2017-10-24 | 2018-11-13 | Applied Materials, Inc. | Silicon pretreatment for nitride removal |
CN108807263A (en) * | 2017-04-28 | 2018-11-13 | 台湾积体电路制造股份有限公司 | The etching outline of interconnection structure controls |
US10163696B2 (en) | 2016-11-11 | 2018-12-25 | Applied Materials, Inc. | Selective cobalt removal for bottom up gapfill |
US10170336B1 (en) | 2017-08-04 | 2019-01-01 | Applied Materials, Inc. | Methods for anisotropic control of selective silicon removal |
US10170282B2 (en) | 2013-03-08 | 2019-01-01 | Applied Materials, Inc. | Insulated semiconductor faceplate designs |
US10224210B2 (en) | 2014-12-09 | 2019-03-05 | Applied Materials, Inc. | Plasma processing system with direct outlet toroidal plasma source |
US10242908B2 (en) | 2016-11-14 | 2019-03-26 | Applied Materials, Inc. | Airgap formation with damage-free copper |
US10256079B2 (en) | 2013-02-08 | 2019-04-09 | Applied Materials, Inc. | Semiconductor processing systems having multiple plasma configurations |
US10256112B1 (en) | 2017-12-08 | 2019-04-09 | Applied Materials, Inc. | Selective tungsten removal |
US10283324B1 (en) | 2017-10-24 | 2019-05-07 | Applied Materials, Inc. | Oxygen treatment for nitride etching |
US10283321B2 (en) | 2011-01-18 | 2019-05-07 | Applied Materials, Inc. | Semiconductor processing system and methods using capacitively coupled plasma |
US10297458B2 (en) | 2017-08-07 | 2019-05-21 | Applied Materials, Inc. | Process window widening using coated parts in plasma etch processes |
US10319649B2 (en) | 2017-04-11 | 2019-06-11 | Applied Materials, Inc. | Optical emission spectroscopy (OES) for remote plasma monitoring |
US10319739B2 (en) | 2017-02-08 | 2019-06-11 | Applied Materials, Inc. | Accommodating imperfectly aligned memory holes |
US10319600B1 (en) | 2018-03-12 | 2019-06-11 | Applied Materials, Inc. | Thermal silicon etch |
US10354889B2 (en) | 2017-07-17 | 2019-07-16 | Applied Materials, Inc. | Non-halogen etching of silicon-containing materials |
US10403507B2 (en) | 2017-02-03 | 2019-09-03 | Applied Materials, Inc. | Shaped etch profile with oxidation |
US10431429B2 (en) | 2017-02-03 | 2019-10-01 | Applied Materials, Inc. | Systems and methods for radial and azimuthal control of plasma uniformity |
US10468267B2 (en) | 2017-05-31 | 2019-11-05 | Applied Materials, Inc. | Water-free etching methods |
US10490418B2 (en) | 2014-10-14 | 2019-11-26 | Applied Materials, Inc. | Systems and methods for internal surface conditioning assessment in plasma processing equipment |
US10490406B2 (en) | 2018-04-10 | 2019-11-26 | Appled Materials, Inc. | Systems and methods for material breakthrough |
US10497573B2 (en) | 2018-03-13 | 2019-12-03 | Applied Materials, Inc. | Selective atomic layer etching of semiconductor materials |
US10504700B2 (en) | 2015-08-27 | 2019-12-10 | Applied Materials, Inc. | Plasma etching systems and methods with secondary plasma injection |
US10504754B2 (en) | 2016-05-19 | 2019-12-10 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US10522371B2 (en) | 2016-05-19 | 2019-12-31 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US10541246B2 (en) | 2017-06-26 | 2020-01-21 | Applied Materials, Inc. | 3D flash memory cells which discourage cross-cell electrical tunneling |
US10541184B2 (en) | 2017-07-11 | 2020-01-21 | Applied Materials, Inc. | Optical emission spectroscopic techniques for monitoring etching |
US10546729B2 (en) | 2016-10-04 | 2020-01-28 | Applied Materials, Inc. | Dual-channel showerhead with improved profile |
US10566206B2 (en) | 2016-12-27 | 2020-02-18 | Applied Materials, Inc. | Systems and methods for anisotropic material breakthrough |
US10573496B2 (en) | 2014-12-09 | 2020-02-25 | Applied Materials, Inc. | Direct outlet toroidal plasma source |
US10573527B2 (en) | 2018-04-06 | 2020-02-25 | Applied Materials, Inc. | Gas-phase selective etching systems and methods |
US10593523B2 (en) | 2014-10-14 | 2020-03-17 | Applied Materials, Inc. | Systems and methods for internal surface conditioning in plasma processing equipment |
US10593560B2 (en) | 2018-03-01 | 2020-03-17 | Applied Materials, Inc. | Magnetic induction plasma source for semiconductor processes and equipment |
US10615047B2 (en) | 2018-02-28 | 2020-04-07 | Applied Materials, Inc. | Systems and methods to form airgaps |
US10629473B2 (en) | 2016-09-09 | 2020-04-21 | Applied Materials, Inc. | Footing removal for nitride spacer |
US10672642B2 (en) | 2018-07-24 | 2020-06-02 | Applied Materials, Inc. | Systems and methods for pedestal configuration |
US10679870B2 (en) | 2018-02-15 | 2020-06-09 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus |
US10699879B2 (en) | 2018-04-17 | 2020-06-30 | Applied Materials, Inc. | Two piece electrode assembly with gap for plasma control |
US10727080B2 (en) | 2017-07-07 | 2020-07-28 | Applied Materials, Inc. | Tantalum-containing material removal |
US10755941B2 (en) | 2018-07-06 | 2020-08-25 | Applied Materials, Inc. | Self-limiting selective etching systems and methods |
US10854426B2 (en) | 2018-01-08 | 2020-12-01 | Applied Materials, Inc. | Metal recess for semiconductor structures |
US10872778B2 (en) | 2018-07-06 | 2020-12-22 | Applied Materials, Inc. | Systems and methods utilizing solid-phase etchants |
US10886137B2 (en) | 2018-04-30 | 2021-01-05 | Applied Materials, Inc. | Selective nitride removal |
US10892198B2 (en) | 2018-09-14 | 2021-01-12 | Applied Materials, Inc. | Systems and methods for improved performance in semiconductor processing |
US10903054B2 (en) | 2017-12-19 | 2021-01-26 | Applied Materials, Inc. | Multi-zone gas distribution systems and methods |
US10920320B2 (en) | 2017-06-16 | 2021-02-16 | Applied Materials, Inc. | Plasma health determination in semiconductor substrate processing reactors |
US10920319B2 (en) | 2019-01-11 | 2021-02-16 | Applied Materials, Inc. | Ceramic showerheads with conductive electrodes |
US10943834B2 (en) | 2017-03-13 | 2021-03-09 | Applied Materials, Inc. | Replacement contact process |
US10964512B2 (en) | 2018-02-15 | 2021-03-30 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus and methods |
US11049755B2 (en) | 2018-09-14 | 2021-06-29 | Applied Materials, Inc. | Semiconductor substrate supports with embedded RF shield |
US11062887B2 (en) | 2018-09-17 | 2021-07-13 | Applied Materials, Inc. | High temperature RF heater pedestals |
US20210249318A1 (en) * | 2017-07-31 | 2021-08-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor Device and Method |
US11121002B2 (en) | 2018-10-24 | 2021-09-14 | Applied Materials, Inc. | Systems and methods for etching metals and metal derivatives |
US11239061B2 (en) | 2014-11-26 | 2022-02-01 | Applied Materials, Inc. | Methods and systems to enhance process uniformity |
US11257693B2 (en) | 2015-01-09 | 2022-02-22 | Applied Materials, Inc. | Methods and systems to improve pedestal temperature control |
US11276559B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Semiconductor processing chamber for multiple precursor flow |
US11276590B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Multi-zone semiconductor substrate supports |
US11328909B2 (en) | 2017-12-22 | 2022-05-10 | Applied Materials, Inc. | Chamber conditioning and removal processes |
US11417534B2 (en) | 2018-09-21 | 2022-08-16 | Applied Materials, Inc. | Selective material removal |
US11437242B2 (en) | 2018-11-27 | 2022-09-06 | Applied Materials, Inc. | Selective removal of silicon-containing materials |
US11594428B2 (en) | 2015-02-03 | 2023-02-28 | Applied Materials, Inc. | Low temperature chuck for plasma processing systems |
US11682560B2 (en) | 2018-10-11 | 2023-06-20 | Applied Materials, Inc. | Systems and methods for hafnium-containing film removal |
US11721527B2 (en) | 2019-01-07 | 2023-08-08 | Applied Materials, Inc. | Processing chamber mixing systems |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2004266008A (en) * | 2003-02-28 | 2004-09-24 | Toshiba Corp | Method for manufacturing semiconductor device |
US7018469B2 (en) * | 2003-09-23 | 2006-03-28 | Micron Technology, Inc. | Atomic layer deposition methods of forming silicon dioxide comprising layers |
JP4012163B2 (en) * | 2004-03-11 | 2007-11-21 | 株式会社東芝 | Semiconductor device |
US7504727B2 (en) * | 2004-05-14 | 2009-03-17 | International Business Machines Corporation | Semiconductor interconnect structure utilizing a porous dielectric material as an etch stop layer between adjacent non-porous dielectric materials |
US7307346B2 (en) * | 2004-05-18 | 2007-12-11 | Infineon Technologies Ag | Final passivation scheme for integrated circuits |
US7323400B2 (en) * | 2004-08-30 | 2008-01-29 | Micron Technology, Inc. | Plasma processing, deposition and ALD methods |
US7074713B2 (en) * | 2004-09-30 | 2006-07-11 | Freescale Semiconductor, Inc. | Plasma enhanced nitride layer |
US7718536B2 (en) * | 2005-06-16 | 2010-05-18 | United Microelectronics Corp. | Planarization process for pre-damascene structure including metal hard mask |
US7314838B2 (en) * | 2005-07-21 | 2008-01-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming a high density dielectric film by chemical vapor deposition |
US7475368B2 (en) * | 2006-01-20 | 2009-01-06 | International Business Machines Corporation | Deflection analysis system and method for circuit design |
US8894731B2 (en) * | 2007-10-01 | 2014-11-25 | Saint-Gobain Abrasives, Inc. | Abrasive processing of hard and /or brittle materials |
US20090181532A1 (en) * | 2008-01-10 | 2009-07-16 | International Business Machines Corporation | Integration scheme for extension of via opening depth |
US8882868B2 (en) * | 2008-07-02 | 2014-11-11 | Saint-Gobain Abrasives, Inc. | Abrasive slicing tool for electronics industry |
US10644126B2 (en) * | 2009-09-09 | 2020-05-05 | Monterey Research, Llc | Varied silicon richness silicon nitride formation |
US9129965B2 (en) * | 2013-03-14 | 2015-09-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods of manufacture thereof |
US9842765B2 (en) * | 2015-03-16 | 2017-12-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure and method for forming the same |
US10910216B2 (en) * | 2017-11-28 | 2021-02-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Low-k dielectric and processes for forming same |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5442237A (en) * | 1991-10-21 | 1995-08-15 | Motorola Inc. | Semiconductor device having a low permittivity dielectric |
US5552627A (en) * | 1990-04-12 | 1996-09-03 | Actel Corporation | Electrically programmable antifuse incorporating dielectric and amorphous silicon interlayers |
US6111301A (en) * | 1998-04-24 | 2000-08-29 | International Business Machines Corporation | Interconnection with integrated corrosion stop |
US6249055B1 (en) * | 1998-02-03 | 2001-06-19 | Advanced Micro Devices, Inc. | Self-encapsulated copper metallization |
US6323554B1 (en) * | 1992-02-26 | 2001-11-27 | International Business Machines Corporation | Refractory metal capped low resistivity metal conductor lines and vias formed using PVD and CVD |
US6518171B1 (en) * | 2001-09-27 | 2003-02-11 | Intel Corporation | Dual damascene process using a low k interlayer for forming vias and trenches |
US6605549B2 (en) * | 2001-09-29 | 2003-08-12 | Intel Corporation | Method for improving nucleation and adhesion of CVD and ALD films deposited onto low-dielectric-constant dielectrics |
US6703069B1 (en) * | 2002-09-30 | 2004-03-09 | Intel Corporation | Under bump metallurgy for lead-tin bump over copper pad |
US6717265B1 (en) * | 2002-11-08 | 2004-04-06 | Intel Corporation | Treatment of low-k dielectric material for CMP |
-
2002
- 2002-11-27 US US10/306,642 patent/US6713873B1/en not_active Expired - Lifetime
-
2003
- 2003-11-06 US US10/703,246 patent/US20040101667A1/en not_active Abandoned
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5552627A (en) * | 1990-04-12 | 1996-09-03 | Actel Corporation | Electrically programmable antifuse incorporating dielectric and amorphous silicon interlayers |
US5442237A (en) * | 1991-10-21 | 1995-08-15 | Motorola Inc. | Semiconductor device having a low permittivity dielectric |
US6323554B1 (en) * | 1992-02-26 | 2001-11-27 | International Business Machines Corporation | Refractory metal capped low resistivity metal conductor lines and vias formed using PVD and CVD |
US6249055B1 (en) * | 1998-02-03 | 2001-06-19 | Advanced Micro Devices, Inc. | Self-encapsulated copper metallization |
US6111301A (en) * | 1998-04-24 | 2000-08-29 | International Business Machines Corporation | Interconnection with integrated corrosion stop |
US6518171B1 (en) * | 2001-09-27 | 2003-02-11 | Intel Corporation | Dual damascene process using a low k interlayer for forming vias and trenches |
US6605549B2 (en) * | 2001-09-29 | 2003-08-12 | Intel Corporation | Method for improving nucleation and adhesion of CVD and ALD films deposited onto low-dielectric-constant dielectrics |
US6703069B1 (en) * | 2002-09-30 | 2004-03-09 | Intel Corporation | Under bump metallurgy for lead-tin bump over copper pad |
US6717265B1 (en) * | 2002-11-08 | 2004-04-06 | Intel Corporation | Treatment of low-k dielectric material for CMP |
Cited By (253)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6940173B2 (en) * | 2003-01-29 | 2005-09-06 | International Business Machines Corporation | Interconnect structures incorporating low-k dielectric barrier films |
US20050206004A1 (en) * | 2003-01-29 | 2005-09-22 | International Business Machines Corporation | Interconnect structures incorporating low-k dielectric barrier films |
US20050087876A1 (en) * | 2003-01-29 | 2005-04-28 | International Business Machines Corporation | Interconnect structures incorporating low-k dielectric barrier films |
US10593539B2 (en) | 2004-02-26 | 2020-03-17 | Applied Materials, Inc. | Support assembly |
US20060051966A1 (en) * | 2004-02-26 | 2006-03-09 | Applied Materials, Inc. | In-situ chamber clean process to remove by-product deposits from chemical vapor etch chamber |
US8343307B2 (en) | 2004-02-26 | 2013-01-01 | Applied Materials, Inc. | Showerhead assembly |
US20090095621A1 (en) * | 2004-02-26 | 2009-04-16 | Chien-Teh Kao | Support assembly |
US20060154493A1 (en) * | 2005-01-10 | 2006-07-13 | Reza Arghavani | Method for producing gate stack sidewall spacers |
US7253123B2 (en) * | 2005-01-10 | 2007-08-07 | Applied Materials, Inc. | Method for producing gate stack sidewall spacers |
US20070023746A1 (en) * | 2005-07-26 | 2007-02-01 | Xerox Corporation | Encapsulation layer for electronic devices |
US9024298B2 (en) * | 2005-07-26 | 2015-05-05 | Xerox Corporation | Encapsulation layer for electronic devices |
US7368393B2 (en) * | 2006-04-20 | 2008-05-06 | International Business Machines Corporation | Chemical oxide removal of plasma damaged SiCOH low k dielectrics |
US20080224273A1 (en) * | 2006-04-20 | 2008-09-18 | International Business Machines Corporation | Chemical oxide removal of plasma damaged sicoh low k dielectrics |
US8106485B2 (en) | 2006-04-20 | 2012-01-31 | International Business Machines Corporation | Chemical oxide removal of plasma damaged SiCOH low k dielectrics |
US20070249179A1 (en) * | 2006-04-21 | 2007-10-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming a low-k dielectric layer with improved damage resistance and chemical integrity |
US8043959B2 (en) * | 2006-04-21 | 2011-10-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming a low-k dielectric layer with improved damage resistance and chemical integrity |
US20080116481A1 (en) * | 2006-11-21 | 2008-05-22 | Sharma Ajay K | Selective deposition of a dielectric on a self-assembled monolayer-adsorbed metal |
US7790631B2 (en) | 2006-11-21 | 2010-09-07 | Intel Corporation | Selective deposition of a dielectric on a self-assembled monolayer-adsorbed metal |
US8120114B2 (en) | 2006-12-27 | 2012-02-21 | Intel Corporation | Transistor having an etch stop layer including a metal compound that is selectively formed over a metal gate |
US8399317B2 (en) | 2006-12-27 | 2013-03-19 | Intel Corporation | Transistor having an etch stop layer including a metal compound that is selectively formed over a metal gate, and method therefor |
US20080157365A1 (en) * | 2006-12-27 | 2008-07-03 | Andrew Ott | Transistor having an etch stop layer including a metal compound that is selectively formed over a metal gate, and method therefor |
US9754800B2 (en) | 2010-05-27 | 2017-09-05 | Applied Materials, Inc. | Selective etch for silicon films |
US9324576B2 (en) | 2010-05-27 | 2016-04-26 | Applied Materials, Inc. | Selective etch for silicon films |
US20120156872A1 (en) * | 2010-12-21 | 2012-06-21 | Applied Materials, Inc. | Methods for depositing materials in high aspect ratio features |
US8835308B2 (en) * | 2010-12-21 | 2014-09-16 | Applied Materials, Inc. | Methods for depositing materials in high aspect ratio features |
US10283321B2 (en) | 2011-01-18 | 2019-05-07 | Applied Materials, Inc. | Semiconductor processing system and methods using capacitively coupled plasma |
US8771539B2 (en) | 2011-02-22 | 2014-07-08 | Applied Materials, Inc. | Remotely-excited fluorine and water vapor etch |
US9842744B2 (en) | 2011-03-14 | 2017-12-12 | Applied Materials, Inc. | Methods for etch of SiN films |
US9064815B2 (en) | 2011-03-14 | 2015-06-23 | Applied Materials, Inc. | Methods for etch of metal and metal-oxide films |
US8999856B2 (en) | 2011-03-14 | 2015-04-07 | Applied Materials, Inc. | Methods for etch of sin films |
US10062578B2 (en) | 2011-03-14 | 2018-08-28 | Applied Materials, Inc. | Methods for etch of metal and metal-oxide films |
US9236266B2 (en) | 2011-08-01 | 2016-01-12 | Applied Materials, Inc. | Dry-etch for silicon-and-carbon-containing films |
US8679982B2 (en) | 2011-08-26 | 2014-03-25 | Applied Materials, Inc. | Selective suppression of dry-etch rate of materials containing both silicon and oxygen |
US8679983B2 (en) | 2011-09-01 | 2014-03-25 | Applied Materials, Inc. | Selective suppression of dry-etch rate of materials containing both silicon and nitrogen |
US8927390B2 (en) | 2011-09-26 | 2015-01-06 | Applied Materials, Inc. | Intrench profile |
US9012302B2 (en) | 2011-09-26 | 2015-04-21 | Applied Materials, Inc. | Intrench profile |
US9418858B2 (en) | 2011-10-07 | 2016-08-16 | Applied Materials, Inc. | Selective etch of silicon by way of metastable hydrogen termination |
US8808563B2 (en) | 2011-10-07 | 2014-08-19 | Applied Materials, Inc. | Selective etch of silicon by way of metastable hydrogen termination |
US8975152B2 (en) | 2011-11-08 | 2015-03-10 | Applied Materials, Inc. | Methods of reducing substrate dislocation during gapfill processing |
US10062587B2 (en) | 2012-07-18 | 2018-08-28 | Applied Materials, Inc. | Pedestal with multi-zone temperature control and multiple purge capabilities |
US9373517B2 (en) | 2012-08-02 | 2016-06-21 | Applied Materials, Inc. | Semiconductor processing with DC assisted RF power for improved control |
US10032606B2 (en) | 2012-08-02 | 2018-07-24 | Applied Materials, Inc. | Semiconductor processing with DC assisted RF power for improved control |
US9887096B2 (en) | 2012-09-17 | 2018-02-06 | Applied Materials, Inc. | Differential silicon oxide etch |
US9034770B2 (en) | 2012-09-17 | 2015-05-19 | Applied Materials, Inc. | Differential silicon oxide etch |
US9437451B2 (en) | 2012-09-18 | 2016-09-06 | Applied Materials, Inc. | Radical-component oxide etch |
US9023734B2 (en) | 2012-09-18 | 2015-05-05 | Applied Materials, Inc. | Radical-component oxide etch |
US9390937B2 (en) | 2012-09-20 | 2016-07-12 | Applied Materials, Inc. | Silicon-carbon-nitride selective etch |
US11264213B2 (en) | 2012-09-21 | 2022-03-01 | Applied Materials, Inc. | Chemical control features in wafer process equipment |
US9978564B2 (en) | 2012-09-21 | 2018-05-22 | Applied Materials, Inc. | Chemical control features in wafer process equipment |
US9132436B2 (en) | 2012-09-21 | 2015-09-15 | Applied Materials, Inc. | Chemical control features in wafer process equipment |
US10354843B2 (en) | 2012-09-21 | 2019-07-16 | Applied Materials, Inc. | Chemical control features in wafer process equipment |
US8765574B2 (en) | 2012-11-09 | 2014-07-01 | Applied Materials, Inc. | Dry etch process |
US9384997B2 (en) | 2012-11-20 | 2016-07-05 | Applied Materials, Inc. | Dry-etch selectivity |
US8969212B2 (en) | 2012-11-20 | 2015-03-03 | Applied Materials, Inc. | Dry-etch selectivity |
US9412608B2 (en) | 2012-11-30 | 2016-08-09 | Applied Materials, Inc. | Dry-etch for selective tungsten removal |
US9064816B2 (en) | 2012-11-30 | 2015-06-23 | Applied Materials, Inc. | Dry-etch for selective oxidation removal |
US8980763B2 (en) | 2012-11-30 | 2015-03-17 | Applied Materials, Inc. | Dry-etch for selective tungsten removal |
US9111877B2 (en) | 2012-12-18 | 2015-08-18 | Applied Materials, Inc. | Non-local plasma oxide etch |
US9355863B2 (en) | 2012-12-18 | 2016-05-31 | Applied Materials, Inc. | Non-local plasma oxide etch |
US8921234B2 (en) | 2012-12-21 | 2014-12-30 | Applied Materials, Inc. | Selective titanium nitride etching |
US9449845B2 (en) | 2012-12-21 | 2016-09-20 | Applied Materials, Inc. | Selective titanium nitride etching |
US10256079B2 (en) | 2013-02-08 | 2019-04-09 | Applied Materials, Inc. | Semiconductor processing systems having multiple plasma configurations |
US11024486B2 (en) | 2013-02-08 | 2021-06-01 | Applied Materials, Inc. | Semiconductor processing systems having multiple plasma configurations |
US10424485B2 (en) | 2013-03-01 | 2019-09-24 | Applied Materials, Inc. | Enhanced etching processes using remote plasma sources |
US9362130B2 (en) | 2013-03-01 | 2016-06-07 | Applied Materials, Inc. | Enhanced etching processes using remote plasma sources |
US9040422B2 (en) | 2013-03-05 | 2015-05-26 | Applied Materials, Inc. | Selective titanium nitride removal |
US9607856B2 (en) | 2013-03-05 | 2017-03-28 | Applied Materials, Inc. | Selective titanium nitride removal |
US8801952B1 (en) | 2013-03-07 | 2014-08-12 | Applied Materials, Inc. | Conformal oxide dry etch |
US9093390B2 (en) | 2013-03-07 | 2015-07-28 | Applied Materials, Inc. | Conformal oxide dry etch |
US10170282B2 (en) | 2013-03-08 | 2019-01-01 | Applied Materials, Inc. | Insulated semiconductor faceplate designs |
US9449850B2 (en) | 2013-03-15 | 2016-09-20 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9153442B2 (en) | 2013-03-15 | 2015-10-06 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9023732B2 (en) | 2013-03-15 | 2015-05-05 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9093371B2 (en) | 2013-03-15 | 2015-07-28 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9704723B2 (en) | 2013-03-15 | 2017-07-11 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9659792B2 (en) | 2013-03-15 | 2017-05-23 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9184055B2 (en) | 2013-03-15 | 2015-11-10 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9991134B2 (en) | 2013-03-15 | 2018-06-05 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US8895449B1 (en) | 2013-05-16 | 2014-11-25 | Applied Materials, Inc. | Delicate dry clean |
US9114438B2 (en) | 2013-05-21 | 2015-08-25 | Applied Materials, Inc. | Copper residue chamber clean |
US9493879B2 (en) | 2013-07-12 | 2016-11-15 | Applied Materials, Inc. | Selective sputtering for pattern transfer |
US9773648B2 (en) | 2013-08-30 | 2017-09-26 | Applied Materials, Inc. | Dual discharge modes operation for remote plasma |
US9209012B2 (en) | 2013-09-16 | 2015-12-08 | Applied Materials, Inc. | Selective etch of silicon nitride |
US8956980B1 (en) | 2013-09-16 | 2015-02-17 | Applied Materials, Inc. | Selective etch of silicon nitride |
US8951429B1 (en) | 2013-10-29 | 2015-02-10 | Applied Materials, Inc. | Tungsten oxide processing |
US9236265B2 (en) | 2013-11-04 | 2016-01-12 | Applied Materials, Inc. | Silicon germanium processing |
US9576809B2 (en) | 2013-11-04 | 2017-02-21 | Applied Materials, Inc. | Etch suppression with germanium |
US9711366B2 (en) | 2013-11-12 | 2017-07-18 | Applied Materials, Inc. | Selective etch for metal-containing materials |
US9520303B2 (en) | 2013-11-12 | 2016-12-13 | Applied Materials, Inc. | Aluminum selective etch |
US9472417B2 (en) | 2013-11-12 | 2016-10-18 | Applied Materials, Inc. | Plasma-free metal etch |
US9245762B2 (en) | 2013-12-02 | 2016-01-26 | Applied Materials, Inc. | Procedure for etch rate consistency |
US9472412B2 (en) | 2013-12-02 | 2016-10-18 | Applied Materials, Inc. | Procedure for etch rate consistency |
US9117855B2 (en) | 2013-12-04 | 2015-08-25 | Applied Materials, Inc. | Polarity control for remote plasma |
US9287095B2 (en) | 2013-12-17 | 2016-03-15 | Applied Materials, Inc. | Semiconductor system assemblies and methods of operation |
US9263278B2 (en) | 2013-12-17 | 2016-02-16 | Applied Materials, Inc. | Dopant etch selectivity control |
US9190293B2 (en) | 2013-12-18 | 2015-11-17 | Applied Materials, Inc. | Even tungsten etch for high aspect ratio trenches |
US9287134B2 (en) | 2014-01-17 | 2016-03-15 | Applied Materials, Inc. | Titanium oxide etch |
US9293568B2 (en) | 2014-01-27 | 2016-03-22 | Applied Materials, Inc. | Method of fin patterning |
US9396989B2 (en) | 2014-01-27 | 2016-07-19 | Applied Materials, Inc. | Air gaps between copper lines |
US9385028B2 (en) | 2014-02-03 | 2016-07-05 | Applied Materials, Inc. | Air gap process |
US9499898B2 (en) | 2014-03-03 | 2016-11-22 | Applied Materials, Inc. | Layered thin film heater and method of fabrication |
US9299575B2 (en) | 2014-03-17 | 2016-03-29 | Applied Materials, Inc. | Gas-phase tungsten etch |
US9299537B2 (en) | 2014-03-20 | 2016-03-29 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9299538B2 (en) | 2014-03-20 | 2016-03-29 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9564296B2 (en) | 2014-03-20 | 2017-02-07 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9837249B2 (en) | 2014-03-20 | 2017-12-05 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9136273B1 (en) | 2014-03-21 | 2015-09-15 | Applied Materials, Inc. | Flash gate air gap |
US9885117B2 (en) | 2014-03-31 | 2018-02-06 | Applied Materials, Inc. | Conditioned semiconductor system parts |
US9903020B2 (en) | 2014-03-31 | 2018-02-27 | Applied Materials, Inc. | Generation of compact alumina passivation layers on aluminum plasma equipment components |
US9269590B2 (en) | 2014-04-07 | 2016-02-23 | Applied Materials, Inc. | Spacer formation |
US10465294B2 (en) | 2014-05-28 | 2019-11-05 | Applied Materials, Inc. | Oxide and metal removal |
US9309598B2 (en) | 2014-05-28 | 2016-04-12 | Applied Materials, Inc. | Oxide and metal removal |
US9847289B2 (en) | 2014-05-30 | 2017-12-19 | Applied Materials, Inc. | Protective via cap for improved interconnect performance |
US9406523B2 (en) | 2014-06-19 | 2016-08-02 | Applied Materials, Inc. | Highly selective doped oxide removal method |
US9378969B2 (en) | 2014-06-19 | 2016-06-28 | Applied Materials, Inc. | Low temperature gas-phase carbon removal |
US9425058B2 (en) | 2014-07-24 | 2016-08-23 | Applied Materials, Inc. | Simplified litho-etch-litho-etch process |
US9496167B2 (en) | 2014-07-31 | 2016-11-15 | Applied Materials, Inc. | Integrated bit-line airgap formation and gate stack post clean |
US9159606B1 (en) | 2014-07-31 | 2015-10-13 | Applied Materials, Inc. | Metal air gap |
US9773695B2 (en) | 2014-07-31 | 2017-09-26 | Applied Materials, Inc. | Integrated bit-line airgap formation and gate stack post clean |
US9378978B2 (en) | 2014-07-31 | 2016-06-28 | Applied Materials, Inc. | Integrated oxide recess and floating gate fin trimming |
US9165786B1 (en) | 2014-08-05 | 2015-10-20 | Applied Materials, Inc. | Integrated oxide and nitride recess for better channel contact in 3D architectures |
US9659753B2 (en) | 2014-08-07 | 2017-05-23 | Applied Materials, Inc. | Grooved insulator to reduce leakage current |
US9553102B2 (en) | 2014-08-19 | 2017-01-24 | Applied Materials, Inc. | Tungsten separation |
US9355856B2 (en) | 2014-09-12 | 2016-05-31 | Applied Materials, Inc. | V trench dry etch |
US9478434B2 (en) | 2014-09-24 | 2016-10-25 | Applied Materials, Inc. | Chlorine-based hardmask removal |
US9368364B2 (en) | 2014-09-24 | 2016-06-14 | Applied Materials, Inc. | Silicon etch process with tunable selectivity to SiO2 and other materials |
US9355862B2 (en) | 2014-09-24 | 2016-05-31 | Applied Materials, Inc. | Fluorine-based hardmask removal |
US9613822B2 (en) | 2014-09-25 | 2017-04-04 | Applied Materials, Inc. | Oxide etch selectivity enhancement |
US9837284B2 (en) | 2014-09-25 | 2017-12-05 | Applied Materials, Inc. | Oxide etch selectivity enhancement |
US9478432B2 (en) | 2014-09-25 | 2016-10-25 | Applied Materials, Inc. | Silicon oxide selective removal |
US10796922B2 (en) | 2014-10-14 | 2020-10-06 | Applied Materials, Inc. | Systems and methods for internal surface conditioning assessment in plasma processing equipment |
US10593523B2 (en) | 2014-10-14 | 2020-03-17 | Applied Materials, Inc. | Systems and methods for internal surface conditioning in plasma processing equipment |
US10490418B2 (en) | 2014-10-14 | 2019-11-26 | Applied Materials, Inc. | Systems and methods for internal surface conditioning assessment in plasma processing equipment |
US10707061B2 (en) | 2014-10-14 | 2020-07-07 | Applied Materials, Inc. | Systems and methods for internal surface conditioning in plasma processing equipment |
US11239061B2 (en) | 2014-11-26 | 2022-02-01 | Applied Materials, Inc. | Methods and systems to enhance process uniformity |
US11637002B2 (en) | 2014-11-26 | 2023-04-25 | Applied Materials, Inc. | Methods and systems to enhance process uniformity |
US9299583B1 (en) | 2014-12-05 | 2016-03-29 | Applied Materials, Inc. | Aluminum oxide selective etch |
US10224210B2 (en) | 2014-12-09 | 2019-03-05 | Applied Materials, Inc. | Plasma processing system with direct outlet toroidal plasma source |
US10573496B2 (en) | 2014-12-09 | 2020-02-25 | Applied Materials, Inc. | Direct outlet toroidal plasma source |
US9502258B2 (en) | 2014-12-23 | 2016-11-22 | Applied Materials, Inc. | Anisotropic gap etch |
US9343272B1 (en) | 2015-01-08 | 2016-05-17 | Applied Materials, Inc. | Self-aligned process |
US11257693B2 (en) | 2015-01-09 | 2022-02-22 | Applied Materials, Inc. | Methods and systems to improve pedestal temperature control |
US9373522B1 (en) | 2015-01-22 | 2016-06-21 | Applied Mateials, Inc. | Titanium nitride removal |
US9449846B2 (en) | 2015-01-28 | 2016-09-20 | Applied Materials, Inc. | Vertical gate separation |
US10468285B2 (en) | 2015-02-03 | 2019-11-05 | Applied Materials, Inc. | High temperature chuck for plasma processing systems |
US9728437B2 (en) | 2015-02-03 | 2017-08-08 | Applied Materials, Inc. | High temperature chuck for plasma processing systems |
US12009228B2 (en) | 2015-02-03 | 2024-06-11 | Applied Materials, Inc. | Low temperature chuck for plasma processing systems |
US11594428B2 (en) | 2015-02-03 | 2023-02-28 | Applied Materials, Inc. | Low temperature chuck for plasma processing systems |
US9881805B2 (en) | 2015-03-02 | 2018-01-30 | Applied Materials, Inc. | Silicon selective removal |
US10607867B2 (en) | 2015-08-06 | 2020-03-31 | Applied Materials, Inc. | Bolted wafer chuck thermal management systems and methods for wafer processing systems |
US9741593B2 (en) | 2015-08-06 | 2017-08-22 | Applied Materials, Inc. | Thermal management systems and methods for wafer processing systems |
US10468276B2 (en) | 2015-08-06 | 2019-11-05 | Applied Materials, Inc. | Thermal management systems and methods for wafer processing systems |
US10147620B2 (en) | 2015-08-06 | 2018-12-04 | Applied Materials, Inc. | Bolted wafer chuck thermal management systems and methods for wafer processing systems |
US9691645B2 (en) | 2015-08-06 | 2017-06-27 | Applied Materials, Inc. | Bolted wafer chuck thermal management systems and methods for wafer processing systems |
US11158527B2 (en) | 2015-08-06 | 2021-10-26 | Applied Materials, Inc. | Thermal management systems and methods for wafer processing systems |
US10424463B2 (en) | 2015-08-07 | 2019-09-24 | Applied Materials, Inc. | Oxide etch selectivity systems and methods |
US9349605B1 (en) | 2015-08-07 | 2016-05-24 | Applied Materials, Inc. | Oxide etch selectivity systems and methods |
US10424464B2 (en) | 2015-08-07 | 2019-09-24 | Applied Materials, Inc. | Oxide etch selectivity systems and methods |
US11476093B2 (en) | 2015-08-27 | 2022-10-18 | Applied Materials, Inc. | Plasma etching systems and methods with secondary plasma injection |
US10504700B2 (en) | 2015-08-27 | 2019-12-10 | Applied Materials, Inc. | Plasma etching systems and methods with secondary plasma injection |
US11735441B2 (en) | 2016-05-19 | 2023-08-22 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US10522371B2 (en) | 2016-05-19 | 2019-12-31 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US10504754B2 (en) | 2016-05-19 | 2019-12-10 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US9865484B1 (en) | 2016-06-29 | 2018-01-09 | Applied Materials, Inc. | Selective etch using material modification and RF pulsing |
US12057329B2 (en) | 2016-06-29 | 2024-08-06 | Applied Materials, Inc. | Selective etch using material modification and RF pulsing |
US10629473B2 (en) | 2016-09-09 | 2020-04-21 | Applied Materials, Inc. | Footing removal for nitride spacer |
US10062575B2 (en) | 2016-09-09 | 2018-08-28 | Applied Materials, Inc. | Poly directional etch by oxidation |
WO2018057040A1 (en) * | 2016-09-26 | 2018-03-29 | Brown Andrew J | Semiconductor device and method of making |
US10916486B2 (en) | 2016-09-26 | 2021-02-09 | Intel Corporation | Semiconductor device including silane based adhesion promoter and method of making |
US11049698B2 (en) | 2016-10-04 | 2021-06-29 | Applied Materials, Inc. | Dual-channel showerhead with improved profile |
US9934942B1 (en) | 2016-10-04 | 2018-04-03 | Applied Materials, Inc. | Chamber with flow-through source |
US9721789B1 (en) | 2016-10-04 | 2017-08-01 | Applied Materials, Inc. | Saving ion-damaged spacers |
US10224180B2 (en) | 2016-10-04 | 2019-03-05 | Applied Materials, Inc. | Chamber with flow-through source |
US10546729B2 (en) | 2016-10-04 | 2020-01-28 | Applied Materials, Inc. | Dual-channel showerhead with improved profile |
US10541113B2 (en) | 2016-10-04 | 2020-01-21 | Applied Materials, Inc. | Chamber with flow-through source |
US10062585B2 (en) | 2016-10-04 | 2018-08-28 | Applied Materials, Inc. | Oxygen compatible plasma source |
US10062579B2 (en) | 2016-10-07 | 2018-08-28 | Applied Materials, Inc. | Selective SiN lateral recess |
US10319603B2 (en) | 2016-10-07 | 2019-06-11 | Applied Materials, Inc. | Selective SiN lateral recess |
US9947549B1 (en) | 2016-10-10 | 2018-04-17 | Applied Materials, Inc. | Cobalt-containing material removal |
US10163696B2 (en) | 2016-11-11 | 2018-12-25 | Applied Materials, Inc. | Selective cobalt removal for bottom up gapfill |
US9768034B1 (en) | 2016-11-11 | 2017-09-19 | Applied Materials, Inc. | Removal methods for high aspect ratio structures |
US10186428B2 (en) | 2016-11-11 | 2019-01-22 | Applied Materials, Inc. | Removal methods for high aspect ratio structures |
US10770346B2 (en) | 2016-11-11 | 2020-09-08 | Applied Materials, Inc. | Selective cobalt removal for bottom up gapfill |
US10600639B2 (en) | 2016-11-14 | 2020-03-24 | Applied Materials, Inc. | SiN spacer profile patterning |
US10242908B2 (en) | 2016-11-14 | 2019-03-26 | Applied Materials, Inc. | Airgap formation with damage-free copper |
US10026621B2 (en) | 2016-11-14 | 2018-07-17 | Applied Materials, Inc. | SiN spacer profile patterning |
US10566206B2 (en) | 2016-12-27 | 2020-02-18 | Applied Materials, Inc. | Systems and methods for anisotropic material breakthrough |
US10903052B2 (en) | 2017-02-03 | 2021-01-26 | Applied Materials, Inc. | Systems and methods for radial and azimuthal control of plasma uniformity |
US10403507B2 (en) | 2017-02-03 | 2019-09-03 | Applied Materials, Inc. | Shaped etch profile with oxidation |
US10431429B2 (en) | 2017-02-03 | 2019-10-01 | Applied Materials, Inc. | Systems and methods for radial and azimuthal control of plasma uniformity |
US10043684B1 (en) | 2017-02-06 | 2018-08-07 | Applied Materials, Inc. | Self-limiting atomic thermal etching systems and methods |
US10529737B2 (en) | 2017-02-08 | 2020-01-07 | Applied Materials, Inc. | Accommodating imperfectly aligned memory holes |
US10325923B2 (en) | 2017-02-08 | 2019-06-18 | Applied Materials, Inc. | Accommodating imperfectly aligned memory holes |
US10319739B2 (en) | 2017-02-08 | 2019-06-11 | Applied Materials, Inc. | Accommodating imperfectly aligned memory holes |
US10943834B2 (en) | 2017-03-13 | 2021-03-09 | Applied Materials, Inc. | Replacement contact process |
US10319649B2 (en) | 2017-04-11 | 2019-06-11 | Applied Materials, Inc. | Optical emission spectroscopy (OES) for remote plasma monitoring |
US20180301505A1 (en) * | 2017-04-13 | 2018-10-18 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and method of manufacturing the same |
US10510802B2 (en) * | 2017-04-13 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and method of manufacturing the same |
US11854873B2 (en) | 2017-04-28 | 2023-12-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Etch profile control of interconnect structures |
US11569125B2 (en) | 2017-04-28 | 2023-01-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Etch profile control of interconnect structures |
CN108807263A (en) * | 2017-04-28 | 2018-11-13 | 台湾积体电路制造股份有限公司 | The etching outline of interconnection structure controls |
US11195750B2 (en) | 2017-04-28 | 2021-12-07 | Tawiwan Semiconductor Manufacturing Co., Ltd. | Etch profile control of interconnect structures |
US11915950B2 (en) | 2017-05-17 | 2024-02-27 | Applied Materials, Inc. | Multi-zone semiconductor substrate supports |
US11276559B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Semiconductor processing chamber for multiple precursor flow |
US11276590B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Multi-zone semiconductor substrate supports |
US11361939B2 (en) | 2017-05-17 | 2022-06-14 | Applied Materials, Inc. | Semiconductor processing chamber for multiple precursor flow |
US10468267B2 (en) | 2017-05-31 | 2019-11-05 | Applied Materials, Inc. | Water-free etching methods |
US10497579B2 (en) | 2017-05-31 | 2019-12-03 | Applied Materials, Inc. | Water-free etching methods |
US10049891B1 (en) | 2017-05-31 | 2018-08-14 | Applied Materials, Inc. | Selective in situ cobalt residue removal |
US10920320B2 (en) | 2017-06-16 | 2021-02-16 | Applied Materials, Inc. | Plasma health determination in semiconductor substrate processing reactors |
US10541246B2 (en) | 2017-06-26 | 2020-01-21 | Applied Materials, Inc. | 3D flash memory cells which discourage cross-cell electrical tunneling |
US10727080B2 (en) | 2017-07-07 | 2020-07-28 | Applied Materials, Inc. | Tantalum-containing material removal |
US10541184B2 (en) | 2017-07-11 | 2020-01-21 | Applied Materials, Inc. | Optical emission spectroscopic techniques for monitoring etching |
US10354889B2 (en) | 2017-07-17 | 2019-07-16 | Applied Materials, Inc. | Non-halogen etching of silicon-containing materials |
US11837515B2 (en) * | 2017-07-31 | 2023-12-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
US20210249318A1 (en) * | 2017-07-31 | 2021-08-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor Device and Method |
US10043674B1 (en) | 2017-08-04 | 2018-08-07 | Applied Materials, Inc. | Germanium etching systems and methods |
US10593553B2 (en) | 2017-08-04 | 2020-03-17 | Applied Materials, Inc. | Germanium etching systems and methods |
US10170336B1 (en) | 2017-08-04 | 2019-01-01 | Applied Materials, Inc. | Methods for anisotropic control of selective silicon removal |
US10297458B2 (en) | 2017-08-07 | 2019-05-21 | Applied Materials, Inc. | Process window widening using coated parts in plasma etch processes |
US11101136B2 (en) | 2017-08-07 | 2021-08-24 | Applied Materials, Inc. | Process window widening using coated parts in plasma etch processes |
US10128086B1 (en) | 2017-10-24 | 2018-11-13 | Applied Materials, Inc. | Silicon pretreatment for nitride removal |
US10283324B1 (en) | 2017-10-24 | 2019-05-07 | Applied Materials, Inc. | Oxygen treatment for nitride etching |
US10256112B1 (en) | 2017-12-08 | 2019-04-09 | Applied Materials, Inc. | Selective tungsten removal |
US12148597B2 (en) | 2017-12-19 | 2024-11-19 | Applied Materials, Inc. | Multi-zone gas distribution systems and methods |
US10903054B2 (en) | 2017-12-19 | 2021-01-26 | Applied Materials, Inc. | Multi-zone gas distribution systems and methods |
US11328909B2 (en) | 2017-12-22 | 2022-05-10 | Applied Materials, Inc. | Chamber conditioning and removal processes |
US10861676B2 (en) | 2018-01-08 | 2020-12-08 | Applied Materials, Inc. | Metal recess for semiconductor structures |
US10854426B2 (en) | 2018-01-08 | 2020-12-01 | Applied Materials, Inc. | Metal recess for semiconductor structures |
US10964512B2 (en) | 2018-02-15 | 2021-03-30 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus and methods |
US10699921B2 (en) | 2018-02-15 | 2020-06-30 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus |
US10679870B2 (en) | 2018-02-15 | 2020-06-09 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus |
US10615047B2 (en) | 2018-02-28 | 2020-04-07 | Applied Materials, Inc. | Systems and methods to form airgaps |
US10593560B2 (en) | 2018-03-01 | 2020-03-17 | Applied Materials, Inc. | Magnetic induction plasma source for semiconductor processes and equipment |
US10319600B1 (en) | 2018-03-12 | 2019-06-11 | Applied Materials, Inc. | Thermal silicon etch |
US11004689B2 (en) | 2018-03-12 | 2021-05-11 | Applied Materials, Inc. | Thermal silicon etch |
US10497573B2 (en) | 2018-03-13 | 2019-12-03 | Applied Materials, Inc. | Selective atomic layer etching of semiconductor materials |
US10573527B2 (en) | 2018-04-06 | 2020-02-25 | Applied Materials, Inc. | Gas-phase selective etching systems and methods |
US10490406B2 (en) | 2018-04-10 | 2019-11-26 | Appled Materials, Inc. | Systems and methods for material breakthrough |
US10699879B2 (en) | 2018-04-17 | 2020-06-30 | Applied Materials, Inc. | Two piece electrode assembly with gap for plasma control |
US10886137B2 (en) | 2018-04-30 | 2021-01-05 | Applied Materials, Inc. | Selective nitride removal |
US10755941B2 (en) | 2018-07-06 | 2020-08-25 | Applied Materials, Inc. | Self-limiting selective etching systems and methods |
US10872778B2 (en) | 2018-07-06 | 2020-12-22 | Applied Materials, Inc. | Systems and methods utilizing solid-phase etchants |
US10672642B2 (en) | 2018-07-24 | 2020-06-02 | Applied Materials, Inc. | Systems and methods for pedestal configuration |
US11049755B2 (en) | 2018-09-14 | 2021-06-29 | Applied Materials, Inc. | Semiconductor substrate supports with embedded RF shield |
US10892198B2 (en) | 2018-09-14 | 2021-01-12 | Applied Materials, Inc. | Systems and methods for improved performance in semiconductor processing |
US11062887B2 (en) | 2018-09-17 | 2021-07-13 | Applied Materials, Inc. | High temperature RF heater pedestals |
US11417534B2 (en) | 2018-09-21 | 2022-08-16 | Applied Materials, Inc. | Selective material removal |
US11682560B2 (en) | 2018-10-11 | 2023-06-20 | Applied Materials, Inc. | Systems and methods for hafnium-containing film removal |
US11121002B2 (en) | 2018-10-24 | 2021-09-14 | Applied Materials, Inc. | Systems and methods for etching metals and metal derivatives |
US11437242B2 (en) | 2018-11-27 | 2022-09-06 | Applied Materials, Inc. | Selective removal of silicon-containing materials |
US11721527B2 (en) | 2019-01-07 | 2023-08-08 | Applied Materials, Inc. | Processing chamber mixing systems |
US10920319B2 (en) | 2019-01-11 | 2021-02-16 | Applied Materials, Inc. | Ceramic showerheads with conductive electrodes |
Also Published As
Publication number | Publication date |
---|---|
US6713873B1 (en) | 2004-03-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6713873B1 (en) | Adhesion between dielectric materials | |
US6627539B1 (en) | Method of forming dual-damascene interconnect structures employing low-k dielectric materials | |
US6245663B1 (en) | IC interconnect structures and methods for making same | |
JP4006376B2 (en) | Interconnect structure manufacturing method and structure | |
EP1438744B1 (en) | Method of forming a raised contact for a substrate | |
US7439174B2 (en) | Multilayer hardmask scheme for damage-free dual damascene processing of SiCOH dielectrics | |
US8119519B2 (en) | Semiconductor device manufacturing method | |
US7365026B2 (en) | CxHy sacrificial layer for cu/low-k interconnects | |
US6717265B1 (en) | Treatment of low-k dielectric material for CMP | |
US7022602B2 (en) | Nitrogen-enriched low-k barrier layer for a copper metallization layer | |
US6562711B1 (en) | Method of reducing capacitance of interconnect | |
US7145245B2 (en) | Low-k dielectric film with good mechanical strength that varies in local porosity depending on location on substrate—therein | |
US8674484B2 (en) | Dielectric separator layer | |
US7030044B2 (en) | Method of forming a cap layer having anti-reflective characteristics on top of a low-k dielectric | |
CN101241857A (en) | Method of forming dielectric structure and semiconductor structure | |
US6713874B1 (en) | Semiconductor devices with dual nature capping/arc layers on organic-doped silica glass inter-layer dielectrics | |
US7176141B2 (en) | Plasma treatment to improve barrier layer performance over porous low-K insulating dielectrics | |
US6576545B1 (en) | Semiconductor devices with dual nature capping/ARC layers on fluorine doped silica glass inter-layer dielectrics and method of forming capping/ARC layers | |
US7129164B2 (en) | Method for forming a multi-layer low-K dual damascene | |
TW541651B (en) | Copper interconnect damascene fabrication process of semiconductor device | |
WO2004061949A1 (en) | Method of forming a cap layer having anti-reflective characteristics on top of a low-k dielectric | |
JP2005340604A (en) | Process for fabricating semiconductor device | |
Jeng et al. | C x H y sacrificial layer for cu/low-k interconnects |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |