US20040046609A1 - Active current bias network for compensating hot-carrier injection induced bias drift - Google Patents
Active current bias network for compensating hot-carrier injection induced bias drift Download PDFInfo
- Publication number
- US20040046609A1 US20040046609A1 US10/241,081 US24108102A US2004046609A1 US 20040046609 A1 US20040046609 A1 US 20040046609A1 US 24108102 A US24108102 A US 24108102A US 2004046609 A1 US2004046609 A1 US 2004046609A1
- Authority
- US
- United States
- Prior art keywords
- current
- transistor
- bias
- network
- coupled
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/30—Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters
- H03F1/301—Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters in MOSFET amplifiers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/453—Controlling being realised by adding a replica circuit or by using one among multiple identical circuits as a replica circuit
Definitions
- the present invention relates to techniques for biasing amplification transistors, and in particular, techniques designed to adjust the bias current to compensate for induced bias drift caused by temperature and hot-carrier injection.
- amplification transistors In amplification circuits, it is highly desirable for amplification transistors to have a stable bias current in order to maintain a particular level of performance. Deviations from a particular bias current level degrades the overall performance of the amplification transistor. In particular, deviation from the original quiescent current point degrades the gain performance of the amplification circuit. Bias current drift also increases the signal distortion and degrades the linear performance of the transistor. In applications such as cellular base stations that utilize the amplification circuit, any significant performance degradation in the amplification transistors inhibits the ability of the base station to function.
- HCI induced bias drift is a phenomenon that degrades the performance of Metal-Oxide Semiconductor (MOS) transistors and Laterally Diffused MOS transistors (LDMOS) in particular.
- MOS Metal-Oxide Semiconductor
- LDMOS Laterally Diffused MOS transistors
- hot carriers refers to carriers that are highly energetic. When an electric field is applied across the source and drain of the MOS device, carriers become accelerated and undergo drift. Typically, most of these electrons will experience one or more scattering events when undergoing transport in the channel between the source and drain. However, as MOS devices are reduced in scale and the distance between the source and drain is decreased, more and more carriers travel from the source to the drain while experiencing fewer and fewer scattering events.
- HCI Hot Carrier Injection
- an active bias network which is a closed loop control system.
- the active bias network regulates the flow of bias current in particular transistor, referred to as the “targeted” transistor, by simulating the behavior of the targeted transistor with an external circuit.
- the external circuit simulates the behavior of the targeted transistor with a reference transistor that is a scaled replica of the targeted transistor.
- the current variations in the reference transistor which are proportional to the current variations in the targeted transistor, are detected by a current sensing circuit.
- the active bias network detects a bias change in the reference transistor, which is indicative of the bias change in the targeted transistor, the circuit provides a corrective feedback to both the targeted and reference transistors to restore them both to providing the desired level of bias current.
- bias current changes in the reference transistor There are two basic techniques employed to sense bias current changes in the reference transistor. Bias variations are detected through sensing either voltage or current changes in the reference transistor. With either technique, a primary concern is creating a bias current sensor that does not prevent the reference transistor from accurately simulating the targeted transistor. For the reference transistor to accurately simulate the operation of the targeted transistor, it is necessary for the reference transistor have the same design ratio and the same voltage loading as the targeted transistor.
- the HCI effect in MOS transistors is related to several factors including gate oxide degradation, process induced damage, and a high electric field concentration in the channel between the source and drain in the MOS device.
- the reference transistor has a different voltage loading than the targeted transistor, the reference transistor will have a different amount of electric field concentration in the channel and a different level of HCI and react differently to temperature and power supply fluctuations. Consequently, the reference transistor will not accurately replicate the function of the targeted transistor, thereby preventing the active bias network from properly stabilizing the targeted transistor at a specified current level.
- the headroom effect refers to the voltage loading across the sensing device that is connected to the reference transistor. Both the reference transistor and the targeted transistor are connected to the same power supply. If there is zero voltage drop across the current sensing device, then the voltage drop across the reference transistor is identical to the voltage drop across the targeted transistor. As a result, the reference transistor precisely simulates the operation of the targeted transistor. However, when the current sensing device begins to consume voltage and reduce the loading across the reference transistor, the performance of the reference transistor begins to deviate from the targeted transistor. When the current sensor takes a portion of the loading that would preferably fall across the reference transistor, the current sensor begins to occupy “headroom.” The performance of the active bias network is maximized when the headroom effect is minimized.
- the active bias method disclosed in the U.S. Pat. No. 6,046,642 issued to Brayton et al. utilizes a resistor to sense the level of current flowing through the monitored reference transistor. Voltage changes across this sensing resistor indicate bias current changes occurring in the reference and targeted transistors.
- the active bias system in the 6,042,642 patent uses this sensed information to provide feedback to the monitored transistor and restore the bias current to its desired level.
- the use of a sense resistor to monitor the level of current flowing from the reference transistor has numerous implications for the effectiveness for the active bias network.
- the use of a sense resistor directly impacts the loading on the reference transistor. It is desirable to use a large sense resistor to detect the current flowing in the reference transistor because of the relatively small amount of circuitry needed to monitor the level of current.
- the use of a large sense resistor to detect the bias current from the reference transistor produces a large voltage drop across the sense resistor. The size of this voltage drop is as large as two Volts. Consequently, the use of a large sense resistor makes the loading across the reference transistor different from the targeted transistor.
- the presence of the sensing resistor with a loading of two volts greatly disturbs the ability of the reference transistor to replicate the functions of the targeted transistor.
- the reference transistor does not precisely emulate the current variations in the targeted transistor due to temperature, power fluctuations, and HCI.
- a small resistor has a small voltage drop that enables the reference transistor to closely emulate the targeted transistor.
- a small sense resistor has the disadvantage of requiring a large circuit to detect the small voltage drop across the small sense resistor. This large circuit consumes a large amount of chip space and requires a significant amount of design time to properly implement.
- a current mirror in its most basic form consists of a transistor pair that produces a controlled current flowing in a transistor that is a multiple of a reference current flowing in the other transistor.
- the two transistors in the current mirror will carry the same level of current if they share the same dimensions and the same gate/drain bias voltages.
- the current mirrors used in active bias networks known to the art have the transistor pair of the current mirror operating in the saturation region. In order to place the transistor pair into the saturation region, it is necessary to place a bias of V DS across the drain/source terminals of the transistors. Typically V DS is on the order of 2 volts.
- the reference transistor As noted earlier, for the reference transistor to duplicate any HCI induced bias drift in the targeted transistor, it is necessary to keep similar drain/source bias voltages across the two transistors. However, with the transistor pair requiring a bias voltage of approximately 2 volts, at least 2 volts or more of voltage headroom is needed to bias the reference transistor. For a fixed voltage supply, the headroom occupied by the current mirror causes a 2 volt or more source/drain bias difference between the reference transistor and the targeted transistor. Since the current mirror alters the bias across the reference transistor, the electric field in the channel of the reference transistor is different from the targeted transistor. As a result, the reference transistor has a different level of HCI than the targeted transistor preventing the reference transistor from accurately simulating the targeted transistor.
- the present invention is for an active current bias network that compensates for Hot-Carrier Injection (HCI) induced bias drift, a common phenomenon existing in Metal-Oxide Semiconductor (MOS) transistors and especially in Laterally Diffused MOS (LDMOS) transistors.
- the active bias network of the present invention first senses the bias current flowing in the targeted transistor and then compares the bias current in the targeted transistor with a stable reference current. The difference between the bias current in the targeted transistor and the reference current is then utilized to adjust the bias of the targeted transistor via a current mirror feedback circuit.
- the bias current of the targeted transistor then is stable independent of any HCI induced bias changes and changes due to other adverse causes.
- the sensing MOS transistor used for monitoring bias current is operated in the triode region and has minimum effect on the performance of the targeted transistor.
- the present invention is also applicable to bias devices manufactured by other technologies like Bipolar Junction Transistors (BJT), Hetero-Junction Bipolar Transistors (HBT), Metal Semiconductor Field Effect Transistors (MESFET) and High Electron Mobility Transistors (HEMT).
- BJT Bipolar Junction Transistors
- HBT Hetero-Junction Bipolar Transistors
- MESFET Metal Semiconductor Field Effect Transistors
- HEMT High Electron Mobility Transistors
- the present invention can be implemented in monolithic circuitry on the microchip or in discrete circuitry external of the microchip.
- FIG. 1 illustrates a preferred embodiment of the present invention.
- FIG. 2 illustrates a graph of the drain current i D versus the drain-to-source voltage v DS for an NMOS transistor operated with v GS >V t .
- FIG. 1 illustrates a preferred embodiment of the present invention.
- the present invention is an active current bias network 2 that stabilizes the bias current in a targeted transistor 4 at a constant value.
- Active bias network 2 includes a reference transistor 6 , a current sensor 8 , a reference current source 10 , and a feedback control 12 . Together, these components of active bias network 2 function to stabilize the level of the bias current in targeted transistor 4 at a constant level.
- Active current bias network 2 senses the bias current flowing in targeted transistor 4 through current sensor 8 , compares the bias current in targeted transistor 4 with the stable reference current from current source 10 , and the difference in current found in the comparison is fed back via feedback control 12 to adjust the bias of targeted transistor 4 .
- HCI Hot Carrier Injection
- Active bias current network 2 compensates for the variations in the bias current caused by HCI and other effects. Active bias current network 2 compensates for these variations through comparing the bias current in the targeted device to a reference current source 10 . Based upon this comparison, active bias current network 2 provides corrective feedback to targeted transistor 4 through feedback control 12 .
- Active bias current network 2 regulates the bias current in targeted transistor 4 through simulating the operation of targeted transistor 4 with reference transistor 6 .
- Reference transistor 6 is a scaled replica of targeted transistor 4 .
- Targeted transistor 4 is relatively large when compared to reference transistor 6 .
- reference transistor 6 is a 300 ⁇ m device and targeted transistor 4 is a 10 or 100 mm device. The reason for this size difference is that targeted transistor 4 handles actual power loads while reference transistor 6 is merely used to simulate targeted transistor 4 .
- Reference transistor 6 simulates that bias current drift in targeted transistor 4 . Since, reference transistor 6 is located close to targeted transistor 4 , reference transistor 6 shows similar characteristics with bias current drift with targeted transistor 4 in terms of HCI, temperature variations, and power supply variations. In order for reference transistor 6 to duplicate any HCI induced bias drift in targeted transistor 4 , the difference between the source/drain voltages of reference transistor 6 and targeted transistor 4 is minimized.
- the amount of HCI in transistors 4 and 6 is based upon the level of the electric field in the device.
- MOS transistors are used. When transistor 4 and 6 have similar source/drain voltages placed across them, they will have similar electric fields in the MOS channel, and exhibit similar levels of HCI.
- Active bias current network 2 uses current sensor 8 to monitor the bias current in reference transistor 6 , which is proportional to the bias current in targeted transistor 4 .
- Current sensor 8 includes two current mirrors, 14 and 16 .
- a current mirror in its most basic form consists of a transistor pair that produces a controlled current flowing in a transistor that is a multiple of a reference current flowing in the other transistor. Since the input current is reflected in the output, this circuit, transistors 18 and 20 , is referred to as a current mirror.
- the two transistors in the current mirror will carry the same level of current if they share the same dimensions and the same gate/drain bias voltages.
- the impedance of current mirror 14 is reduced through operating transistor 18 and 20 in the triode region. Again, instead of operating the transistors 18 and 20 of current mirror 14 in the saturation region, transistors 18 and 20 are forced into the triode region. When transistors 18 and 20 are operated in the triode region, the voltage drop across transistor 18 is reduced to 0.5 volts approximately. With having this 0.5 volts of headroom occupied by transistor 18 , the difference between the electric field in the channels of reference transistor 6 and targeted transistor 4 is merely 2 percent. Consequently, active bias current network 2 is able to accurately simulate and compensate for bias current variations in targeted transistor 4 produced by HCI.
- transistor 18 In contrast, if transistor 18 was to be operated in the saturation region, transistor 18 would have a voltage drop of 2 to 3 volts. With this 2 to 3 volts of headroom occupied by transistor 18 hypothetically operating in the saturation mode, the difference between the electric field in the channels of reference transistor 6 and targeted transistor 4 is 10 percent. Therefore, operating transistor 18 in the triode region, as taught by the present invention, represents an improvement over operating transistor 18 in the saturation region. Operating transistor 18 in the triode region drops the headroom occupied by transistor 18 from the 2-3 volts used in the saturation region into the sub-volt range, 0.3 ⁇ 0.5 volts.
- FIG. 2 illustrates a graph of an NMOS transistor operated with v GS >V t .
- MOSFET Metal Oxide Semiconductor Field Effect Transistor
- v GS is held constant at a value greater than V T .
- v DS is the voltage drop across the length of the channel. That is, traveling along the channel from the source to the drain, the voltage (measured relative to the source) increases from 0 to v DS .
- the voltage between the gate and points along the channel decreases from v GS at the source end to v GS -v DS at the drain end. Since the channel depth depends on this voltage, the channel is no longer of uniform depth; rather, the channel will take the tapered form, being deepest at the source end and shallowest a the drain end.
- v DS v GS -V t .
- the drain current thus saturates at this value, and the MOSFET is said to have entered the saturation region of operation.
- the voltage v DS at which saturation occurs is denoted v DSsat ,
- v GS ⁇ V t For every value of v GS ⁇ V t , there is a corresponding value of v DSsat .
- the device operates in the saturation region if v DS ⁇ v DSsat .
- the region of the i D -v DS characteristic obtained for v DS ⁇ v DSsat is called the triode region, a carryover from the days of vacuum-tube devices whose operation of the FET resembles.
- the triode region is illustrated in FIG. 2 as the portion of the the i D -v DS characteristic obtained for v DS ⁇ v DSsat .
- the gate terminals of transistors 18 and 20 are given a constant voltage bias.
- the operational amplifier 22 and transistor 24 referred to biasing transistor 24 , combine to ensure that transistors 18 and 20 have the same voltage drop across the drain/source terminal. Since transistors 18 and 20 share the same bias voltages and same geometry dimensions, the current from transistor 20 , current IM 3 mirrors changes in current IM 2 . Current IM 2 is therefore equivalent to the bias current of reference transistor 6 , which is proportional to the bias current of targeted transistor 4 .
- the bias current of reference transistor 6 is compared to the current from reference current source 10 .
- Reference current source 10 provides a constant current source independent of temperature, power supply fluctuations, and HCI.
- the bias current of reference transistor 6 is compared to the current from reference current source 10 using current mirror 16 .
- the transistor pair 26 of current mirror 16 is operated in the saturation region.
- Feedback control 12 is a MOS transistor. Feedback control 12 forms a current mirror when combined with reference transistor 6 and target transistor 4 . Feedback control 12 adjusts the bias across reference transistor 6 and targeted transistor 4 based upon the comparison of the bias current of reference transistor 6 to the reference current from reference current source 10 .
- IM 3 is equivalent to IM 2 .
- Current mirror 16 provides that IM 4 is equivalent to IM 3 .
- the reference current, Iref is equivalent to the combination of IM 5 and IM 4 .
- IM 2 increases. Consequently, IM 3 and IM 4 also increase. Since Iref is a constant, a increasing IM 4 results in a decreasing IM 5 . This decreased current IM 5 is fed back to reference transistor 6 and targeted transistor 4 through feedback control 12 . This fed back current provides corrective compensation to adjust the bias of reference transistor 6 and targeted transistor 4 to restore them to a stable constant bias current level. As a result, the bias current of targeted transistor 4 is maintained at a desired constant level.
- MOS transistors are MOS transistors.
- Devices 18 , 20 and 24 are PMOS.
- Devices 4 , 6 , 12 and 26 are NMOS. It is desirable that the MOS transistors 4 and 6 are LDMOS transistors due to their superior Radio Frequency (RF) capabilities.
- LDMOS devices are DMOS devices that have a lateral configuration.
- DMOS devices are “double diffused” MOS (metal oxide semiconductor) transistor devices.
- a DMOS device is characterized by a source region and a backgate region, which are diffused at the same time. The transistor channel is formed by the difference in the two diffusions, rather than by separate implantation.
- DMOS devices have the advantage of decreasing the length of the channel, thereby providing low-power dissipation and high-speed capability.
- RF Power LDMOS devices are used in high power, single and multi-carrier, RF (radio frequency) amplifiers. These devices amplify the RF carrier at the wide area network's wireless interface. The power gain, output power, efficiency, and linearity of the power amplifier is a major contributor to the Base Transceiver Station (BTS) system's cost and performance.
- BTS Base Transceiver Station
- the present invention is also applicable to bias devices manufactured by other technologies like Bipolar Junction Transistors (BJT), Hetero-Junction Bipolar Transistors (HBT), Metal Semiconductor Field Effect Transistors (MESFET) and High Electron Mobility Transistors (HEMT).
- BJT Bipolar Junction Transistors
- HBT Hetero-Junction Bipolar Transistors
- MESFET Metal Semiconductor Field Effect Transistors
- HEMT High Electron Mobility Transistors
- the present invention can be implemented in monolithic circuitry on the microchip or in discrete circuitry external of the microchip.
- the current sensing transistor 18 that is connected with power supply Vdd should have a high enough breakdown voltage to sustain power supply transient responses.
- FIG. 1 depicts current mirror 14 of a preferred embodiment of the present invention having MOS devices 18 and 20 .
- the gate terminals of transistors 18 and 20 are given a constant voltage bias. Instead of operating the transistors 18 and 20 of current mirror 14 in the saturation region, transistors 18 and 20 are forced into the triode region. When transistors 18 and 20 are operated in the triode region, the voltage drop across transistor 18 is reduced to 0.5 volts approximately. Since transistor 18 only has a 0.5 volt loading, there is a minimal change in the loading across reference transistor 6 when compared to target transistor 6 .
- the operational amplifier 22 and transistor 24 combine to ensure that transistors 18 and 20 have the same voltage drop across the drain/source terminal. More precisely, operational amplifier 22 and transistor 24 are used to control IM 3 so that it is equivalent to IM 2 .
- the implementation of the present invention allows device engineering to provide better RF performance of LDMOS devices free of HCI complications.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
Abstract
Description
- The present invention relates to techniques for biasing amplification transistors, and in particular, techniques designed to adjust the bias current to compensate for induced bias drift caused by temperature and hot-carrier injection.
- In amplification circuits, it is highly desirable for amplification transistors to have a stable bias current in order to maintain a particular level of performance. Deviations from a particular bias current level degrades the overall performance of the amplification transistor. In particular, deviation from the original quiescent current point degrades the gain performance of the amplification circuit. Bias current drift also increases the signal distortion and degrades the linear performance of the transistor. In applications such as cellular base stations that utilize the amplification circuit, any significant performance degradation in the amplification transistors inhibits the ability of the base station to function.
- There are a number of phenomena that will cause the bias current in the amplification transistor to drift. Variations in temperature will cause short term drift in the bias current. In addition, variations in the power supply will cause short term drift. Long term drift in the bias current is caused by Hot Carrier Injection (HCI).
- HCI induced bias drift is a phenomenon that degrades the performance of Metal-Oxide Semiconductor (MOS) transistors and Laterally Diffused MOS transistors (LDMOS) in particular. The term hot carriers refers to carriers that are highly energetic. When an electric field is applied across the source and drain of the MOS device, carriers become accelerated and undergo drift. Typically, most of these electrons will experience one or more scattering events when undergoing transport in the channel between the source and drain. However, as MOS devices are reduced in scale and the distance between the source and drain is decreased, more and more carriers travel from the source to the drain while experiencing fewer and fewer scattering events. These carriers that fail to encounter as many scattering events then become highly energetic and cause Hot Carrier Injection (HCI) in the source and drain. The HCI effect causes the bias current to drift away from a desired quiescent point. This drift of the quiescent current is highly undesirable. Under the HCI effect, the level of bias current can drift to either a higher level or a lower level of current. In addition, the HCI effect causes the bias current to drift away from its initial setting up to 20 percent at a constant power supply condition.
- For a reliable operation of the base stations, all devices used in the station should sustain a satisfactory performance for at least twenty years. To provide this twenty year period of satisfactory performance, solutions have evolved to keep the quiescent point of the amplification transistor stable independent of temperature, power supply variations, and HCI. One of these techniques is to use an active bias network, which is a closed loop control system. The active bias network regulates the flow of bias current in particular transistor, referred to as the “targeted” transistor, by simulating the behavior of the targeted transistor with an external circuit. The external circuit simulates the behavior of the targeted transistor with a reference transistor that is a scaled replica of the targeted transistor. Through making the reference transistor a scaled replica of the targeted transistor, it is possible to replicate the variations in the bias current in the targeted transistor caused by HCI, temperature fluctuations, and power supply variations in the reference transistor.
- The current variations in the reference transistor, which are proportional to the current variations in the targeted transistor, are detected by a current sensing circuit. When the active bias network detects a bias change in the reference transistor, which is indicative of the bias change in the targeted transistor, the circuit provides a corrective feedback to both the targeted and reference transistors to restore them both to providing the desired level of bias current.
- There are two basic techniques employed to sense bias current changes in the reference transistor. Bias variations are detected through sensing either voltage or current changes in the reference transistor. With either technique, a primary concern is creating a bias current sensor that does not prevent the reference transistor from accurately simulating the targeted transistor. For the reference transistor to accurately simulate the operation of the targeted transistor, it is necessary for the reference transistor have the same design ratio and the same voltage loading as the targeted transistor. The HCI effect in MOS transistors is related to several factors including gate oxide degradation, process induced damage, and a high electric field concentration in the channel between the source and drain in the MOS device. If the reference transistor has a different voltage loading than the targeted transistor, the reference transistor will have a different amount of electric field concentration in the channel and a different level of HCI and react differently to temperature and power supply fluctuations. Consequently, the reference transistor will not accurately replicate the function of the targeted transistor, thereby preventing the active bias network from properly stabilizing the targeted transistor at a specified current level.
- Designing a reference transistor with a design ratio identical to the targeted transistor is a straight forward matter. However, designing a bias current sensor that minimizes the “headroom effect” is a more complex problem. The headroom effect refers to the voltage loading across the sensing device that is connected to the reference transistor. Both the reference transistor and the targeted transistor are connected to the same power supply. If there is zero voltage drop across the current sensing device, then the voltage drop across the reference transistor is identical to the voltage drop across the targeted transistor. As a result, the reference transistor precisely simulates the operation of the targeted transistor. However, when the current sensing device begins to consume voltage and reduce the loading across the reference transistor, the performance of the reference transistor begins to deviate from the targeted transistor. When the current sensor takes a portion of the loading that would preferably fall across the reference transistor, the current sensor begins to occupy “headroom.” The performance of the active bias network is maximized when the headroom effect is minimized.
- The active bias method disclosed in the U.S. Pat. No. 6,046,642 issued to Brayton et al. utilizes a resistor to sense the level of current flowing through the monitored reference transistor. Voltage changes across this sensing resistor indicate bias current changes occurring in the reference and targeted transistors. The active bias system in the 6,042,642 patent uses this sensed information to provide feedback to the monitored transistor and restore the bias current to its desired level.
- The use of a sense resistor to monitor the level of current flowing from the reference transistor has numerous implications for the effectiveness for the active bias network. The use of a sense resistor directly impacts the loading on the reference transistor. It is desirable to use a large sense resistor to detect the current flowing in the reference transistor because of the relatively small amount of circuitry needed to monitor the level of current. However, the use of a large sense resistor to detect the bias current from the reference transistor produces a large voltage drop across the sense resistor. The size of this voltage drop is as large as two Volts. Consequently, the use of a large sense resistor makes the loading across the reference transistor different from the targeted transistor. When a transistor may only have a turn on voltage of two volts, the presence of the sensing resistor with a loading of two volts greatly disturbs the ability of the reference transistor to replicate the functions of the targeted transistor. As a result, the reference transistor does not precisely emulate the current variations in the targeted transistor due to temperature, power fluctuations, and HCI.
- One solution to this loading problem is to use a small resistor as a current sensor. A small resistor has a small voltage drop that enables the reference transistor to closely emulate the targeted transistor. However, a small sense resistor has the disadvantage of requiring a large circuit to detect the small voltage drop across the small sense resistor. This large circuit consumes a large amount of chip space and requires a significant amount of design time to properly implement.
- It is also possible to implement an active bias network utilizing current mirrors to sense and control bias current in the reference and targeted transistors. A current mirror in its most basic form consists of a transistor pair that produces a controlled current flowing in a transistor that is a multiple of a reference current flowing in the other transistor. The two transistors in the current mirror will carry the same level of current if they share the same dimensions and the same gate/drain bias voltages.
- The current mirrors used in active bias networks known to the art have the transistor pair of the current mirror operating in the saturation region. In order to place the transistor pair into the saturation region, it is necessary to place a bias of VDS across the drain/source terminals of the transistors. Typically VDS is on the order of 2 volts.
- As noted earlier, for the reference transistor to duplicate any HCI induced bias drift in the targeted transistor, it is necessary to keep similar drain/source bias voltages across the two transistors. However, with the transistor pair requiring a bias voltage of approximately 2 volts, at least 2 volts or more of voltage headroom is needed to bias the reference transistor. For a fixed voltage supply, the headroom occupied by the current mirror causes a 2 volt or more source/drain bias difference between the reference transistor and the targeted transistor. Since the current mirror alters the bias across the reference transistor, the electric field in the channel of the reference transistor is different from the targeted transistor. As a result, the reference transistor has a different level of HCI than the targeted transistor preventing the reference transistor from accurately simulating the targeted transistor.
- The cause for this inability of the reference transistor to accurately simulate the targeted transistor is the headroom occupied by the current mirror. Consequently, there is a need to develop a new active bias network that can monitor and correct bias current changes in a targeted transistor more accurately while minimizing the headroom effect and minimizing the amount of circuitry used.
- The present invention is for an active current bias network that compensates for Hot-Carrier Injection (HCI) induced bias drift, a common phenomenon existing in Metal-Oxide Semiconductor (MOS) transistors and especially in Laterally Diffused MOS (LDMOS) transistors. The active bias network of the present invention first senses the bias current flowing in the targeted transistor and then compares the bias current in the targeted transistor with a stable reference current. The difference between the bias current in the targeted transistor and the reference current is then utilized to adjust the bias of the targeted transistor via a current mirror feedback circuit.
- The bias current of the targeted transistor then is stable independent of any HCI induced bias changes and changes due to other adverse causes. The sensing MOS transistor used for monitoring bias current is operated in the triode region and has minimum effect on the performance of the targeted transistor.
- The present invention is also applicable to bias devices manufactured by other technologies like Bipolar Junction Transistors (BJT), Hetero-Junction Bipolar Transistors (HBT), Metal Semiconductor Field Effect Transistors (MESFET) and High Electron Mobility Transistors (HEMT). In addition, the present invention can be implemented in monolithic circuitry on the microchip or in discrete circuitry external of the microchip.
- FIG. 1 illustrates a preferred embodiment of the present invention.
- FIG. 2 illustrates a graph of the drain current iD versus the drain-to-source voltage vDS for an NMOS transistor operated with vGS>Vt.
- FIG. 1 illustrates a preferred embodiment of the present invention. The present invention is an active
current bias network 2 that stabilizes the bias current in a targetedtransistor 4 at a constant value.Active bias network 2 includes areference transistor 6, acurrent sensor 8, a referencecurrent source 10, and afeedback control 12. Together, these components ofactive bias network 2 function to stabilize the level of the bias current in targetedtransistor 4 at a constant level. Activecurrent bias network 2 senses the bias current flowing in targetedtransistor 4 throughcurrent sensor 8, compares the bias current in targetedtransistor 4 with the stable reference current fromcurrent source 10, and the difference in current found in the comparison is fed back viafeedback control 12 to adjust the bias of targetedtransistor 4. - There are a number of phenomena that will cause the bias current in targeted
transistor 4 to deviate from a constant level. Temperature fluctuations will induce short term variations in the bias current in targetedtransistor 4. Variations in the amount of power supplied to targetedtransistor 4 will also induce variations in the bias current in targetedtransistor 4. A phenomena that will cause long term variation in the bias current of targetedtransistor 4 is Hot Carrier Injection (HCI). Over the long term, HCI will cause the bias current in targetedtransistor 4 to monotonically stray from the desired stable constant value. HCI can cause the bias current in targetedtransistor 4 to either increase or decrease monotonically. In addition, the HCI effect causes the bias current to drift away from its initial setting up to 20 percent at a constant power supply condition. In addition, there are also other phenomena that cause variations in the bias current of targetedtransistor 4. - Active bias
current network 2 compensates for the variations in the bias current caused by HCI and other effects. Active biascurrent network 2 compensates for these variations through comparing the bias current in the targeted device to a referencecurrent source 10. Based upon this comparison, active biascurrent network 2 provides corrective feedback to targetedtransistor 4 throughfeedback control 12. - Active bias
current network 2 regulates the bias current in targetedtransistor 4 through simulating the operation of targetedtransistor 4 withreference transistor 6.Reference transistor 6 is a scaled replica of targetedtransistor 4.Targeted transistor 4 is relatively large when compared toreference transistor 6. In a preferred embodiment,reference transistor 6 is a 300 μm device and targetedtransistor 4 is a 10 or 100 mm device. The reason for this size difference is that targetedtransistor 4 handles actual power loads whilereference transistor 6 is merely used to simulate targetedtransistor 4. -
Reference transistor 6 simulates that bias current drift in targetedtransistor 4. Since,reference transistor 6 is located close to targetedtransistor 4,reference transistor 6 shows similar characteristics with bias current drift with targetedtransistor 4 in terms of HCI, temperature variations, and power supply variations. In order forreference transistor 6 to duplicate any HCI induced bias drift in targetedtransistor 4, the difference between the source/drain voltages ofreference transistor 6 and targetedtransistor 4 is minimized. - The amount of HCI in
transistors transistor - Active bias
current network 2 usescurrent sensor 8 to monitor the bias current inreference transistor 6, which is proportional to the bias current in targetedtransistor 4.Current sensor 8 includes two current mirrors, 14 and 16. A current mirror in its most basic form consists of a transistor pair that produces a controlled current flowing in a transistor that is a multiple of a reference current flowing in the other transistor. Since the input current is reflected in the output, this circuit,transistors - In order for
reference transistor 6 to have a similar source/drain bias to targetedtransistor 6, the impedance ofcurrent mirror 14 is reduced throughoperating transistor transistors current mirror 14 in the saturation region,transistors transistors transistor 18 is reduced to 0.5 volts approximately. With having this 0.5 volts of headroom occupied bytransistor 18, the difference between the electric field in the channels ofreference transistor 6 and targetedtransistor 4 is merely 2 percent. Consequently, active biascurrent network 2 is able to accurately simulate and compensate for bias current variations in targetedtransistor 4 produced by HCI. - In contrast, if
transistor 18 was to be operated in the saturation region,transistor 18 would have a voltage drop of 2 to 3 volts. With this 2 to 3 volts of headroom occupied bytransistor 18 hypothetically operating in the saturation mode, the difference between the electric field in the channels ofreference transistor 6 and targetedtransistor 4 is 10 percent. Therefore, operatingtransistor 18 in the triode region, as taught by the present invention, represents an improvement overoperating transistor 18 in the saturation region.Operating transistor 18 in the triode region drops the headroom occupied bytransistor 18 from the 2-3 volts used in the saturation region into the sub-volt range, 0.3˜0.5 volts. - FIG. 2 illustrates a graph of an NMOS transistor operated with vGS>Vt. In the operation of a MOSFET (Metal Oxide Semiconductor Field Effect Transistor), as depicted in FIG. 2, as vGS is increased above VT for an NMOS device, a drain current conducts for vDS>0. For vDS≦vGS-VT an NMOS device is in the triode mode of operation. In the triode region, the drain current varies with vDS. As vDS is increased with vGS>VT and vDS≧vGS-VT the NMOS device operates in the saturation mode. In the saturation mode, the drain current is nearly independent of the drain source voltage vDS. vGS is the gate source voltage on an MOS device. vDS is the drain source voltage on an MOS device. VT is the threshold voltage.
- Referring again to FIG. 2, consider the situation where vDS is increased. For this purpose, vGS is held constant at a value greater than VT. Note that vDS is the voltage drop across the length of the channel. That is, traveling along the channel from the source to the drain, the voltage (measured relative to the source) increases from 0 to vDS. Thus the voltage between the gate and points along the channel decreases from vGS at the source end to vGS-vDS at the drain end. Since the channel depth depends on this voltage, the channel is no longer of uniform depth; rather, the channel will take the tapered form, being deepest at the source end and shallowest a the drain end. As vDS is increased, the channel becomes more tapered and its resistance increases correspondingly. Thus the iD-vDS curve does not continue as a straight line but bends as depicted in FIG. 2. Eventually, when vDS is increased to the value that reduces the voltage between gate and channel at the drain end to Vt-that is, vGS-vDS=Vtor vDS=vGS-Vt-the channel dept at the drain end decreases to almost zero, and the channel is said to be pinched off. Increasing vDSbeyond this value has little effect (theoretically, no effect) on the channel shape, and the current through the channel remains constant at the value reached for vDS=vGS-Vt. The drain current thus saturates at this value, and the MOSFET is said to have entered the saturation region of operation. The voltage vDS at which saturation occurs is denoted vDSsat,
- v DSsat =v GS-Vt
- For every value of vGS≧Vt, there is a corresponding value of vDSsat. The device operates in the saturation region if vDS≧vDSsat. The region of the iD-vDS characteristic obtained for vDS<vDSsat is called the triode region, a carryover from the days of vacuum-tube devices whose operation of the FET resembles. The triode region is illustrated in FIG. 2 as the portion of the the iD-vDS characteristic obtained for vDS<vDSsat.
- As depicted in FIG. 1, the gate terminals of
transistors operational amplifier 22 andtransistor 24, referred to biasingtransistor 24, combine to ensure thattransistors transistors transistor 20, current IM3 mirrors changes in current IM2. Current IM2 is therefore equivalent to the bias current ofreference transistor 6, which is proportional to the bias current of targetedtransistor 4. - The bias current of
reference transistor 6 is compared to the current from referencecurrent source 10. Referencecurrent source 10 provides a constant current source independent of temperature, power supply fluctuations, and HCI. The bias current ofreference transistor 6 is compared to the current from referencecurrent source 10 usingcurrent mirror 16. Thetransistor pair 26 ofcurrent mirror 16 is operated in the saturation region. -
Feedback control 12 is a MOS transistor.Feedback control 12 forms a current mirror when combined withreference transistor 6 andtarget transistor 4.Feedback control 12 adjusts the bias acrossreference transistor 6 and targetedtransistor 4 based upon the comparison of the bias current ofreference transistor 6 to the reference current from referencecurrent source 10. Referring again to FIG. 1, IM3 is equivalent to IM2.Current mirror 16 provides that IM4 is equivalent to IM3. Again, the reference current, Iref, is equivalent to the combination of IM5 and IM4. - If the bias current of
reference transistor 6 decreases, IM2 also decreases. Consequently, IM3 and IM4 also decrease. Since Iref is a constant, a decreasing IM4 results in an increasing IM5. This increased current IM5 is fed back toreference transistor 6 and targetedtransistor 4 throughfeedback control 12. This fed back current provides corrective compensation to adjust the bias ofreference transistor 6 and targetedtransistor 4 to restore them to a stable constant bias current level. As a result, the bias current of targetedtransistor 4 is maintained at a desired constant level. - If the bias current of
reference transistor 6 increases, IM2 also increases. Consequently, IM3 and IM4 also increase. Since Iref is a constant, a increasing IM4 results in a decreasing IM5. This decreased current IM5 is fed back toreference transistor 6 and targetedtransistor 4 throughfeedback control 12. This fed back current provides corrective compensation to adjust the bias ofreference transistor 6 and targetedtransistor 4 to restore them to a stable constant bias current level. As a result, the bias current of targetedtransistor 4 is maintained at a desired constant level. - In FIG. 1, a preferred embodiment is depicted having MOS transistors.
Devices Devices MOS transistors - The present invention is also applicable to bias devices manufactured by other technologies like Bipolar Junction Transistors (BJT), Hetero-Junction Bipolar Transistors (HBT), Metal Semiconductor Field Effect Transistors (MESFET) and High Electron Mobility Transistors (HEMT). In addition, the present invention can be implemented in monolithic circuitry on the microchip or in discrete circuitry external of the microchip. The
current sensing transistor 18 that is connected with power supply Vdd should have a high enough breakdown voltage to sustain power supply transient responses. - Referring again to FIG. 1, FIG. 1 depicts
current mirror 14 of a preferred embodiment of the present invention havingMOS devices transistors transistors current mirror 14 in the saturation region,transistors transistors transistor 18 is reduced to 0.5 volts approximately. Sincetransistor 18 only has a 0.5 volt loading, there is a minimal change in the loading acrossreference transistor 6 when compared to targettransistor 6. In fact, a 0.5 Volt loading difference between the twotransistors transistors target transistor 4 withreference transistor 6 whentransistors transistor 18 occupies minimal headroom,reference transistor 6 accurately simulates the HCI induced current variation occurring intarget transistor 4. - The
operational amplifier 22 andtransistor 24 combine to ensure thattransistors operational amplifier 22 andtransistor 24 are used to control IM3 so that it is equivalent to IM2. - Since
transistors transistor 20, current IM3 mirrors changes in current IM2. Current IM3 is therefore equivalent to the bias current ofreference transistor 6, which is proportional to the bias current of targetedtransistor 4. - The implementation of the present invention allows device engineering to provide better RF performance of LDMOS devices free of HCI complications. In addition, it is possible to implement active bias
current network 2 on the semiconductor chip so that thenetwork 2 is invisible to the final customer. Alternatively, it is possible to implementnetwork 2 utilizing an circuit external to the microchip. In this manner, it is possible to retrofit existing transistors and systems. - Although the present invention has been described in detail, it will be apparent to those of skill in the art that the invention may be embodied in a variety of specific forms and that various changes, substitutions, and alterations can be made without departing from the spirit and scope of the invention. The described embodiments are only illustrative and not restrictive and the scope of the invention is, therefore, indicated by the following claims.
Claims (19)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/241,081 US6714081B1 (en) | 2002-09-11 | 2002-09-11 | Active current bias network for compensating hot-carrier injection induced bias drift |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/241,081 US6714081B1 (en) | 2002-09-11 | 2002-09-11 | Active current bias network for compensating hot-carrier injection induced bias drift |
Publications (2)
Publication Number | Publication Date |
---|---|
US20040046609A1 true US20040046609A1 (en) | 2004-03-11 |
US6714081B1 US6714081B1 (en) | 2004-03-30 |
Family
ID=31991100
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/241,081 Expired - Lifetime US6714081B1 (en) | 2002-09-11 | 2002-09-11 | Active current bias network for compensating hot-carrier injection induced bias drift |
Country Status (1)
Country | Link |
---|---|
US (1) | US6714081B1 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102006015024B3 (en) * | 2006-03-31 | 2007-09-06 | Infineon Technologies Ag | Driver circuit for initialization of output signal for switch-on and switch-off of electric consumer, has field-effect transistor with gate connection and output for initialization of output signal to electric consumer |
US20100159840A1 (en) * | 2008-12-18 | 2010-06-24 | Plantronics, Inc. | Antenna diversity to improve proximity detection using rssi |
US20110084767A1 (en) * | 2009-10-05 | 2011-04-14 | Fatih Kocer | Active bias control circuit for an amplifier and method of power up sequencing the same |
US20140055110A1 (en) * | 2012-08-24 | 2014-02-27 | Elkana Richter | Method and apparatus for optimizing linear regulator transient performance |
KR101761308B1 (en) | 2010-12-23 | 2017-07-25 | 마벨 월드 트레이드 리미티드 | Accurate bias tracking for process variation and supply modulation |
DE102009047197B4 (en) * | 2008-11-26 | 2020-03-19 | Avago Technologies International Sales Pte. Limited | Apparatus for providing a substantially constant current in response to a voltage variation |
TWI784806B (en) * | 2020-11-27 | 2022-11-21 | 立積電子股份有限公司 | Bias circuit and signal amplification device |
US12184251B2 (en) | 2020-11-27 | 2024-12-31 | Richwave Technology Corp. | Bias circuit and amplifier device |
Families Citing this family (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6867652B1 (en) * | 2003-09-09 | 2005-03-15 | Texas Instruments Incorporated | Fast-response current limiting |
US6831517B1 (en) * | 2002-12-23 | 2004-12-14 | Intersil Americas, Inc. | Bias-management system and method for programmable RF power amplifier |
US20040193988A1 (en) * | 2003-03-26 | 2004-09-30 | James Saloio | Engine speed sensor with fault detection |
US7183794B2 (en) * | 2003-07-01 | 2007-02-27 | Analog Devices, Inc. | Correction for circuit self-heating |
US7119622B2 (en) * | 2003-12-18 | 2006-10-10 | Matsushita Electric Industrial Co., Ltd. | Amplification device with a bias circuit |
ITVA20040006A1 (en) * | 2004-02-11 | 2004-05-11 | St Microelectronics Sa | DIFFERENTIAL OR SINGLE-ENDED AMPLIFIER AND RELATED CONTROL METHOD |
US7053699B2 (en) * | 2004-05-11 | 2006-05-30 | Elantec Semiconductor, Inc. | Current output stages |
KR100648380B1 (en) * | 2005-12-12 | 2006-11-24 | 한국전자통신연구원 | Variable gain amplifier |
US7342456B2 (en) * | 2006-04-19 | 2008-03-11 | Northrop Grumman Corporation | DC-bias network for a distributed amplifier |
JPWO2008023487A1 (en) * | 2006-08-23 | 2010-01-07 | 日本電気株式会社 | Gate bias circuit |
US8093952B2 (en) * | 2006-12-29 | 2012-01-10 | Broadcom Corporation | Method and system for precise current matching in deep sub-micron technology |
US7642854B2 (en) * | 2007-06-06 | 2010-01-05 | Infineon Technologies Ag | Amplifier circuit having an output transistor for driving a complex load |
US20110121888A1 (en) * | 2009-11-23 | 2011-05-26 | Dario Giotta | Leakage current compensation |
CN101895258B (en) * | 2010-06-29 | 2012-10-24 | 日银Imp微电子有限公司 | Circuit for controlling positive amplification coefficients of triode |
US8390491B2 (en) * | 2011-01-14 | 2013-03-05 | Analog Devices, Inc. | Buffer to drive reference voltage |
US9081404B2 (en) * | 2012-04-13 | 2015-07-14 | Infineon Technologies Austria Ag | Voltage regulator having input stage and current mirror |
US8854139B2 (en) * | 2012-05-30 | 2014-10-07 | Nujira Limited | Regulated cascode current mirror scheme for transconductance amplifiers |
US9362870B2 (en) * | 2013-08-01 | 2016-06-07 | Skyworks Solutions, Inc. | Apparatus and methods for biasing power amplifiers |
US10193827B2 (en) | 2013-08-13 | 2019-01-29 | Dean Michael Ancajas | Hot carrier injection tolerant network on chip router architecture |
US20150049758A1 (en) * | 2013-08-13 | 2015-02-19 | Utah State University | Hot carrier injection tolerant network on chip router architecture |
WO2017011461A1 (en) | 2015-07-15 | 2017-01-19 | Knowles Electronics, Llc | Hybrid transducer |
US9595928B2 (en) | 2015-07-29 | 2017-03-14 | Cree, Inc. | Bias circuits and methods for depletion mode semiconductor devices |
US9843292B2 (en) * | 2015-10-14 | 2017-12-12 | Knowles Electronics, Llc | Method and apparatus for maintaining DC bias |
US10616691B2 (en) | 2015-11-12 | 2020-04-07 | Knowles Electronics, Llc | Method and apparatus to increase audio band microphone sensitivity |
FR3059495A1 (en) * | 2016-11-29 | 2018-06-01 | Stmicroelectronics (Grenoble 2) Sas | ATTENUATING DEVICE IN A RADIO FREQUENCY TRANSMISSION STAGE |
US10666200B2 (en) | 2017-04-04 | 2020-05-26 | Skyworks Solutions, Inc. | Apparatus and methods for bias switching of power amplifiers |
EP3930184A1 (en) | 2020-06-26 | 2021-12-29 | NXP USA, Inc. | Amplifier circuit with temperature compensation |
EP3930185A1 (en) | 2020-06-26 | 2021-12-29 | NXP USA, Inc. | Amplifier circuit with an output limiter |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3714601A (en) * | 1971-10-14 | 1973-01-30 | Us Navy | Variable direct current bias control circuit for linear operation of radio frequency power transistors |
US4933645A (en) * | 1986-11-21 | 1990-06-12 | Takafumi Kasai | Amplifier having a constant-current bias circuit |
US5469111A (en) * | 1994-08-24 | 1995-11-21 | National Semiconductor Corporation | Circuit for generating a process variation insensitive reference bias current |
US6043714A (en) * | 1997-11-27 | 2000-03-28 | Mitsubishi Denki Kabushiki Kaisha | Power amplifier incorporating heterojunction and silicon bipolar transistors |
US6046642A (en) * | 1998-09-08 | 2000-04-04 | Motorola, Inc. | Amplifier with active bias compensation and method for adjusting quiescent current |
US6064268A (en) * | 1999-01-28 | 2000-05-16 | Hewlett--Packard Company | Precision emitter follower |
US6134060A (en) * | 1997-06-10 | 2000-10-17 | Stmicroelectronics, Inc. | Current bias, current sense for magneto-resistive preamplifier, preamplifying integrated circuit, and related methods |
US6300837B1 (en) * | 2000-03-28 | 2001-10-09 | Philips Electronics North America Corporation | Dynamic bias boosting circuit for a power amplifier |
-
2002
- 2002-09-11 US US10/241,081 patent/US6714081B1/en not_active Expired - Lifetime
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3714601A (en) * | 1971-10-14 | 1973-01-30 | Us Navy | Variable direct current bias control circuit for linear operation of radio frequency power transistors |
US4933645A (en) * | 1986-11-21 | 1990-06-12 | Takafumi Kasai | Amplifier having a constant-current bias circuit |
US5469111A (en) * | 1994-08-24 | 1995-11-21 | National Semiconductor Corporation | Circuit for generating a process variation insensitive reference bias current |
US6134060A (en) * | 1997-06-10 | 2000-10-17 | Stmicroelectronics, Inc. | Current bias, current sense for magneto-resistive preamplifier, preamplifying integrated circuit, and related methods |
US6043714A (en) * | 1997-11-27 | 2000-03-28 | Mitsubishi Denki Kabushiki Kaisha | Power amplifier incorporating heterojunction and silicon bipolar transistors |
US6046642A (en) * | 1998-09-08 | 2000-04-04 | Motorola, Inc. | Amplifier with active bias compensation and method for adjusting quiescent current |
US6064268A (en) * | 1999-01-28 | 2000-05-16 | Hewlett--Packard Company | Precision emitter follower |
US6300837B1 (en) * | 2000-03-28 | 2001-10-09 | Philips Electronics North America Corporation | Dynamic bias boosting circuit for a power amplifier |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102006015024B3 (en) * | 2006-03-31 | 2007-09-06 | Infineon Technologies Ag | Driver circuit for initialization of output signal for switch-on and switch-off of electric consumer, has field-effect transistor with gate connection and output for initialization of output signal to electric consumer |
DE102009047197B4 (en) * | 2008-11-26 | 2020-03-19 | Avago Technologies International Sales Pte. Limited | Apparatus for providing a substantially constant current in response to a voltage variation |
US20100159840A1 (en) * | 2008-12-18 | 2010-06-24 | Plantronics, Inc. | Antenna diversity to improve proximity detection using rssi |
US8319560B2 (en) * | 2009-10-05 | 2012-11-27 | Hittite Microwave Corporation | Switched active bias control and power-on sequencing circuit for an amplifier |
US20110090014A1 (en) * | 2009-10-05 | 2011-04-21 | Fatih Kocer | Switched active bias control and power-on sequencing circuit for an amplifier |
CN102612804A (en) * | 2009-10-05 | 2012-07-25 | 赫梯特微波公司 | Switched active bias control and power-on sequencing circuit for an amplifier |
WO2011043801A1 (en) | 2009-10-05 | 2011-04-14 | Hittite Microwave Corporation | Switched active bias control and power-on sequencing circuit for an amplifier |
US8319559B2 (en) | 2009-10-05 | 2012-11-27 | Hittite Microwave Corporation | Active bias control circuit for an amplifier and method of power up sequencing the same |
US20110084767A1 (en) * | 2009-10-05 | 2011-04-14 | Fatih Kocer | Active bias control circuit for an amplifier and method of power up sequencing the same |
KR101761308B1 (en) | 2010-12-23 | 2017-07-25 | 마벨 월드 트레이드 리미티드 | Accurate bias tracking for process variation and supply modulation |
US20140055110A1 (en) * | 2012-08-24 | 2014-02-27 | Elkana Richter | Method and apparatus for optimizing linear regulator transient performance |
US9041369B2 (en) * | 2012-08-24 | 2015-05-26 | Sandisk Technologies Inc. | Method and apparatus for optimizing linear regulator transient performance |
TWI784806B (en) * | 2020-11-27 | 2022-11-21 | 立積電子股份有限公司 | Bias circuit and signal amplification device |
US12184251B2 (en) | 2020-11-27 | 2024-12-31 | Richwave Technology Corp. | Bias circuit and amplifier device |
Also Published As
Publication number | Publication date |
---|---|
US6714081B1 (en) | 2004-03-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6714081B1 (en) | Active current bias network for compensating hot-carrier injection induced bias drift | |
US6052032A (en) | Radio frequency amplifiers | |
US9584085B2 (en) | Amplifying system | |
US5986508A (en) | Bias concept for intrinsic gain stabilization over temperature | |
US7463013B2 (en) | Regulated current mirror | |
EP1405406B1 (en) | Bias method and circuit for distortion reduction | |
KR20190010684A (en) | Adaptive multi-band bias control circuit and power amplifier apparatus | |
US20070287404A1 (en) | Apparatus and method for exploiting reverse short channel effects in transistor devices | |
US7852136B2 (en) | Bias network | |
JP6692893B2 (en) | DC bias regulator for cascode amplifier | |
CN113381702A (en) | Low-noise amplifier, radio frequency receiver and radio frequency terminal | |
US6111464A (en) | Amplifier having bias circuit self-compensating for VGS process variation and IDS aging | |
US6166592A (en) | Linear CMOS transconductor with rail-to-rail compliance | |
US6194956B1 (en) | Low critical voltage current mirrors | |
US5442319A (en) | Active biasing control for class-AB CMOS operational amplifiers | |
TW582137B (en) | Variable gain amplifier with autobiasing supply regulation | |
US5949277A (en) | Nominal temperature and process compensating bias circuit | |
US6373329B2 (en) | Bias circuit of a bipolar transistor for high frequency power amplification | |
CN109842389B (en) | Radio frequency power amplifier and power control circuit thereof | |
US8502606B2 (en) | Power amplifying apparatus with dual-current control mode | |
US7138871B2 (en) | MMIC distributed amplifier gate control using active bias | |
CN1965472B (en) | Method and apparatus for DOHERTY amplifier biasing | |
US6720228B1 (en) | Current source bias circuit with hot carrier injection tracking | |
KR102142816B1 (en) | Amplifier output power limiting circuit | |
CN115865009A (en) | Amplifier with overvoltage protection |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MOTOROLA, INC., ILLINOIS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:XU, JIE;REEL/FRAME:013289/0802 Effective date: 20020910 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC.;REEL/FRAME:015698/0657 Effective date: 20040404 Owner name: FREESCALE SEMICONDUCTOR, INC.,TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC.;REEL/FRAME:015698/0657 Effective date: 20040404 |
|
CC | Certificate of correction | ||
AS | Assignment |
Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 Owner name: CITIBANK, N.A. AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424 Effective date: 20130521 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266 Effective date: 20131101 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0225 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037486/0517 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: SUPPLEMENT TO THE SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:039138/0001 Effective date: 20160525 |
|
AS | Assignment |
Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP USA, INC., TEXAS Free format text: CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:040652/0180 Effective date: 20161107 |
|
AS | Assignment |
Owner name: NXP USA, INC., TEXAS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE LISTED CHANGE OF NAME SHOULD BE MERGER AND CHANGE PREVIOUSLY RECORDED AT REEL: 040652 FRAME: 0180. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:041354/0148 Effective date: 20161107 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536 Effective date: 20151207 |
|
AS | Assignment |
Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001 Effective date: 20190217 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050744/0097 Effective date: 20190903 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421 Effective date: 20151207 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001 Effective date: 20160912 |