US20030209798A1 - Apparatus for providing mechanical support to a column grid array package - Google Patents
Apparatus for providing mechanical support to a column grid array package Download PDFInfo
- Publication number
- US20030209798A1 US20030209798A1 US10/142,027 US14202702A US2003209798A1 US 20030209798 A1 US20030209798 A1 US 20030209798A1 US 14202702 A US14202702 A US 14202702A US 2003209798 A1 US2003209798 A1 US 2003209798A1
- Authority
- US
- United States
- Prior art keywords
- grid array
- substrate
- circuit board
- printed circuit
- array package
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000000758 substrate Substances 0.000 claims abstract description 43
- 239000000919 ceramic Substances 0.000 claims abstract description 35
- 239000004593 Epoxy Substances 0.000 claims description 21
- 238000000034 method Methods 0.000 claims description 17
- 239000000853 adhesive Substances 0.000 claims description 4
- 230000001070 adhesive effect Effects 0.000 claims description 4
- 229910052782 aluminium Inorganic materials 0.000 claims description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 4
- 229910052751 metal Inorganic materials 0.000 claims description 2
- 239000002184 metal Substances 0.000 claims description 2
- 229910000679 solder Inorganic materials 0.000 abstract description 33
- 229910000833 kovar Inorganic materials 0.000 description 6
- 238000002844 melting Methods 0.000 description 5
- 238000010586 diagram Methods 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 3
- 230000005496 eutectics Effects 0.000 description 2
- 238000004806 packaging method and process Methods 0.000 description 2
- 230000035939 shock Effects 0.000 description 2
- 229910000978 Pb alloy Inorganic materials 0.000 description 1
- 229910001128 Sn alloy Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 238000005219 brazing Methods 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000005336 cracking Methods 0.000 description 1
- 230000004907 flux Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 230000003014 reinforcing effect Effects 0.000 description 1
- 239000000565 sealant Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/32—Holders for supporting the complete device in operation, i.e. detachable fixtures
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/303—Surface mounted components, e.g. affixing before soldering, aligning means, spacing means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/02—Containers; Seals
- H01L23/04—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
- H01L23/053—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body
- H01L23/055—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body the leads having a passage through the base
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
- H01L2924/01322—Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1433—Application-specific integrated circuit [ASIC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15312—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a pin array, e.g. PGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16152—Cap comprising a cavity for hosting the device, e.g. U-shaped cap
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10704—Pin grid array [PGA]
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10734—Ball grid array [BGA]; Bump grid array
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/16—Inspection; Monitoring; Aligning
- H05K2203/167—Using mechanical means for positioning, alignment or registration, e.g. using rod-in-hole alignment
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/301—Assembling printed circuits with electric components, e.g. with resistor by means of a mounting structure
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Definitions
- the present invention relates to semiconductor device packaging in general, and in particular to packaging for semiconductor devices having a column grid array. Still more particularly, the present invention relates to an apparatus for providing mechanical support to a column grid array package.
- Ceramic column grid array packages are commonly employed by many types of high-performance integrated circuit devices. Ceramic column grid array packages use solder columns to define electrical connections between a ceramic substrate (on which an integrated circuit chip is placed) and a printed circuit board.
- the solder columns are formed from high-melting temperature solder using an alloy of lead and tin.
- the aspect ratio of the solder columns used in a ceramic column grid array package is approximately 9:2, and the diameter of the solder columns is approximately 0.020 inches.
- the solder columns are first bonded to the ceramic substrate, and thereafter attached to the printed circuit board using conventional low-melting temperature solder paste reflow techniques that are well-known in the art.
- a ceramic column grid array package uses solder columns to provide electrical connections between a ceramic substrate and a printed circuit board.
- the ceramic substrate has two sides, with an integrated circuit chip mounted on one side and many input/output pads mounted on the other side. Solder columns are attached between the input/output pads and the printed circuit board.
- a corner post is located at each corner of the ceramic column grid array package to secure the position of the ceramic substrate in relation to the printed circuit board.
- FIG. 1 is a diagram of a column grid array package having corner posts in accordance with a preferred embodiment of the present invention
- FIG. 2 is a top view of the column grid array package from FIG. 1, in accordance with a preferred embodiment of the present invention
- FIGS. 3 a - 3 d are various views of the corner post from FIG. 1, in accordance with a preferred embodiment of the present invention.
- FIG. 4 is a high-level process flow diagram of a method for providing corner posts to a column grid array package, in accordance with a preferred embodiment of the present invention.
- the present invention is applicable to high-performance semiconductor devices such as microprocessors and application specific integrated circuits (ASICs), which employ column grid array packages.
- ASICs application specific integrated circuits
- the present invention is particularly suited for ceramic column grid array packages.
- FIG. 1 there is depicted a diagram of a column grid array package having corner posts in accordance with a preferred embodiment of the present invention.
- a column grid array package is mounted on a printed circuit board 25 .
- Printed circuit board 25 is typically made up of one or more layers of conducting films comprising an organic laminate composite.
- Column grid array package 10 is formed by securing a chip 16 to a ceramic substrate 20 via multiple solder balls 14 situated on their respective pads 15 that are located on substrate 20 . For some applications, solder balls 14 and pads 15 are immersed within an encapsulate such as an epoxy 17 .
- a thermally conductive material 12 is applied over the exposed surface of chip 16 such that a direct thermal contact is made between chip 16 and a cover 11 utilized to protect chip 16 .
- a cover sealant 18 is included to secure cover 11 to substrate 20 .
- Substrate 20 is attached to a printed circuit board 25 via solder columns 22 .
- each of solder columns 22 is attached to the bottom surface of substrate 20 on a respective one of input/output pads 21 with eutectic solder.
- the other end of each of solder columns 22 is attached to the top surface of printed circuit board 25 via eutectic solder.
- Solder columns 22 are formed of a solder alloy having a high-melting point in the range of 270° C. to 300° C. The solder column material is wettable with low-melting point solder.
- each of solder columns 22 is in the range of approximately 0.3 mm to approximately 0.5 mm, which is sufficient to provide good electrical interconnections for the microelectronic integrated circuit devices.
- the height of each of solder columns 22 is in the range of approximately 1.0 mm to approximately 2.5 mm.
- a corner post such as a corner post 27
- a corner post 27 is added at each of the four corners of ceramic substrate 20 in order to secure and maintain the position of ceramic substrate 20 in relation to printed circuit board 25 .
- the preferred locations of the four corner posts within column grid array package 10 is shown in FIG. 2.
- corner posts 27 a - 27 d are separately located at four corners of ceramic substrate 20 .
- Corner posts 27 a - 27 d are preferably made of aluminum in order to match the coefficient of thermal expansion of the solder that solder columns 22 are made up of.
- Corner posts 27 a - 27 d are bonded to ceramic substrate 20 and printed circuit board 25 using adhesives and a rigid epoxy 28 .
- Epoxy 28 should be stiff and tough enough to withstand any shock without deflecting or cracking.
- FIGS. 3 a - 3 d there are illustrated various views of corner post 27 from FIG. 1, in accordance with a preferred embodiment of the present invention.
- FIG. 3 a is the top view of corner post 27
- FIG. 3 b is the bottom view of corner post 27
- FIG. 3 c is the left side view of corner post 27
- FIG. 3 d is the back view of corner post 27 .
- corner post 27 is an “L” shape metal structure.
- the crucial dimensions of corner post 27 are illustrated in FIGS. 3 a - 3 c.
- FIG. 4 there is a high-level process flow diagram of a method for providing corner posts to a column grid array package, in accordance with a preferred embodiment of the present invention.
- solder columns are first bonded to a ceramic substrate, as shown in block 41 .
- the solder columns are attached to a printed circuit board using low-melting temperature solder paste reflow techniques, as depicted in block 42 .
- the ceramic substrate and the printed circuit board are then cleaned to remove flux and any other foreign debris, as shown in block 43 .
- a corner post such as corner post 27 from FIG. 3, is affixed at each corner of the ceramic substrate via adhesives, as depicted in block 44 .
- Epoxy is then added between the bottom surface of each corner post and the printed circuit board, as shown in block 45 .
- the epoxy is preferably manufactured by Hysol, part number EA9309.3NA.
- the epoxy joint is preferably between the range of 0.005 and 0.015 inches thick.
- the epoxy forms a fillet on all sides between the printed circuit board and the corner post.
- the fillet on the outside edges of a corner post preferably extend a minimum of 0.040 inches up the vertical wall of the corner post.
- the epoxy also bridges between the side of the ceramic substrate and corner post.
- An epoxy fillet is produced on each corner between the top surface of the ceramic substrate and the vertical wall of the corner post up to the top of the corner post.
- the corner posts are bonded to the outside corner of the substrate and to the printed circuit board preferably at the same time.
- the steps depicted in blocks 44 and 45 are preferably performed simultaneously.
- the epoxy is then be cured preferably at a temperature of 100° C. for an hour, as depicted in block 46 .
- the present invention provides an apparatus for providing mechanical support to a column grid array package.
- a ceramic column grid array package is used to illustrate the present invention, it is understood by those skilled in the art that the present invention can also be applied to a plastic substrate and/or solder balls in lieu of solder columns.
- One significant advantage of the present invention over the prior art Kovar/Cusil pin approach is that the present invention can be applied to similar packages other than ceramic column grid array packages, such as ceramic ball grid array packages, plastic ball grid array packages, etc., without having to customize the package itself.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Electric Connection Of Electric Components To Printed Circuits (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
- Combinations Of Printed Boards (AREA)
Abstract
Description
- 1. Technical Field
- The present invention relates to semiconductor device packaging in general, and in particular to packaging for semiconductor devices having a column grid array. Still more particularly, the present invention relates to an apparatus for providing mechanical support to a column grid array package.
- 2. Description of the Related Art
- Ceramic column grid array packages are commonly employed by many types of high-performance integrated circuit devices. Ceramic column grid array packages use solder columns to define electrical connections between a ceramic substrate (on which an integrated circuit chip is placed) and a printed circuit board. The solder columns are formed from high-melting temperature solder using an alloy of lead and tin. The aspect ratio of the solder columns used in a ceramic column grid array package is approximately 9:2, and the diameter of the solder columns is approximately 0.020 inches. The solder columns are first bonded to the ceramic substrate, and thereafter attached to the printed circuit board using conventional low-melting temperature solder paste reflow techniques that are well-known in the art.
- One problem with ceramic column grid array packages is that the solder columns are susceptible to failures under high-frequency vibrations and shock tests. One approach to reinforcing the solder column connections of ceramic column grid array packages involves the placement of Kovar or Cusil pins in the corners of the ceramic column grid array packages to maintain the position of the ceramic column grid array package in relation to the printed circuit board in the presence of vibrations and compressive forces. Typically, Kovar or Cusil pins are first attached to a ceramic substrate by brazing, and the Kovar or Cusil pins are then positioned into holes located in a printed circuit board. However, the use of Kovar or Cusil pins results in numerous additional and complicate manufacturing steps. Thus, the above-mentioned usage of Kovar or Cusil pins are not commonly found in ceramic column grid array packages.
- Consequently, it is desirable to provide an improved apparatus for providing mechanical support to ceramic column grid array packages.
- In accordance with a preferred embodiment of the present invention, a ceramic column grid array package uses solder columns to provide electrical connections between a ceramic substrate and a printed circuit board. The ceramic substrate has two sides, with an integrated circuit chip mounted on one side and many input/output pads mounted on the other side. Solder columns are attached between the input/output pads and the printed circuit board. A corner post is located at each corner of the ceramic column grid array package to secure the position of the ceramic substrate in relation to the printed circuit board.
- All objects, features, and advantages of the present invention will become apparent in the following detailed written description.
- The invention itself, as well as a preferred mode of use, further objects, and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
- FIG. 1 is a diagram of a column grid array package having corner posts in accordance with a preferred embodiment of the present invention;
- FIG. 2 is a top view of the column grid array package from FIG. 1, in accordance with a preferred embodiment of the present invention;
- FIGS. 3a-3 d are various views of the corner post from FIG. 1, in accordance with a preferred embodiment of the present invention; and
- FIG. 4 is a high-level process flow diagram of a method for providing corner posts to a column grid array package, in accordance with a preferred embodiment of the present invention.
- The present invention is applicable to high-performance semiconductor devices such as microprocessors and application specific integrated circuits (ASICs), which employ column grid array packages. The present invention is particularly suited for ceramic column grid array packages.
- Referring now to the drawings and in particular to FIG. 1, there is depicted a diagram of a column grid array package having corner posts in accordance with a preferred embodiment of the present invention. As shown, a column grid array package is mounted on a printed
circuit board 25. Printedcircuit board 25 is typically made up of one or more layers of conducting films comprising an organic laminate composite. Columngrid array package 10 is formed by securing achip 16 to aceramic substrate 20 viamultiple solder balls 14 situated on theirrespective pads 15 that are located onsubstrate 20. For some applications,solder balls 14 andpads 15 are immersed within an encapsulate such as anepoxy 17. A thermallyconductive material 12 is applied over the exposed surface ofchip 16 such that a direct thermal contact is made betweenchip 16 and a cover 11 utilized to protectchip 16. Acover sealant 18 is included to secure cover 11 tosubstrate 20. -
Substrate 20 is attached to aprinted circuit board 25 viasolder columns 22. Specifically, each ofsolder columns 22 is attached to the bottom surface ofsubstrate 20 on a respective one of input/output pads 21 with eutectic solder. Similarly, the other end of each ofsolder columns 22 is attached to the top surface of printedcircuit board 25 via eutectic solder.Solder columns 22 are formed of a solder alloy having a high-melting point in the range of 270° C. to 300° C. The solder column material is wettable with low-melting point solder. The diameter of each ofsolder columns 22 is in the range of approximately 0.3 mm to approximately 0.5 mm, which is sufficient to provide good electrical interconnections for the microelectronic integrated circuit devices. The height of each ofsolder columns 22 is in the range of approximately 1.0 mm to approximately 2.5 mm. - In accordance with a preferred embodiment of the present invention, a corner post, such as a
corner post 27, is added at each of the four corners ofceramic substrate 20 in order to secure and maintain the position ofceramic substrate 20 in relation to printedcircuit board 25. The preferred locations of the four corner posts within columngrid array package 10 is shown in FIG. 2. As shown,corner posts 27 a-27 d are separately located at four corners ofceramic substrate 20.Corner posts 27 a-27 d are preferably made of aluminum in order to match the coefficient of thermal expansion of the solder thatsolder columns 22 are made up of.Corner posts 27 a-27 d are bonded toceramic substrate 20 and printedcircuit board 25 using adhesives and arigid epoxy 28. Epoxy 28 should be stiff and tough enough to withstand any shock without deflecting or cracking. - Referring now to FIGS. 3a-3 d, there are illustrated various views of
corner post 27 from FIG. 1, in accordance with a preferred embodiment of the present invention. Specifically, FIG. 3a is the top view ofcorner post 27, FIG. 3b is the bottom view ofcorner post 27, FIG. 3c is the left side view ofcorner post 27, and FIG. 3d is the back view ofcorner post 27. Preferably,corner post 27 is an “L” shape metal structure. The crucial dimensions ofcorner post 27 are illustrated in FIGS. 3a-3 c. - With reference now to FIG. 4, there is a high-level process flow diagram of a method for providing corner posts to a column grid array package, in accordance with a preferred embodiment of the present invention. Starting at
block 40, solder columns are first bonded to a ceramic substrate, as shown inblock 41. Then, the solder columns are attached to a printed circuit board using low-melting temperature solder paste reflow techniques, as depicted inblock 42. The ceramic substrate and the printed circuit board are then cleaned to remove flux and any other foreign debris, as shown inblock 43. Next, a corner post, such as corner post 27 from FIG. 3, is affixed at each corner of the ceramic substrate via adhesives, as depicted inblock 44. Epoxy is then added between the bottom surface of each corner post and the printed circuit board, as shown inblock 45. The epoxy is preferably manufactured by Hysol, part number EA9309.3NA. The epoxy joint is preferably between the range of 0.005 and 0.015 inches thick. The epoxy forms a fillet on all sides between the printed circuit board and the corner post. The fillet on the outside edges of a corner post preferably extend a minimum of 0.040 inches up the vertical wall of the corner post. The epoxy also bridges between the side of the ceramic substrate and corner post. An epoxy fillet is produced on each corner between the top surface of the ceramic substrate and the vertical wall of the corner post up to the top of the corner post. In order to ensure that a complete fill of epoxy at each of the corner posts, the corner posts are bonded to the outside corner of the substrate and to the printed circuit board preferably at the same time. In other words, the steps depicted inblocks block 46. - As has been described, the present invention provides an apparatus for providing mechanical support to a column grid array package. Although a ceramic column grid array package is used to illustrate the present invention, it is understood by those skilled in the art that the present invention can also be applied to a plastic substrate and/or solder balls in lieu of solder columns. One significant advantage of the present invention over the prior art Kovar/Cusil pin approach is that the present invention can be applied to similar packages other than ceramic column grid array packages, such as ceramic ball grid array packages, plastic ball grid array packages, etc., without having to customize the package itself.
- While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/142,027 US6646356B1 (en) | 2002-05-09 | 2002-05-09 | Apparatus for providing mechanical support to a column grid array package |
US10/455,506 US6680217B2 (en) | 2002-05-09 | 2003-06-05 | Apparatus for providing mechanical support to a column grid array package |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/142,027 US6646356B1 (en) | 2002-05-09 | 2002-05-09 | Apparatus for providing mechanical support to a column grid array package |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/455,506 Division US6680217B2 (en) | 2002-05-09 | 2003-06-05 | Apparatus for providing mechanical support to a column grid array package |
Publications (2)
Publication Number | Publication Date |
---|---|
US6646356B1 US6646356B1 (en) | 2003-11-11 |
US20030209798A1 true US20030209798A1 (en) | 2003-11-13 |
Family
ID=29399791
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/142,027 Expired - Lifetime US6646356B1 (en) | 2002-05-09 | 2002-05-09 | Apparatus for providing mechanical support to a column grid array package |
US10/455,506 Expired - Fee Related US6680217B2 (en) | 2002-05-09 | 2003-06-05 | Apparatus for providing mechanical support to a column grid array package |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/455,506 Expired - Fee Related US6680217B2 (en) | 2002-05-09 | 2003-06-05 | Apparatus for providing mechanical support to a column grid array package |
Country Status (1)
Country | Link |
---|---|
US (2) | US6646356B1 (en) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6710264B2 (en) * | 2001-11-16 | 2004-03-23 | Hewlett-Packard Development Company, L.P. | Method and apparatus for supporting a circuit component having solder column interconnects using external support |
US20040134680A1 (en) * | 2003-01-09 | 2004-07-15 | Xiang Dai | Use of perimeter stops to support solder interconnects between integrated circuit assembly components |
US8519527B2 (en) * | 2009-09-29 | 2013-08-27 | Bae Systems Information And Electronic Systems Integration Inc. | Isostress grid array and method of fabrication thereof |
US20130234317A1 (en) | 2012-03-09 | 2013-09-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging Methods and Packaged Semiconductor Devices |
US9263412B2 (en) | 2012-03-09 | 2016-02-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging methods and packaged semiconductor devices |
JP6728363B2 (en) | 2016-01-07 | 2020-07-22 | ザイリンクス インコーポレイテッドXilinx Incorporated | Laminated silicon package assembly with improved stiffeners |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4393581A (en) * | 1980-01-22 | 1983-07-19 | Amp Incorporated | Method of forming leads on a lead frame |
US5220200A (en) * | 1990-12-10 | 1993-06-15 | Delco Electronics Corporation | Provision of substrate pillars to maintain chip standoff |
US5186377A (en) | 1991-04-29 | 1993-02-16 | Intergraph Corporation | Apparatus for stiffening a circuit board |
US5585671A (en) * | 1994-10-07 | 1996-12-17 | Nagesh; Voddarahalli K. | Reliable low thermal resistance package for high power flip clip ICs |
JPH08255985A (en) | 1995-03-16 | 1996-10-01 | Fujitsu Ltd | Printed wiring board warp prevention structure |
US5812387A (en) | 1997-02-21 | 1998-09-22 | International Power Devices, Inc. | Multi-deck power converter module |
US6218730B1 (en) | 1999-01-06 | 2001-04-17 | International Business Machines Corporation | Apparatus for controlling thermal interface gap distance |
JP3685947B2 (en) * | 1999-03-15 | 2005-08-24 | 新光電気工業株式会社 | Semiconductor device and manufacturing method thereof |
US6461881B1 (en) * | 2000-06-08 | 2002-10-08 | Micron Technology, Inc. | Stereolithographic method and apparatus for fabricating spacers for semiconductor devices and resulting structures |
-
2002
- 2002-05-09 US US10/142,027 patent/US6646356B1/en not_active Expired - Lifetime
-
2003
- 2003-06-05 US US10/455,506 patent/US6680217B2/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
US20030211653A1 (en) | 2003-11-13 |
US6680217B2 (en) | 2004-01-20 |
US6646356B1 (en) | 2003-11-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP2570498B2 (en) | Integrated circuit chip carrier | |
US6570259B2 (en) | Apparatus to reduce thermal fatigue stress on flip chip solder connections | |
CN100373597C (en) | Integrated circuit packaging structure and underfill process | |
JP2541487B2 (en) | Semiconductor device package | |
US6603072B1 (en) | Making leadframe semiconductor packages with stacked dies and interconnecting interposer | |
JP3063032B2 (en) | Ball grid array type semiconductor package and method of manufacturing the same | |
US6395991B1 (en) | Column grid array substrate attachment with heat sink stress relief | |
US20080157327A1 (en) | Package on package structure for semiconductor devices and method of the same | |
JP2001326304A (en) | Semiconductor device and its manufacturing method | |
KR20020078931A (en) | Carrier frame for semiconductor package and semiconductor package using it and its manufacturing method | |
JP2019501534A (en) | Laminated silicon package assembly with improved stiffener | |
JPH1117064A (en) | Semiconductor package | |
US6992380B2 (en) | Package for semiconductor device having a device-supporting polymeric material covering a solder ball array area | |
JP2007088313A (en) | Semiconductor device | |
US20040070080A1 (en) | Low cost, high performance flip chip package structure | |
CN100431143C (en) | Semiconductor Package Structure | |
US6680217B2 (en) | Apparatus for providing mechanical support to a column grid array package | |
US6351389B1 (en) | Device and method for packaging an electronic device | |
US5889333A (en) | Semiconductor device and method for manufacturing such | |
US11211262B2 (en) | Electronic apparatus having inter-chip stiffener | |
JP2007109790A (en) | Flip-chip semiconductor device | |
US6887777B2 (en) | Method for connecting an integrated circuit to a substrate and corresponding circuit arrangement | |
US20050112795A1 (en) | Novel encapsulation method for SBGA | |
US7851916B2 (en) | Strain silicon wafer with a crystal orientation (100) in flip chip BGA package | |
KR20070051165A (en) | Semiconductor package having pre-solder bumps, laminated package using same, and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: BAE SYSTEMS, INFORMATION AND ELECTRONIC SYSTEMS IN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WHALEN, TIMOTHY;NAZARIO-CAMACHO, SARITOS;SHERICK, DANIEL S.;REEL/FRAME:012888/0439;SIGNING DATES FROM 20020505 TO 20020508 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 8 |
|
SULP | Surcharge for late payment |
Year of fee payment: 7 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: INTEL CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BAE SYSTEMS INFORMATION AND ELECTRONIC SYSTEMS INTEGRATION INC.;REEL/FRAME:029887/0699 Effective date: 20130131 |
|
FPAY | Fee payment |
Year of fee payment: 12 |