US20030186503A1 - Method of making self-aligned shallow trench isolation - Google Patents
Method of making self-aligned shallow trench isolation Download PDFInfo
- Publication number
- US20030186503A1 US20030186503A1 US10/112,014 US11201402A US2003186503A1 US 20030186503 A1 US20030186503 A1 US 20030186503A1 US 11201402 A US11201402 A US 11201402A US 2003186503 A1 US2003186503 A1 US 2003186503A1
- Authority
- US
- United States
- Prior art keywords
- polysilicon layer
- layer
- oxide
- polysilicon
- trench
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28194—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation by deposition, e.g. evaporation, ALD, CVD, sputtering, laser deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0151—Manufacturing their isolation regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/691—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/693—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator the insulator comprising nitrogen, e.g. nitrides, oxynitrides or nitrogen-doped materials
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/975—Substrate or mask aligning feature
Definitions
- the present invention relates to semiconductor processes, and more particularly to methods of isolating device structures.
- LOCOS local oxidation of silicon
- One process that has been used since the 1970s is local oxidation of silicon, commonly referred to as LOCOS.
- LOCOS is a locally selective oxidation isolation process.
- One of the limitations of the LOCOS process is due to lateral oxidation under a nitride mask used to define the isolation region, resulting in a characteristic “bird's beak” shape.
- the bird's beak reduces the effective channel width of the device and causes threshold voltage non-uniformity within the transistors to be formed.
- the LOCOS process also has the limitations of defect generation, segregation of doping in the field region, as well as other limitations known to those of ordinary skill in the art. For example, defects can be generated around the perimeter of the device. The segregation of boron into field oxide causes a reduction of field threshold voltage and increased field leakage current. In the worst case, devices can become electrically connected through the field region.
- Drift isolation also known as direct STI.
- This is a simple shallow trench isolation process. Trenches are etched in a silicon substrate through either an oxide or a nitride mask. The resulting trench is then refilled with silicon dioxide and planarized using a chemical mechanical polishing (CMP) process.
- CMP chemical mechanical polishing
- a disadvantage of this process is that corners of the trenches must be rounded to prevent the formation of a parasitic edge transistor, gate oxide breakdown at the edge of the active regions, or both. Consequently, this process also causes channel width reduction and threshold voltage non-uniformity.
- a modified STI process has also been used. Gate oxide is grown and a first polysilicon layer is deposited after well formation. Silicon trenches are etched through the gate oxide and the first polysilicon layer. The trenches are then refilled with oxide followed by a second polysilicon layer. The first polysilicon and the second polysilicon layer are both used to form at least a portion of the polysilicon gate electrode.
- the main drawback of this process is post-polish thickness control of the first polysilicon layer, which causes difficulty with end point detection of the gate polysilicon etch.
- a modified STI process comprising forming a first polysilicon layer over a substrate. Forming a trench through the first polysilicon layer and into the substrate, and filling the trench with an oxide layer. Depositing a second polysilicon layer over the oxide, such that the bottom of the second polysilicon layer within the trench is above the bottom of the first polysilicon layer, and the top of the second polysilicon layer within the trench is below the top of the first polysilicon layer. The resulting structure may then be planarized using a CMP process. An alignment key may be formed by selectively etching the oxide layer. A third polysilicon layer may then be deposited and patterned using photoresist to form a gate structure. During patterning, exposed second polysilicon layer is etched. An etch stop is detected at the completion of removal of the second polysilicon layer. A thin layer of the first polysilicon layer remains, to be carefully removed using a subsequent selective etch process.
- FIG. 1 is cross section view of a device structure during processing.
- FIG. 2 is cross section view of a device structure during processing.
- FIG. 3 is cross section view of a device structure during processing.
- FIG. 4 is cross section view of a device structure during processing.
- FIG. 5 is cross section view of a device structure during processing.
- FIG. 6 is cross section view of a device structure during processing.
- FIG. 7 is cross section view of a device structure during processing.
- FIG. 8 is cross section view of a device structure as in FIG. 7, but rotated ninety degrees to show the source, channel, and drain regions.
- FIG. 9 is cross section view of a device structure showing the source, channel, and drain regions.
- FIG. 10 is cross section view of a device structure during processing.
- FIG. 11 is cross section view of a device structure as in FIG. 10, but rotated ninety degrees to show the source, channel, and drain regions.
- FIG. 12 is cross section view of a device structure during formation of alignment features.
- FIG. 13 is cross section view of a device structure during formation of alignment features.
- FIG. 14 is cross section view of a device structure during formation of alignment features.
- a semiconductor substrate is provided.
- An n-well or a p-well may be formed if desired prior to isolating adjacent device areas.
- a device structure 10 is formed by growing, or growing and depositing a gate insulator 12 overlying a semiconductor substrate 14 and depositing a first polysilicon layer 16 , which may also be referred to as poly 1 throughout this description, overlying the gate insulator 12 , following formation of n-wells or p-wells, if any.
- the thickness of poly 1 is referred to as T p1 .
- a silicon nitride layer replaces the poly 1 overlying the gate insulator 12 .
- the gate insulator 12 may comprise silicon oxide, or a high-k material, such as silicon oxynitride, hafnium oxide, zirconium oxide, lanthanum oxide or other suitable gate dielectric material.
- FIG. 2 shows a cross-section of the device structure 10 comprising two adjacent device regions 17 following etching of the semiconductor substrate 14 to form trenches 18 .
- the depth of the trenches 18 which is referred to as X STI , extends from the top of the substrate surface 20 to the bottom 22 of the trenches 18 to achieve surface planarity following subsequent polishing.
- the uncertainty, or variation, in the trench depth is referred to as ⁇ X STI .
- a cleaning may be performed to reduce, or eliminate, etch damage.
- FIG. 3 shows the device structure 10 following the deposition of an oxide layer 30 .
- the oxide layer 30 is deposited to refill the trenches 18 with oxide.
- the oxide layer 30 has a minimum thickness that is greater than the maximum possible depth of the trench. Referring to the oxide thickness as T OX , and the uncertainty, or variation, in oxide thickness as ⁇ T OX , the oxide layer 30 should be deposited and processed so that the final processed thickness satisfies the condition that:
- the oxide may comprise a thin thermal oxide to provide a good interface between the oxide and silicon in the field followed by a deposited oxide.
- the deposited oxide can be formed by a variety of methods including chemical vapor deposition (CVD) methods, such as, LTO, HPCVD, PECVD, or other CVD methods. Non-CVD methods such as sputtering may also be used. Following deposition of oxide by any suitable method, the oxide may then be densified at a higher temperature, if necessary or desired.
- CVD chemical vapor deposition
- a second polysilicon layer 40 also referred to herein as poly 2 , or field poly, is deposited overlying a device structure 10 .
- the thickness of poly 2 is referred to as T p2 .
- Poly 2 should have a thickness selected such that the maximum thickness of poly 2 plus the maximum thickness of oxide is thinner than the minimum depth of the trench plus the minimum thickness of poly 1 . Accordingly, the thickness of poly 2 should satisfy the condition:
- a sacrificial oxide layer is deposited overlying the device structure 10 .
- the sacrificial oxide layer may be, for example, undensified TEOS.
- the sacrificial oxide layer is one and a half times thicker than the maximum thickness of poly 1 .
- the sacrificial oxide layer should have a thickness such that the combined thickness of the gate insulator 12 , poly 1 , the oxide layer 30 , poly 2 , and the sacrificial oxide layer is approximately two times the total step height of the active area features, which corresponds to the actual physical relief of the top surfaces.
- the device structure 10 is polished using CMP to polish the oxide layer 30 and stop at the top of the second polysilicon layer 40 in the field region.
- CMP CMP to polish the oxide layer 30 and stop at the top of the second polysilicon layer 40 in the field region.
- This may be achieved using a two step process.
- a non-selective slurry is used to remove the overlying oxide and the portion of the second polysilicon layer 40 overlying active areas within the device regions.
- the second step utilizes a selective polish, which continues to remove oxide and stops at the first polysilicon layer 16 in the active areas and at the second polysilicon layer 40 in the field regions.
- the actual field oxide is not polished in this step.
- the active areas are much smaller than the field areas and the polish rate of oxide can be selected to be sufficiently higher than that of polysilicon, for example greater than 5:1 oxide to polysilicon etch ratio, so this CMP process can be readily achieved. Since,
- the oxide on poly 1 is completely removed before the CMP stop at the field poly 2 .
- the top of poly 2 as the CMP stop, global planarization may be achieved without using a reverse mask photoresist and etching process.
- any sacrificial gate material would be removed.
- the sacrificial gate material could be polysilicon, silicon nitride or other suitable sacrificial gate material.
- the underlying gate insulator may also be removed if desired.
- a replacement gate insulator for example a high-k gate insulator, may be formed. A replacement gate process could then be completed.
- a third polysilicon layer 60 is deposited overlying the device structure 10 following CMP.
- the actual gate polysilicon thickness will correspond to the sum of the poly 3 thickness plus the thickness of poly 1 that remains after CMP.
- photoresist 70 is applied and patterned to define a polysilicon gate structure 72 .
- a two step plasma etch process may be used to etch the poly 3 /poly 1 stack and the poly 3 /poly 2 stack.
- the first step has a high polysilicon etch rate and stops at the end point, which corresponds to the point at which exposed poly 2 has been completely removed. Notice that some poly 2 remains under poly 3 and the photoresist. Since T OX ⁇ T OX >X STI + ⁇ X STI , poly 1 is not completely removed from the active region, as shown in FIG. 8, which is a cross-sectional view of the device structure shown in FIG. 7 rotated ninety degrees to show the cross-section along the source/channel/drain of a transistor. The thickness of the remaining poly 1 should be independent of the CMP process.
- a highly selective etch is used to etch the remaining portion of the first polysilicon layer 16 that is not covered by photoresist.
- a highly selective etch is used to etch the remaining portion of the first polysilicon layer 16 that is not covered by photoresist.
- the photoresist is then stripped leaving the polysilicon gate stack 72 that comprises the remaining portions of poly 1 and poly 3 over each active area, as shown in FIG. 9. Some poly 2 remains under the portion of poly 3 extending beyond the active region, which is not visible in FIG. 9.
- ion implantation may be used to form source and drain regions that are self-aligned to the gate structure.
- Poly 1 , poly 2 , and poly 3 are also converted to n + or p + polysilicon as is common in conventional processes.
- the polysilicon gate structure may alternatively be doped prior to the gate electrode etch, and prior to the source and drain ion implant.
- the polysilicon gate may also be salicided. Several methods of polysilicon gate doping, silicide or self aligned processes, including salicide processes, may be applied to the present process.
- the polysilicon gate structure 72 following doping is shown in FIG. 10 and FIG. 11, which also shows the implanted source and drain regions 76 .
- Some embodiments of the present invention may exhibit some, or all, of the advantages of modified STI processes, such as negligible narrow channel effects, high gate insulator integrity, uniform threshold voltage across the transistor, and low field leakage current.
- an alignment key is incorporated into the modified STI process described above without the need for an additional photoresist and masking step.
- FIG. 12 which corresponds to the device structure after an additional etch step is performed after the process leading up to FIG. 5 above.
- an oxide etch is used to remove a portion of the oxide layer 30 .
- a plasma etch or a wet etch solution containing HF may be used to etch the oxide.
- the oxide is etched to remove approximately 100 nanometers of oxide forming notches 78 .
- the polysilicon layer 60 may be deposited as shown in FIG. 13.
- the polysilicon layer shown corresponds to poly 3 as discussed above, such that FIG. 13 corresponds to FIG. 6 at that step in the processes, but with the addition of the alignment keys 80 .
- the process can then be completed as described above to form a final gate structure.
- the alignment keys are now available for subsequent lithography alignment needs.
- alignment keys can be incorporated into a single poly STI structure using a modified STI process without poly 2 .
- the resulting structure with edges that serve as alignment keys 80 is shown in FIG. 14.
- the alignment keys were formed by etching the oxide following CMP. After etching another polysilicon layer corresponding to poly 3 is deposited. But in this case, there was no poly 2 used in the process. Subsequent processing may be used to complete the device structure to form a transistor with a gate, and source and drain regions.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Crystallography & Structural Chemistry (AREA)
- General Chemical & Material Sciences (AREA)
- Element Separation (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- The present invention relates to semiconductor processes, and more particularly to methods of isolating device structures.
- Several methods of isolating adjacent device structures, for example transistors, on a semiconductor substrate have been used. One process that has been used since the 1970s is local oxidation of silicon, commonly referred to as LOCOS. LOCOS is a locally selective oxidation isolation process. One of the limitations of the LOCOS process is due to lateral oxidation under a nitride mask used to define the isolation region, resulting in a characteristic “bird's beak” shape. The bird's beak reduces the effective channel width of the device and causes threshold voltage non-uniformity within the transistors to be formed. The LOCOS process also has the limitations of defect generation, segregation of doping in the field region, as well as other limitations known to those of ordinary skill in the art. For example, defects can be generated around the perimeter of the device. The segregation of boron into field oxide causes a reduction of field threshold voltage and increased field leakage current. In the worst case, devices can become electrically connected through the field region.
- Another method of isolation is direct shallow trench isolation, also known as direct STI. This is a simple shallow trench isolation process. Trenches are etched in a silicon substrate through either an oxide or a nitride mask. The resulting trench is then refilled with silicon dioxide and planarized using a chemical mechanical polishing (CMP) process. A disadvantage of this process is that corners of the trenches must be rounded to prevent the formation of a parasitic edge transistor, gate oxide breakdown at the edge of the active regions, or both. Consequently, this process also causes channel width reduction and threshold voltage non-uniformity.
- A modified STI process has also been used. Gate oxide is grown and a first polysilicon layer is deposited after well formation. Silicon trenches are etched through the gate oxide and the first polysilicon layer. The trenches are then refilled with oxide followed by a second polysilicon layer. The first polysilicon and the second polysilicon layer are both used to form at least a portion of the polysilicon gate electrode. The main drawback of this process is post-polish thickness control of the first polysilicon layer, which causes difficulty with end point detection of the gate polysilicon etch.
- The various STI processes provide a flat surface, which makes lithographic patterning easier. However, there are no inherent alignment marks, so additional photoresist mask steps must be used to etch an alignment key
- Accordingly, a modified STI process is provided comprising forming a first polysilicon layer over a substrate. Forming a trench through the first polysilicon layer and into the substrate, and filling the trench with an oxide layer. Depositing a second polysilicon layer over the oxide, such that the bottom of the second polysilicon layer within the trench is above the bottom of the first polysilicon layer, and the top of the second polysilicon layer within the trench is below the top of the first polysilicon layer. The resulting structure may then be planarized using a CMP process. An alignment key may be formed by selectively etching the oxide layer. A third polysilicon layer may then be deposited and patterned using photoresist to form a gate structure. During patterning, exposed second polysilicon layer is etched. An etch stop is detected at the completion of removal of the second polysilicon layer. A thin layer of the first polysilicon layer remains, to be carefully removed using a subsequent selective etch process.
- FIG. 1 is cross section view of a device structure during processing.
- FIG. 2 is cross section view of a device structure during processing.
- FIG. 3 is cross section view of a device structure during processing.
- FIG. 4 is cross section view of a device structure during processing.
- FIG. 5 is cross section view of a device structure during processing.
- FIG. 6 is cross section view of a device structure during processing.
- FIG. 7 is cross section view of a device structure during processing.
- FIG. 8 is cross section view of a device structure as in FIG. 7, but rotated ninety degrees to show the source, channel, and drain regions.
- FIG. 9 is cross section view of a device structure showing the source, channel, and drain regions.
- FIG. 10 is cross section view of a device structure during processing.
- FIG. 11 is cross section view of a device structure as in FIG. 10, but rotated ninety degrees to show the source, channel, and drain regions.
- FIG. 12 is cross section view of a device structure during formation of alignment features.
- FIG. 13 is cross section view of a device structure during formation of alignment features.
- FIG. 14 is cross section view of a device structure during formation of alignment features.
- For the present method, a semiconductor substrate is provided. An n-well or a p-well may be formed if desired prior to isolating adjacent device areas. Referring now to FIG. 1, a
device structure 10 is formed by growing, or growing and depositing agate insulator 12 overlying asemiconductor substrate 14 and depositing afirst polysilicon layer 16, which may also be referred to as poly 1 throughout this description, overlying thegate insulator 12, following formation of n-wells or p-wells, if any. The thickness of poly 1 is referred to as Tp1. In another embodiment, which is suitable to a sacrificial gate process, a silicon nitride layer replaces the poly1 overlying thegate insulator 12. Also thegate insulator 12, may comprise silicon oxide, or a high-k material, such as silicon oxynitride, hafnium oxide, zirconium oxide, lanthanum oxide or other suitable gate dielectric material. - FIG. 2 shows a cross-section of the
device structure 10 comprising twoadjacent device regions 17 following etching of thesemiconductor substrate 14 to formtrenches 18. The depth of thetrenches 18, which is referred to as XSTI, extends from the top of thesubstrate surface 20 to thebottom 22 of thetrenches 18 to achieve surface planarity following subsequent polishing. The uncertainty, or variation, in the trench depth is referred to as ΔXSTI. Following etching of the substrate, a cleaning may be performed to reduce, or eliminate, etch damage. - FIG. 3 shows the
device structure 10 following the deposition of anoxide layer 30. Theoxide layer 30 is deposited to refill thetrenches 18 with oxide. Theoxide layer 30 has a minimum thickness that is greater than the maximum possible depth of the trench. Referring to the oxide thickness as TOX, and the uncertainty, or variation, in oxide thickness as ΔTOX, theoxide layer 30 should be deposited and processed so that the final processed thickness satisfies the condition that: - T OX −ΔT OX >X STI +ΔX STI
- The oxide may comprise a thin thermal oxide to provide a good interface between the oxide and silicon in the field followed by a deposited oxide. The deposited oxide can be formed by a variety of methods including chemical vapor deposition (CVD) methods, such as, LTO, HPCVD, PECVD, or other CVD methods. Non-CVD methods such as sputtering may also be used. Following deposition of oxide by any suitable method, the oxide may then be densified at a higher temperature, if necessary or desired.
- As shown in FIG. 4, a
second polysilicon layer 40, also referred to herein as poly 2, or field poly, is deposited overlying adevice structure 10. The thickness of poly 2 is referred to as Tp2. Poly 2 should have a thickness selected such that the maximum thickness of poly 2 plus the maximum thickness of oxide is thinner than the minimum depth of the trench plus the minimum thickness of poly 1. Accordingly, the thickness of poly 2 should satisfy the condition: - T p2 +ΔT p2 +T OX +ΔT OX <X STI −ΔX STI +T p1 −ΔT p1
- To satisfy this condition and still have a meaningful thickness of poly2, there is a maximum desired oxide thickness. The maximum oxide thickness should satisfy the condition:
- T OX +ΔT OX <X STI −ΔX STI +T p1 −ΔT p1 −T p2 −ΔT p2
- This should result in the top level of the oxide within the trench being above the bottom level of poly1, and the top level of poly 2 within the trench being below the top level of poly 1.
- After poly2 is deposited, a sacrificial oxide layer, not shown, is deposited overlying the
device structure 10. The sacrificial oxide layer may be, for example, undensified TEOS. In one embodiment the sacrificial oxide layer is one and a half times thicker than the maximum thickness of poly 1. In another embodiment, the sacrificial oxide layer should have a thickness such that the combined thickness of thegate insulator 12, poly 1, theoxide layer 30, poly 2, and the sacrificial oxide layer is approximately two times the total step height of the active area features, which corresponds to the actual physical relief of the top surfaces. - Next, as shown in FIG. 5, the
device structure 10 is polished using CMP to polish theoxide layer 30 and stop at the top of thesecond polysilicon layer 40 in the field region. This may be achieved using a two step process. In the first step, a non-selective slurry is used to remove the overlying oxide and the portion of thesecond polysilicon layer 40 overlying active areas within the device regions. The second step utilizes a selective polish, which continues to remove oxide and stops at thefirst polysilicon layer 16 in the active areas and at thesecond polysilicon layer 40 in the field regions. The actual field oxide is not polished in this step. During the selective polish the active areas are much smaller than the field areas and the polish rate of oxide can be selected to be sufficiently higher than that of polysilicon, for example greater than 5:1 oxide to polysilicon etch ratio, so this CMP process can be readily achieved. Since, - T p2 +ΔT p2 +T OX +ΔT OX <X STI −ΔX STI +T p1 −ΔT p1
- the oxide on poly1 is completely removed before the CMP stop at the field poly 2. By using the top of poly 2 as the CMP stop, global planarization may be achieved without using a reverse mask photoresist and etching process.
- At this point, it would be possible to continue with processing as described below in detail. Alternatively, if a sacrificial gate process were used any sacrificial gate material, would be removed. The sacrificial gate material could be polysilicon, silicon nitride or other suitable sacrificial gate material. The underlying gate insulator may also be removed if desired. A replacement gate insulator, for example a high-k gate insulator, may be formed. A replacement gate process could then be completed.
- As shown in FIG. 6, a
third polysilicon layer 60, also referred to herein as poly 3, is deposited overlying thedevice structure 10 following CMP. The actual gate polysilicon thickness will correspond to the sum of the poly 3 thickness plus the thickness of poly 1 that remains after CMP. - Referring now to FIG. 7,
photoresist 70 is applied and patterned to define apolysilicon gate structure 72. A two step plasma etch process may be used to etch the poly 3/poly 1 stack and the poly 3/poly 2 stack. The first step has a high polysilicon etch rate and stops at the end point, which corresponds to the point at which exposed poly 2 has been completely removed. Notice that some poly 2 remains under poly 3 and the photoresist. Since TOX−ΔTOX>XSTI+ΔXSTI, poly 1 is not completely removed from the active region, as shown in FIG. 8, which is a cross-sectional view of the device structure shown in FIG. 7 rotated ninety degrees to show the cross-section along the source/channel/drain of a transistor. The thickness of the remaining poly 1 should be independent of the CMP process. - After the
second polysilicon layer 40 has been removed, a highly selective etch is used to etch the remaining portion of thefirst polysilicon layer 16 that is not covered by photoresist. By stopping at the bottom of poly 2 and leaving a thin layer of poly 1 over thegate insulator 12 and then performing a highly selective etch to remove the remaining thin layer of poly 1, micro-trenching may be reduced, or eliminated. By using high selectivity plasma etching, the remainder of poly 1 can be selectively removed without excessive removal ofgate insulator 12 in the source and drain region. - The photoresist is then stripped leaving the
polysilicon gate stack 72 that comprises the remaining portions of poly 1 and poly 3 over each active area, as shown in FIG. 9. Some poly 2 remains under the portion of poly 3 extending beyond the active region, which is not visible in FIG. 9. - After formation of the gate structure, ion implantation may be used to form source and drain regions that are self-aligned to the gate structure. Poly1, poly 2, and poly 3 are also converted to n+ or p+ polysilicon as is common in conventional processes. The polysilicon gate structure may alternatively be doped prior to the gate electrode etch, and prior to the source and drain ion implant. The polysilicon gate may also be salicided. Several methods of polysilicon gate doping, silicide or self aligned processes, including salicide processes, may be applied to the present process. The
polysilicon gate structure 72 following doping is shown in FIG. 10 and FIG. 11, which also shows the implanted source and drainregions 76. - Some embodiments of the present invention may exhibit some, or all, of the advantages of modified STI processes, such as negligible narrow channel effects, high gate insulator integrity, uniform threshold voltage across the transistor, and low field leakage current.
- In an additional embodiment, an alignment key is incorporated into the modified STI process described above without the need for an additional photoresist and masking step. Referring now to FIG. 12 which corresponds to the device structure after an additional etch step is performed after the process leading up to FIG. 5 above. After the CMP step discussed above, an oxide etch is used to remove a portion of the
oxide layer 30. A plasma etch or a wet etch solution containing HF may be used to etch the oxide. In the example embodiment shown, the oxide is etched to remove approximately 100 nanometers ofoxide forming notches 78. - Following the oxide etch, the
polysilicon layer 60 may be deposited as shown in FIG. 13. The polysilicon layer shown corresponds to poly 3 as discussed above, such that FIG. 13 corresponds to FIG. 6 at that step in the processes, but with the addition of thealignment keys 80. The process can then be completed as described above to form a final gate structure. The alignment keys are now available for subsequent lithography alignment needs. - In another embodiment, alignment keys can be incorporated into a single poly STI structure using a modified STI process without poly2. The resulting structure with edges that serve as
alignment keys 80 is shown in FIG. 14. The alignment keys were formed by etching the oxide following CMP. After etching another polysilicon layer corresponding to poly 3 is deposited. But in this case, there was no poly 2 used in the process. Subsequent processing may be used to complete the device structure to form a transistor with a gate, and source and drain regions. - Although exemplary embodiments, including possible variations have been described, the scope of the present invention shall not be limited to these examples, but rather are to be determined by the following claims.
Claims (12)
Priority Applications (8)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/112,014 US6627510B1 (en) | 2002-03-29 | 2002-03-29 | Method of making self-aligned shallow trench isolation |
TW092101505A TWI235450B (en) | 2002-03-29 | 2003-01-23 | Method for producing semiconductor device |
KR10-2003-0007697A KR100515181B1 (en) | 2002-03-29 | 2003-02-07 | Method for producing semiconductor device |
DE60317963T DE60317963T2 (en) | 2002-03-29 | 2003-03-10 | Method for producing a semiconductor component |
EP03251430A EP1353369B1 (en) | 2002-03-29 | 2003-03-10 | Method for producing semiconductor device |
JP2003065810A JP2004228545A (en) | 2002-03-29 | 2003-03-11 | Manufacturing method for semiconductor device |
CNB031216234A CN1278407C (en) | 2002-03-29 | 2003-03-18 | Method for manufacturing semiconductor component |
US10/622,667 US6858514B2 (en) | 2002-03-29 | 2003-07-17 | Low power flash memory cell and method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/112,014 US6627510B1 (en) | 2002-03-29 | 2002-03-29 | Method of making self-aligned shallow trench isolation |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/622,667 Continuation-In-Part US6858514B2 (en) | 2002-03-29 | 2003-07-17 | Low power flash memory cell and method |
Publications (2)
Publication Number | Publication Date |
---|---|
US6627510B1 US6627510B1 (en) | 2003-09-30 |
US20030186503A1 true US20030186503A1 (en) | 2003-10-02 |
Family
ID=28453218
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/112,014 Expired - Lifetime US6627510B1 (en) | 2002-03-29 | 2002-03-29 | Method of making self-aligned shallow trench isolation |
Country Status (6)
Country | Link |
---|---|
US (1) | US6627510B1 (en) |
EP (1) | EP1353369B1 (en) |
KR (1) | KR100515181B1 (en) |
CN (1) | CN1278407C (en) |
DE (1) | DE60317963T2 (en) |
TW (1) | TWI235450B (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6716691B1 (en) * | 2003-06-25 | 2004-04-06 | Sharp Laboratories Of America, Inc. | Self-aligned shallow trench isolation process having improved polysilicon gate thickness control |
US20050176193A1 (en) * | 2004-01-15 | 2005-08-11 | Tae-Woong Kang | Method of forming a gate of a semiconductor device |
CN102339746A (en) * | 2011-09-28 | 2012-02-01 | 上海宏力半导体制造有限公司 | Method for forming flat dielectric layer |
CN102468212A (en) * | 2010-11-15 | 2012-05-23 | 中芯国际集成电路制造(上海)有限公司 | Method for forming shallow-ditch isolating structure |
US20210057287A1 (en) * | 2017-09-29 | 2021-02-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Footing Removal in Cut-Metal Process |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5037766B2 (en) * | 2001-09-10 | 2012-10-03 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
DE10301291B3 (en) * | 2003-01-15 | 2004-08-26 | Infineon Technologies Ag | Inserting structures into a substrate used in VLSI technology comprises applying a photo-sensitive layer on an uppermost layer, forming structures on the photo-sensitive layer |
US7012021B2 (en) * | 2004-01-29 | 2006-03-14 | Taiwan Semiconductor Mfg | Method for end point detection polysilicon chemical mechanical polishing in an anti-fuse memory device |
US8039339B2 (en) * | 2007-04-23 | 2011-10-18 | Freescale Semiconductor, Inc. | Separate layer formation in a semiconductor device |
US9330959B2 (en) * | 2014-04-13 | 2016-05-03 | Texas Instruments Incorporated | Isolated semiconductor layer in bulk wafer by localized silicon epitaxial seed formation |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5369050A (en) * | 1991-05-31 | 1994-11-29 | Fujitsu Limited | Method of fabricating semiconductor device |
US5733801A (en) * | 1993-12-21 | 1998-03-31 | Kabushiki Kaisha Toshiba | Method of making a semiconductor device with alignment marks |
US6146975A (en) * | 1998-07-10 | 2000-11-14 | Lucent Technologies Inc. | Shallow trench isolation |
US20010036738A1 (en) * | 1998-06-30 | 2001-11-01 | Masanobu Hatanaka | Semiconductor device manufacturing method |
US6391745B1 (en) * | 1999-12-16 | 2002-05-21 | Hynix Semiconductor Inc. | Method for forming overlay verniers for semiconductor devices |
US6566157B2 (en) * | 2000-09-01 | 2003-05-20 | Oki Electric Industry Co., Ltd. | Alignment marks and method of forming the same |
US20030119274A1 (en) * | 2001-12-20 | 2003-06-26 | Infineon Technologies North America Corp. | Method of forming an alignment mark structure using standard process steps for forming vertical gate transistors |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5238859A (en) * | 1988-04-26 | 1993-08-24 | Kabushiki Kaisha Toshiba | Method of manufacturing semiconductor device |
JPH0370180A (en) * | 1989-08-09 | 1991-03-26 | Fujitsu Ltd | Manufacturing method of semiconductor device |
US5202277A (en) * | 1989-12-08 | 1993-04-13 | Matsushita Electric Industrial Co., Ltd. | Method of fabricating a semiconductor device |
JP3057882B2 (en) * | 1992-03-09 | 2000-07-04 | 日本電気株式会社 | Method for manufacturing semiconductor device |
US6069081A (en) * | 1995-04-28 | 2000-05-30 | International Buiness Machines Corporation | Two-step chemical mechanical polish surface planarization technique |
JP2790084B2 (en) * | 1995-08-16 | 1998-08-27 | 日本電気株式会社 | Method for manufacturing semiconductor device |
DE19538005A1 (en) * | 1995-10-12 | 1997-04-17 | Fraunhofer Ges Forschung | Method of creating trench isolation in a substrate |
US5665202A (en) * | 1995-11-24 | 1997-09-09 | Motorola, Inc. | Multi-step planarization process using polishing at two different pad pressures |
US6091129A (en) * | 1996-06-19 | 2000-07-18 | Cypress Semiconductor Corporation | Self-aligned trench isolated structure |
JPH10125637A (en) * | 1996-10-15 | 1998-05-15 | Toshiba Corp | Manufacture of semiconductor device |
US6103592A (en) * | 1997-05-01 | 2000-08-15 | International Business Machines Corp. | Manufacturing self-aligned polysilicon fet devices isolated with maskless shallow trench isolation and gate conductor fill technology with active devices and dummy doped regions formed in mesas |
JP3519579B2 (en) * | 1997-09-09 | 2004-04-19 | 株式会社ルネサステクノロジ | Semiconductor device and manufacturing method thereof |
WO1999046081A1 (en) * | 1998-03-11 | 1999-09-16 | Strasbaugh | Multi-step chemical mechanical polishing process and device |
KR20010004309A (en) * | 1999-06-28 | 2001-01-15 | 김영환 | Method of fabricating alignment key of wafer |
US6417072B2 (en) * | 2000-02-10 | 2002-07-09 | International Business Machines Corporation | Method of forming STI oxide regions and alignment marks in a semiconductor structure with one masking step |
-
2002
- 2002-03-29 US US10/112,014 patent/US6627510B1/en not_active Expired - Lifetime
-
2003
- 2003-01-23 TW TW092101505A patent/TWI235450B/en not_active IP Right Cessation
- 2003-02-07 KR KR10-2003-0007697A patent/KR100515181B1/en not_active Expired - Fee Related
- 2003-03-10 DE DE60317963T patent/DE60317963T2/en not_active Expired - Lifetime
- 2003-03-10 EP EP03251430A patent/EP1353369B1/en not_active Expired - Lifetime
- 2003-03-18 CN CNB031216234A patent/CN1278407C/en not_active Expired - Fee Related
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5369050A (en) * | 1991-05-31 | 1994-11-29 | Fujitsu Limited | Method of fabricating semiconductor device |
US5733801A (en) * | 1993-12-21 | 1998-03-31 | Kabushiki Kaisha Toshiba | Method of making a semiconductor device with alignment marks |
US20010036738A1 (en) * | 1998-06-30 | 2001-11-01 | Masanobu Hatanaka | Semiconductor device manufacturing method |
US6146975A (en) * | 1998-07-10 | 2000-11-14 | Lucent Technologies Inc. | Shallow trench isolation |
US6391745B1 (en) * | 1999-12-16 | 2002-05-21 | Hynix Semiconductor Inc. | Method for forming overlay verniers for semiconductor devices |
US6566157B2 (en) * | 2000-09-01 | 2003-05-20 | Oki Electric Industry Co., Ltd. | Alignment marks and method of forming the same |
US20030119274A1 (en) * | 2001-12-20 | 2003-06-26 | Infineon Technologies North America Corp. | Method of forming an alignment mark structure using standard process steps for forming vertical gate transistors |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6716691B1 (en) * | 2003-06-25 | 2004-04-06 | Sharp Laboratories Of America, Inc. | Self-aligned shallow trench isolation process having improved polysilicon gate thickness control |
US20050176193A1 (en) * | 2004-01-15 | 2005-08-11 | Tae-Woong Kang | Method of forming a gate of a semiconductor device |
CN102468212A (en) * | 2010-11-15 | 2012-05-23 | 中芯国际集成电路制造(上海)有限公司 | Method for forming shallow-ditch isolating structure |
CN102339746A (en) * | 2011-09-28 | 2012-02-01 | 上海宏力半导体制造有限公司 | Method for forming flat dielectric layer |
US20210057287A1 (en) * | 2017-09-29 | 2021-02-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Footing Removal in Cut-Metal Process |
US11854903B2 (en) * | 2017-09-29 | 2023-12-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Footing removal in cut-metal process |
Also Published As
Publication number | Publication date |
---|---|
EP1353369B1 (en) | 2007-12-12 |
CN1278407C (en) | 2006-10-04 |
US6627510B1 (en) | 2003-09-30 |
KR20030078637A (en) | 2003-10-08 |
TW200304686A (en) | 2003-10-01 |
TWI235450B (en) | 2005-07-01 |
KR100515181B1 (en) | 2005-09-16 |
CN1457090A (en) | 2003-11-19 |
EP1353369A3 (en) | 2004-05-06 |
DE60317963D1 (en) | 2008-01-24 |
DE60317963T2 (en) | 2008-11-27 |
EP1353369A2 (en) | 2003-10-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6146970A (en) | Capped shallow trench isolation and method of formation | |
US5837612A (en) | Silicon chemical mechanical polish etch (CMP) stop for reduced trench fill erosion and method for formation | |
US6110787A (en) | Method for fabricating a MOS device | |
US6624016B2 (en) | Method of fabricating trench isolation structures with extended buffer spacers | |
US6097076A (en) | Self-aligned isolation trench | |
KR0165457B1 (en) | Trench element isolation | |
US6468877B1 (en) | Method to form an air-gap under the edges of a gate electrode by using disposable spacer/liner | |
EP1069613B1 (en) | Low-leakage architecture for sub-0.18 micrometer salicided CMOS device | |
US20020100939A1 (en) | Method of manufacturing a semiconductor device | |
KR20020044541A (en) | Forming electronic structures having dual dielectric thicknesses and the structure so formed | |
US8546268B2 (en) | Manufacturing integrated circuit components having multiple gate oxidations | |
US6281082B1 (en) | Method to form MOS transistors with a common shallow trench isolation and interlevel dielectric gap fill | |
US6355540B2 (en) | Stress-free shallow trench isolation | |
US6627510B1 (en) | Method of making self-aligned shallow trench isolation | |
US6858514B2 (en) | Low power flash memory cell and method | |
US6716691B1 (en) | Self-aligned shallow trench isolation process having improved polysilicon gate thickness control | |
US6716719B2 (en) | Method of forming biasable isolation regions using epitaxially grown silicon between the isolation regions | |
US6117715A (en) | Methods of fabricating integrated circuit field effect transistors by performing multiple implants prior to forming the gate insulating layer thereof | |
US6248641B1 (en) | Method of fabricating shallow trench isolation | |
US6306741B1 (en) | Method of patterning gate electrodes with high K gate dielectrics | |
US6140193A (en) | Method for forming a high-voltage semiconductor device with trench structure | |
US6773975B1 (en) | Formation of a shallow trench isolation structure in integrated circuits | |
US7148117B2 (en) | Methods for forming shallow trench isolation structures in semiconductor devices | |
JP3567773B2 (en) | Method of manufacturing semiconductor device having trench element isolation region | |
JP2004228545A (en) | Manufacturing method for semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SHARP LABORATORIES OF AMERICA, INC., WASHINGTON Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:EVANS, DAVID R.;HSU, SHENG TENG;ULRICH, BRUCE D.;AND OTHERS;REEL/FRAME:012766/0683 Effective date: 20020329 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 12 |