US20030178689A1 - Asymmetric semiconductor device having dual work function gate and method of fabrication - Google Patents
Asymmetric semiconductor device having dual work function gate and method of fabrication Download PDFInfo
- Publication number
- US20030178689A1 US20030178689A1 US10/036,210 US3621001A US2003178689A1 US 20030178689 A1 US20030178689 A1 US 20030178689A1 US 3621001 A US3621001 A US 3621001A US 2003178689 A1 US2003178689 A1 US 2003178689A1
- Authority
- US
- United States
- Prior art keywords
- gate electrode
- gate
- layer
- work function
- drain
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 99
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 12
- 230000009977 dual effect Effects 0.000 title claims abstract description 7
- 239000000463 material Substances 0.000 claims abstract description 98
- 238000000034 method Methods 0.000 claims description 34
- 230000015572 biosynthetic process Effects 0.000 claims description 18
- 239000003989 dielectric material Substances 0.000 claims description 15
- 125000006850 spacer group Chemical group 0.000 claims description 14
- 239000000758 substrate Substances 0.000 claims description 11
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 4
- 230000006870 function Effects 0.000 description 25
- 150000002500 ions Chemical class 0.000 description 10
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 7
- 229910052751 metal Inorganic materials 0.000 description 7
- 239000002184 metal Substances 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- 238000001312 dry etching Methods 0.000 description 4
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 4
- 238000003631 wet chemical etching Methods 0.000 description 4
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 3
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 3
- 150000001875 compounds Chemical class 0.000 description 3
- 238000002513 implantation Methods 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- 229910044991 metal oxide Inorganic materials 0.000 description 3
- 150000004706 metal oxides Chemical class 0.000 description 3
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 2
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 229910052787 antimony Inorganic materials 0.000 description 2
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 229910052733 gallium Inorganic materials 0.000 description 2
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 2
- 229910052738 indium Inorganic materials 0.000 description 2
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 229910052763 palladium Inorganic materials 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 229910052697 platinum Inorganic materials 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 229910052703 rhodium Inorganic materials 0.000 description 2
- 239000010948 rhodium Substances 0.000 description 2
- MHOVAHRLVXNVSD-UHFFFAOYSA-N rhodium atom Chemical compound [Rh] MHOVAHRLVXNVSD-UHFFFAOYSA-N 0.000 description 2
- 229910052707 ruthenium Inorganic materials 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical group [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 229910052715 tantalum Inorganic materials 0.000 description 2
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 2
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- 229910005091 Si3N Inorganic materials 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 210000000746 body region Anatomy 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 239000002178 crystalline material Substances 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 230000000593 degrading effect Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- -1 silicon nitride Chemical class 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0337—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0172—Manufacturing their gate conductors
- H10D84/0177—Manufacturing their gate conductors the gate conductors having different materials or different implants
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
Definitions
- the present invention relates generally to semiconductor devices and the fabrication thereof and, more particularly, to an asymmetric semiconductor device having a dual work function gate.
- MOSFET metal oxide semiconductor field effect transistors
- a source and a drain are formed in an active region of a semiconductor layer by implanting N-type or P-type impurities in the layer of semiconductor material.
- a channel (or body) region Disposed between the source and the drain is a gate electrode.
- the gate electrode and the body are spaced apart by a gate dielectric layer.
- MOSFETs can be formed in bulk format (for example, the active region being formed in a silicon substrate) or in a semiconductor-on-insulator (SOI) format (for example, in a silicon film that is disposed on an insulating layer that is, in turn, disposed on a silicon substrate).
- SOI semiconductor-on-insulator
- SCE short channel effects
- V t threshold voltage
- Loff off current
- DIBL drain induced barrier lowering
- SCE is the result of intrinsic properties of the crystalline materials used in the FET devices. Namely, the band gap and built-in potential at the source/body and drain/body junctions are non-scalable with the reduction of physical device dimensions, such as a reduction in channel length.
- a typical technique used to minimize SCE is to fabricate FETs with extensions as part of the source/drain areas.
- the extensions are commonly formed using a lightly doped drain (LDD) technique as is well known in the art.
- LDD lightly doped drain
- achieving a desired device dimension is often difficult as device designers are constrained by limitations imposed by various manufacturing techniques. For example, photolithography is often used to pattern a mask layer that is used to determine the size and placement of device components, such as the gate. However, lithographic limits restrict gate formation to a certain minimum length.
- an asymmetric semiconductor device including a source and a drain formed in a layer of semiconductor material and a gate disposed on the layer of semiconductor material to define a channel interposed between the source and the drain, the gate including a gate dielectric and a gate electrode, the gate electrode spaced from the layer of semiconductor material by the gate dielectric.
- the gate electrode includes a first gate electrode portion having a first work function and for controlling a region of the channel adjacent the source and a second gate electrode portion adjacent the first gate electrode portion and having a second work function different from the first work function and for controlling a region of the channel adjacent the drain.
- an integrated circuit including an asymmetric NMOS device and an asymmetric PMOS device.
- the asymmetric NMOS device has a first source and a first drain formed in a layer of semiconductor material and a first gate disposed on the layer of semiconductor material to define a first channel interposed between the first source and the first drain, the first gate including a first gate dielectric and a first gate electrode, the first gate electrode spaced from the layer of semiconductor material by the first gate dielectric.
- the first gate electrode includes a first source side electrode portion made from a mid-gap material and having a first work function and a first drain side gate electrode portion adjacent the first source side gate electrode portion and made from an N+ doped semiconductor material to have a second work function different from the first work function.
- the asymmetric PMOS device has a second source and a second drain formed in the layer of semiconductor material and a second gate disposed on the layer of semiconductor material to define a second channel interposed between the second source and the second drain, the second gate including a second gate dielectric and a second gate electrode, the second gate electrode spaced from the layer of semiconductor material by the second gate dielectric.
- the second gate electrode includes a second source side electrode portion made from the mid-gap material and having the first work function and a second drain side gate electrode portion adjacent the second source side gate electrode portion and made from a P+ doped semiconductor material having the same base material as the N+ doped semiconductor material and having a third work function different from the first work function.
- the invention is a method of fabricating a pair of asymmetric semiconductor devices each having a dual work function gate.
- the method includes providing a layer of semiconductor material; forming a layer of gate dielectric material on the layer of semiconductor material; forming a dummy gate having a pair of sidewalls on the layer of gate dielectric material; forming a first gate electrode portion adjacent each sidewall of the dummy gate; removing the dummy gate; and forming a second gate electrode portion adjacent each of the first gate electrode portions such that respective pairs of first and second gate electrode portions form a gate electrode for each of the asymmetric semiconductor devices.
- FIG. 1 is a schematic block diagram of a pair of asymmetric semiconductor devices formed in accordance with the present invention
- FIG. 2 is a flow chart illustrating a method of forming the asymmetric semiconductor devices of FIG. 1;
- One aspect of the invention relates to a semiconductor device, such as metal oxide semiconductor field effect transistor (MOSFET), having a dual work function gate.
- the gate is asymmetric and has a first gate portion made from a first material that has a first work function and a second gate portion adjacent the first gate portion and made from a second material having a second work function.
- the work functions of the materials for the first and second gate portions control device threshold along a channel of the semiconductor device.
- the material used for the first gate portion sets the threshold voltage (V t ) of a portion of the channel adjacent a source and the second gate portions set the V t of a portion of the channel adjacent a drain.
- the material used for the first gate portion is selected such that an absolute value of the device threshold near the source is higher than an absolute value of the device threshold near the drain.
- the first and second gate portions are formed using techniques traditionally used for sidewall spacer formation (e.g., angled reactive ion etching). Therefore, the overall physical length of the gate can be shorter than a gate formed using conventional photolithography techniques. Without intending to be bound by theory, it is believed that the dual work function gate described herein offers improved control over the channel so as to reduce device performance degradation caused by short channel effects (SCE).
- SCE short channel effects
- a pair of asymmetrical semiconductor devices 10 and 12 is illustrated.
- the semiconductor devices 10 and 12 can be mirror images of each other.
- the illustrated semiconductor devices 10 and 12 are MOSFETs used, for example, in the construction of a complimentary metal oxide semiconductor (CMOS) integrated circuit.
- CMOS complimentary metal oxide semiconductor
- the gate structure of the semiconductor devices 10 and 12 and the techniques for fabricating those gate structures can be used for other types of devices (e.g., other types of transistors, memory cells, etc.) and the illustrated MOSFETs are exemplary.
- the semiconductor devices 10 and 12 will sometimes be referred to herein as MOSFETs 10 and 12 .
- the MOSFETs 10 and 12 can both be configured as NMOS devices or as PMOS devices.
- one of the MOSFETs 10 or 12 can be configured as an NMOS device and the other as a PMOS device.
- the MOSFETs 10 and 12 are formed using respective active regions 14 a and 14 b formed in a layer of semiconductor material 16 .
- the layer of semiconductor material 16 can be, for example, a silicon substrate for the formation of bulk-type devices.
- the layer of semiconductor material 16 can be, for example, a silicon film formed on a layer of insulating material 17 formed on a semiconductor substrate 18 so that the resultant devices are formed in a semiconductor-on-insulator (SOI) format, as is well known in the art.
- Isolation regions 19 can be used to isolate the MOSFETs 10 and 12 from each other and other adjacent devices.
- Each MOSFET 10 and 12 respectively includes a source 20 a and 20 b , a drain 22 a and 22 b and a body 24 a and 24 b .
- the bodies 24 a and 24 b are respectively disposed between the source 20 of each MOSFET 10 , 12 and the drain 22 of each MOSFET 10 , 12 .
- each source 20 and each drain 22 includes a deep doped region 26 and an extension region 28 .
- Each MOSFET 10 and 12 respectively includes a gate 30 a and 30 b .
- the gates 30 a and 30 b are disposed on the layer of semiconductor material 16 over the respective bodies 24 a and 24 b .
- the gates 30 a and 30 b define respective channels 32 a and 32 b within the bodies 24 a and 24 b (the channels 32 a and 32 b being interposed between their respective sources 20 a and 20 b and drains 22 a and 22 b ).
- Each gate electrode 34 a and 34 b respectively has a first gate electrode portion 38 a and 38 b and a second gate electrode portion 40 a and 40 b .
- the material of the first gate electrode portions 38 a and 38 b is selected to be different from the material used for the second gate electrode portions 40 a and 40 b .
- the materials are selected such that the first gate electrode portions 38 a and 38 b have a higher or, if appropriate, a lower work function than the material of the second gate electrode portions 40 a and 40 b.
- the MOSFETs 10 and 12 are generally mirror images of one another.
- the first gate electrode portion 38 a of the MOSFET 10 is disposed over a portion of the channel 32 a adjacent the source 20 a such that a region of the channel 32 a adjacent the source 20 a is controlled by the first gate electrode portion 38 a .
- the second gate electrode portion 40 a of the MOSFET 10 is disposed over a portion of the channel 32 a adjacent the drain 22 a such that a region of the channel 32 a adjacent the drain 22 a is controlled by the second gate electrode portion 40 a .
- the first gate electrode portion 38 b of the MOSFET 12 is disposed over a portion of the channel 32 b adjacent the source 20 b such that a region of the channel 32 b adjacent the source 20 b is controlled by the first gate electrode portion 38 b .
- the second gate electrode portion 40 b of the MOSFET 12 is disposed over a portion of the channel 32 b adjacent the drain 22 b such that a region of the channel 32 b adjacent the drain 22 b is controlled by the second gate electrode portion 40 b . It is noted that in symmetrical devices the source and the drain are interchangeable, but in asymmetrical devices the source and the drain are typically specified such that integrated circuits are arranged to take advantage of device properties. However, the devices 10 , 12 can be configured so that the gates 30 are mirror images of one another, but the sources 20 and the drains 22 are not.
- the designer can select the work function of the material used for the first gate electrode portions 38 a and 38 b to be higher or lower than the second gate electrode portions 40 a and 40 b .
- the work function of the first gate electrode portion 38 formed adjacent the source/body junction should be higher than work function of the second gate electrode portion 40 formed adjacent the drain/body junction.
- a device threshold for a source 20 side of the channel 32 if an absolute value of a device threshold for a source 20 side of the channel 32 is to be higher than an absolute value of a device threshold for a drain 22 side of the channel 32 , then the work function of the first gate electrode portion 38 formed adjacent the source/body junction should be lower than work function of the second gate electrode portion 40 formed adjacent the drain/body junction.
- Expressing relative device thresholds in terms of absolute value is done to take into account differences in actual voltage applied to NMOS device versus PMOS devices.
- the differential in device threshold between the foregoing portions of the channel will typically be up to a few tenths of a volt.
- the MOSFETs 10 and 12 can be provided with sidewall spacers 42 , as is known in the art. Also, the MOSFETs 10 and 12 can be provided with a gate electrode contacts (not shown) used in establishing electrical connection to the gate electrodes 34 a and 34 b , including the first and second gate electrode portions 38 and 40 . In addition, the MOSFETs 10 and 12 can each be provided with a source contact (not shown) and a drain contact (not shown). The source contacts and the drain contacts can be silicide regions as is known in the art. If appropriate, the gate electrode contacts can also be a silicide regions or can be formed from a metal layer or from another other appropriate material.
- the method 50 starts in step 52 where the layer of semiconductor material 16 is provided.
- the layer of semiconductor material 16 can be a semiconductor substrate (such as a silicon substrate) for the formation of bulk-type devices.
- the layer of semiconductor material 16 is a semiconductor film (such as a silicon film or a silicon-germanium film) formed as part of a SOI substrate stack.
- isolation regions 19 for example, shallow trench isolation (STI) regions
- STI shallow trench isolation
- a layer of material 58 used to form the gate dielectrics 36 a and 36 b is formed on the layer of semiconductor material 16 .
- the layer of gate dielectric material 58 can be formed by growing or depositing the material on top of the layer or semiconductor material 16 .
- the layer of gate dielectric material 58 can be, for example, silicon dioxide or any other appropriate dielectric material.
- the method 50 continues in step 60 where a dummy gate electrode portion 62 is formed.
- the dummy gate 62 does not form a part of the MOSFETs 10 and 12 , but assists in defining the placement of the first gate electrode portions 38 a and 38 b .
- the dummy gate 62 is formed by growing or depositing a layer of dummy gate material on the layer of dielectric material 58 .
- the layer of material used to form the dummy gate 62 is then patterned using conventional techniques to have a placement and size corresponding to the desired placement of the first gate electrode portions 38 a and 38 b . Patterning of the dummy gate 62 can be carried out by techniques such as wet-chemical etching or dry etching.
- the first gate electrode portions 38 a and 38 b are formed.
- the material used to form the first gate electrode portions 38 a and 38 b can be any suitable material, including for example, polycrystalline silicon, polycrystalline silicon-germanium, a metal (e.g., tungsten, tantalum, aluminum, nickel, ruthenium, rhodium, palladium, platinum, etc.) and/or a metal-containing compound (e.g., tantalum nitride, titanium nitride, etc.).
- the first gate electrode portions 38 a and 38 b are formed using techniques similar to those used for sidewall spacer formation.
- the first gate electrode portions 38 a and 38 b can be formed by depositing the desired material and anisotropically etching back the deposited material to the layer of dielectric material 58 .
- the material used to form the first gate electrode portions 38 a and 38 b can be deposited and patterned using other techniques, such as, for example, wet-chemical etching or dry etching with the assistance of a mask layer.
- step 66 the method 50 continues in step 66 where the dummy gate 62 is removed using an appropriate technique, such as, for example, wet-chemical etching or dry etching.
- the second gate electrode portions 40 a and 40 b are respectively formed adjacent the first gate electrode portions 38 a and 38 b . More specifically, the second gate electrode portions 40 a and 40 b are formed adjacent surfaces of the first gate electrode portions 38 a and 38 b that were disposed against the dummy gate 62 before the dummy gate 62 was removed.
- the material used to form the second gate electrode portions 40 a and 40 b is different from the material used to form the first gate electrode portions 38 a and 38 b .
- the materials that can be used for the second gate electrode portions 40 a and 40 b include, for example, polycrystalline silicon, polycrystalline silicon-germanium, a metal (e.g., tungsten, tantalum, aluminum, nickel, ruthenium, rhodium, palladium, platinum, etc.) and/or a metal-containing compound (e.g., tantalum nitride, titanium nitride, etc.).
- the second gate electrode portions 40 a and 40 b and the first gate electrode portions 38 a and 38 b are made from the same semiconductor material, but receive different doping concentrations.
- the second gate electrode portions 40 a and 40 b are formed to have a desired width (or length) as measured along the upper surface of the layer of dielectric material 58 .
- This width can be selected to be substantially the same as a corresponding width of the first gate electrode portions 38 a and 38 b .
- the second gate electrode portions 40 a and 40 b can be wider or narrower than the first gate electrode portions 38 a and 38 b.
- the second gate electrode portions 40 a and 40 b can be formed using techniques similar to those used for sidewall spacer formation. For instance, the second gate electrode portions 40 a and 40 b can be formed by depositing the desired material and anisotropically etching back the deposited material to the layer of gate dielectric material 58 . In an alternative embodiment, the material used to form the second gate electrode portions 40 a and 40 b can be deposited and patterned using other techniques, such as, for example, wet-chemical etching or dry etching with the assistance of a mask layer.
- the extensions 28 can be implanted. Formation of shallow source 20 and drain 22 extensions 28 , such as by using a lightly doped drain (LDD) technique, is well known in the art and will not be described in detail herein. Briefly, for a P-type extension region 28 , ions such as boron, gallium or indium can be implanted. For an N-type extension region 28 , ions such as antimony, phosphorous or arsenic can be implanted. The ions used to form the extensions 28 may diffuse slightly under the gates 30 a and 30 b as is conventional.
- LDD lightly doped drain
- step 70 can include formation of the sidewall spacers 42 .
- the spacers 42 can be formed from a material such as a nitride (e.g., silicon nitride, or Si 3 N). The formation of the spacers 42 is well known in the art and will not be described in greater detail.
- an anneal cycle can be carried out to activate the implanted ions. It is noted that the ions used to form the deep doped regions 26 may laterally diffuse slightly under the spacers 42 as is conventional.
- Other additional processing can include for example, the formation of source 20 contacts, drain 22 contacts and gate electrode 34 a and 34 b contacts. Therefore, the layer of gate dielectric material 58 can be patterned to permit, for example, silicidation of the layer of semiconductor material 16 for the formation of source 20 and drain 22 contacts. Patterning of the gate dielectric material 58 can be carried out before or after implantation of ion species to form the extensions 28 and/or deep doped regions 26 as is known in the art. An oxide cap (not shown) can also be formed.
- the MOSFET 10 is configured as an NMOS device and the MOSFET 12 is configured as a PMOS device.
- a mid-gap material e.g., a metal or metal-containing compound having a work function near the center of the band-gap (about 4.6 eV)
- a semiconductor material such as polysilicon
- the second gate electrode portion 40 a is doped with N+ type ions to have a work function of about 4.15 eV.
- the second gate electrode portion 40 b is doped with P+ type ions to have a work function of about 5.1 eV.
- the NMOS device and the PMOS device have second gate electrode portions 40 a and 40 b made from the same base material.
- the mid-gap material can be used for the second gate electrode portions 40 a and 40 b and the semiconductor material can be used for the first gate electrode portions 38 a and 38 b . Selecting the same materials for the gates 30 of both the NMOS device and the PMOS device can simplify fabrication of the devices and reduce material integration issues.
- a first pair of materials is selected for the NMOS device and a second pair of materials is selected for the PMOS device to provide desired characteristics respectively to the NMOS device and the PMOS device.
- the method 50 shows in a specific order of steps for fabricating the MOSFETs 10 and 12 . However, it is understood that the order may differ from that depicted. For example, the order of two or more steps may be altered relative to the order shown. Also, two or more steps may be carried out concurrently or with partial concurrence. In addition, various steps may be omitted and other steps may be added. It is understood that all such variations are within the scope of the present invention.
- MOSFET 10 or 12 can be formed to have the structure described herein.
- one of the first gate electrode portions 38 a or 38 b can be removed after formation or, alternatively, is not formed in step 64 .
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
An asymmetric semiconductor device and a method of making a pair of the asymmetric devices. The semiconductor device includes a layer of semiconductor material having a source and a drain, and a dual work function gate disposed on the layer of semiconductor material to define a channel interposed between the source and the drain.
Description
- The present invention relates generally to semiconductor devices and the fabrication thereof and, more particularly, to an asymmetric semiconductor device having a dual work function gate.
- A pervasive trend in modern integrated circuit manufacture is to produce semiconductor devices, such as metal oxide semiconductor field effect transistors (MOSFETs), that are as small as possible. In a typical MOSFET, a source and a drain are formed in an active region of a semiconductor layer by implanting N-type or P-type impurities in the layer of semiconductor material. Disposed between the source and the drain is a channel (or body) region. Disposed above the body region is a gate electrode. The gate electrode and the body are spaced apart by a gate dielectric layer. It is noted that MOSFETs can be formed in bulk format (for example, the active region being formed in a silicon substrate) or in a semiconductor-on-insulator (SOI) format (for example, in a silicon film that is disposed on an insulating layer that is, in turn, disposed on a silicon substrate).
- Although the fabrication of smaller transistors allows more transistors to be placed on a single monolithic substrate for the formation of relatively large circuit systems in a relatively small die area, this downscaling can result in a number of performance degrading effects. In FET devices with a channel having a relatively short length, the FET can experience a number of undesirable electrical characteristics referred to as short channel effects (SCE). SCE generally occur when the gate does not have adequate control over the channel region, and can include threshold voltage (Vt) roll-off, off current (loff) roll-up and drain induced barrier lowering (DIBL). As the physical dimensions decrease, SCE can become more severe. SCE is the result of intrinsic properties of the crystalline materials used in the FET devices. Namely, the band gap and built-in potential at the source/body and drain/body junctions are non-scalable with the reduction of physical device dimensions, such as a reduction in channel length.
- A typical technique used to minimize SCE is to fabricate FETs with extensions as part of the source/drain areas. The extensions are commonly formed using a lightly doped drain (LDD) technique as is well known in the art.
- In addition, achieving a desired device dimension is often difficult as device designers are constrained by limitations imposed by various manufacturing techniques. For example, photolithography is often used to pattern a mask layer that is used to determine the size and placement of device components, such as the gate. However, lithographic limits restrict gate formation to a certain minimum length.
- Accordingly, there exists a need in the art for semiconductor devices, such as MOSFETs, that have a reduced scale and reduced SCE. In addition, a need exists for fabrication techniques for making those semiconductor devices.
- According to one aspect of the invention, an asymmetric semiconductor device including a source and a drain formed in a layer of semiconductor material and a gate disposed on the layer of semiconductor material to define a channel interposed between the source and the drain, the gate including a gate dielectric and a gate electrode, the gate electrode spaced from the layer of semiconductor material by the gate dielectric. The gate electrode includes a first gate electrode portion having a first work function and for controlling a region of the channel adjacent the source and a second gate electrode portion adjacent the first gate electrode portion and having a second work function different from the first work function and for controlling a region of the channel adjacent the drain.
- According to another aspect of the invention, an integrated circuit including an asymmetric NMOS device and an asymmetric PMOS device. The asymmetric NMOS device has a first source and a first drain formed in a layer of semiconductor material and a first gate disposed on the layer of semiconductor material to define a first channel interposed between the first source and the first drain, the first gate including a first gate dielectric and a first gate electrode, the first gate electrode spaced from the layer of semiconductor material by the first gate dielectric. The first gate electrode includes a first source side electrode portion made from a mid-gap material and having a first work function and a first drain side gate electrode portion adjacent the first source side gate electrode portion and made from an N+ doped semiconductor material to have a second work function different from the first work function. The asymmetric PMOS device has a second source and a second drain formed in the layer of semiconductor material and a second gate disposed on the layer of semiconductor material to define a second channel interposed between the second source and the second drain, the second gate including a second gate dielectric and a second gate electrode, the second gate electrode spaced from the layer of semiconductor material by the second gate dielectric. The second gate electrode includes a second source side electrode portion made from the mid-gap material and having the first work function and a second drain side gate electrode portion adjacent the second source side gate electrode portion and made from a P+ doped semiconductor material having the same base material as the N+ doped semiconductor material and having a third work function different from the first work function.
- According to yet another aspect of the invention, the invention is a method of fabricating a pair of asymmetric semiconductor devices each having a dual work function gate. The method includes providing a layer of semiconductor material; forming a layer of gate dielectric material on the layer of semiconductor material; forming a dummy gate having a pair of sidewalls on the layer of gate dielectric material; forming a first gate electrode portion adjacent each sidewall of the dummy gate; removing the dummy gate; and forming a second gate electrode portion adjacent each of the first gate electrode portions such that respective pairs of first and second gate electrode portions form a gate electrode for each of the asymmetric semiconductor devices.
- These and further features of the present invention will be apparent with reference to the following description and drawings, wherein:
- FIG. 1 is a schematic block diagram of a pair of asymmetric semiconductor devices formed in accordance with the present invention;
- FIG. 2 is a flow chart illustrating a method of forming the asymmetric semiconductor devices of FIG. 1; and
- FIGS. 3A through 3C illustrate the asymmetric semiconductor devices of FIG. 1 in various stages of manufacture.
- In the detailed description that follows, identical components have been given the same reference numerals, regardless of whether they are shown in different embodiments of the present invention. To illustrate the present invention in a clear and concise manner, the drawings may not necessarily be to scale and certain features may be shown in somewhat schematic form.
- One aspect of the invention relates to a semiconductor device, such as metal oxide semiconductor field effect transistor (MOSFET), having a dual work function gate. IN an embodiment of the invention, the gate is asymmetric and has a first gate portion made from a first material that has a first work function and a second gate portion adjacent the first gate portion and made from a second material having a second work function. The work functions of the materials for the first and second gate portions control device threshold along a channel of the semiconductor device. In particular, the material used for the first gate portion sets the threshold voltage (Vt) of a portion of the channel adjacent a source and the second gate portions set the Vt of a portion of the channel adjacent a drain. The material used for the first gate portion is selected such that an absolute value of the device threshold near the source is higher than an absolute value of the device threshold near the drain.
- In the illustrated embodiment, the first and second gate portions are formed using techniques traditionally used for sidewall spacer formation (e.g., angled reactive ion etching). Therefore, the overall physical length of the gate can be shorter than a gate formed using conventional photolithography techniques. Without intending to be bound by theory, it is believed that the dual work function gate described herein offers improved control over the channel so as to reduce device performance degradation caused by short channel effects (SCE).
- With reference to FIG. 1, a pair of
asymmetrical semiconductor devices semiconductor devices semiconductor devices semiconductor devices semiconductor devices MOSFETs MOSFETs MOSFETs - The
MOSFETs active regions semiconductor material 16. The layer ofsemiconductor material 16 can be, for example, a silicon substrate for the formation of bulk-type devices. Alternatively, and as illustrated, the layer ofsemiconductor material 16 can be, for example, a silicon film formed on a layer ofinsulating material 17 formed on asemiconductor substrate 18 so that the resultant devices are formed in a semiconductor-on-insulator (SOI) format, as is well known in the art.Isolation regions 19 can be used to isolate theMOSFETs - Each
MOSFET source drain body bodies MOSFET MOSFET doped region 26 and anextension region 28. - Each
MOSFET gate gates semiconductor material 16 over therespective bodies gates respective channels bodies channels respective sources - The
gates gate electrode semiconductor material 16 byrespective gate dielectrics extensions 28 may laterally diffuse a short distance under thegates - Each
gate electrode gate electrode portion gate electrode portion gate electrode portions gate electrode portions gate electrode portions gate electrode portions - In the illustrated embodiment, the
MOSFETs gate electrode portion 38 a of theMOSFET 10 is disposed over a portion of thechannel 32 a adjacent thesource 20 a such that a region of thechannel 32 a adjacent thesource 20 a is controlled by the firstgate electrode portion 38 a. The secondgate electrode portion 40 a of theMOSFET 10 is disposed over a portion of thechannel 32 a adjacent thedrain 22 a such that a region of thechannel 32 a adjacent thedrain 22 a is controlled by the secondgate electrode portion 40 a. Similarly, the firstgate electrode portion 38 b of theMOSFET 12 is disposed over a portion of thechannel 32 b adjacent thesource 20 b such that a region of thechannel 32 b adjacent thesource 20 b is controlled by the firstgate electrode portion 38 b. The secondgate electrode portion 40 b of theMOSFET 12 is disposed over a portion of thechannel 32 b adjacent thedrain 22 b such that a region of thechannel 32 b adjacent thedrain 22 b is controlled by the secondgate electrode portion 40 b. It is noted that in symmetrical devices the source and the drain are interchangeable, but in asymmetrical devices the source and the drain are typically specified such that integrated circuits are arranged to take advantage of device properties. However, thedevices - Depending on design considerations, integrated circuit layout and device type (e.g., NMOS or PMOS), the designer can select the work function of the material used for the first
gate electrode portions gate electrode portions - The
MOSFETs sidewall spacers 42, as is known in the art. Also, theMOSFETs gate electrodes MOSFETs - Referring now to FIG. 2, a
method 50 of simultaneously forming theMOSFETs method 50 starts instep 52 where the layer ofsemiconductor material 16 is provided. As indicated above, the layer ofsemiconductor material 16 can be a semiconductor substrate (such as a silicon substrate) for the formation of bulk-type devices. In the illustrated embodiment, the layer ofsemiconductor material 16 is a semiconductor film (such as a silicon film or a silicon-germanium film) formed as part of a SOI substrate stack. Instep 54, isolation regions 19 (for example, shallow trench isolation (STI) regions) can be formed in the layer ofsemiconductor material 16 to define the size and placement of multipleactive regions semiconductor material 16. - Next, in
step 56, a layer ofmaterial 58 used to form the gate dielectrics 36 a and 36 b is formed on the layer ofsemiconductor material 16. The layer ofgate dielectric material 58 can be formed by growing or depositing the material on top of the layer orsemiconductor material 16. The layer ofgate dielectric material 58 can be, for example, silicon dioxide or any other appropriate dielectric material. - With continued reference to FIGS. 2 and 3A, the
method 50 continues instep 60 where a dummygate electrode portion 62 is formed. As will become more apparent below, thedummy gate 62 does not form a part of theMOSFETs gate electrode portions dummy gate 62 is formed by growing or depositing a layer of dummy gate material on the layer ofdielectric material 58. The layer of material used to form thedummy gate 62 is then patterned using conventional techniques to have a placement and size corresponding to the desired placement of the firstgate electrode portions dummy gate 62 can be carried out by techniques such as wet-chemical etching or dry etching. - Thereafter, in
step 64, the firstgate electrode portions gate electrode portions - In the illustrated embodiment, the first
gate electrode portions gate electrode portions dielectric material 58. In an alternative embodiment, the material used to form the firstgate electrode portions - With additional reference to FIG. 3B, the
method 50 continues instep 66 where thedummy gate 62 is removed using an appropriate technique, such as, for example, wet-chemical etching or dry etching. - Next, in
step 68 and as illustrated in FIG. 3C, the secondgate electrode portions gate electrode portions gate electrode portions gate electrode portions dummy gate 62 before thedummy gate 62 was removed. - As indicated, in one embodiment of the invention, the material used to form the second
gate electrode portions gate electrode portions gate electrode portions gate electrode portions gate electrode portions - The second
gate electrode portions dielectric material 58. This width can be selected to be substantially the same as a corresponding width of the firstgate electrode portions gate electrode portions gate electrode portions - The second
gate electrode portions gate electrode portions gate dielectric material 58. In an alternative embodiment, the material used to form the secondgate electrode portions - In
step 70, and with reference back to FIG. 1, other components of theMOSFETs extensions 28 can be implanted. Formation of shallow source 20 and drain 22extensions 28, such as by using a lightly doped drain (LDD) technique, is well known in the art and will not be described in detail herein. Briefly, for a P-type extension region 28, ions such as boron, gallium or indium can be implanted. For an N-type extension region 28, ions such as antimony, phosphorous or arsenic can be implanted. The ions used to form theextensions 28 may diffuse slightly under thegates - Other processing in
step 70 can include formation of thesidewall spacers 42. Thespacers 42 can be formed from a material such as a nitride (e.g., silicon nitride, or Si3N). The formation of thespacers 42 is well known in the art and will not be described in greater detail. - The
spacers 42 and thegates doped regions 26. Implanting dopant species to form the deepdoped regions 26 of thesources drains region 26, ions such as boron, gallium or indium can be implanted. N-type deep dopedregions 26 can be formed by implanting ions, such as antimony, phosphorous or arsenic. Following implantation of the deep doped source and drainregions 26, an anneal cycle can be carried out to activate the implanted ions. It is noted that the ions used to form the deepdoped regions 26 may laterally diffuse slightly under thespacers 42 as is conventional. - Other additional processing can include for example, the formation of source20 contacts, drain 22 contacts and
gate electrode gate dielectric material 58 can be patterned to permit, for example, silicidation of the layer ofsemiconductor material 16 for the formation of source 20 and drain 22 contacts. Patterning of thegate dielectric material 58 can be carried out before or after implantation of ion species to form theextensions 28 and/or deepdoped regions 26 as is known in the art. An oxide cap (not shown) can also be formed. - In one exemplary embodiment, the
MOSFET 10 is configured as an NMOS device and theMOSFET 12 is configured as a PMOS device. In this example, a mid-gap material (e.g., a metal or metal-containing compound having a work function near the center of the band-gap (about 4.6 eV)) is selected for use in both NMOS devices and PMOS devices as the firstgate electrode portions gate electrode portions gate electrode portion 40 a is doped with N+ type ions to have a work function of about 4.15 eV. For the PMOS device, the secondgate electrode portion 40 b is doped with P+ type ions to have a work function of about 5.1 eV. In this embodiment, the NMOS device and the PMOS device have secondgate electrode portions gate electrode portions gate electrode portions - The
method 50 shows in a specific order of steps for fabricating theMOSFETs - Although particular embodiments of the invention have been described in detail, it is understood that the invention is not limited correspondingly in scope, but includes all changes, modifications and equivalents coming within the spirit and terms of the claims appended hereto.
- For example, only one
MOSFET gate electrode portions step 64.
Claims (21)
1. An asymmetric semiconductor device comprising:
a source and a drain formed in a layer of semiconductor material; and
a gate disposed on the layer of semiconductor material to define a channel interposed between the source and the drain, the gate including a gate dielectric and a gate electrode, the gate electrode spaced from the layer of semiconductor material by the gate dielectric, and the gate electrode including:
a first gate electrode portion having a first work function and for controlling a region of the channel adjacent the source; and
a second gate electrode portion adjacent the first gate electrode portion and having a second work function different from the first work function and for controlling a region of the channel adjacent the drain.
2. The semiconductor device according to claim 1 , wherein an absolute value of a device threshold in the region of the channel adjacent the source is higher than an absolute value of a device threshold in the region of the channel adjacent the drain.
3. The semiconductor device according to claim 1 , wherein the semiconductor device is an NMOS device and the first work function is higher than the second work function.
4. The semiconductor device according to claim 1 , wherein the semiconductor device is a PMOS device and the first work function is lower than the second work function.
5. The semiconductor device according to claim 1 , wherein the first gate electrode portion is made from a first material and the second gate electrode portion is made from a second material different from the first material.
6. The semiconductor device according to claim 1 , wherein the first gate electrode portion and the second gate electrode portion are each formed using a sidewall spacer formation technique.
7. The semiconductor device according to claim 1 , wherein the layer of semiconductor material is a semiconductor film disposed on an insulating layer, the insulting layer being disposed on a semiconductor substrate.
8. An integrated circuit comprising:
an asymmetric NMOS device having a first source and a first drain formed in a layer of semiconductor material and a first gate disposed on the layer of semiconductor material to define a first channel interposed between the first source and the first drain, the first gate including a first gate dielectric and a first gate electrode, the first gate electrode spaced from the layer of semiconductor material by the first gate dielectric, and the first gate electrode including:
a first source side electrode portion made from a mid-gap material and having a first work function; and
a first drain side gate electrode portion adjacent the first source side gate electrode portion and made from an N+ doped semiconductor material to have a second work function different from the first work function; and
an asymmetric PMOS device having a second source and a second drain formed in the layer of semiconductor material and a second gate disposed on the layer of semiconductor material to define a second channel interposed between the second source and the second drain, the second gate including a second gate dielectric and a second gate electrode, the second gate electrode spaced from the layer of semiconductor material by the second gate dielectric, and the second gate electrode including:
a second source side electrode portion made from the mid-gap material and having the first work function; and
a second drain side gate electrode portion adjacent the second source side gate electrode portion and made from a P+ doped semiconductor material having the same base material as the N+ doped semiconductor material and having a third work function different from the first work function.
9. The integrated circuit according to claim 8 , wherein an absolute value of a device threshold in a region of the first channel adjacent the first source is higher than an absolute value of a device threshold in a region of the first channel adjacent the first drain and an absolute value of a device threshold in a region of the second channel adjacent the second source is higher than an absolute value of a device threshold in a region of the second channel adjacent the second drain.
10. The integrated circuit according to claim 8 , wherein the semiconductor material of the first and second drain side gate electrodes is polycrystalline silicon.
11. The integrated circuit according to claim 8 , wherein the first source side gate electrode portion, the first drain side electrode portion, the second source side electrode portion and the second drain side electrode portion are each formed using a sidewall spacer formation technique.
12. The integrated circuit according to claim 8 , wherein the layer of semiconductor material is a semiconductor film disposed on an insulating layer, the insulting layer being disposed on a semiconductor substrate.
13. A method of fabricating a pair of asymmetric semiconductor devices each having a dual work function gate, comprising the steps of:
providing a layer of semiconductor material;
forming a layer of gate dielectric material on the layer of semiconductor material;
forming a dummy gate having a pair of sidewalls on the layer of gate dielectric material;
forming a first gate electrode portion adjacent each sidewall of the dummy gate;
removing the dummy gate; and
forming a second gate electrode portion adjacent each of the first gate electrode portions such that respective pairs of first and second gate electrode portions form a gate electrode for each of the asymmetric semiconductor devices.
14. The method according to claim 13 , wherein each of the first gate electrode portions have a first work function and each of the second gate electrode portions have a second work function different from the first work function.
15. The method according to claim 13 , wherein the first gate electrode portions are formed using a sidewall spacer formation technique.
16. The method according to claim 15 , wherein the second gate electrode portions are formed using a sidewall spacer formation technique.
17. The method according to claim 13 , wherein the second gate electrode portions are formed using a sidewall spacer formation technique.
18. The method according to claim 13 , further comprising the steps of implanting ion species into the layer of semiconductor material to form a source and a drain for each asymmetric semiconductor device, and wherein the respective gate electrodes define a channel interposed between the source and the drain of each asymmetric semiconductor device.
19. The method according to claim 18 , wherein a work function of each first gate electrode portion and a work function of each second gate electrode portion are selected such that an absolute value of a device threshold in a respective channel region adjacent each source is selected to be higher than an absolute value of a device threshold in a respective channel region adjacent each drain.
20. The method according to claim 13 , wherein the first gate electrode portions are made from a first material and the second gate electrode portions are made from a second material different from the first material.
21. The method according to claim 13 , wherein the layer of semiconductor material is a semiconductor film disposed on an insulating layer, the insulting layer being disposed on a semiconductor substrate.
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/036,210 US6630720B1 (en) | 2001-12-26 | 2001-12-26 | Asymmetric semiconductor device having dual work function gate and method of fabrication |
PCT/US2002/041656 WO2003058711A1 (en) | 2001-12-26 | 2002-12-23 | Asymmetric semiconductor device having dual work function gate and method of fabrication |
AU2002361895A AU2002361895A1 (en) | 2001-12-26 | 2002-12-23 | Asymmetric semiconductor device having dual work function gate and method of fabrication |
TW091137421A TW200303615A (en) | 2001-12-26 | 2002-12-26 | Asymmetric semiconductor device having dual work function gate and method of fabrication |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/036,210 US6630720B1 (en) | 2001-12-26 | 2001-12-26 | Asymmetric semiconductor device having dual work function gate and method of fabrication |
Publications (2)
Publication Number | Publication Date |
---|---|
US20030178689A1 true US20030178689A1 (en) | 2003-09-25 |
US6630720B1 US6630720B1 (en) | 2003-10-07 |
Family
ID=21887280
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/036,210 Expired - Lifetime US6630720B1 (en) | 2001-12-26 | 2001-12-26 | Asymmetric semiconductor device having dual work function gate and method of fabrication |
Country Status (4)
Country | Link |
---|---|
US (1) | US6630720B1 (en) |
AU (1) | AU2002361895A1 (en) |
TW (1) | TW200303615A (en) |
WO (1) | WO2003058711A1 (en) |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030067026A1 (en) * | 2001-07-10 | 2003-04-10 | Constantin Bulucea | Gate-enhanced junction varactor |
WO2006063239A1 (en) * | 2004-12-09 | 2006-06-15 | Honeywell International Inc. | Dual work function gate in cmos device |
US7078787B1 (en) | 2002-01-18 | 2006-07-18 | National Semiconductor Corporation | Design and operation of gate-enhanced junction varactor with gradual capacitance variation |
US20060289953A1 (en) * | 2005-06-27 | 2006-12-28 | Kiwamu Sakuma | Semiconductor device and manufacturing method of the same |
US20070029587A1 (en) * | 2005-08-08 | 2007-02-08 | International Business Machines Corporation | Mos varactor with segmented gate doping |
US20080085575A1 (en) * | 2006-10-10 | 2008-04-10 | Anderson Brent A | Dual work-function single gate stack |
US20110298018A1 (en) * | 2009-12-31 | 2011-12-08 | Institute of Microelectronics, Chinese Academy of Sciences | Transistor and manufacturing method of the same |
US20120223390A1 (en) * | 2011-03-01 | 2012-09-06 | Tsinghua University | Tunneling field effect transistor and method for forming the same |
CN103000583A (en) * | 2012-12-26 | 2013-03-27 | 上海宏力半导体制造有限公司 | Method for improving gate-introduced drain leakage (GIDL) of high-voltage metal-oxide-semiconductor field-effect transistor (MOS) |
US20130095623A1 (en) * | 2011-10-12 | 2013-04-18 | International Business Machines Corporation | Vertical transistor having an asymmetric gate |
US9853021B1 (en) * | 2017-05-05 | 2017-12-26 | United Microelectronics Corp. | Semiconductor device and method for fabricating the same |
US20180190804A1 (en) * | 2015-07-02 | 2018-07-05 | The Regents Of The University Of California | Gate-induced source tunneling field-effect transistor |
Families Citing this family (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6791106B2 (en) * | 2001-12-26 | 2004-09-14 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
JP2003273129A (en) * | 2002-03-14 | 2003-09-26 | Fujitsu Quantum Devices Ltd | Semiconductor device and manufacturing method thereof |
US6651637B1 (en) * | 2002-10-29 | 2003-11-25 | Transpo Electronics, Inc. | Vehicle ignition system using ignition module with reduced heat generation |
DE10253403A1 (en) * | 2002-11-15 | 2004-06-24 | Trw Occupant Restraint Systems Gmbh & Co. Kg | Assembly consisting of a vehicle body part and an airbag module |
US7285829B2 (en) * | 2004-03-31 | 2007-10-23 | Intel Corporation | Semiconductor device having a laterally modulated gate workfunction and method of fabrication |
JP3854290B2 (en) * | 2004-06-17 | 2006-12-06 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US7547945B2 (en) | 2004-09-01 | 2009-06-16 | Micron Technology, Inc. | Transistor devices, transistor structures and semiconductor constructions |
US7384849B2 (en) | 2005-03-25 | 2008-06-10 | Micron Technology, Inc. | Methods of forming recessed access devices associated with semiconductor constructions |
US20060267675A1 (en) * | 2005-05-24 | 2006-11-30 | International Rectifier Corporation | PMOS current mirror with cascaded PMOS transistors and zero voltage gate threshold transistor |
US7282401B2 (en) | 2005-07-08 | 2007-10-16 | Micron Technology, Inc. | Method and apparatus for a self-aligned recessed access device (RAD) transistor gate |
US7867851B2 (en) | 2005-08-30 | 2011-01-11 | Micron Technology, Inc. | Methods of forming field effect transistors on substrates |
US7700441B2 (en) | 2006-02-02 | 2010-04-20 | Micron Technology, Inc. | Methods of forming field effect transistors, methods of forming field effect transistor gates, methods of forming integrated circuitry comprising a transistor gate array and circuitry peripheral to the gate array, and methods of forming integrated circuitry comprising a transistor gate array including first gates and second grounded isolation gates |
US8008144B2 (en) | 2006-05-11 | 2011-08-30 | Micron Technology, Inc. | Dual work function recessed access device and methods of forming |
US20070262395A1 (en) | 2006-05-11 | 2007-11-15 | Gibbons Jasper S | Memory cell access devices and methods of making the same |
US8860174B2 (en) * | 2006-05-11 | 2014-10-14 | Micron Technology, Inc. | Recessed antifuse structures and methods of making the same |
US7602001B2 (en) | 2006-07-17 | 2009-10-13 | Micron Technology, Inc. | Capacitorless one transistor DRAM cell, integrated circuitry comprising an array of capacitorless one transistor DRAM cells, and method of forming lines of capacitorless one transistor DRAM cells |
US7772632B2 (en) | 2006-08-21 | 2010-08-10 | Micron Technology, Inc. | Memory arrays and methods of fabricating memory arrays |
US7589995B2 (en) | 2006-09-07 | 2009-09-15 | Micron Technology, Inc. | One-transistor memory cell with bias gate |
CN101536153B (en) | 2006-11-06 | 2011-07-20 | Nxp股份有限公司 | Method of manufacturing a FET gate |
US7923373B2 (en) | 2007-06-04 | 2011-04-12 | Micron Technology, Inc. | Pitch multiplication using self-assembling materials |
KR101027769B1 (en) * | 2008-08-08 | 2011-04-07 | 충북대학교 산학협력단 | CMOS transistor with double work function gate and method of manufacturing same |
US7964922B2 (en) * | 2008-08-15 | 2011-06-21 | International Business Machines Corporation | Structure, design structure and method of manufacturing dual metal gate VT roll-up structure |
US8003463B2 (en) * | 2008-08-15 | 2011-08-23 | International Business Machines Corporation | Structure, design structure and method of manufacturing dual metal gate Vt roll-up structure |
US7824986B2 (en) * | 2008-11-05 | 2010-11-02 | Micron Technology, Inc. | Methods of forming a plurality of transistor gates, and methods of forming a plurality of transistor gates having at least two different work functions |
US8242581B1 (en) * | 2008-11-26 | 2012-08-14 | Altera Corporation | Mixed-gate metal-oxide-semiconductor varactors |
US7999332B2 (en) * | 2009-05-14 | 2011-08-16 | International Business Machines Corporation | Asymmetric semiconductor devices and method of fabricating |
US8546252B2 (en) * | 2009-10-05 | 2013-10-01 | International Business Machines Corporation | Metal gate FET having reduced threshold voltage roll-off |
US8445974B2 (en) * | 2010-01-07 | 2013-05-21 | International Business Machines Corporation | Asymmetric FET including sloped threshold voltage adjusting material layer and method of fabricating same |
US8614467B2 (en) * | 2011-04-07 | 2013-12-24 | Nanya Technology Corp. | Method of gate work function adjustment and metal gate transistor |
US8896035B2 (en) | 2012-10-22 | 2014-11-25 | International Business Machines Corporation | Field effect transistor having phase transition material incorporated into one or more components for reduced leakage current |
US9178054B2 (en) * | 2013-12-09 | 2015-11-03 | Micrel, Inc. | Planar vertical DMOS transistor with reduced gate charge |
US9184278B2 (en) * | 2013-12-09 | 2015-11-10 | Micrel, Inc. | Planar vertical DMOS transistor with a conductive spacer structure as gate |
US9437701B2 (en) | 2014-10-27 | 2016-09-06 | Freescale Semiconductor, Inc. | Integrated circuit devices with counter-doped conductive gates |
DE112017007824T5 (en) * | 2017-09-26 | 2020-04-16 | Intel Corporation | GROUP III V SEMICONDUCTOR DEVICES WITH GATE ELECTRODES WITH DOUBLE LEAVING |
Family Cites Families (32)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4419809A (en) * | 1981-12-30 | 1983-12-13 | International Business Machines Corporation | Fabrication process of sub-micrometer channel length MOSFETs |
US4745079A (en) | 1987-03-30 | 1988-05-17 | Motorola, Inc. | Method for fabricating MOS transistors having gates with different work functions |
US4755478A (en) | 1987-08-13 | 1988-07-05 | International Business Machines Corporation | Method of forming metal-strapped polysilicon gate electrode for FET device |
US5061647A (en) | 1990-10-12 | 1991-10-29 | Motorola, Inc. | ITLDD transistor having variable work function and method for fabricating the same |
US5210435A (en) | 1990-10-12 | 1993-05-11 | Motorola, Inc. | ITLDD transistor having a variable work function |
JPH06151828A (en) | 1992-10-30 | 1994-05-31 | Toshiba Corp | Semiconductor device and is manufacture |
KR960012585B1 (en) | 1993-06-25 | 1996-09-23 | Samsung Electronics Co Ltd | Transistor structure and the method for manufacturing the same |
US5554552A (en) | 1995-04-03 | 1996-09-10 | Taiwan Semiconductor Manufacturing Company | PN junction floating gate EEPROM, flash EPROM device and method of manufacture thereof |
DE19525069C1 (en) | 1995-07-10 | 1996-10-24 | Siemens Ag | Dual work function gate-type CMOS circuit prodn. |
DE69630944D1 (en) | 1996-03-29 | 2004-01-15 | St Microelectronics Srl | High voltage MOS transistor and manufacturing method |
US6028339A (en) | 1996-08-29 | 2000-02-22 | International Business Machines Corporation | Dual work function CMOS device |
US5770490A (en) | 1996-08-29 | 1998-06-23 | International Business Machines Corporation | Method for producing dual work function CMOS device |
US6013553A (en) | 1997-07-24 | 2000-01-11 | Texas Instruments Incorporated | Zirconium and/or hafnium oxynitride gate dielectric |
US6020024A (en) | 1997-08-04 | 2000-02-01 | Motorola, Inc. | Method for forming high dielectric constant metal oxides |
US5960270A (en) * | 1997-08-11 | 1999-09-28 | Motorola, Inc. | Method for forming an MOS transistor having a metallic gate electrode that is formed after the formation of self-aligned source and drain regions |
US6051487A (en) | 1997-12-18 | 2000-04-18 | Advanced Micro Devices, Inc. | Semiconductor device fabrication using a sacrificial plug for defining a region for a gate electrode |
US6207485B1 (en) | 1998-01-05 | 2001-03-27 | Advanced Micro Devices | Integration of high K spacers for dual gate oxide channel fabrication technique |
US6087208A (en) | 1998-03-31 | 2000-07-11 | Advanced Micro Devices, Inc. | Method for increasing gate capacitance by using both high and low dielectric gate material |
US6107667A (en) | 1998-09-10 | 2000-08-22 | Advanced Micro Devices, Inc. | MOS transistor with low-k spacer to suppress capacitive coupling between gate and source/drain extensions |
US6211555B1 (en) | 1998-09-29 | 2001-04-03 | Lsi Logic Corporation | Semiconductor device with a pair of transistors having dual work function gate electrodes |
US6225669B1 (en) | 1998-09-30 | 2001-05-01 | Advanced Micro Devices, Inc. | Non-uniform gate/dielectric field effect transistor |
US6210999B1 (en) | 1998-12-04 | 2001-04-03 | Advanced Micro Devices, Inc. | Method and test structure for low-temperature integration of high dielectric constant gate dielectrics into self-aligned semiconductor devices |
US6097070A (en) | 1999-02-16 | 2000-08-01 | International Business Machines Corporation | MOSFET structure and process for low gate induced drain leakage (GILD) |
US6492688B1 (en) | 1999-03-02 | 2002-12-10 | Siemens Aktiengesellschaft | Dual work function CMOS device |
US6281559B1 (en) | 1999-03-03 | 2001-08-28 | Advanced Micro Devices, Inc. | Gate stack structure for variable threshold voltage |
US6187657B1 (en) * | 1999-03-24 | 2001-02-13 | Advanced Micro Devices, Inc. | Dual material gate MOSFET technique |
US6297106B1 (en) | 1999-05-07 | 2001-10-02 | Chartered Semiconductor Manufacturing Ltd. | Transistors with low overlap capacitance |
US6274467B1 (en) | 1999-06-04 | 2001-08-14 | International Business Machines Corporation | Dual work function gate conductors with self-aligned insulating cap |
US6153534A (en) * | 1999-07-27 | 2000-11-28 | Advanced Micro Devices, Inc. | Method for fabricating a dual material gate of a short channel field effect transistor |
US6204137B1 (en) * | 2000-04-24 | 2001-03-20 | Chartered Semiconductor Manufacturing, Ltd. | Method to form transistors and local interconnects using a silicon nitride dummy gate technique |
US6300177B1 (en) * | 2001-01-25 | 2001-10-09 | Chartered Semiconductor Manufacturing Inc. | Method to form transistors with multiple threshold voltages (VT) using a combination of different work function gate materials |
US6429068B1 (en) | 2001-07-02 | 2002-08-06 | International Business Machines Corporation | Structure and method of fabricating embedded vertical DRAM arrays with silicided bitline and polysilicon interconnect |
-
2001
- 2001-12-26 US US10/036,210 patent/US6630720B1/en not_active Expired - Lifetime
-
2002
- 2002-12-23 AU AU2002361895A patent/AU2002361895A1/en not_active Abandoned
- 2002-12-23 WO PCT/US2002/041656 patent/WO2003058711A1/en not_active Application Discontinuation
- 2002-12-26 TW TW091137421A patent/TW200303615A/en unknown
Cited By (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7579642B1 (en) | 2001-07-10 | 2009-08-25 | National Semiconductor Corporation | Gate-enhanced junction varactor |
US20030067026A1 (en) * | 2001-07-10 | 2003-04-10 | Constantin Bulucea | Gate-enhanced junction varactor |
US7235862B2 (en) | 2001-07-10 | 2007-06-26 | National Semiconductor Corporation | Gate-enhanced junction varactor |
US7078787B1 (en) | 2002-01-18 | 2006-07-18 | National Semiconductor Corporation | Design and operation of gate-enhanced junction varactor with gradual capacitance variation |
US7081663B2 (en) * | 2002-01-18 | 2006-07-25 | National Semiconductor Corporation | Gate-enhanced junction varactor with gradual capacitance variation |
WO2006063239A1 (en) * | 2004-12-09 | 2006-06-15 | Honeywell International Inc. | Dual work function gate in cmos device |
US20060124975A1 (en) * | 2004-12-09 | 2006-06-15 | Honeywell International Inc. | Dual work function gate in CMOS device |
US20060289953A1 (en) * | 2005-06-27 | 2006-12-28 | Kiwamu Sakuma | Semiconductor device and manufacturing method of the same |
US20070029587A1 (en) * | 2005-08-08 | 2007-02-08 | International Business Machines Corporation | Mos varactor with segmented gate doping |
US7545007B2 (en) | 2005-08-08 | 2009-06-09 | International Business Machines Corporation | MOS varactor with segmented gate doping |
US20080299711A1 (en) * | 2006-10-10 | 2008-12-04 | International Business Machines Corporation | Dual work-function single gate stack |
US20080085575A1 (en) * | 2006-10-10 | 2008-04-10 | Anderson Brent A | Dual work-function single gate stack |
US7811875B2 (en) | 2006-10-10 | 2010-10-12 | International Business Machines Corporation | Dual work-function single gate stack |
US7449735B2 (en) | 2006-10-10 | 2008-11-11 | International Business Machines Corporation | Dual work-function single gate stack |
GB2489067B (en) * | 2009-12-31 | 2014-03-19 | Inst Of Microelectronics Cas | Transistor and manufacturing method of the same |
US20110298018A1 (en) * | 2009-12-31 | 2011-12-08 | Institute of Microelectronics, Chinese Academy of Sciences | Transistor and manufacturing method of the same |
US20120223390A1 (en) * | 2011-03-01 | 2012-09-06 | Tsinghua University | Tunneling field effect transistor and method for forming the same |
US8860140B2 (en) * | 2011-03-01 | 2014-10-14 | Tsinghua University | Tunneling field effect transistor and method for forming the same |
US20130095623A1 (en) * | 2011-10-12 | 2013-04-18 | International Business Machines Corporation | Vertical transistor having an asymmetric gate |
US20130093000A1 (en) * | 2011-10-12 | 2013-04-18 | International Business Machines Corporation | Vertical transistor having an asymmetric gate |
US8866214B2 (en) * | 2011-10-12 | 2014-10-21 | International Business Machines Corporation | Vertical transistor having an asymmetric gate |
US9142660B2 (en) * | 2011-10-12 | 2015-09-22 | International Business Machines Corporation | Method to fabricate a vertical transistor having an asymmetric gate with two conductive layers having different work functions |
CN103000583A (en) * | 2012-12-26 | 2013-03-27 | 上海宏力半导体制造有限公司 | Method for improving gate-introduced drain leakage (GIDL) of high-voltage metal-oxide-semiconductor field-effect transistor (MOS) |
US20180190804A1 (en) * | 2015-07-02 | 2018-07-05 | The Regents Of The University Of California | Gate-induced source tunneling field-effect transistor |
US9853021B1 (en) * | 2017-05-05 | 2017-12-26 | United Microelectronics Corp. | Semiconductor device and method for fabricating the same |
TWI724164B (en) * | 2017-05-05 | 2021-04-11 | 聯華電子股份有限公司 | Semiconductor device and method for fabricating the same |
Also Published As
Publication number | Publication date |
---|---|
TW200303615A (en) | 2003-09-01 |
US6630720B1 (en) | 2003-10-07 |
WO2003058711A1 (en) | 2003-07-17 |
AU2002361895A1 (en) | 2003-07-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6630720B1 (en) | Asymmetric semiconductor device having dual work function gate and method of fabrication | |
US6974737B2 (en) | Schottky barrier CMOS fabrication method | |
US7871869B2 (en) | Extremely-thin silicon-on-insulator transistor with raised source/drain | |
US6548361B1 (en) | SOI MOSFET and method of fabrication | |
US7723750B2 (en) | MOSFET with super-steep retrograded island | |
JP3282143B2 (en) | Single gate and double gate field effect transistors and fabrication method | |
US6933183B2 (en) | Selfaligned source/drain FinFET process flow | |
US6908850B2 (en) | Structure and method for silicided metal gate transistors | |
US20050127442A1 (en) | Method and apparatus for forming an SOI body-contacted transistor | |
US20140015067A1 (en) | Source/drain extension control for advanced transistors | |
US20030235936A1 (en) | Schottky barrier CMOS device and method | |
US6548862B2 (en) | Structure of semiconductor device and method for manufacturing the same | |
US7018891B2 (en) | Ultra-thin Si channel CMOS with improved series resistance | |
JP2004241755A (en) | Semiconductor device | |
US6713819B1 (en) | SOI MOSFET having amorphized source drain and method of fabrication | |
US20030011009A1 (en) | Grooved channel schottky mosfet | |
US7648880B2 (en) | Nitride-encapsulated FET (NNCFET) | |
JP2001156290A (en) | Semiconductor device | |
US6509218B2 (en) | Front stage process of a fully depleted silicon-on-insulator device | |
US7514747B2 (en) | Silicon-on-insulator semiconductor device | |
US20110163393A1 (en) | Semiconductor device manufacturing method an integrated circuit comprising such a device | |
JP2006514424A (en) | Schottky barrier CMOS device and method | |
US6380038B1 (en) | Transistor with electrically induced source/drain extensions | |
KR100224586B1 (en) | Manufacturing method of cmos transistor | |
JP2000223700A (en) | Semiconductor device and fabrication thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ADVANCED MICRO DEVICES, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MASZARA, WITOLD P.;WANG, HAIHONG;XIANG, QI;REEL/FRAME:012677/0167 Effective date: 20020221 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |