US20030153149A1 - Floating gate nitridation - Google Patents
Floating gate nitridation Download PDFInfo
- Publication number
- US20030153149A1 US20030153149A1 US10/071,689 US7168902A US2003153149A1 US 20030153149 A1 US20030153149 A1 US 20030153149A1 US 7168902 A US7168902 A US 7168902A US 2003153149 A1 US2003153149 A1 US 2003153149A1
- Authority
- US
- United States
- Prior art keywords
- dielectric
- layer
- floating gate
- forming
- nonvolatile memory
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0411—Manufacture or treatment of FETs having insulated gates [IGFET] of FETs having floating gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/031—Manufacture or treatment of data-storage electrodes
- H10D64/035—Manufacture or treatment of data-storage electrodes comprising conductor-insulator-conductor-insulator-semiconductor structures
Definitions
- the present invention relates to integrated circuits, and more particularly to nonvolatile integrated memories.
- FIG. 1 shows a cross section of a stacked gate nonvolatile memory cell such as used in flash and non-flash electrically erasable programmable read only memories (EEPROM).
- Conductive floating gate 110 made of doped polysilicon, overlies monocrystalline silicon substrate 120 . Silicon dioxide 130 insulates the floating gate from the substrate. N type source/drain regions 140 in substrate 120 are separated by P type channel region 150 . Channel region 150 is directly below the floating gate. Dielectric 160 separates the floating gate from control gate 170 made of doped polysilicon.
- the memory cell is read by applying a voltage between the regions 140 , applying a voltage between one of the regions 140 and control gate 170 , and detecting a current through the other one of the regions 140 .
- the memory cell is written (programmed or erased) by modifying a charge on floating gate 110 .
- Floating gate 110 is completely insulated on all sides.
- the modify the charge on the floating gate electrons are transferred between the floating gate and substrate 150 through oxide 130 .
- the electrons can be transferred by Fowler-Nordheim tunneling or hot electron injection. See “Nonvolatile Semiconductor Memory Technology” (1998) edited by W. D. Brown and J. E. Brewer, pages 10-25, incorporated herein by reference.
- the electron transfer requires a voltage to be established between the floating gate and a substrate region (the substrate region can be channel 150 or a source/drain region 140 ).
- This voltage is established by creating a voltage between the substrate region and the control gate.
- the control gate voltage is coupled to the floating gate.
- a high specific capacitance (capacitance per unit area) can be obtained between the floating and control gates by reducing the thickness of dielectric 160 .
- dielectric 160 functions as a barrier to a charge leakage from the floating gate to the control gate. Therefore, dielectric 160 has to be a high quality, thin, uniform dielectric in order to provide good data retention (low leakage) and ensure a predictable high capacitive coupling between the floating and control gates.
- Dielectric 160 can be silicon dioxide.
- ONO silicon dioxide, silicon nitride, silicon dioxide
- Another option is a combination of silicon dioxide and oxynitride layers.
- a silicon dioxide layer is thermally grown on floating gate polysilicon, and an oxynitride layer is deposited by LPCVD (low pressure chemical vapor deposition) on the silicon dioxide.
- the top surface of floating gate 110 is nitrided to incorporate nitrogen atoms.
- the nitridation may involve ion implantation of pure nitrogen or nitrogen compounds into layer 110 .
- the nitridation can be accomplished by exposing the surface of layer 110 to a nitrogen containing plasma.
- Other techniques, known or to be invented, are also possible.
- silicon dioxide is thermally grown on the nitrided surface of layer 110 .
- the nitrogen atoms in layer 110 slow down the oxidation process, so a more uniform silicon dioxide layer with fewer defects can be formed.
- other dielectric layers e.g. silicon nitride, silicon dioxide, oxynitride
- silicon dioxide is thermally grown on the thermally grown silicon dioxide layer.
- dielectric 160 includes a top layer of silicon dioxide.
- the top silicon dioxide layer is nitrided to incorporate nitrogen atoms.
- the nitrogen atoms may be pure nitrogen or part of nitrogen compounds.
- the nitrogen atoms reduce the leakage current, thus improving the data retention.
- Some of the nitrogen may bind with silicon atoms of the silicon oxide layer to form silicon nitride.
- the silicon nitride has a higher dielectric constant than silicon dioxide, thus increasing the capacitive coupling between the floating and control gates.
- Some embodiments combine the features described above, i.e. the nitridation of floating gate 110 and the nitridation of the top silicon dioxide surface of dielectric 160 .
- the invention is applicable to split gate memories and other flash and non-flash floating gate memories, known or to be invented. Other features of the invention are described below. The invention is defined by the appended claims.
- FIG. 1 shows a cross section of a prior art nonvolatile memory cell.
- FIGS. 2 - 7 show cross sections of nonvolatile memory cells in the process of fabrication according to some embodiments of the present invention.
- FIG. 2 illustrates a cross section of a nonvolatile memory cell at an early stage of fabrication.
- Semiconductor substrate 120 (monocrystalline silicon or some other material) is processed to form a suitably doped channel region 150 (type P in FIG. 2, but an N type channel can also be used).
- Dielectric 130 is formed on substrate 120 over channel 150 .
- Dielectric 130 may be thermally grown silicon dioxide or some other type of dielectric.
- polysilicon layer 110 is deposited and doped during or after deposition. See for example U.S. patent application Ser. No. 09/640,139 filed Aug. 15, 2000 and incorporated herein by reference.
- the top surface of polysilicon 110 is nitrided to incorporate nitrogen atoms.
- the nitrogen atoms may be pure nitrogen or part of nitrogen compounds.
- nitrogen is implanted by ion implantation to a doze of 10 13 to 10 15 atoms/cm 2 at an energy 1-30 keV.
- the structure is thermally annealed. In one embodiment, the anneal is performed at 850-1000° C. for 10 to 60 seconds.
- nitridation is performed with plasma.
- RPN remote plasma nitridation
- RPN is performed in a system of type Centura® available from Applied Materials, Inc. of Santa Clara, Calif. Suitable process parameters are: Wafer temperature 300-500° C. Pressure 1-100 torr Nitrogen (N 2 ) 0.5 slm (standard liters per minute) to 5 slm Helium (He) 1-6 slm Time 10-600 seconds
- a thermal anneal is conducted.
- the structure can be held at 900-1100° C. at a pressure of 1 to 500 torr in the atmosphere of any of N 2 , He, NO, O 2 , N 2 O, or a combination of theses gases.
- An exemplary anneal time is 10-150 seconds.
- DPN decoupled plasma nitridation
- a machine of type Gate StackTM Centura® available from Applied Materials, Inc. of Santa Clara, Calif.
- a similar machine, a Decoupled Plasma Source of type Centura® is described in U.S. Pat. No. 6,074,954 issued on Jun. 13, 2000 to Lill et al. and incorporated herein by reference.
- Exemplary process parameters are: Power on the coil outside 100-500 W the processing chamber Pressure 10 mTorr to 10 Torr N 2 flow 50 sccm to 2 slm Time 10-100 seconds
- the structure is annealed.
- the anneal parameters described above for the RPN process are suitable.
- the exemplary surface concentration of nitrogen atoms is 1-20 atomic percent in some embodiments.
- the exemplary thickness of the nitrided layer 110 . 1 at the top of layer 110 is below 3 nm. These parameters are not limiting.
- the nitridation can be performed before the layer 110 is patterned. Alternatively, the nitridation can be performed after this layer is patterned.
- the nitridation can be a blanket process, or a mask can be used to block nitrogen from some wafer regions. In the floating gate regions, both silicon and nitrogen atoms are present at the top surface of layer 110 .
- silicon dioxide 310 (FIG. 3) is formed by thermal oxidation or chemical vapor deposition (CVD) on the nitrided surface of layer 110 .
- Thermal oxidation can be performed at 800-1050° C. in an oxygen or oxygen/hydrogen atmosphere. In some embodiments, the thermal oxide growth rate is up to 10 times less than for a non-nitrided silicon surface.
- An exemplary thickness of layer 310 is 3 to 8 nm. Other thicknesses, processes, and process parameters may also be used.
- FIG. 3 shows the layer 310 to be on top of nitrided layer 110 . 1 . In fact, some or all of the silicon atoms in layer 110 . 1 can be consumed by the oxidation process.
- a layer of silicon dioxide with Si x N y molecules can form as a result.
- silicon nitride layer 410 is formed by low pressure CVD (LPCVD) on layer 310 .
- Silicon dioxide 420 is deposited by CVD, or thermally grown, on layer 410 .
- Layers 310 , 410 , 420 are referenced as 160 .
- Doped polysilicon 170 is deposited to provide the control gates (possibly wordlines each of which provides the control gates for a row of memory cells).
- the layers 170 , 420 , 410 , 310 , 110 , 130 are patterned as needed.
- Source/drain regions 140 are formed by doping.
- Additional layers may be formed to provide select gates, erase gates, or other features. See the aforementioned U.S. patent application Ser. No. 09/640,139 for an exemplary memory fabrication process that can be modified to incorporate the floating gate nitridation described above.
- the nitridation of floating gate polysilicon 110 is omitted.
- Silicon dioxide 310 is formed on polysilicon 110 using conventional techniques (e.g. thermal oxidation or CVD). Then silicon nitride 410 is deposited. Silicon dioxide 420 is deposited by CVD or grown thermally on nitride 410 . An exemplary thickness of layer 420 is 3-8 nm. Layers 310 , 410 can be omitted or replaced with other dielectric layers.
- the top surface of oxide 420 is nitrided to improve the data retention.
- the capacitance is also increased as nitrogen binds with silicon to form silicon nitride.
- the nitridation can be performed, for example, by ion implantation, RPN or DPN, using the processes described above for nitridation of polysilicon 110 .
- a thermal anneal can be performed at the end of the nitridation as described above for layer 110 .
- the surface concentration of nitrogen atoms is 1-20 atomic percent, and the thickness of the nitrided layer 420 . 1 at the top of layer 420 is below 3 nm.
- Conductive layer 170 (FIG. 6), for example, doped polysilicon, is formed on the nitrided surface of oxide 420 as described above in connection with FIG. 4. This layer will provide the control gate. The structure is patterned and the fabrication is completed as described above in connection with FIG. 5.
- FIG. 7 the techniques of FIGS. 2 - 6 are combined.
- Floating gate polysilicon 110 is nitrided as described above in connection with FIG. 2.
- one or more dielectric layers are deposited (e.g. oxide 310 , nitride 410 , and oxide 420 ), with the top layer being silicon dioxide.
- the top silicon dioxide layer 420 is nitrided as described above in connection with FIG. 5.
- conductive layer 170 is formed and the fabrication is completed as described above.
- Nitridation of floating gate polysilicon 110 and/or silicon dioxide 420 does not lead to a significant change in the total physical thickness of dielectric 160 .
- the specific capacitance between the floating and control gates increases by 5 to 20% in some embodiments depending on the nitridation conditions. Other capacitance parameters can also be obtained.
- the memory cells of FIGS. 4, 6, 7 can be operated like the memory cell of FIG. 1.
- the memory can be programmed by Fowler-Nordheim tunneling of electrons from channel 150 or source/drain region 140 to floating gate 110 .
- the memory can be erased by Fowler-Nordheim tunneling of electrons from the floating gate to channel 150 or a source/drain region 140 .
- the memory is programmed by hot electron injection, and erased by Fowler-Nordheim tunneling.
- the memory is erased by tunneling of electrons from the floating gate to a separate erase gate (not shown).
- Other memory structures, including split gate structures with select gates, and other programming and erase mechanisms, known or to be invented, can also be used.
- the invention is not limited to the embodiments described above.
- the invention is not limited to the particular nitridation techniques or process parameters, layer thicknesses, or other details.
- the invention is not limited to the particular shape of the floating and control gates or their positioning relative to each other.
- the invention is not limited to particular materials.
- polysilicon 110 can be replaced with amorphous silicon, monocrystalline silicon, or their combinations.
- Silicon dioxide (SO 2 ) can be replaced, or mixed with, silicon monoxide (we will use the term “silicon oxide” to refer both to silicon dioxide and silicon monoxide).
- SO 2 Silicon dioxide
- Other embodiments and variations are within the scope of the invention, as defined by the appended claims.
Landscapes
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
The floating gate, or the oxide between the floating and control gates, or both are nitrided before the control gate layer is deposited.
Description
- The present invention relates to integrated circuits, and more particularly to nonvolatile integrated memories.
- FIG. 1 shows a cross section of a stacked gate nonvolatile memory cell such as used in flash and non-flash electrically erasable programmable read only memories (EEPROM). Conductive
floating gate 110, made of doped polysilicon, overliesmonocrystalline silicon substrate 120.Silicon dioxide 130 insulates the floating gate from the substrate. N type source/drain regions 140 insubstrate 120 are separated by Ptype channel region 150. Channelregion 150 is directly below the floating gate. Dielectric 160 separates the floating gate fromcontrol gate 170 made of doped polysilicon. - The memory cell is read by applying a voltage between the
regions 140, applying a voltage between one of theregions 140 andcontrol gate 170, and detecting a current through the other one of theregions 140. The memory cell is written (programmed or erased) by modifying a charge onfloating gate 110. Floatinggate 110 is completely insulated on all sides. The modify the charge on the floating gate, electrons are transferred between the floating gate andsubstrate 150 throughoxide 130. The electrons can be transferred by Fowler-Nordheim tunneling or hot electron injection. See “Nonvolatile Semiconductor Memory Technology” (1998) edited by W. D. Brown and J. E. Brewer, pages 10-25, incorporated herein by reference. The electron transfer requires a voltage to be established between the floating gate and a substrate region (the substrate region can bechannel 150 or a source/drain region 140). This voltage is established by creating a voltage between the substrate region and the control gate. The control gate voltage is coupled to the floating gate. To reduce the voltage required to be created between the substrate region and the control gate, a high capacitive coupling is needed between the floating and control gates. A high specific capacitance (capacitance per unit area) can be obtained between the floating and control gates by reducing the thickness of dielectric 160. However, dielectric 160 functions as a barrier to a charge leakage from the floating gate to the control gate. Therefore, dielectric 160 has to be a high quality, thin, uniform dielectric in order to provide good data retention (low leakage) and ensure a predictable high capacitive coupling between the floating and control gates. - Dielectric160 can be silicon dioxide. Also, ONO (silicon dioxide, silicon nitride, silicon dioxide) has been used. See U.S. Pat. No. 4,613,956 issued Sep. 23, 1986 to Peterson et al. Another option is a combination of silicon dioxide and oxynitride layers. Thus, according to U.S. Pat. No. 6,274,902, a silicon dioxide layer is thermally grown on floating gate polysilicon, and an oxynitride layer is deposited by LPCVD (low pressure chemical vapor deposition) on the silicon dioxide.
- This section summarizes some features of the invention. The invention is defined by the appended claims that are incorporated into this section by reference.
- In some embodiments of the present invention, before the dielectric160 is formed, the top surface of
floating gate 110 is nitrided to incorporate nitrogen atoms. The nitridation may involve ion implantation of pure nitrogen or nitrogen compounds intolayer 110. Alternatively, the nitridation can be accomplished by exposing the surface oflayer 110 to a nitrogen containing plasma. Other techniques, known or to be invented, are also possible. - After the nitridation process, silicon dioxide is thermally grown on the nitrided surface of
layer 110. The nitrogen atoms inlayer 110 slow down the oxidation process, so a more uniform silicon dioxide layer with fewer defects can be formed. Optionally, other dielectric layers (e.g. silicon nitride, silicon dioxide, oxynitride) are formed on the thermally grown silicon dioxide layer. - In some embodiments, dielectric160 includes a top layer of silicon dioxide. The top silicon dioxide layer is nitrided to incorporate nitrogen atoms. The nitrogen atoms may be pure nitrogen or part of nitrogen compounds. The nitrogen atoms reduce the leakage current, thus improving the data retention. Some of the nitrogen may bind with silicon atoms of the silicon oxide layer to form silicon nitride. The silicon nitride has a higher dielectric constant than silicon dioxide, thus increasing the capacitive coupling between the floating and control gates.
- Some embodiments combine the features described above, i.e. the nitridation of
floating gate 110 and the nitridation of the top silicon dioxide surface of dielectric 160. - The invention is applicable to split gate memories and other flash and non-flash floating gate memories, known or to be invented. Other features of the invention are described below. The invention is defined by the appended claims.
- FIG. 1 shows a cross section of a prior art nonvolatile memory cell.
- FIGS.2-7 show cross sections of nonvolatile memory cells in the process of fabrication according to some embodiments of the present invention.
- FIG. 2 illustrates a cross section of a nonvolatile memory cell at an early stage of fabrication. Semiconductor substrate120 (monocrystalline silicon or some other material) is processed to form a suitably doped channel region 150 (type P in FIG. 2, but an N type channel can also be used). Dielectric 130 is formed on
substrate 120 overchannel 150. Dielectric 130 may be thermally grown silicon dioxide or some other type of dielectric. Thenpolysilicon layer 110 is deposited and doped during or after deposition. See for example U.S. patent application Ser. No. 09/640,139 filed Aug. 15, 2000 and incorporated herein by reference. - The top surface of
polysilicon 110 is nitrided to incorporate nitrogen atoms. The nitrogen atoms may be pure nitrogen or part of nitrogen compounds. In one embodiment, nitrogen is implanted by ion implantation to a doze of 1013 to 1015 atoms/cm2 at an energy 1-30 keV. Optionally, the structure is thermally annealed. In one embodiment, the anneal is performed at 850-1000° C. for 10 to 60 seconds. - In another embodiment, nitridation is performed with plasma. For example, remote plasma nitridation (RPN) can be used. RPN involves exposing the
layer 110 to high density nitrogen plasma generated outside of a chamber containing the wafer. See U.S. Pat. No. 6,268,296 and U.S. patent publication 20010021588, both incorporated herein by reference. - In one embodiment, RPN is performed in a system of type Centura® available from Applied Materials, Inc. of Santa Clara, Calif. Suitable process parameters are:
Wafer temperature 300-500° C. Pressure 1-100 torr Nitrogen (N2) 0.5 slm (standard liters per minute) to 5 slm Helium (He) 1-6 slm Time 10-600 seconds - Other parameters can also be used.
- Optionally, a thermal anneal is conducted. For example, the structure can be held at 900-1100° C. at a pressure of 1 to 500 torr in the atmosphere of any of N2, He, NO, O2, N2O, or a combination of theses gases. An exemplary anneal time is 10-150 seconds.
- Another suitable plasma nitridation process is decoupled plasma nitridation (DPN) performed in a machine of type Gate Stack™ Centura® available from Applied Materials, Inc. of Santa Clara, Calif. A similar machine, a Decoupled Plasma Source of type Centura®, is described in U.S. Pat. No. 6,074,954 issued on Jun. 13, 2000 to Lill et al. and incorporated herein by reference. Exemplary process parameters are:
Power on the coil outside 100-500 W the processing chamber Pressure 10 mTorr to 10 Torr N2 flow 50 sccm to 2 slm Time 10-100 seconds - Optionally, the structure is annealed. The anneal parameters described above for the RPN process are suitable.
- After the nitridation step, the exemplary surface concentration of nitrogen atoms is 1-20 atomic percent in some embodiments. The exemplary thickness of the nitrided layer110.1 at the top of
layer 110 is below 3 nm. These parameters are not limiting. - As shown in FIG. 2, the nitridation can be performed before the
layer 110 is patterned. Alternatively, the nitridation can be performed after this layer is patterned. The nitridation can be a blanket process, or a mask can be used to block nitrogen from some wafer regions. In the floating gate regions, both silicon and nitrogen atoms are present at the top surface oflayer 110. - Then silicon dioxide310 (FIG. 3) is formed by thermal oxidation or chemical vapor deposition (CVD) on the nitrided surface of
layer 110. Thermal oxidation can be performed at 800-1050° C. in an oxygen or oxygen/hydrogen atmosphere. In some embodiments, the thermal oxide growth rate is up to 10 times less than for a non-nitrided silicon surface. An exemplary thickness oflayer 310 is 3 to 8 nm. Other thicknesses, processes, and process parameters may also be used. FIG. 3 shows thelayer 310 to be on top of nitrided layer 110.1. In fact, some or all of the silicon atoms in layer 110.1 can be consumed by the oxidation process. A layer of silicon dioxide with SixNy molecules can form as a result. - Known techniques can be used to complete the memory fabrication. In the example of FIG. 4,
silicon nitride layer 410 is formed by low pressure CVD (LPCVD) onlayer 310.Silicon dioxide 420 is deposited by CVD, or thermally grown, onlayer 410.Layers Doped polysilicon 170, or some other conductive material, is deposited to provide the control gates (possibly wordlines each of which provides the control gates for a row of memory cells). Thelayers drain regions 140 are formed by doping. Additional layers (not shown) may be formed to provide select gates, erase gates, or other features. See the aforementioned U.S. patent application Ser. No. 09/640,139 for an exemplary memory fabrication process that can be modified to incorporate the floating gate nitridation described above. - In FIG. 5, the nitridation of floating
gate polysilicon 110 is omitted.Silicon dioxide 310 is formed onpolysilicon 110 using conventional techniques (e.g. thermal oxidation or CVD). Thensilicon nitride 410 is deposited.Silicon dioxide 420 is deposited by CVD or grown thermally onnitride 410. An exemplary thickness oflayer 420 is 3-8 nm.Layers - The top surface of
oxide 420 is nitrided to improve the data retention. The capacitance is also increased as nitrogen binds with silicon to form silicon nitride. The nitridation can be performed, for example, by ion implantation, RPN or DPN, using the processes described above for nitridation ofpolysilicon 110. A thermal anneal can be performed at the end of the nitridation as described above forlayer 110. - In some embodiments, the surface concentration of nitrogen atoms is 1-20 atomic percent, and the thickness of the nitrided layer420.1 at the top of
layer 420 is below 3 nm. - Conductive layer170 (FIG. 6), for example, doped polysilicon, is formed on the nitrided surface of
oxide 420 as described above in connection with FIG. 4. This layer will provide the control gate. The structure is patterned and the fabrication is completed as described above in connection with FIG. 5. - In FIG. 7, the techniques of FIGS.2-6 are combined. Floating
gate polysilicon 110 is nitrided as described above in connection with FIG. 2. Then one or more dielectric layers are deposited (e.g. oxide 310,nitride 410, and oxide 420), with the top layer being silicon dioxide. The topsilicon dioxide layer 420 is nitrided as described above in connection with FIG. 5. Thenconductive layer 170 is formed and the fabrication is completed as described above. - Nitridation of floating
gate polysilicon 110 and/orsilicon dioxide 420 does not lead to a significant change in the total physical thickness ofdielectric 160. However, the specific capacitance between the floating and control gates increases by 5 to 20% in some embodiments depending on the nitridation conditions. Other capacitance parameters can also be obtained. - The memory cells of FIGS. 4, 6,7 can be operated like the memory cell of FIG. 1. The memory can be programmed by Fowler-Nordheim tunneling of electrons from
channel 150 or source/drain region 140 to floatinggate 110. The memory can be erased by Fowler-Nordheim tunneling of electrons from the floating gate to channel 150 or a source/drain region 140. In other embodiments, the memory is programmed by hot electron injection, and erased by Fowler-Nordheim tunneling. In still other embodiments, the memory is erased by tunneling of electrons from the floating gate to a separate erase gate (not shown). Other memory structures, including split gate structures with select gates, and other programming and erase mechanisms, known or to be invented, can also be used. - The invention is not limited to the embodiments described above. The invention is not limited to the particular nitridation techniques or process parameters, layer thicknesses, or other details. The invention is not limited to the particular shape of the floating and control gates or their positioning relative to each other. The invention is not limited to particular materials. For example,
polysilicon 110 can be replaced with amorphous silicon, monocrystalline silicon, or their combinations. Silicon dioxide (SO2) can be replaced, or mixed with, silicon monoxide (we will use the term “silicon oxide” to refer both to silicon dioxide and silicon monoxide). Other embodiments and variations are within the scope of the invention, as defined by the appended claims.
Claims (9)
1. A method for manufacturing an integrated circuit comprising a nonvolatile memory, the method comprising:
forming a first layer comprising silicon, the first layer being to provide one or more floating gates for the nonvolatile memory;
nitriding a surface of the first layer to incorporate nitrogen atoms into said surface;
forming a first dielectric at the nitrided surface, wherein forming the first dielectric comprises forming silicon oxide at the nitrided surface;
forming a conductive layer separated from the nitrided surface by the first dielectric, the conductive layer providing one or more control gates for the nonvolatile memory.
2. The method of claim 1 wherein forming the silicon oxide at the nitrided surface comprises forming the silicon oxide by thermal oxidation.
3. The method of claim 1 wherein the surface of the first layer is a polysilicon surface.
4. An integrated circuit manufactured by the method of claim 1 .
5. An integrated circuit comprising a nonvolatile memory cell:
a channel region;
a first dielectric on a surface of the channel region;
a conductive floating gate on the first dielectric, the floating gate having a surface which has silicon and nitrogen atoms therein;
silicon oxide formed at said surface of the floating gate;
a conductive control gate opposite to said surface of the floating gate.
6. The integrated circuit of claim 5 further comprising a second dielectric between said surface of the floating gate and the control gate.
7. A method for manufacturing an integrated circuit comprising a nonvolatile memory, the method comprising:
forming a first layer to provide one or more floating gates for the nonvolatile memory;
forming a first dielectric on a surface of the first layer, wherein the first dielectric comprises a first surface comprising silicon oxide;
nitriding the first surface of the first dielectric to incorporate nitrogen atoms into the first surface;
forming a conductive layer on the nitrided first surface of the first dielectric, the conductive layer providing one or more control gates for the nonvolatile memory.
8. An integrated circuit manufactured by the method of claim 7 .
9. An integrated circuit comprising a nonvolatile memory cell comprising:
a channel region;
a first dielectric on a surface of the channel region;
a conductive floating gate on the first dielectric;
a second dielectric on a surface of the floating gate; and
a conductive control gate separated from the floating gate by the second dielectric;
wherein the second dielectric comprises a layer of silicon oxide having a surface having nitrogen atoms embedded therein; and
the control gate contacts said silicon oxide surface with nitrogen atoms.
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/071,689 US20030153149A1 (en) | 2002-02-08 | 2002-02-08 | Floating gate nitridation |
US10/184,661 US20030153150A1 (en) | 2002-02-08 | 2002-06-26 | Floating gate nitridation |
TW091122419A TWI300961B (en) | 2002-02-08 | 2002-09-27 | Floating gate nitridation |
US10/769,025 US7001810B2 (en) | 2002-02-08 | 2004-01-30 | Floating gate nitridation |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/071,689 US20030153149A1 (en) | 2002-02-08 | 2002-02-08 | Floating gate nitridation |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/184,661 Division US20030153150A1 (en) | 2002-02-08 | 2002-06-26 | Floating gate nitridation |
US10/769,025 Continuation US7001810B2 (en) | 2002-02-08 | 2004-01-30 | Floating gate nitridation |
Publications (1)
Publication Number | Publication Date |
---|---|
US20030153149A1 true US20030153149A1 (en) | 2003-08-14 |
Family
ID=27659294
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/071,689 Abandoned US20030153149A1 (en) | 2002-02-08 | 2002-02-08 | Floating gate nitridation |
US10/184,661 Abandoned US20030153150A1 (en) | 2002-02-08 | 2002-06-26 | Floating gate nitridation |
US10/769,025 Expired - Lifetime US7001810B2 (en) | 2002-02-08 | 2004-01-30 | Floating gate nitridation |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/184,661 Abandoned US20030153150A1 (en) | 2002-02-08 | 2002-06-26 | Floating gate nitridation |
US10/769,025 Expired - Lifetime US7001810B2 (en) | 2002-02-08 | 2004-01-30 | Floating gate nitridation |
Country Status (2)
Country | Link |
---|---|
US (3) | US20030153149A1 (en) |
TW (1) | TWI300961B (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030170956A1 (en) * | 2002-03-06 | 2003-09-11 | Chartered Semiconductor Manufacturing Ltd. | Ultra-thin gate oxide through post decoupled plasma nitridation anneal |
US20040041192A1 (en) * | 2002-08-29 | 2004-03-04 | Baker Frank Kelsey | Dielectric storage memory cell having high permittivity top dielectric and method therefor |
US20040102005A1 (en) * | 2002-11-27 | 2004-05-27 | Dong Cha Deok | Method of manufacturing a semiconductor device |
US20060003529A1 (en) * | 2004-07-01 | 2006-01-05 | Baker Frank K | Dielectric storage memory cell having high permittivity top dielectric and method therefor |
US20070090493A1 (en) * | 2005-10-11 | 2007-04-26 | Promos Technologies Inc. | Fabrication of nitrogen containing regions on silicon containing regions in integrated circuits, and integrated circuits obtained thereby |
US20070207627A1 (en) * | 2006-03-01 | 2007-09-06 | Promos Technologies Pte. Ltd. | Reducing nitrogen concentration with in-situ steam generation |
CN104517830A (en) * | 2013-09-27 | 2015-04-15 | 中芯国际集成电路制造(上海)有限公司 | Manufacturing method of semiconductor device |
US20150194965A1 (en) * | 2010-09-15 | 2015-07-09 | David K.Y. Liu | Capacitively coupled logic gate |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4296128B2 (en) * | 2004-06-23 | 2009-07-15 | 株式会社東芝 | Nonvolatile semiconductor memory device and manufacturing method thereof |
US7776686B2 (en) * | 2005-03-08 | 2010-08-17 | Nec Electronics Corporation | Method of fabricating a non-volatile memory element including nitriding and oxidation of an insulating film |
KR100632954B1 (en) * | 2005-05-06 | 2006-10-12 | 삼성전자주식회사 | CMOS image sensor and manufacturing method |
JP4892199B2 (en) * | 2005-06-06 | 2012-03-07 | ルネサスエレクトロニクス株式会社 | Method for manufacturing nonvolatile semiconductor memory device |
JP2007036025A (en) * | 2005-07-28 | 2007-02-08 | Nec Electronics Corp | Nonvolatile memory semiconductor device and manufacturing method thereof |
JP4854245B2 (en) * | 2005-09-22 | 2012-01-18 | 東京エレクトロン株式会社 | Manufacturing method of semiconductor device |
KR100791333B1 (en) * | 2006-01-17 | 2008-01-07 | 삼성전자주식회사 | Method for manufacturing nonvolatile memory device and nonvolatile memory device manufactured accordingly |
KR100806130B1 (en) * | 2006-07-12 | 2008-02-22 | 삼성전자주식회사 | Manufacturing method of nonvolatile memory device |
US8809936B2 (en) * | 2006-07-31 | 2014-08-19 | Globalfoundries Inc. | Memory cell system with multiple nitride layers |
KR100831570B1 (en) | 2006-12-27 | 2008-05-21 | 동부일렉트로닉스 주식회사 | Flash memory device and manufacturing method thereof |
US7772072B2 (en) * | 2007-08-28 | 2010-08-10 | Macronix International Co., Ltd. | Method for manufacturing non-volatile memory |
WO2012102892A2 (en) * | 2011-01-26 | 2012-08-02 | Applied Materials, Inc. | Plasma treatment of silicon nitride and silicon oxynitride |
KR101906167B1 (en) * | 2011-10-27 | 2018-10-12 | 삼성전자주식회사 | Nonvolatile memory device and and fabricating method thereof |
EP2834843B1 (en) | 2012-10-31 | 2023-02-22 | Hewlett-Packard Development Company, L.P. | Memory cell that prevents charge loss |
CN105826272B (en) * | 2015-01-09 | 2019-05-28 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor devices and forming method thereof |
US10062693B2 (en) * | 2016-02-24 | 2018-08-28 | International Business Machines Corporation | Patterned gate dielectrics for III-V-based CMOS circuits |
US10593600B2 (en) | 2016-02-24 | 2020-03-17 | International Business Machines Corporation | Distinct gate stacks for III-V-based CMOS circuits comprising a channel cap |
Family Cites Families (32)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
NL7803069A (en) * | 1978-03-22 | 1979-09-25 | Philips Nv | MULTI-LAYER INFORMATION DISK. |
US4613956A (en) * | 1983-02-23 | 1986-09-23 | Texas Instruments Incorporated | Floating gate memory with improved dielectric |
US4644515A (en) * | 1984-11-20 | 1987-02-17 | Resolution Research, Inc. | Interactive multi-user laser disc system |
JPS63175240A (en) * | 1987-01-13 | 1988-07-19 | Canon Inc | Optical recording carrier and its optical recording and reproducing method |
US4960680A (en) * | 1987-02-13 | 1990-10-02 | Eastman Kodak Company | Recording elements comprising write-once thin film alloy layers |
KR100230529B1 (en) * | 1990-11-05 | 1999-11-15 | 가나이 쓰도무 | Optical Disk Units and Optical Heads |
US5536637A (en) * | 1993-04-07 | 1996-07-16 | Genetics Institute, Inc. | Method of screening for cDNA encoding novel secreted mammalian proteins in yeast |
JP3600326B2 (en) * | 1994-09-29 | 2004-12-15 | 旺宏電子股▲ふん▼有限公司 | Nonvolatile semiconductor memory device and manufacturing method thereof |
US5780891A (en) * | 1994-12-05 | 1998-07-14 | Micron Technology, Inc. | Nonvolatile floating gate memory with improved interploy dielectric |
US5764619A (en) * | 1995-04-07 | 1998-06-09 | Matsushita Electric Industrial Co., Ltd. | Optical recording medium having two separate recording layers |
US5650344A (en) * | 1995-07-17 | 1997-07-22 | Harris Corporation | Method of making non-uniformly nitrided gate oxide |
JPH09161320A (en) * | 1995-12-08 | 1997-06-20 | Nippon Columbia Co Ltd | Stuck type optical information recording medium |
US5847427A (en) * | 1995-12-21 | 1998-12-08 | Kabushiki Kaisha Toshiba | Non-volatile semiconductor memory device utilizing an oxidation suppressing substance to prevent the formation of bird's breaks |
US6057831A (en) | 1996-08-14 | 2000-05-02 | Samsung Electronics Co., Ltd. | TV graphical user interface having cursor position indicator |
US6331492B2 (en) * | 1997-12-31 | 2001-12-18 | Texas Instruments Incorporated | Nitridation for split gate multiple voltage devices |
US6140024A (en) * | 1997-12-31 | 2000-10-31 | Texas Instruments Incorporated | Remote plasma nitridation for contact etch stop |
US6268296B1 (en) * | 1997-12-31 | 2001-07-31 | Texas Instruments Incorporated | Low temperature process for multiple voltage devices |
US6261973B1 (en) * | 1997-12-31 | 2001-07-17 | Texas Instruments Incorporated | Remote plasma nitridation to allow selectively etching of oxide |
US6261903B1 (en) * | 1998-05-14 | 2001-07-17 | Mosel Vitelic, Inc. | Floating gate method and device |
US6074954A (en) * | 1998-08-31 | 2000-06-13 | Applied Materials, Inc | Process for control of the shape of the etch front in the etching of polysilicon |
US6001713A (en) * | 1998-09-16 | 1999-12-14 | Advanced Micro Devices, Inc. | Methods for forming nitrogen-rich regions in a floating gate and interpoly dielectric layer in a non-volatile semiconductor memory device |
US6127227A (en) * | 1999-01-25 | 2000-10-03 | Taiwan Semiconductor Manufacturing Company | Thin ONO thickness control and gradual gate oxidation suppression by b. N.su2 treatment in flash memory |
US6248628B1 (en) * | 1999-10-25 | 2001-06-19 | Advanced Micro Devices | Method of fabricating an ONO dielectric by nitridation for MNOS memory cells |
US6319775B1 (en) * | 1999-10-25 | 2001-11-20 | Advanced Micro Devices, Inc. | Nitridation process for fabricating an ONO floating-gate electrode in a two-bit EEPROM device |
US6362045B1 (en) * | 2000-05-09 | 2002-03-26 | Chartered Semiconductor Manufacturing Ltd. | Method to form non-volatile memory cells |
JP2002170825A (en) * | 2000-11-30 | 2002-06-14 | Nec Corp | Semiconductor device, MIS type semiconductor device, and method of manufacturing the same |
US6596570B2 (en) * | 2001-06-06 | 2003-07-22 | International Business Machines Corporation | SOI device with reduced junction capacitance |
US6426305B1 (en) * | 2001-07-03 | 2002-07-30 | International Business Machines Corporation | Patterned plasma nitridation for selective epi and silicide formation |
US6721046B1 (en) * | 2001-07-12 | 2004-04-13 | Advanced Micro Devices, Inc. | Monitoring of concentration of nitrogen in nitrided gate oxides, and gate oxide interfaces |
US6653199B2 (en) * | 2001-10-09 | 2003-11-25 | Micron Technology, Inc. | Method of forming inside rough and outside smooth HSG electrodes and capacitor structure |
EP1333473A1 (en) * | 2002-01-31 | 2003-08-06 | STMicroelectronics S.r.l. | Interpoly dielectric manufacturing process for non volatile semiconductor memories |
US20030232507A1 (en) * | 2002-06-12 | 2003-12-18 | Macronix International Co., Ltd. | Method for fabricating a semiconductor device having an ONO film |
-
2002
- 2002-02-08 US US10/071,689 patent/US20030153149A1/en not_active Abandoned
- 2002-06-26 US US10/184,661 patent/US20030153150A1/en not_active Abandoned
- 2002-09-27 TW TW091122419A patent/TWI300961B/en active
-
2004
- 2004-01-30 US US10/769,025 patent/US7001810B2/en not_active Expired - Lifetime
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030170956A1 (en) * | 2002-03-06 | 2003-09-11 | Chartered Semiconductor Manufacturing Ltd. | Ultra-thin gate oxide through post decoupled plasma nitridation anneal |
US7176094B2 (en) * | 2002-03-06 | 2007-02-13 | Chartered Semiconductor Manufacturing Ltd. | Ultra-thin gate oxide through post decoupled plasma nitridation anneal |
US20040041192A1 (en) * | 2002-08-29 | 2004-03-04 | Baker Frank Kelsey | Dielectric storage memory cell having high permittivity top dielectric and method therefor |
US6812517B2 (en) * | 2002-08-29 | 2004-11-02 | Freescale Semiconductor, Inc. | Dielectric storage memory cell having high permittivity top dielectric and method therefor |
US20040102005A1 (en) * | 2002-11-27 | 2004-05-27 | Dong Cha Deok | Method of manufacturing a semiconductor device |
US6991985B2 (en) * | 2002-11-27 | 2006-01-31 | Hynix Semiconductor Inc. | Method of manufacturing a semiconductor device |
US7135370B2 (en) | 2004-07-01 | 2006-11-14 | Freescale Semiconductor, Inc. | Dielectric storage memory cell having high permittivity top dielectric and method therefor |
US20060003529A1 (en) * | 2004-07-01 | 2006-01-05 | Baker Frank K | Dielectric storage memory cell having high permittivity top dielectric and method therefor |
US20070090493A1 (en) * | 2005-10-11 | 2007-04-26 | Promos Technologies Inc. | Fabrication of nitrogen containing regions on silicon containing regions in integrated circuits, and integrated circuits obtained thereby |
US20070138579A1 (en) * | 2005-10-11 | 2007-06-21 | Zhong Dong | Fabrication of nitrogen containing regions on silicon containing regions in integrated circuits, and integrated circuits obtained thereby |
US20070207627A1 (en) * | 2006-03-01 | 2007-09-06 | Promos Technologies Pte. Ltd. | Reducing nitrogen concentration with in-situ steam generation |
US20080132086A1 (en) * | 2006-03-01 | 2008-06-05 | Zhong Dong | Reducing nitrogen concentration with in-situ steam generation |
US7387972B2 (en) | 2006-03-01 | 2008-06-17 | Promos Technologies Pte. Ltd. | Reducing nitrogen concentration with in-situ steam generation |
US20150194965A1 (en) * | 2010-09-15 | 2015-07-09 | David K.Y. Liu | Capacitively coupled logic gate |
CN104517830A (en) * | 2013-09-27 | 2015-04-15 | 中芯国际集成电路制造(上海)有限公司 | Manufacturing method of semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
US20040185647A1 (en) | 2004-09-23 |
TWI300961B (en) | 2008-09-11 |
US20030153150A1 (en) | 2003-08-14 |
US7001810B2 (en) | 2006-02-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7001810B2 (en) | Floating gate nitridation | |
US7585725B2 (en) | Use of dilute steam ambient for improvement of flash devices | |
US7122415B2 (en) | Atomic layer deposition of interpoly oxides in a non-volatile memory device | |
US5836772A (en) | Interpoly dielectric process | |
US6127227A (en) | Thin ONO thickness control and gradual gate oxidation suppression by b. N.su2 treatment in flash memory | |
US6458677B1 (en) | Process for fabricating an ONO structure | |
US6319775B1 (en) | Nitridation process for fabricating an ONO floating-gate electrode in a two-bit EEPROM device | |
US7419918B2 (en) | Methods of forming a thin-film structure, methods of manufacturing non-volatile semiconductor devices using the same, and resulting non-volatile semiconductor devices | |
US6069041A (en) | Process for manufacturing non-volatile semiconductor memory device by introducing nitrogen atoms | |
US20060246665A1 (en) | Manufacturing process of an interpoly dielectric structure for non-volatile semiconductor integrated memories | |
US20090050953A1 (en) | Non-volatile memory device and method for manufacturing the same | |
US20070269972A1 (en) | Method of manufacturing a semiconductor device | |
US6143608A (en) | Barrier layer decreases nitrogen contamination of peripheral gate regions during tunnel oxide nitridation | |
US6849897B2 (en) | Transistor including SiON buffer layer | |
US20050153513A1 (en) | Method of forming a dielectric layer for a non-volatile memory cell and method of forming a non-volatile memory cell having the dielectric layer | |
US6162684A (en) | Ammonia annealed and wet oxidized LPCVD oxide to replace ono films for high integrated flash memory devices | |
CN100587926C (en) | Manufacturing method of non-volatile memory element | |
US6916709B2 (en) | Non-volatile semiconductor memory device and manufacturing method for the same | |
US6140246A (en) | In-situ P doped amorphous silicon by NH3 to form oxidation resistant and finer grain floating gates | |
US6828201B1 (en) | Method of manufacturing a top insulating layer for a sonos-type device | |
US6620705B1 (en) | Nitriding pretreatment of ONO nitride for oxide deposition | |
US6709927B1 (en) | Process for treating ONO dielectric film of a floating gate memory cell | |
KR100997781B1 (en) | Manufacturing method of ypyrom element | |
US6858496B1 (en) | Oxidizing pretreatment of ONO layer for flash memory | |
JPH10233504A (en) | Semiconductor device and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MOSEL VITELIC, INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DONG, ZHONG;JANG, CHUCK;CHEN, CHING-HWA;REEL/FRAME:012580/0626 Effective date: 20020205 |
|
AS | Assignment |
Owner name: PROMOS TECHNOLOGIES INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOSEL VITELIC, INC.;REEL/FRAME:015483/0947 Effective date: 20040622 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |