US20030119235A1 - MOS semiconductor device having gate insulating film containing nitrogen and method of manufacturing the same - Google Patents
MOS semiconductor device having gate insulating film containing nitrogen and method of manufacturing the same Download PDFInfo
- Publication number
- US20030119235A1 US20030119235A1 US10/307,405 US30740502A US2003119235A1 US 20030119235 A1 US20030119235 A1 US 20030119235A1 US 30740502 A US30740502 A US 30740502A US 2003119235 A1 US2003119235 A1 US 2003119235A1
- Authority
- US
- United States
- Prior art keywords
- insulating film
- gate electrode
- gate insulating
- semiconductor device
- semiconductor substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 132
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 title claims abstract description 93
- 229910052757 nitrogen Inorganic materials 0.000 title claims abstract description 48
- 238000004519 manufacturing process Methods 0.000 title claims description 31
- 239000000758 substrate Substances 0.000 claims abstract description 87
- 230000003647 oxidation Effects 0.000 claims description 21
- 238000007254 oxidation reaction Methods 0.000 claims description 21
- 238000000034 method Methods 0.000 claims description 7
- 230000001590 oxidative effect Effects 0.000 claims description 4
- 230000006866 deterioration Effects 0.000 abstract description 5
- 229920002120 photoresistant polymer Polymers 0.000 description 23
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 16
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 16
- 229920005591 polysilicon Polymers 0.000 description 16
- 229910052814 silicon oxide Inorganic materials 0.000 description 16
- 238000009792 diffusion process Methods 0.000 description 15
- 239000012535 impurity Substances 0.000 description 12
- 229910052581 Si3N4 Inorganic materials 0.000 description 9
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 9
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 7
- 238000005468 ion implantation Methods 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- 150000002500 ions Chemical class 0.000 description 4
- 238000001020 plasma etching Methods 0.000 description 4
- 230000015556 catabolic process Effects 0.000 description 3
- 238000006731 degradation reaction Methods 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 230000005684 electric field Effects 0.000 description 3
- 239000007789 gas Substances 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 238000000137 annealing Methods 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000009826 distribution Methods 0.000 description 2
- QJGQUHMNIGDVPM-UHFFFAOYSA-N nitrogen group Chemical group [N] QJGQUHMNIGDVPM-UHFFFAOYSA-N 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000006185 dispersion Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000002474 experimental method Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000005121 nitriding Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28202—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation in a nitrogen-containing ambient, e.g. nitride deposition, growth, oxynitridation, NH3 nitridation, N2O oxidation, thermal nitridation, RTN, plasma nitridation, RPN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28185—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation with a treatment, e.g. annealing, after the formation of the gate insulator and before the formation of the definitive gate conductor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/693—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator the insulator comprising nitrogen, e.g. nitrides, oxynitrides or nitrogen-doped materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0144—Manufacturing their gate insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Definitions
- the present invention relates to a MOS semiconductor device in which a post oxide film is formed on a surface of a gate electrode and a semiconductor substrate.
- a post oxide film means an oxide film formed on a surface of a gate electrode and a semiconductor substrate in order to protect a gate insulating film in a corner portion of the gate electrode.
- An outline of a MOS semiconductor device in which a post oxide film is formed is shown in FIG. 1-A.
- a post oxide film 128 is formed on a gate electrode 127 , an n-type diffusion layer 135 , and a p-type diffusion layer 136 .
- the gate electrode 127 is oxidized together with the silicon substrate 110 , and hence a thickness of an oxide film in a corner portion of the gate electrode 127 is increased. Accordingly, the radius of curvature of the corner portion of the gate electrode 127 becomes large, and an electric field concentration at a corner portion of a gate electrode of a MOS transistor can be avoided.
- the silicon substrate 110 is also oxidized together with polysilicon forming the gate electrode 127 , and an oxide film 125 having a larger thickness than required is formed in the corner portion of the gate electrode 127 .
- an apparent thickness of the gate electrode oxide film 125 is large, a voltage applied to the gate oxide film 125 is weakened, and a gate voltage is lowered, resulting in deterioration of controllability of the MOS transistor.
- an absolute value of the threshold voltage at the microfabricated channel region is substantially lowered. For this reason, an off leak current flowing in turning off the MOS transistor may increase.
- the post oxide film 128 is used as a protection oxide film in ion implantation.
- impurity ions are taken into the post oxide film 128 , and hence a dose of impurities implanted into the silicon substrate 110 is reduced.
- ion implantation must be performed in consideration of a thickness of the gate post oxide film, and the implanted ions create a wide impurity distribution. Accordingly, it is impossible to form a precise impurity concentration profile.
- a semiconductor device of the present invention has the following constitution to achieve the foregoing and other objects.
- the semiconductor device of the present invention comprises a semiconductor substrate; a gate insulating film formed on the semiconductor substrate, the gate insulating film : containing nitrogen; a gate electrode selectively formed on said gate insulating film; and an oxide film formed on a surface of the gate electrode and the semiconductor substrate, wherein a thickness of a portion of the gate insulating film closer to the semiconductor substrate is one third or less of that of the gate insulating film closer to a corner portion of the gate electrode.
- the gate insulating film is allowed to contain nitrogen, so that an increase in a thickness of the gate insulating film at the corner portion of the gate electrode can be controlled. Thus, it is possible to prevent lowering of a gate voltage.
- the gate insulating film formed under the gate electrode is an oxide film containing nitrogen at a concentration ranging from about 2% to 10%.
- the gate insulating film has a nitrogen concentration, a peak of which is positioned in the vicinity of the surface of the semiconductor substrate.
- a manufacturing method of the present invention comprises the steps of: forming a gate insulating film on a semiconductor substrate, the gate insulating film containing nitrogen; forming a gate electrode selectively on the gate insulating film; and performing a post oxidation after forming the gate electrode to form an oxide film on a surface of the gate electrode and the semiconductor substrate.
- a thickness of a portion of the gate insulating film closer to the semiconductor substrate is one third or less of a thickness of a portion of the gate insulating film closer to a corner portion of the gate electrode.
- the gate insulating film just under the gate electrode is an oxide film containing nitrogen at a concentration ranging from about 2% to 10%.
- the gate insulating film has a nitrogen concentration, a peak of which is located in the vicinity of the surface of the semiconductor substrate.
- FIG. 1-A is a section view showing a conventional MOS semiconductor device having a gate post oxide film
- FIG. 1-B is a partially enlarged section view showing a corner portion of a gate electrode of the MOS semiconductor device shown in FIG. 1-A;
- FIG. 2-A is a section view showing a MOS semiconductor device having a gate post oxide film according to the present invention.
- FIG. 2-B is a partially enlarged section view showing a corner portion of a gate electrode of the MOS semiconductor device shown in FIG. 2-A;
- FIG. 3 is a section view showing a manufacturing step of the semiconductor device according to the present invention.
- FIG. 4 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 3;
- FIG. 5 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 4;
- FIG. 6 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 5;
- FIG. 7 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 6;
- FIG. 9 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 8;
- FIG. 10 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 9;
- FIG. 11 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 10;
- FIG. 12 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 11;
- FIG. 13 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 12;
- FIG. 14 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 13;
- FIG. 15 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 14;
- FIG. 16 is a section view showing a gate corner portion of the semiconductor device according to the present invention.
- FIG. 17 is a diagram showing a relation between a nitrogen concentration and a depth extending from a gate oxide film into the semiconductor substrate;
- FIG. 18 is a section view showing a gate corner portion of the semiconductor device according to the present invention.
- FIG. 19 is a diagram showing a correlation between a nitrogen concentration contained in a gate oxide film of the semiconductor device according to the present invention and performance of a MOS transistor.
- a post oxidation film is an oxide film formed on a surface of a gate electrode and a semiconductor substrate in order to protect a gate insulating film located at a corner portion of the gate electrode.
- An outline of the MOS semiconductor device in which a gate post oxide film (hereinafter referred to as a post oxide film 28 ) is formed is shown in FIG. 2-A.
- a n-type diffusion layer 35 and a p-type diffusion layer 36 are formed in a semiconductor substrate 10 , and a gate oxide film 25 and a gate electrode 27 are formed on a surface of the semiconductor substrate 10 .
- the gate oxide film 25 contains nitrogen at a concentration ranging from about 2% to 10%.
- a post oxide film 28 is formed on a surface of the gate electrode 27 , the n-type diffusion layer 35 and the p-type diffusion layer 36 .
- FIG. 2-B is a section view showing a structure after performing the post oxidation in manufacturing steps of a MOS transistor, and a corner portion of a gate electrode 27 is illustrated in detail therein.
- a gate insulating film 25 is formed on a semiconductor (silicon) substrate 10 , and a gate electrode (polysilicon gate electrode) 27 made of polysilicon is selectively formed on the gate insulating film 25 .
- the gate electrode 27 and a surface of the semiconductor substrate 10 is oxidized, thus forming an oxide film 28 on the gate electrode 27 and the semiconductor substrate 10 .
- the gate electrode 27 formed of polysilicon is oxidized together with the semiconductor substrate 10 , and a thickness of the oxide film close to a corner portion of the gate electrode 27 is increased resulting in warping of the oxide film close to the corner portion of the gate electrode 27 . Accordingly, the radius of curvature at the corner portion of the gate electrode 27 becomes larger, and hence electric field concentration at the corner portion of the gate electrode of the MOS transistor can be prevented.
- FIGS. 3 to 6 are section views showing manufacturing steps for forming an element isolation region of the semiconductor device of the present invention.
- a silicon oxide film 11 is first formed on a semiconductor substrate 10 , and a silicon nitride film 12 is formed on the silicon oxide film 11 .
- a silicon oxide film 13 is formed on the silicon nitride film 12 .
- a patterned photoresist film 14 is formed on the silicon oxide film 13 .
- the silicon oxide films 11 and 13 and the silicon nitride film 12 are selectively removed using the photoresist film 14 as a mask. Thereafter, the photoresist film 14 is removed.
- the portion of the semiconductor substrate 10 corresponding to the element isolation region is removed by a reactive ion etching (RIE) using the silicon oxide films 11 and 13 and the silicon nitride film 12 as a mask, thus forming a trench 15 in the semiconductor substrate 10 .
- RIE reactive ion etching
- a silicon oxide film 16 is formed on the entire surface of the resultant structure so as to fill the trench 15 with the silicon oxide film 16 .
- the silicon oxide film 16 is flattened by a chemical mechanical polishing (CMP) method, and polished until the surface of the silicon nitride film 12 is exposed.
- CMP chemical mechanical polishing
- the silicon oxide films 11 and 16 and the silicon nitride film 12 are removed by wet etching, thus exposing the surface of the semiconductor substrate 10 .
- the element isolation region 17 is formed in the semiconductor substrate 10 as shown in FIG. 8, and thereafter a silicon oxide film 18 is formed on the entire surface of the resultant structure.
- FIGS. 9 to 15 are section views showing formation steps of the gate electrode.
- a photoresist film (not shown) patterned is first formed on a semiconductor substrate 10 . Ion implantation and diffusion are performed using the photoresist film as a mask, and a P type well 21 is formed in the surface of the semiconductor substrate 10 . Thereafter, the photoresist film is removed. In the same manner as that as described above, a patterned photoresist film (not shown) is formed above the P type well 21 . Ion implantation and diffusion are performed using the photoresist film as a mask, and an N type well 22 is formed in the surface of the semiconductor substrate 10 . Thereafter, the photoresist film is removed.
- n-channel region 23 and a p-channel region 24 are formed in the surfaces of the P and N type wells 21 and 22 in the semiconductor substrate 10 , respectively.
- the silicon oxide film 18 is removed.
- a gate insulating film 25 is formed on the semiconductor substrate 10 .
- oxidizing/nitriding reaction is performed using single gas or mixture gas composed of oxygen and nitrogen containing any of NO, N 2 O and NH 3 .
- a gate insulating film 25 formed of a silicon oxide film containing nitrogen at a concentration ranging from about 2% to 10% is formed.
- a method for forming the gate oxide film 25 and a high concentration region is not limited to the above.
- the gate insulating film 25 may be formed in such manner that a silicon oxide film as a base is formed and then the silicon oxide film is nitrided by gas containing any of the foregoing NO, N 2 and NH 3 .
- a polysilicon film 26 is formed on the gate insulating film 25 .
- a photoresist film (not shown) patterned is formed on the polysilicon film 26 .
- the polysilicon film 26 and the gate insulating film 25 are selectively removed by RIE using the photoresist film as a mask.
- a polysilicon gate electrode 27 is formed.
- the polysilicon gate electrode 27 and the surface of the semiconductor substrate 10 are post-oxidized by an atmosphere, thus forming a gate post oxide film 28 on the entire surface of the resultant structure.
- the gate insulating film 25 contains nitrogen, and a nitrogen concentration at the surface of the gate insulating film 25 in contact with the semiconductor substrate 10 shows the highest level. Since nitrogen shows a molecular bond stronger than that of oxygen, oxidation of silicon is suppressed.
- the gate electrode 27 is oxidized, oxidation in the vicinity of the surface of the semiconductor substrate 10 is suppressed, and hence growth of the gate post oxide film 28 the semiconductor substrate 10 is controlled toward.
- the surface of the polysilicon gate electrode 27 and the surface of the diffusion layer 32 are more oxidized than the semiconductor substrate 10 below the gate electrode 27 .
- the semiconductor substrate 10 when oxidation is conducted by annealing under conditions that a temperature is 800° C. and a treatment time is 30 minutes, the semiconductor substrate 10 is oxidized by about 6 nm in case where the gate oxide film contains no nitrogen.
- the semiconductor substrate 10 is oxidized by only about 1 nm.
- a patterned photoresist film 29 is formed above the P-well 21 . Impurities are directed at the surface of the semiconductor substrate 10 using the photoresist film 29 as a mask, thus forming a P type extension region 30 in the surface of the semiconductor substrate 10 corresponding to the N well 22 . Thereafter, the photoresist film 29 is removed.
- a patterned photoresist film 31 is selectively formed above the N well 22 . Impurities are directed at the surface of the semiconductor substrate 10 using the photoresist film 31 as a mask, thus forming an N type extension region 32 in the surface of the semiconductor substrate 10 corresponding to the P well 21 . Thereafter, the photoresist film 31 is removed.
- a silicon nitride film 33 is formed on the entire surface of the resultant structure as shown in FIG. 14.
- the silicon nitride film 33 is selectively removed by RIE, and a gate side wall (spacer) 34 is formed on the side wall of the gate electrode 27 , as shown in FIG. 15.
- a patterned photoresist film (not shown) is selectively formed above the N well 22 .
- Impurities are directed at the surface of the semiconductor substrate 10 using the photoresist film as a mask, thus forming an N-type diffusion layer 35 in the surface of the semiconductor substrate 10 corresponding to the P well 21 . Thereafter, the photoresist film is removed. Next, a patterned photoresist film (not shown) is selectively formed above the P well 21 . Impurities are directed at the surface of the semiconductor substrate 10 using the photoresist film as a mask, thus forming a P type diffusion layer 36 in the surface of the semiconductor substrate 10 corresponding to the N well 22 . Thereafter, the photoresist film is removed.
- CMOS FET is formed in the above described manner, and thereafter formation of a LSI is completed after performing a silicide step and a metalization step, which are known.
- a concentration distribution of nitrogen in the semiconductor device of the present invention will be described with reference to FIGS. 16 and 17.
- the high concentration region of nitrogen in the gate insulating film 25 is in contact with the surface of the semiconductor substrate 10 . This is because it is possible to suppress oxidation of the semiconductor substrate 10 due to existence of a small quantity of nitrogen in the surface of the semiconductor substrate 10 .
- silicon nitride shows generally a higher dielectric constant than that of silicon oxide.
- the nitrogen content is too much, a dielectric constant of the gate oxide film becomes large, and a through current increases. Experiments show that if the content of nitrogen is about 10%, the through current of the MOS transistor can be suppressed.
- the high concentration region of nitrogen is formed on the surface of the gate insulating film 25 closer to the semiconductor substrate 10 .
- a boundary portion between the surface of the semiconductor substrate 10 and the gate insulating film 25 shows the highest nitrogen concentration.
- FIG. 18 A section view of the semiconductor device according to the present invention is shown in FIG. 18 in detail.
- an oxide film 28 a having a thickness of 2.5 nm is formed on a portion of the surface of the semiconductor substrate 10 , which does not overlap vertically the polysilicon gate electrode 27
- an oxide film 28 b having a thickness of 1 nm or less is formed on another portion of the surface of the semiconductor substrate 10 , which overlaps vertically the polysilicon gate electrode 27 .
- An oxide film 28 c having a thickness of 12 nm is formed on the side surface of the polysilicon gate electrode 27 , and an oxide film 28 d having a thickness of 3 nm or more is formed on the corner portion of the polysilicon gate electrode 27 , which overlaps vertically the gate insulating film 25 .
- the thickness of the oxide film 28 b is one third or less than the thickness of the oxide film 28 d .
- the thickness of the oxide film 28 b increases.
- FIG. 19 is a diagram showing a correlation between a nitrogen concentration contained in the gate insulating film and a performance of the MOS transistor in the semiconductor device of the present invention.
- the abscissa shows a concentration (%) of nitrogen contained in the gate insulating film
- the ordinate shows a gate leakage current indicated by ⁇
- a drain current degradation ratio indicated by ⁇ .
- the drain current degradation ratio is a ratio in which the drain current is set to 1 when the nitrogen concentration is 0%.
- the leakage current reduces.
- the drain current reduces. Since the drain current is proportional to a driving force, a driving force of the MOS transistor reduces.
- the leakage current should be small, too large an increase in the nitrogen concentration causes the MOS transistor to be incapable of operating.
- the concentration of nitrogen contained in the gate oxide film should be about 2% to 10%.
- the oxidation in the side wall of the gate electrode 27 proceeds in forming the post oxide film
- the oxidation toward the semiconductor substrate 10 can be controlled because of the existence of the high concentration region 40 containing nitrogen in the surface of the semiconductor substrate 10 .
- an increase in the thickness of the oxide film in the corner portion of the gate electrode 27 can be controlled to approximately half compared to the prior art.
- leakage of lines of electric force due to the increase of the thickness of the oxide film in the corner portion of the gate electrode 27 can be controlled. Accordingly, lowering of a gate voltage can be prevented and controllability of the transistor can be improved.
- the gate insulating film is used as the protection oxide film in ion implantation. Since the increase in the thickness of the gate insulating film is controlled, it is possible to prevent the reduction in the dose of impurities implanted into the semiconductor substrate. Therefore, fly distances of ions can be shortened compared to the prior art, so that the wide dispersions of the ions implanted can be controlled. Thus, it is possible to form the precise impurity concentration profile.
- the radius of curvature of the corner portion of the gate electrode 27 becomes large due to the oxidation, the electric field concentration in the corner portion of the gate electrode 27 can be relaxed.
- the method for oxidizing the gate electrode is not limited to annealing, and the gate electrode may also be oxidized by RTO (Rapid Thermal Oxidation) performed under conditions that a temperature is, for example, 1053° C. and a processing time is, for example, 50 seconds.
- RTO Rapid Thermal Oxidation
- the semiconductor device and the manufacturing method of the same can be provided, which are capable of controlling the occurrence of the leakage current at the corner portion of the gate electrode and the reduction in the dose of the impurities implanted into the semiconductor substrate during ion implantation in forming the source/drain diffusion layer.
Landscapes
- Engineering & Computer Science (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Crystallography & Structural Chemistry (AREA)
- General Chemical & Material Sciences (AREA)
- Physics & Mathematics (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Chemical & Material Sciences (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Disclosed is a MOS semiconductor device, which comprises a semiconductor substrate; a gate insulating film formed on the semiconductor substrate, the gate insulating film containing nitrogen; a gate electrode selectively formed on the gate insulating film; and an oxide film formed on a surface of the gate electrode and the semiconductor substrate, wherein a thickness of a first portion of the gate insulating film which overlaps vertically the gate electrode is one third or less that of a second portion of the gate insulating film disposed at a corner portion of the gate electrode.
According to such constitution of the MOS transistor device of the present invention, by allowing the gate insulating film to contain nitrogen, an increase in a thickness of the gate insulating film toward the semiconductor substrate than required can be suppressed, and hence lowering of a gate voltage can be prevented, resulting in preventing a controllability deterioration of the MOS transistor device.
Description
- The present invention relates to a MOS semiconductor device in which a post oxide film is formed on a surface of a gate electrode and a semiconductor substrate.
- As a method to prevent deterioration in a withstand voltage of a gate insulating film of a silicon MOS FET, there has been heretofore a technology called post oxidation. A post oxide film means an oxide film formed on a surface of a gate electrode and a semiconductor substrate in order to protect a gate insulating film in a corner portion of the gate electrode. An outline of a MOS semiconductor device in which a post oxide film is formed is shown in FIG. 1-A. A
post oxide film 128 is formed on agate electrode 127, an n-type diffusion layer 135, and a p-type diffusion layer 136. - FIG. 1-B is a section view showing a structure after performing a post oxidation in the manufacturing steps of the MOS semiconductor device, which shows a corner portion of the
gate electrode 127. As shown in FIG. 18, the gateinsulating film 125 is formed on asilicon substrate 110, and a gate electrode (polysilicon gate electrode) 127 formed of polysilicon is selectively formed on thegate insulating film 125. Thereafter, a post oxidation is conducted, and then a gatepost oxide film 128 is formed on thegate electrode 127 and thesemiconductor substrate 110. - In the post oxidation steps for forming such a gate oxide film, also the
gate electrode 127 is oxidized together with thesilicon substrate 110, and hence a thickness of an oxide film in a corner portion of thegate electrode 127 is increased. Accordingly, the radius of curvature of the corner portion of thegate electrode 127 becomes large, and an electric field concentration at a corner portion of a gate electrode of a MOS transistor can be avoided. - Furthermore, it is possible to prevent a deterioration of a gate insulating film at the corner portion of the gate electrode in manufacturing steps of the MOS transistor.
- However, in the step for forming the gate
post oxide film 128, thesilicon substrate 110 is also oxidized together with polysilicon forming thegate electrode 127, and anoxide film 125 having a larger thickness than required is formed in the corner portion of thegate electrode 127. Thus, because an apparent thickness of the gateelectrode oxide film 125 is large, a voltage applied to thegate oxide film 125 is weakened, and a gate voltage is lowered, resulting in deterioration of controllability of the MOS transistor. When the MOS transistor is operated in this state, an absolute value of the threshold voltage at the microfabricated channel region is substantially lowered. For this reason, an off leak current flowing in turning off the MOS transistor may increase. - To form an
extension diffusion layer 132 of a source/drain electrode, thepost oxide film 128 is used as a protection oxide film in ion implantation. In this case, impurity ions are taken into thepost oxide film 128, and hence a dose of impurities implanted into thesilicon substrate 110 is reduced. Moreover, for the foregoing reason, ion implantation must be performed in consideration of a thickness of the gate post oxide film, and the implanted ions create a wide impurity distribution. Accordingly, it is impossible to form a precise impurity concentration profile. - One object of the present invention is to provide a semiconductor device and a manufacturing method for the same, which are capable of suppressing occurrence of a leak current at a corner portion of a gate electrode, and suppressing a reduction in a dose of impurities implanted into a substrate in ion implantation in forming a source/drain diffusion layer.
- A semiconductor device of the present invention has the following constitution to achieve the foregoing and other objects.
- The semiconductor device of the present invention comprises a semiconductor substrate; a gate insulating film formed on the semiconductor substrate, the gate insulating film : containing nitrogen; a gate electrode selectively formed on said gate insulating film; and an oxide film formed on a surface of the gate electrode and the semiconductor substrate, wherein a thickness of a portion of the gate insulating film closer to the semiconductor substrate is one third or less of that of the gate insulating film closer to a corner portion of the gate electrode.
- The gate insulating film is allowed to contain nitrogen, so that an increase in a thickness of the gate insulating film at the corner portion of the gate electrode can be controlled. Thus, it is possible to prevent lowering of a gate voltage.
- Furthermore, in the semiconductor device of the present invention, the gate insulating film formed under the gate electrode is an oxide film containing nitrogen at a concentration ranging from about 2% to 10%.
- By setting the nitrogen concentration at the foregoing range, a dielectric constant of the gate insulating film is lowered, and hence a reduction in a source-drain current can be prevented.
- Still furthermore, in the semiconductor device of the present invention, the gate insulating film has a nitrogen concentration, a peak of which is positioned in the vicinity of the surface of the semiconductor substrate.
- Since the peak position of the nitrogen concentration is located in the surface of the semiconductor substrate, oxidation dose not proceed toward the semiconductor substrate, while allowing oxidation dose proceed toward the side surface of the gate electrode.
- A manufacturing method of the present invention comprises the steps of: forming a gate insulating film on a semiconductor substrate, the gate insulating film containing nitrogen; forming a gate electrode selectively on the gate insulating film; and performing a post oxidation after forming the gate electrode to form an oxide film on a surface of the gate electrode and the semiconductor substrate.
- By permitting the gate insulating film to contain nitrogen, it is possible to suppress an increase in the thickness of the gate insulating film beyond that required, and it is also possible to prevent lowering of the gate voltage while, improving the controllability of the MOS transistor.
- Furthermore, in the manufacturing method of the present invention, a thickness of a portion of the gate insulating film closer to the semiconductor substrate is one third or less of a thickness of a portion of the gate insulating film closer to a corner portion of the gate electrode.
- Still furthermore, in the manufacturing method of the present invention, the gate insulating film just under the gate electrode is an oxide film containing nitrogen at a concentration ranging from about 2% to 10%.
- Still furthermore, in the manufacturing method of the present invention, the gate insulating film has a nitrogen concentration, a peak of which is located in the vicinity of the surface of the semiconductor substrate.
- Since a peak position of a nitrogen concentration is located in the surface of the semiconductor substrate, oxidation which is about to proceed toward the semiconductor substrate can be stopped, while allowing oxidation to proceed toward the side surface of the gate electrode.
- Other objects, features, and advantages of the present invention will become apparent from the following detailed description. It should be understood, however, that the detailed description and specific examples, while indicating preferred embodiments of the invention, are given by way of illustration only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from this detailed description.
- A more complete appreciation of the present invention and many of its attendant advantages will be readily obtained by reference to the following detailed description considered in connection with the accompanying drawings, in which;
- FIG. 1-A is a section view showing a conventional MOS semiconductor device having a gate post oxide film;
- FIG. 1-B is a partially enlarged section view showing a corner portion of a gate electrode of the MOS semiconductor device shown in FIG. 1-A;
- FIG. 2-A is a section view showing a MOS semiconductor device having a gate post oxide film according to the present invention;
- FIG. 2-B is a partially enlarged section view showing a corner portion of a gate electrode of the MOS semiconductor device shown in FIG. 2-A;
- FIG. 3 is a section view showing a manufacturing step of the semiconductor device according to the present invention;
- FIG. 4 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 3;
- FIG. 5 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 4;
- FIG. 6 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 5;
- FIG. 7 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 6;
- FIG. 8 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 7;
- FIG. 9 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 8;
- FIG. 10 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 9;
- FIG. 11 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 10;
- FIG. 12 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 11;
- FIG. 13 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 12;
- FIG. 14 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 13; and
- FIG. 15 is a section view showing a manufacturing step of the semiconductor device subsequent to that of FIG. 14;
- FIG. 16 is a section view showing a gate corner portion of the semiconductor device according to the present invention;
- FIG. 17 is a diagram showing a relation between a nitrogen concentration and a depth extending from a gate oxide film into the semiconductor substrate;
- FIG. 18 is a section view showing a gate corner portion of the semiconductor device according to the present invention; and
- FIG. 19 is a diagram showing a correlation between a nitrogen concentration contained in a gate oxide film of the semiconductor device according to the present invention and performance of a MOS transistor.
- An embodiment of a semiconductor device of the present invention and a manufacturing method of the same will be described with reference to the accompanying drawings below.
- As a method to prevent deterioration in a withstand voltage of a gate insulating film of a MOS semiconductor device, there has been a technique called the post oxidation. A post oxidation film is an oxide film formed on a surface of a gate electrode and a semiconductor substrate in order to protect a gate insulating film located at a corner portion of the gate electrode. An outline of the MOS semiconductor device in which a gate post oxide film (hereinafter referred to as a post oxide film28) is formed is shown in FIG. 2-A.
- A n-
type diffusion layer 35 and a p-type diffusion layer 36 are formed in asemiconductor substrate 10, and agate oxide film 25 and agate electrode 27 are formed on a surface of thesemiconductor substrate 10. Thegate oxide film 25 contains nitrogen at a concentration ranging from about 2% to 10%. Apost oxide film 28 is formed on a surface of thegate electrode 27, the n-type diffusion layer 35 and the p-type diffusion layer 36. - FIG. 2-B is a section view showing a structure after performing the post oxidation in manufacturing steps of a MOS transistor, and a corner portion of a
gate electrode 27 is illustrated in detail therein. As shown in FIG. 2-B, agate insulating film 25 is formed on a semiconductor (silicon)substrate 10, and a gate electrode (polysilicon gate electrode) 27 made of polysilicon is selectively formed on thegate insulating film 25. Thereafter, thegate electrode 27 and a surface of thesemiconductor substrate 10 is oxidized, thus forming anoxide film 28 on thegate electrode 27 and thesemiconductor substrate 10. - In the post oxidizing step for forming the
post oxide film 28, also thegate electrode 27 formed of polysilicon is oxidized together with thesemiconductor substrate 10, and a thickness of the oxide film close to a corner portion of thegate electrode 27 is increased resulting in warping of the oxide film close to the corner portion of thegate electrode 27. Accordingly, the radius of curvature at the corner portion of thegate electrode 27 becomes larger, and hence electric field concentration at the corner portion of the gate electrode of the MOS transistor can be prevented. - The manufacturing method of the semiconductor device of the present invention will be described in accordance with the order of the manufacturing steps in detail. FIGS.3 to 6 are section views showing manufacturing steps for forming an element isolation region of the semiconductor device of the present invention.
- As shown in FIG. 3, a
silicon oxide film 11 is first formed on asemiconductor substrate 10, and asilicon nitride film 12 is formed on thesilicon oxide film 11. Asilicon oxide film 13 is formed on thesilicon nitride film 12. - Next, as shown in FIG. 4, a patterned
photoresist film 14 is formed on thesilicon oxide film 13. Thesilicon oxide films silicon nitride film 12 are selectively removed using thephotoresist film 14 as a mask. Thereafter, thephotoresist film 14 is removed. - Next, as shown in FIG. 5, the portion of the
semiconductor substrate 10 corresponding to the element isolation region is removed by a reactive ion etching (RIE) using thesilicon oxide films silicon nitride film 12 as a mask, thus forming atrench 15 in thesemiconductor substrate 10. - Subsequently, as shown in FIG. 6, a
silicon oxide film 16 is formed on the entire surface of the resultant structure so as to fill thetrench 15 with thesilicon oxide film 16. - Next, as shown in FIG. 7, the
silicon oxide film 16 is flattened by a chemical mechanical polishing (CMP) method, and polished until the surface of thesilicon nitride film 12 is exposed. - Next, the
silicon oxide films silicon nitride film 12 are removed by wet etching, thus exposing the surface of thesemiconductor substrate 10. - With such processing, the
element isolation region 17 is formed in thesemiconductor substrate 10 as shown in FIG. 8, and thereafter asilicon oxide film 18 is formed on the entire surface of the resultant structure. - FIGS.9 to 15 are section views showing formation steps of the gate electrode.
- As shown in FIG. 9, a photoresist film (not shown) patterned is first formed on a
semiconductor substrate 10. Ion implantation and diffusion are performed using the photoresist film as a mask, and a P type well 21 is formed in the surface of thesemiconductor substrate 10. Thereafter, the photoresist film is removed. In the same manner as that as described above, a patterned photoresist film (not shown) is formed above the P type well 21. Ion implantation and diffusion are performed using the photoresist film as a mask, and an N type well 22 is formed in the surface of thesemiconductor substrate 10. Thereafter, the photoresist film is removed. Subsequently, an n-channel region 23 and a p-channel region 24 are formed in the surfaces of the P andN type wells semiconductor substrate 10, respectively. Then, thesilicon oxide film 18 is removed. Next, agate insulating film 25 is formed on thesemiconductor substrate 10. In forming thegate insulating film 25, oxidizing/nitriding reaction is performed using single gas or mixture gas composed of oxygen and nitrogen containing any of NO, N2O and NH3. Accordingly, agate insulating film 25 formed of a silicon oxide film containing nitrogen at a concentration ranging from about 2% to 10% is formed. Note that a method for forming thegate oxide film 25 and a high concentration region is not limited to the above. For example, thegate insulating film 25 may be formed in such manner that a silicon oxide film as a base is formed and then the silicon oxide film is nitrided by gas containing any of the foregoing NO, N2 and NH3. - Subsequently, a
polysilicon film 26 is formed on thegate insulating film 25. - Next, a photoresist film (not shown) patterned is formed on the
polysilicon film 26. Thereafter, as shown in FIG. 10, thepolysilicon film 26 and thegate insulating film 25 are selectively removed by RIE using the photoresist film as a mask. As a result, apolysilicon gate electrode 27 is formed. - Subsequently, as shown in FIG. 11, the
polysilicon gate electrode 27 and the surface of thesemiconductor substrate 10 are post-oxidized by an atmosphere, thus forming a gatepost oxide film 28 on the entire surface of the resultant structure. - The
gate insulating film 25 contains nitrogen, and a nitrogen concentration at the surface of thegate insulating film 25 in contact with thesemiconductor substrate 10 shows the highest level. Since nitrogen shows a molecular bond stronger than that of oxygen, oxidation of silicon is suppressed. - For this reason, although the
gate electrode 27 is oxidized, oxidation in the vicinity of the surface of thesemiconductor substrate 10 is suppressed, and hence growth of the gatepost oxide film 28 thesemiconductor substrate 10 is controlled toward. On the contrary, the surface of thepolysilicon gate electrode 27 and the surface of thediffusion layer 32 are more oxidized than thesemiconductor substrate 10 below thegate electrode 27. - For example, when oxidation is conducted by annealing under conditions that a temperature is 800° C. and a treatment time is 30 minutes, the
semiconductor substrate 10 is oxidized by about 6 nm in case where the gate oxide film contains no nitrogen. On the other hand, in the semiconductor device having thegate insulating film 25 of a thickness of 3.5 nm, which contains nitrogen at a concentration of about 2%, thesemiconductor substrate 10 is oxidized by only about 1 nm. - Next, as shown in FIG. 12, a patterned
photoresist film 29 is formed above the P-well 21. Impurities are directed at the surface of thesemiconductor substrate 10 using thephotoresist film 29 as a mask, thus forming a Ptype extension region 30 in the surface of thesemiconductor substrate 10 corresponding to the N well 22. Thereafter, thephotoresist film 29 is removed. - Subsequently, as shown in FIG. 13, a patterned
photoresist film 31 is selectively formed above the N well 22. Impurities are directed at the surface of thesemiconductor substrate 10 using thephotoresist film 31 as a mask, thus forming an Ntype extension region 32 in the surface of thesemiconductor substrate 10 corresponding to the P well 21. Thereafter, thephotoresist film 31 is removed. - A
silicon nitride film 33 is formed on the entire surface of the resultant structure as shown in FIG. 14. - The
silicon nitride film 33 is selectively removed by RIE, and a gate side wall (spacer) 34 is formed on the side wall of thegate electrode 27, as shown in FIG. 15. Next, a patterned photoresist film (not shown) is selectively formed above the N well 22. - Impurities are directed at the surface of the
semiconductor substrate 10 using the photoresist film as a mask, thus forming an N-type diffusion layer 35 in the surface of thesemiconductor substrate 10 corresponding to the P well 21. Thereafter, the photoresist film is removed. Next, a patterned photoresist film (not shown) is selectively formed above the P well 21. Impurities are directed at the surface of thesemiconductor substrate 10 using the photoresist film as a mask, thus forming a Ptype diffusion layer 36 in the surface of thesemiconductor substrate 10 corresponding to the N well 22. Thereafter, the photoresist film is removed. - The CMOS FET is formed in the above described manner, and thereafter formation of a LSI is completed after performing a silicide step and a metalization step, which are known.
- A concentration distribution of nitrogen in the semiconductor device of the present invention will be described with reference to FIGS. 16 and 17. In the present invention, the high concentration region of nitrogen in the
gate insulating film 25 is in contact with the surface of thesemiconductor substrate 10. This is because it is possible to suppress oxidation of thesemiconductor substrate 10 due to existence of a small quantity of nitrogen in the surface of thesemiconductor substrate 10. Furthermore, silicon nitride shows generally a higher dielectric constant than that of silicon oxide. When the nitrogen content is too much, a dielectric constant of the gate oxide film becomes large, and a through current increases. Experiments show that if the content of nitrogen is about 10%, the through current of the MOS transistor can be suppressed. - In this embodiment, as shown in FIG. 16, the high concentration region of nitrogen is formed on the surface of the
gate insulating film 25 closer to thesemiconductor substrate 10. As shown in FIG. 17, a boundary portion between the surface of thesemiconductor substrate 10 and thegate insulating film 25 shows the highest nitrogen concentration. - A section view of the semiconductor device according to the present invention is shown in FIG. 18 in detail. First, an
oxide film 28 a having a thickness of 2.5 nm is formed on a portion of the surface of thesemiconductor substrate 10, which does not overlap vertically thepolysilicon gate electrode 27, and anoxide film 28 b having a thickness of 1 nm or less is formed on another portion of the surface of thesemiconductor substrate 10, which overlaps vertically thepolysilicon gate electrode 27. Anoxide film 28 c having a thickness of 12 nm is formed on the side surface of thepolysilicon gate electrode 27, and anoxide film 28 d having a thickness of 3 nm or more is formed on the corner portion of thepolysilicon gate electrode 27, which overlaps vertically thegate insulating film 25. As described above, with reference to thegate insulating film 25 formed on the corner portion of thegate electrode 27, the thickness of theoxide film 28 b is one third or less than the thickness of theoxide film 28 d. When the gate oxide film does not contain nitrogen, the thickness of theoxide film 28 b increases. - FIG. 19 is a diagram showing a correlation between a nitrogen concentration contained in the gate insulating film and a performance of the MOS transistor in the semiconductor device of the present invention. In FIG. 19, the abscissa shows a concentration (%) of nitrogen contained in the gate insulating film, the ordinate shows a gate leakage current indicated by ◯ and a drain current degradation ratio indicated by ▪. The drain current degradation ratio is a ratio in which the drain current is set to 1 when the nitrogen concentration is 0%.
- As the nitrogen concentration increases, the leakage current reduces. However, the drain current reduces. Since the drain current is proportional to a driving force, a driving force of the MOS transistor reduces. Although the leakage current should be small, too large an increase in the nitrogen concentration causes the MOS transistor to be incapable of operating. When it is supposed that a limitation of the drain current degradation is 10%, the concentration of nitrogen contained in the gate oxide film should be about 2% to 10%.
- According to the present invention, as shown in FIG. 2-B, although the oxidation in the side wall of the
gate electrode 27 proceeds in forming the post oxide film, the oxidation toward thesemiconductor substrate 10 can be controlled because of the existence of thehigh concentration region 40 containing nitrogen in the surface of thesemiconductor substrate 10. Accordingly, an increase in the thickness of the oxide film in the corner portion of thegate electrode 27 can be controlled to approximately half compared to the prior art. In other words, leakage of lines of electric force due to the increase of the thickness of the oxide film in the corner portion of thegate electrode 27 can be controlled. Accordingly, lowering of a gate voltage can be prevented and controllability of the transistor can be improved. Furthermore, when the extension diffusion layer of the source/drain electrode is formed, the gate insulating film is used as the protection oxide film in ion implantation. Since the increase in the thickness of the gate insulating film is controlled, it is possible to prevent the reduction in the dose of impurities implanted into the semiconductor substrate. Therefore, fly distances of ions can be shortened compared to the prior art, so that the wide dispersions of the ions implanted can be controlled. Thus, it is possible to form the precise impurity concentration profile. - In the corner portion of the
gate electrode 27, the radius of curvature of the corner portion of thegate electrode 27 becomes large due to the oxidation, the electric field concentration in the corner portion of thegate electrode 27 can be relaxed. Note that the method for oxidizing the gate electrode is not limited to annealing, and the gate electrode may also be oxidized by RTO (Rapid Thermal Oxidation) performed under conditions that a temperature is, for example, 1053° C. and a processing time is, for example, 50 seconds. - As described above, according to the present invention, the semiconductor device and the manufacturing method of the same can be provided, which are capable of controlling the occurrence of the leakage current at the corner portion of the gate electrode and the reduction in the dose of the impurities implanted into the semiconductor substrate during ion implantation in forming the source/drain diffusion layer.
- While there has been illustrated and described what are presently considered to be preferred embodiments of the present invention, it will be understood by those skilled in the art that various changes and modifications may be made, and equivalents may be substituted for devices thereof without departing from the true scope of the invention. In addition, many modifications may be made to adapt a particular situation or material to the teaching of the present invention without departing from the central scope thereof. Therefore, it is intended that this invention not be limited to the particular embodiment disclosed as the best mode contemplated for carrying out this invention, but that the invention includes all embodiments falling within the scope of the appended claims.
Claims (14)
1. A semiconductor device, comprising:
a semiconductor substrate;
a gate insulating film on said semiconductor substrate, the gate insulating film containing nitrogen;
a gate electrode on said gate insulating film; and
an oxide film on a surface of said gate electrode and said semiconductor substrate,
wherein said gate insulating film has a first portion under a center portion of said gate electrode and a second portion under an edge of said gate electrode, said second portion being thicker than said first portion, a first surface and a second surface of said first portion defining first and second parallel lines that intersect said second portion, said first parallel line being between said first portion and said substrate, said second parallel line being between said first portion and said gate electrode, a thickness of said second portion between said first parallel line and said substrate being one third or less than a thickness of said second portion between said second parallel line and said gate electrode.
2. The semiconductor device according to claim 1 , wherein said gate insulating film is an oxide film containing nitrogen at a concentration ranging from about 2 to 10%.
3. The semiconductor device according to claim 1 , wherein said gate insulating film has a nitrogen concentration showing a peak in near a surface of said semiconductor substrate.
4. The semiconductor device according to claim 1 , wherein said gate insulating film and said oxide film are formed in different steps.
5. A semiconductor device, comprising:
a semiconductor substrate;
a gate insulating film on said semiconductor substrate, the gate insulating film containing nitrogen;
a gate electrode on said gate insulating film;
an oxide film on a surface of said gate electrode and said semiconductor substrate; and
a gate side wall film on a surface of said oxide film.
6. The semiconductor device according to claim 5 , wherein said gate insulating film located just under said gate electrode is an oxide film containing nitrogen at a concentration ranging from about 2 to 10%.
7. The semiconductor device according to claim 5 , wherein said gate insulating film has a nitrogen concentration showing a peak near a surface of said semiconductor substrate.
8. The semiconductor device according to claim 5 , wherein said gate insulating film has a first portion under a center portion of said gate electrode and a second portion under an edge of said gate electrode, said second portion being thicker than said first portion, a first surface and a second surface of said first portion defining first and second parallel lines that intersect said second portion, said first parallel line being between said first portion and said substrate, said second parallel line being between said first portion and said gate electrode, a thickness of said second portion between said first parallel line and said substrate being one third or less than a thickness of said second portion between said second parallel line and said gate electrode.
9. A method for manufacturing for a semiconductor device, comprising the step of:
forming a gate insulating film on a semiconductor substrate, the gate insulating film containing nitrogen;
selectively forming a gate electrode on said gate insulating film; and
oxidizing said gate electrode and a surface of said semiconductor substrate, thus forming an oxide film on a surface of said gate electrode and a surface of said semiconductor substrate.
10. The manufacturing method of a semiconductor device according to claim 9 , wherein said gate insulating film has a first portion under a center portion of said gate electrode and a second portion under an edge of said gate electrode, said second portion being thicker than said first portion, a first surface and a second surface of said first portion defining first and second parallel lines that intersect said second portion, said first parallel line being between said first portion and said substrate, said second parallel line being between said first portion and said gate electrode, a thickness of said second portion between said first parallel line and said substrate being one third or less than a thickness of said second portion between said second parallel line and said gate electrode.
11. The manufacturing method of a semiconductor device according to claim 9 , wherein said gate insulating film located just under said gate electrode is an oxide film containing nitrogen at a concentration ranging from about 2% to 10%.
12. The manufacturing method of a semiconductor device according to claim 9 , wherein said gate insulating film has a nitrogen concentration showing a peak near a surface of said semiconductor substrate.
13. The semiconductor device according to claim 6 ,
said semiconductor device further comprising:
a side wall film formed on a surface of said oxide film.
14. The semiconductor device according to claim 6 ,
said semiconductor device further comprising:
said oxide film is post oxidation film.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/307,405 US20030119235A1 (en) | 1999-07-01 | 2002-12-02 | MOS semiconductor device having gate insulating film containing nitrogen and method of manufacturing the same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP11-187970 | 1999-07-01 | ||
JP11187970A JP2001015748A (en) | 1999-07-01 | 1999-07-01 | Semiconductor device and manufacturing method thereof |
US09/609,314 US6498374B1 (en) | 1999-07-01 | 2000-06-30 | MOS semiconductor device having gate insulating film containing nitrogen |
US10/307,405 US20030119235A1 (en) | 1999-07-01 | 2002-12-02 | MOS semiconductor device having gate insulating film containing nitrogen and method of manufacturing the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/609,314 Division US6498374B1 (en) | 1999-07-01 | 2000-06-30 | MOS semiconductor device having gate insulating film containing nitrogen |
Publications (1)
Publication Number | Publication Date |
---|---|
US20030119235A1 true US20030119235A1 (en) | 2003-06-26 |
Family
ID=16215344
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/609,314 Expired - Fee Related US6498374B1 (en) | 1999-07-01 | 2000-06-30 | MOS semiconductor device having gate insulating film containing nitrogen |
US10/307,405 Abandoned US20030119235A1 (en) | 1999-07-01 | 2002-12-02 | MOS semiconductor device having gate insulating film containing nitrogen and method of manufacturing the same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/609,314 Expired - Fee Related US6498374B1 (en) | 1999-07-01 | 2000-06-30 | MOS semiconductor device having gate insulating film containing nitrogen |
Country Status (4)
Country | Link |
---|---|
US (2) | US6498374B1 (en) |
JP (1) | JP2001015748A (en) |
CN (1) | CN1264225C (en) |
TW (1) | TW535191B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040180482A1 (en) * | 2003-01-14 | 2004-09-16 | Takafumi Noda | Semiconductor device and manufacturing method thereof |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001291861A (en) * | 2000-04-05 | 2001-10-19 | Nec Corp | MOS transistor, transistor manufacturing method |
JP2002026139A (en) | 2000-06-30 | 2002-01-25 | Toshiba Corp | Semiconductor device and method of manufacturing semiconductor device |
JP2002270833A (en) * | 2001-03-14 | 2002-09-20 | Mitsubishi Electric Corp | Semiconductor device and manufacturing method thereof |
US6921743B2 (en) * | 2001-04-02 | 2005-07-26 | The Procter & Gamble Company | Automatic dishwashing compositions containing a halogen dioxide salt and methods for use with electrochemical cells and/or electrolytic devices |
KR100464535B1 (en) * | 2002-05-20 | 2005-01-03 | 주식회사 하이닉스반도체 | A method for forming a transistor of a semiconductor device |
JP2005064317A (en) * | 2003-08-18 | 2005-03-10 | Semiconductor Leading Edge Technologies Inc | Semiconductor device |
US7005333B2 (en) * | 2003-12-30 | 2006-02-28 | Infineon Technologies Ag | Transistor with silicon and carbon layer in the channel region |
US7002224B2 (en) * | 2004-02-03 | 2006-02-21 | Infineon Technologies Ag | Transistor with doped gate dielectric |
US7094671B2 (en) * | 2004-03-22 | 2006-08-22 | Infineon Technologies Ag | Transistor with shallow germanium implantation region in channel |
JP2006253311A (en) * | 2005-03-09 | 2006-09-21 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
JP2013125826A (en) * | 2011-12-14 | 2013-06-24 | Renesas Electronics Corp | Semiconductor device and method of manufacturing the same |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6232187B1 (en) * | 1996-05-22 | 2001-05-15 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and manufacturing method thereof |
US20030036253A1 (en) * | 1998-04-28 | 2003-02-20 | Kabushiki Kaisha Toshiba | Method of forming an oxide film on a gate side wall of a gate structure |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0730113A (en) * | 1993-07-09 | 1995-01-31 | Sony Corp | Manufacture of mos transistor |
JP3312102B2 (en) * | 1996-11-27 | 2002-08-05 | シャープ株式会社 | Manufacturing method of nonvolatile semiconductor memory device |
-
1999
- 1999-07-01 JP JP11187970A patent/JP2001015748A/en active Pending
-
2000
- 2000-06-29 TW TW089112854A patent/TW535191B/en not_active IP Right Cessation
- 2000-06-30 CN CN00122716.5A patent/CN1264225C/en not_active Expired - Fee Related
- 2000-06-30 US US09/609,314 patent/US6498374B1/en not_active Expired - Fee Related
-
2002
- 2002-12-02 US US10/307,405 patent/US20030119235A1/en not_active Abandoned
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6232187B1 (en) * | 1996-05-22 | 2001-05-15 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and manufacturing method thereof |
US20030036253A1 (en) * | 1998-04-28 | 2003-02-20 | Kabushiki Kaisha Toshiba | Method of forming an oxide film on a gate side wall of a gate structure |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040180482A1 (en) * | 2003-01-14 | 2004-09-16 | Takafumi Noda | Semiconductor device and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
TW535191B (en) | 2003-06-01 |
US6498374B1 (en) | 2002-12-24 |
CN1264225C (en) | 2006-07-12 |
JP2001015748A (en) | 2001-01-19 |
CN1284748A (en) | 2001-02-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7326975B2 (en) | Buried channel type transistor having a trench gate and method of manufacturing the same | |
US6734069B2 (en) | Method of forming a high dielectric constant insulating film and method of producing semiconductor device using the same | |
KR100400323B1 (en) | CMOS of semiconductor device and method for manufacturing the same | |
US6780730B2 (en) | Reduction of negative bias temperature instability in narrow width PMOS using F2 implantation | |
US6498374B1 (en) | MOS semiconductor device having gate insulating film containing nitrogen | |
JP2003017555A (en) | Semiconductor integrated circuit device and method of manufacturing the same | |
US20060063316A1 (en) | Method for fabricating semiconductor device | |
US6667524B1 (en) | Semiconductor device with a plurality of semiconductor elements | |
EP0583008B1 (en) | Semiconductor integrated circuit device and method of manufacturing the same | |
JP2005251801A (en) | Semiconductor device | |
KR20080083150A (en) | Manufacturing Method of Semiconductor Device | |
JP3417092B2 (en) | Method for manufacturing semiconductor device | |
US6756263B2 (en) | Method of manufacturing semiconductor device | |
US7683432B2 (en) | Semiconductor device having high-k gate dielectric layer and method for manufacturing the same | |
US6887750B2 (en) | Method for manufacturing semiconductor device including implanting a first impurity through an anti-oxidation mask | |
US20050151173A1 (en) | Semiconductor device and methods of manufacturing the same | |
JP2002270833A (en) | Semiconductor device and manufacturing method thereof | |
JP2008539592A (en) | Semiconductor devices with gate insulating films with different blocking characteristics | |
US8008216B2 (en) | Nitrogen profile in high-K dielectrics using ultrathin disposable capping layers | |
US7081419B2 (en) | Gate dielectric structure for reducing boron penetration and current leakage | |
US20070105295A1 (en) | Method for forming lightly-doped-drain metal-oxide-semiconductor (LDD MOS) device | |
JPH05291573A (en) | Semiconductor device and manufacture thereof | |
JP2004158806A (en) | Method for manufacturing insulated gate field-effect transistor | |
JP2005317645A (en) | Semiconductor device and its fabrication process | |
JPH04246862A (en) | Semiconductor integrated circuit and semiconductor integrated circuit manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |